1532ed618SSoby Mathew /* 2873d4241Sjohpow01 * Copyright (c) 2013-2021, ARM Limited and Contributors. All rights reserved. 3532ed618SSoby Mathew * 482cb2c1aSdp-arm * SPDX-License-Identifier: BSD-3-Clause 5532ed618SSoby Mathew */ 6532ed618SSoby Mathew 7532ed618SSoby Mathew #include <assert.h> 840daecc1SAntonio Nino Diaz #include <stdbool.h> 9532ed618SSoby Mathew #include <string.h> 1009d40e0eSAntonio Nino Diaz 1109d40e0eSAntonio Nino Diaz #include <platform_def.h> 1209d40e0eSAntonio Nino Diaz 1309d40e0eSAntonio Nino Diaz #include <arch.h> 1409d40e0eSAntonio Nino Diaz #include <arch_helpers.h> 15b7e398d6SSoby Mathew #include <arch_features.h> 1609d40e0eSAntonio Nino Diaz #include <bl31/interrupt_mgmt.h> 1709d40e0eSAntonio Nino Diaz #include <common/bl_common.h> 1809d40e0eSAntonio Nino Diaz #include <context.h> 1909d40e0eSAntonio Nino Diaz #include <lib/el3_runtime/context_mgmt.h> 2009d40e0eSAntonio Nino Diaz #include <lib/el3_runtime/pubsub_events.h> 2109d40e0eSAntonio Nino Diaz #include <lib/extensions/amu.h> 2209d40e0eSAntonio Nino Diaz #include <lib/extensions/mpam.h> 2309d40e0eSAntonio Nino Diaz #include <lib/extensions/spe.h> 2409d40e0eSAntonio Nino Diaz #include <lib/extensions/sve.h> 25d4582d30SManish V Badarkhe #include <lib/extensions/sys_reg_trace.h> 26813524eaSManish V Badarkhe #include <lib/extensions/trbe.h> 278fcd3d96SManish V Badarkhe #include <lib/extensions/trf.h> 286cac724dSjohpow01 #include <lib/extensions/twed.h> 2909d40e0eSAntonio Nino Diaz #include <lib/utils.h> 30532ed618SSoby Mathew 3168ac5ed0SArunachalam Ganapathy static void enable_extensions_secure(cpu_context_t *ctx); 32532ed618SSoby Mathew 33532ed618SSoby Mathew /******************************************************************************* 34532ed618SSoby Mathew * Context management library initialisation routine. This library is used by 35532ed618SSoby Mathew * runtime services to share pointers to 'cpu_context' structures for the secure 36532ed618SSoby Mathew * and non-secure states. Management of the structures and their associated 37532ed618SSoby Mathew * memory is not done by the context management library e.g. the PSCI service 38532ed618SSoby Mathew * manages the cpu context used for entry from and exit to the non-secure state. 39532ed618SSoby Mathew * The Secure payload dispatcher service manages the context(s) corresponding to 40532ed618SSoby Mathew * the secure state. It also uses this library to get access to the non-secure 41532ed618SSoby Mathew * state cpu context pointers. 42532ed618SSoby Mathew * Lastly, this library provides the api to make SP_EL3 point to the cpu context 43532ed618SSoby Mathew * which will used for programming an entry into a lower EL. The same context 44532ed618SSoby Mathew * will used to save state upon exception entry from that EL. 45532ed618SSoby Mathew ******************************************************************************/ 4687c85134SDaniel Boulby void __init cm_init(void) 47532ed618SSoby Mathew { 48532ed618SSoby Mathew /* 49532ed618SSoby Mathew * The context management library has only global data to intialize, but 50532ed618SSoby Mathew * that will be done when the BSS is zeroed out 51532ed618SSoby Mathew */ 52532ed618SSoby Mathew } 53532ed618SSoby Mathew 54532ed618SSoby Mathew /******************************************************************************* 55532ed618SSoby Mathew * The following function initializes the cpu_context 'ctx' for 56532ed618SSoby Mathew * first use, and sets the initial entrypoint state as specified by the 57532ed618SSoby Mathew * entry_point_info structure. 58532ed618SSoby Mathew * 59532ed618SSoby Mathew * The security state to initialize is determined by the SECURE attribute 601634cae8SAntonio Nino Diaz * of the entry_point_info. 61532ed618SSoby Mathew * 628aabea33SPaul Beesley * The EE and ST attributes are used to configure the endianness and secure 63532ed618SSoby Mathew * timer availability for the new execution context. 64532ed618SSoby Mathew * 65532ed618SSoby Mathew * To prepare the register state for entry call cm_prepare_el3_exit() and 66532ed618SSoby Mathew * el3_exit(). For Secure-EL1 cm_prepare_el3_exit() is equivalent to 672e61d687SOlivier Deprez * cm_el1_sysregs_context_restore(). 68532ed618SSoby Mathew ******************************************************************************/ 691634cae8SAntonio Nino Diaz void cm_setup_context(cpu_context_t *ctx, const entry_point_info_t *ep) 70532ed618SSoby Mathew { 71532ed618SSoby Mathew unsigned int security_state; 72f1be00daSLouis Mayencourt u_register_t scr_el3; 73532ed618SSoby Mathew el3_state_t *state; 74532ed618SSoby Mathew gp_regs_t *gp_regs; 75eeb5a7b5SDeepika Bhavnani u_register_t sctlr_elx, actlr_elx; 76532ed618SSoby Mathew 77a0fee747SAntonio Nino Diaz assert(ctx != NULL); 78532ed618SSoby Mathew 79532ed618SSoby Mathew security_state = GET_SECURITY_STATE(ep->h.attr); 80532ed618SSoby Mathew 81532ed618SSoby Mathew /* Clear any residual register values from the context */ 8232f0d3c6SDouglas Raillard zeromem(ctx, sizeof(*ctx)); 83532ed618SSoby Mathew 84532ed618SSoby Mathew /* 8518f2efd6SDavid Cunado * SCR_EL3 was initialised during reset sequence in macro 8618f2efd6SDavid Cunado * el3_arch_init_common. This code modifies the SCR_EL3 fields that 8718f2efd6SDavid Cunado * affect the next EL. 8818f2efd6SDavid Cunado * 8918f2efd6SDavid Cunado * The following fields are initially set to zero and then updated to 9018f2efd6SDavid Cunado * the required value depending on the state of the SPSR_EL3 and the 9118f2efd6SDavid Cunado * Security state and entrypoint attributes of the next EL. 92532ed618SSoby Mathew */ 93f1be00daSLouis Mayencourt scr_el3 = read_scr(); 94532ed618SSoby Mathew scr_el3 &= ~(SCR_NS_BIT | SCR_RW_BIT | SCR_FIQ_BIT | SCR_IRQ_BIT | 95532ed618SSoby Mathew SCR_ST_BIT | SCR_HCE_BIT); 96*c5ea4f8aSZelalem Aweke 97*c5ea4f8aSZelalem Aweke #if ENABLE_RME 98*c5ea4f8aSZelalem Aweke /* When RME support is enabled, clear the NSE bit as well. */ 99*c5ea4f8aSZelalem Aweke scr_el3 &= ~SCR_NSE_BIT; 100*c5ea4f8aSZelalem Aweke #endif /* ENABLE_RME */ 101*c5ea4f8aSZelalem Aweke 10218f2efd6SDavid Cunado /* 10318f2efd6SDavid Cunado * SCR_NS: Set the security state of the next EL. 10418f2efd6SDavid Cunado */ 105*c5ea4f8aSZelalem Aweke if (security_state == NON_SECURE) { 106532ed618SSoby Mathew scr_el3 |= SCR_NS_BIT; 107*c5ea4f8aSZelalem Aweke } 108*c5ea4f8aSZelalem Aweke 109*c5ea4f8aSZelalem Aweke #if ENABLE_RME 110*c5ea4f8aSZelalem Aweke /* Check for realm state if RME support enabled. */ 111*c5ea4f8aSZelalem Aweke if (security_state == REALM) { 112*c5ea4f8aSZelalem Aweke scr_el3 |= SCR_NS_BIT | SCR_NSE_BIT | SCR_EnSCXT_BIT; 113*c5ea4f8aSZelalem Aweke } 114*c5ea4f8aSZelalem Aweke #endif /* ENABLE_RME */ 115*c5ea4f8aSZelalem Aweke 11618f2efd6SDavid Cunado /* 11718f2efd6SDavid Cunado * SCR_EL3.RW: Set the execution state, AArch32 or AArch64, for next 11818f2efd6SDavid Cunado * Exception level as specified by SPSR. 11918f2efd6SDavid Cunado */ 120*c5ea4f8aSZelalem Aweke if (GET_RW(ep->spsr) == MODE_RW_64) { 121532ed618SSoby Mathew scr_el3 |= SCR_RW_BIT; 122*c5ea4f8aSZelalem Aweke } 12318f2efd6SDavid Cunado /* 12418f2efd6SDavid Cunado * SCR_EL3.ST: Traps Secure EL1 accesses to the Counter-timer Physical 12518f2efd6SDavid Cunado * Secure timer registers to EL3, from AArch64 state only, if specified 12618f2efd6SDavid Cunado * by the entrypoint attributes. 12718f2efd6SDavid Cunado */ 128*c5ea4f8aSZelalem Aweke if (EP_GET_ST(ep->h.attr) != 0U) { 129532ed618SSoby Mathew scr_el3 |= SCR_ST_BIT; 130*c5ea4f8aSZelalem Aweke } 131532ed618SSoby Mathew 132cb4ec47bSjohpow01 /* 133cb4ec47bSjohpow01 * If FEAT_HCX is enabled, enable access to HCRX_EL2 by setting 134cb4ec47bSjohpow01 * SCR_EL3.HXEn. 135cb4ec47bSjohpow01 */ 136cb4ec47bSjohpow01 #if ENABLE_FEAT_HCX 137cb4ec47bSjohpow01 scr_el3 |= SCR_HXEn_BIT; 138cb4ec47bSjohpow01 #endif 139cb4ec47bSjohpow01 140fbc44bd1SVarun Wadekar #if RAS_TRAP_LOWER_EL_ERR_ACCESS 141fbc44bd1SVarun Wadekar /* 142fbc44bd1SVarun Wadekar * SCR_EL3.TERR: Trap Error record accesses. Accesses to the RAS ERR 143fbc44bd1SVarun Wadekar * and RAS ERX registers from EL1 and EL2 are trapped to EL3. 144fbc44bd1SVarun Wadekar */ 145fbc44bd1SVarun Wadekar scr_el3 |= SCR_TERR_BIT; 146fbc44bd1SVarun Wadekar #endif 147fbc44bd1SVarun Wadekar 14824f671f3SJulius Werner #if !HANDLE_EA_EL3_FIRST 14918f2efd6SDavid Cunado /* 15018f2efd6SDavid Cunado * SCR_EL3.EA: Do not route External Abort and SError Interrupt External 15118f2efd6SDavid Cunado * to EL3 when executing at a lower EL. When executing at EL3, External 15218f2efd6SDavid Cunado * Aborts are taken to EL3. 15318f2efd6SDavid Cunado */ 154532ed618SSoby Mathew scr_el3 &= ~SCR_EA_BIT; 155532ed618SSoby Mathew #endif 156532ed618SSoby Mathew 1571a7c1cfeSJeenu Viswambharan #if FAULT_INJECTION_SUPPORT 1581a7c1cfeSJeenu Viswambharan /* Enable fault injection from lower ELs */ 1591a7c1cfeSJeenu Viswambharan scr_el3 |= SCR_FIEN_BIT; 1601a7c1cfeSJeenu Viswambharan #endif 1611a7c1cfeSJeenu Viswambharan 1625283962eSAntonio Nino Diaz #if !CTX_INCLUDE_PAUTH_REGS 1635283962eSAntonio Nino Diaz /* 1645283962eSAntonio Nino Diaz * If the pointer authentication registers aren't saved during world 1655283962eSAntonio Nino Diaz * switches the value of the registers can be leaked from the Secure to 1665283962eSAntonio Nino Diaz * the Non-secure world. To prevent this, rather than enabling pointer 1675283962eSAntonio Nino Diaz * authentication everywhere, we only enable it in the Non-secure world. 1685283962eSAntonio Nino Diaz * 1695283962eSAntonio Nino Diaz * If the Secure world wants to use pointer authentication, 1705283962eSAntonio Nino Diaz * CTX_INCLUDE_PAUTH_REGS must be set to 1. 1715283962eSAntonio Nino Diaz */ 172*c5ea4f8aSZelalem Aweke if (security_state == NON_SECURE) { 1735283962eSAntonio Nino Diaz scr_el3 |= SCR_API_BIT | SCR_APK_BIT; 174*c5ea4f8aSZelalem Aweke } 1755283962eSAntonio Nino Diaz #endif /* !CTX_INCLUDE_PAUTH_REGS */ 1765283962eSAntonio Nino Diaz 1770563ab08SAlexei Fedorov #if !CTX_INCLUDE_MTE_REGS || ENABLE_ASSERTIONS 1780563ab08SAlexei Fedorov /* Get Memory Tagging Extension support level */ 1790563ab08SAlexei Fedorov unsigned int mte = get_armv8_5_mte_support(); 1800563ab08SAlexei Fedorov #endif 181b7e398d6SSoby Mathew /* 1829dd94382SJustin Chadwell * Enable MTE support. Support is enabled unilaterally for the normal 1839dd94382SJustin Chadwell * world, and only for the secure world when CTX_INCLUDE_MTE_REGS is 1849dd94382SJustin Chadwell * set. 185b7e398d6SSoby Mathew */ 1869dd94382SJustin Chadwell #if CTX_INCLUDE_MTE_REGS 1870563ab08SAlexei Fedorov assert((mte == MTE_IMPLEMENTED_ELX) || (mte == MTE_IMPLEMENTED_ASY)); 1889dd94382SJustin Chadwell scr_el3 |= SCR_ATA_BIT; 1899dd94382SJustin Chadwell #else 1909dd94382SJustin Chadwell /* 1910563ab08SAlexei Fedorov * When MTE is only implemented at EL0, it can be enabled 1920563ab08SAlexei Fedorov * across both worlds as no MTE registers are used. 1939dd94382SJustin Chadwell */ 1940563ab08SAlexei Fedorov if ((mte == MTE_IMPLEMENTED_EL0) || 1959dd94382SJustin Chadwell /* 1960563ab08SAlexei Fedorov * When MTE is implemented at all ELs, it can be only enabled 1970563ab08SAlexei Fedorov * in Non-Secure world without register saving. 1989dd94382SJustin Chadwell */ 1990563ab08SAlexei Fedorov (((mte == MTE_IMPLEMENTED_ELX) || (mte == MTE_IMPLEMENTED_ASY)) && 2000563ab08SAlexei Fedorov (security_state == NON_SECURE))) { 201b7e398d6SSoby Mathew scr_el3 |= SCR_ATA_BIT; 202b7e398d6SSoby Mathew } 2030563ab08SAlexei Fedorov #endif /* CTX_INCLUDE_MTE_REGS */ 204b7e398d6SSoby Mathew 2053d8256b2SMasahiro Yamada #ifdef IMAGE_BL31 206532ed618SSoby Mathew /* 2078aabea33SPaul Beesley * SCR_EL3.IRQ, SCR_EL3.FIQ: Enable the physical FIQ and IRQ routing as 20818f2efd6SDavid Cunado * indicated by the interrupt routing model for BL31. 209*c5ea4f8aSZelalem Aweke * 210*c5ea4f8aSZelalem Aweke * TODO: The interrupt routing model code is not updated for REALM 211*c5ea4f8aSZelalem Aweke * state. Use the default values of IRQ = FIQ = 0 for REALM security 212*c5ea4f8aSZelalem Aweke * state for now. 213532ed618SSoby Mathew */ 214*c5ea4f8aSZelalem Aweke if (security_state != REALM) { 215532ed618SSoby Mathew scr_el3 |= get_scr_el3_from_routing_model(security_state); 216*c5ea4f8aSZelalem Aweke } 2170c5e7d1cSMax Shvetsov #endif 21868ac5ed0SArunachalam Ganapathy 21968ac5ed0SArunachalam Ganapathy /* Save the initialized value of CPTR_EL3 register */ 22068ac5ed0SArunachalam Ganapathy write_ctx_reg(get_el3state_ctx(ctx), CTX_CPTR_EL3, read_cptr_el3()); 2210c5e7d1cSMax Shvetsov if (security_state == SECURE) { 22268ac5ed0SArunachalam Ganapathy enable_extensions_secure(ctx); 2230c5e7d1cSMax Shvetsov } 224532ed618SSoby Mathew 225532ed618SSoby Mathew /* 22618f2efd6SDavid Cunado * SCR_EL3.HCE: Enable HVC instructions if next execution state is 22718f2efd6SDavid Cunado * AArch64 and next EL is EL2, or if next execution state is AArch32 and 22818f2efd6SDavid Cunado * next mode is Hyp. 229110ee433SJimmy Brisson * SCR_EL3.FGTEn: Enable Fine Grained Virtualization Traps under the 230110ee433SJimmy Brisson * same conditions as HVC instructions and when the processor supports 231110ee433SJimmy Brisson * ARMv8.6-FGT. 23229d0ee54SJimmy Brisson * SCR_EL3.ECVEn: Enable Enhanced Counter Virtualization (ECV) 23329d0ee54SJimmy Brisson * CNTPOFF_EL2 register under the same conditions as HVC instructions 23429d0ee54SJimmy Brisson * and when the processor supports ECV. 235532ed618SSoby Mathew */ 236a0fee747SAntonio Nino Diaz if (((GET_RW(ep->spsr) == MODE_RW_64) && (GET_EL(ep->spsr) == MODE_EL2)) 237a0fee747SAntonio Nino Diaz || ((GET_RW(ep->spsr) != MODE_RW_64) 238a0fee747SAntonio Nino Diaz && (GET_M32(ep->spsr) == MODE32_hyp))) { 239532ed618SSoby Mathew scr_el3 |= SCR_HCE_BIT; 240110ee433SJimmy Brisson 241110ee433SJimmy Brisson if (is_armv8_6_fgt_present()) { 242110ee433SJimmy Brisson scr_el3 |= SCR_FGTEN_BIT; 243110ee433SJimmy Brisson } 24429d0ee54SJimmy Brisson 24529d0ee54SJimmy Brisson if (get_armv8_6_ecv_support() 24629d0ee54SJimmy Brisson == ID_AA64MMFR0_EL1_ECV_SELF_SYNCH) { 24729d0ee54SJimmy Brisson scr_el3 |= SCR_ECVEN_BIT; 24829d0ee54SJimmy Brisson } 249532ed618SSoby Mathew } 250532ed618SSoby Mathew 2510376e7c4SAchin Gupta /* Enable S-EL2 if the next EL is EL2 and security state is secure */ 252db3ae853SArtsem Artsemenka if ((security_state == SECURE) && (GET_EL(ep->spsr) == MODE_EL2)) { 253db3ae853SArtsem Artsemenka if (GET_RW(ep->spsr) != MODE_RW_64) { 254db3ae853SArtsem Artsemenka ERROR("S-EL2 can not be used in AArch32."); 255db3ae853SArtsem Artsemenka panic(); 256db3ae853SArtsem Artsemenka } 257db3ae853SArtsem Artsemenka 2580376e7c4SAchin Gupta scr_el3 |= SCR_EEL2_BIT; 259db3ae853SArtsem Artsemenka } 2600376e7c4SAchin Gupta 26118f2efd6SDavid Cunado /* 262873d4241Sjohpow01 * FEAT_AMUv1p1 virtual offset registers are only accessible from EL3 263873d4241Sjohpow01 * and EL2, when clear, this bit traps accesses from EL2 so we set it 264873d4241Sjohpow01 * to 1 when EL2 is present. 265873d4241Sjohpow01 */ 266873d4241Sjohpow01 if (is_armv8_6_feat_amuv1p1_present() && 267873d4241Sjohpow01 (el_implemented(2) != EL_IMPL_NONE)) { 268873d4241Sjohpow01 scr_el3 |= SCR_AMVOFFEN_BIT; 269873d4241Sjohpow01 } 270873d4241Sjohpow01 271873d4241Sjohpow01 /* 27218f2efd6SDavid Cunado * Initialise SCTLR_EL1 to the reset value corresponding to the target 27318f2efd6SDavid Cunado * execution state setting all fields rather than relying of the hw. 27418f2efd6SDavid Cunado * Some fields have architecturally UNKNOWN reset values and these are 27518f2efd6SDavid Cunado * set to zero. 27618f2efd6SDavid Cunado * 27718f2efd6SDavid Cunado * SCTLR.EE: Endianness is taken from the entrypoint attributes. 27818f2efd6SDavid Cunado * 27918f2efd6SDavid Cunado * SCTLR.M, SCTLR.C and SCTLR.I: These fields must be zero (as 28018f2efd6SDavid Cunado * required by PSCI specification) 28118f2efd6SDavid Cunado */ 282a0fee747SAntonio Nino Diaz sctlr_elx = (EP_GET_EE(ep->h.attr) != 0U) ? SCTLR_EE_BIT : 0U; 283*c5ea4f8aSZelalem Aweke if (GET_RW(ep->spsr) == MODE_RW_64) { 28418f2efd6SDavid Cunado sctlr_elx |= SCTLR_EL1_RES1; 285*c5ea4f8aSZelalem Aweke } else { 28618f2efd6SDavid Cunado /* 28718f2efd6SDavid Cunado * If the target execution state is AArch32 then the following 28818f2efd6SDavid Cunado * fields need to be set. 28918f2efd6SDavid Cunado * 29018f2efd6SDavid Cunado * SCTRL_EL1.nTWE: Set to one so that EL0 execution of WFE 29118f2efd6SDavid Cunado * instructions are not trapped to EL1. 29218f2efd6SDavid Cunado * 29318f2efd6SDavid Cunado * SCTLR_EL1.nTWI: Set to one so that EL0 execution of WFI 29418f2efd6SDavid Cunado * instructions are not trapped to EL1. 29518f2efd6SDavid Cunado * 29618f2efd6SDavid Cunado * SCTLR_EL1.CP15BEN: Set to one to enable EL0 execution of the 29718f2efd6SDavid Cunado * CP15DMB, CP15DSB, and CP15ISB instructions. 29818f2efd6SDavid Cunado */ 29918f2efd6SDavid Cunado sctlr_elx |= SCTLR_AARCH32_EL1_RES1 | SCTLR_CP15BEN_BIT 30018f2efd6SDavid Cunado | SCTLR_NTWI_BIT | SCTLR_NTWE_BIT; 30118f2efd6SDavid Cunado } 30218f2efd6SDavid Cunado 3035f5d1ed7SLouis Mayencourt #if ERRATA_A75_764081 3045f5d1ed7SLouis Mayencourt /* 3055f5d1ed7SLouis Mayencourt * If workaround of errata 764081 for Cortex-A75 is used then set 3065f5d1ed7SLouis Mayencourt * SCTLR_EL1.IESB to enable Implicit Error Synchronization Barrier. 3075f5d1ed7SLouis Mayencourt */ 3085f5d1ed7SLouis Mayencourt sctlr_elx |= SCTLR_IESB_BIT; 3095f5d1ed7SLouis Mayencourt #endif 3105f5d1ed7SLouis Mayencourt 3116cac724dSjohpow01 /* Enable WFE trap delay in SCR_EL3 if supported and configured */ 3126cac724dSjohpow01 if (is_armv8_6_twed_present()) { 3136cac724dSjohpow01 uint32_t delay = plat_arm_set_twedel_scr_el3(); 3146cac724dSjohpow01 3156cac724dSjohpow01 if (delay != TWED_DISABLED) { 3166cac724dSjohpow01 /* Make sure delay value fits */ 3176cac724dSjohpow01 assert((delay & ~SCR_TWEDEL_MASK) == 0U); 3186cac724dSjohpow01 3196cac724dSjohpow01 /* Set delay in SCR_EL3 */ 3206cac724dSjohpow01 scr_el3 &= ~(SCR_TWEDEL_MASK << SCR_TWEDEL_SHIFT); 3216cac724dSjohpow01 scr_el3 |= ((delay & SCR_TWEDEL_MASK) 3226cac724dSjohpow01 << SCR_TWEDEL_SHIFT); 3236cac724dSjohpow01 3246cac724dSjohpow01 /* Enable WFE delay */ 3256cac724dSjohpow01 scr_el3 |= SCR_TWEDEn_BIT; 3266cac724dSjohpow01 } 3276cac724dSjohpow01 } 3286cac724dSjohpow01 32918f2efd6SDavid Cunado /* 33018f2efd6SDavid Cunado * Store the initialised SCTLR_EL1 value in the cpu_context - SCTLR_EL2 3312e61d687SOlivier Deprez * and other EL2 registers are set up by cm_prepare_el3_exit() as they 33218f2efd6SDavid Cunado * are not part of the stored cpu_context. 33318f2efd6SDavid Cunado */ 3342825946eSMax Shvetsov write_ctx_reg(get_el1_sysregs_ctx(ctx), CTX_SCTLR_EL1, sctlr_elx); 33518f2efd6SDavid Cunado 3362ab9617eSVarun Wadekar /* 3372ab9617eSVarun Wadekar * Base the context ACTLR_EL1 on the current value, as it is 3382ab9617eSVarun Wadekar * implementation defined. The context restore process will write 3392ab9617eSVarun Wadekar * the value from the context to the actual register and can cause 3402ab9617eSVarun Wadekar * problems for processor cores that don't expect certain bits to 3412ab9617eSVarun Wadekar * be zero. 3422ab9617eSVarun Wadekar */ 3432ab9617eSVarun Wadekar actlr_elx = read_actlr_el1(); 3442825946eSMax Shvetsov write_ctx_reg((get_el1_sysregs_ctx(ctx)), (CTX_ACTLR_EL1), (actlr_elx)); 3452ab9617eSVarun Wadekar 3463e61b2b5SDavid Cunado /* 347e290a8fcSAlexei Fedorov * Populate EL3 state so that we've the right context 348e290a8fcSAlexei Fedorov * before doing ERET 3493e61b2b5SDavid Cunado */ 350532ed618SSoby Mathew state = get_el3state_ctx(ctx); 351532ed618SSoby Mathew write_ctx_reg(state, CTX_SCR_EL3, scr_el3); 352532ed618SSoby Mathew write_ctx_reg(state, CTX_ELR_EL3, ep->pc); 353532ed618SSoby Mathew write_ctx_reg(state, CTX_SPSR_EL3, ep->spsr); 354532ed618SSoby Mathew 355532ed618SSoby Mathew /* 356532ed618SSoby Mathew * Store the X0-X7 value from the entrypoint into the context 357532ed618SSoby Mathew * Use memcpy as we are in control of the layout of the structures 358532ed618SSoby Mathew */ 359532ed618SSoby Mathew gp_regs = get_gpregs_ctx(ctx); 360532ed618SSoby Mathew memcpy(gp_regs, (void *)&ep->args, sizeof(aapcs64_params_t)); 361532ed618SSoby Mathew } 362532ed618SSoby Mathew 363532ed618SSoby Mathew /******************************************************************************* 3640fd0f222SDimitris Papastamos * Enable architecture extensions on first entry to Non-secure world. 3650fd0f222SDimitris Papastamos * When EL2 is implemented but unused `el2_unused` is non-zero, otherwise 3660fd0f222SDimitris Papastamos * it is zero. 3670fd0f222SDimitris Papastamos ******************************************************************************/ 36868ac5ed0SArunachalam Ganapathy static void enable_extensions_nonsecure(bool el2_unused, cpu_context_t *ctx) 3690fd0f222SDimitris Papastamos { 3700fd0f222SDimitris Papastamos #if IMAGE_BL31 371281a08ccSDimitris Papastamos #if ENABLE_SPE_FOR_LOWER_ELS 372281a08ccSDimitris Papastamos spe_enable(el2_unused); 373281a08ccSDimitris Papastamos #endif 374380559c1SDimitris Papastamos 375380559c1SDimitris Papastamos #if ENABLE_AMU 37668ac5ed0SArunachalam Ganapathy amu_enable(el2_unused, ctx); 37768ac5ed0SArunachalam Ganapathy #endif 37868ac5ed0SArunachalam Ganapathy 37968ac5ed0SArunachalam Ganapathy #if ENABLE_SVE_FOR_NS 38068ac5ed0SArunachalam Ganapathy sve_enable(ctx); 381380559c1SDimitris Papastamos #endif 3821a853370SDavid Cunado 3835f835918SJeenu Viswambharan #if ENABLE_MPAM_FOR_LOWER_ELS 3845f835918SJeenu Viswambharan mpam_enable(el2_unused); 3855f835918SJeenu Viswambharan #endif 386813524eaSManish V Badarkhe 387813524eaSManish V Badarkhe #if ENABLE_TRBE_FOR_NS 388813524eaSManish V Badarkhe trbe_enable(); 389813524eaSManish V Badarkhe #endif /* ENABLE_TRBE_FOR_NS */ 390813524eaSManish V Badarkhe 391d4582d30SManish V Badarkhe #if ENABLE_SYS_REG_TRACE_FOR_NS 392d4582d30SManish V Badarkhe sys_reg_trace_enable(ctx); 393d4582d30SManish V Badarkhe #endif /* ENABLE_SYS_REG_TRACE_FOR_NS */ 394d4582d30SManish V Badarkhe 3958fcd3d96SManish V Badarkhe #if ENABLE_TRF_FOR_NS 3968fcd3d96SManish V Badarkhe trf_enable(); 3978fcd3d96SManish V Badarkhe #endif /* ENABLE_TRF_FOR_NS */ 3988fcd3d96SManish V Badarkhe 3990fd0f222SDimitris Papastamos #endif 4000fd0f222SDimitris Papastamos } 4010fd0f222SDimitris Papastamos 4020fd0f222SDimitris Papastamos /******************************************************************************* 40368ac5ed0SArunachalam Ganapathy * Enable architecture extensions on first entry to Secure world. 40468ac5ed0SArunachalam Ganapathy ******************************************************************************/ 40568ac5ed0SArunachalam Ganapathy static void enable_extensions_secure(cpu_context_t *ctx) 40668ac5ed0SArunachalam Ganapathy { 40768ac5ed0SArunachalam Ganapathy #if IMAGE_BL31 40868ac5ed0SArunachalam Ganapathy #if ENABLE_SVE_FOR_SWD 40968ac5ed0SArunachalam Ganapathy sve_enable(ctx); 41068ac5ed0SArunachalam Ganapathy #endif 41168ac5ed0SArunachalam Ganapathy #endif 41268ac5ed0SArunachalam Ganapathy } 41368ac5ed0SArunachalam Ganapathy 41468ac5ed0SArunachalam Ganapathy /******************************************************************************* 415532ed618SSoby Mathew * The following function initializes the cpu_context for a CPU specified by 416532ed618SSoby Mathew * its `cpu_idx` for first use, and sets the initial entrypoint state as 417532ed618SSoby Mathew * specified by the entry_point_info structure. 418532ed618SSoby Mathew ******************************************************************************/ 419532ed618SSoby Mathew void cm_init_context_by_index(unsigned int cpu_idx, 420532ed618SSoby Mathew const entry_point_info_t *ep) 421532ed618SSoby Mathew { 422532ed618SSoby Mathew cpu_context_t *ctx; 423532ed618SSoby Mathew ctx = cm_get_context_by_index(cpu_idx, GET_SECURITY_STATE(ep->h.attr)); 4241634cae8SAntonio Nino Diaz cm_setup_context(ctx, ep); 425532ed618SSoby Mathew } 426532ed618SSoby Mathew 427532ed618SSoby Mathew /******************************************************************************* 428532ed618SSoby Mathew * The following function initializes the cpu_context for the current CPU 429532ed618SSoby Mathew * for first use, and sets the initial entrypoint state as specified by the 430532ed618SSoby Mathew * entry_point_info structure. 431532ed618SSoby Mathew ******************************************************************************/ 432532ed618SSoby Mathew void cm_init_my_context(const entry_point_info_t *ep) 433532ed618SSoby Mathew { 434532ed618SSoby Mathew cpu_context_t *ctx; 435532ed618SSoby Mathew ctx = cm_get_context(GET_SECURITY_STATE(ep->h.attr)); 4361634cae8SAntonio Nino Diaz cm_setup_context(ctx, ep); 437532ed618SSoby Mathew } 438532ed618SSoby Mathew 439532ed618SSoby Mathew /******************************************************************************* 440*c5ea4f8aSZelalem Aweke * Prepare the CPU system registers for first entry into realm, secure, or 441*c5ea4f8aSZelalem Aweke * normal world. 442532ed618SSoby Mathew * 443532ed618SSoby Mathew * If execution is requested to EL2 or hyp mode, SCTLR_EL2 is initialized 444532ed618SSoby Mathew * If execution is requested to non-secure EL1 or svc mode, and the CPU supports 445532ed618SSoby Mathew * EL2 then EL2 is disabled by configuring all necessary EL2 registers. 446532ed618SSoby Mathew * For all entries, the EL1 registers are initialized from the cpu_context 447532ed618SSoby Mathew ******************************************************************************/ 448532ed618SSoby Mathew void cm_prepare_el3_exit(uint32_t security_state) 449532ed618SSoby Mathew { 450f1be00daSLouis Mayencourt u_register_t sctlr_elx, scr_el3, mdcr_el2; 451532ed618SSoby Mathew cpu_context_t *ctx = cm_get_context(security_state); 45240daecc1SAntonio Nino Diaz bool el2_unused = false; 453a0fee747SAntonio Nino Diaz uint64_t hcr_el2 = 0U; 454532ed618SSoby Mathew 455a0fee747SAntonio Nino Diaz assert(ctx != NULL); 456532ed618SSoby Mathew 457532ed618SSoby Mathew if (security_state == NON_SECURE) { 458f1be00daSLouis Mayencourt scr_el3 = read_ctx_reg(get_el3state_ctx(ctx), 459a0fee747SAntonio Nino Diaz CTX_SCR_EL3); 460a0fee747SAntonio Nino Diaz if ((scr_el3 & SCR_HCE_BIT) != 0U) { 461532ed618SSoby Mathew /* Use SCTLR_EL1.EE value to initialise sctlr_el2 */ 4622825946eSMax Shvetsov sctlr_elx = read_ctx_reg(get_el1_sysregs_ctx(ctx), 463532ed618SSoby Mathew CTX_SCTLR_EL1); 4642e09d4f8SKen Kuang sctlr_elx &= SCTLR_EE_BIT; 465532ed618SSoby Mathew sctlr_elx |= SCTLR_EL2_RES1; 4665f5d1ed7SLouis Mayencourt #if ERRATA_A75_764081 4675f5d1ed7SLouis Mayencourt /* 4685f5d1ed7SLouis Mayencourt * If workaround of errata 764081 for Cortex-A75 is used 4695f5d1ed7SLouis Mayencourt * then set SCTLR_EL2.IESB to enable Implicit Error 4705f5d1ed7SLouis Mayencourt * Synchronization Barrier. 4715f5d1ed7SLouis Mayencourt */ 4725f5d1ed7SLouis Mayencourt sctlr_elx |= SCTLR_IESB_BIT; 4735f5d1ed7SLouis Mayencourt #endif 474532ed618SSoby Mathew write_sctlr_el2(sctlr_elx); 475a0fee747SAntonio Nino Diaz } else if (el_implemented(2) != EL_IMPL_NONE) { 47640daecc1SAntonio Nino Diaz el2_unused = true; 4770fd0f222SDimitris Papastamos 47818f2efd6SDavid Cunado /* 47918f2efd6SDavid Cunado * EL2 present but unused, need to disable safely. 48018f2efd6SDavid Cunado * SCTLR_EL2 can be ignored in this case. 48118f2efd6SDavid Cunado * 4823ff4aaacSJeenu Viswambharan * Set EL2 register width appropriately: Set HCR_EL2 4833ff4aaacSJeenu Viswambharan * field to match SCR_EL3.RW. 48418f2efd6SDavid Cunado */ 485a0fee747SAntonio Nino Diaz if ((scr_el3 & SCR_RW_BIT) != 0U) 4863ff4aaacSJeenu Viswambharan hcr_el2 |= HCR_RW_BIT; 4873ff4aaacSJeenu Viswambharan 4883ff4aaacSJeenu Viswambharan /* 4893ff4aaacSJeenu Viswambharan * For Armv8.3 pointer authentication feature, disable 4903ff4aaacSJeenu Viswambharan * traps to EL2 when accessing key registers or using 4913ff4aaacSJeenu Viswambharan * pointer authentication instructions from lower ELs. 4923ff4aaacSJeenu Viswambharan */ 4933ff4aaacSJeenu Viswambharan hcr_el2 |= (HCR_API_BIT | HCR_APK_BIT); 4943ff4aaacSJeenu Viswambharan 4953ff4aaacSJeenu Viswambharan write_hcr_el2(hcr_el2); 496532ed618SSoby Mathew 49718f2efd6SDavid Cunado /* 49818f2efd6SDavid Cunado * Initialise CPTR_EL2 setting all fields rather than 49918f2efd6SDavid Cunado * relying on the hw. All fields have architecturally 50018f2efd6SDavid Cunado * UNKNOWN reset values. 50118f2efd6SDavid Cunado * 50218f2efd6SDavid Cunado * CPTR_EL2.TCPAC: Set to zero so that Non-secure EL1 50318f2efd6SDavid Cunado * accesses to the CPACR_EL1 or CPACR from both 50418f2efd6SDavid Cunado * Execution states do not trap to EL2. 50518f2efd6SDavid Cunado * 50618f2efd6SDavid Cunado * CPTR_EL2.TTA: Set to zero so that Non-secure System 50718f2efd6SDavid Cunado * register accesses to the trace registers from both 50818f2efd6SDavid Cunado * Execution states do not trap to EL2. 509d4582d30SManish V Badarkhe * If PE trace unit System registers are not implemented 510d4582d30SManish V Badarkhe * then this bit is reserved, and must be set to zero. 51118f2efd6SDavid Cunado * 51218f2efd6SDavid Cunado * CPTR_EL2.TFP: Set to zero so that Non-secure accesses 51318f2efd6SDavid Cunado * to SIMD and floating-point functionality from both 51418f2efd6SDavid Cunado * Execution states do not trap to EL2. 51518f2efd6SDavid Cunado */ 51618f2efd6SDavid Cunado write_cptr_el2(CPTR_EL2_RESET_VAL & 51718f2efd6SDavid Cunado ~(CPTR_EL2_TCPAC_BIT | CPTR_EL2_TTA_BIT 51818f2efd6SDavid Cunado | CPTR_EL2_TFP_BIT)); 519532ed618SSoby Mathew 52018f2efd6SDavid Cunado /* 5218aabea33SPaul Beesley * Initialise CNTHCTL_EL2. All fields are 52218f2efd6SDavid Cunado * architecturally UNKNOWN on reset and are set to zero 52318f2efd6SDavid Cunado * except for field(s) listed below. 52418f2efd6SDavid Cunado * 525*c5ea4f8aSZelalem Aweke * CNTHCTL_EL2.EL1PTEN: Set to one to disable traps to 52618f2efd6SDavid Cunado * Hyp mode of Non-secure EL0 and EL1 accesses to the 52718f2efd6SDavid Cunado * physical timer registers. 52818f2efd6SDavid Cunado * 52918f2efd6SDavid Cunado * CNTHCTL_EL2.EL1PCTEN: Set to one to disable traps to 53018f2efd6SDavid Cunado * Hyp mode of Non-secure EL0 and EL1 accesses to the 53118f2efd6SDavid Cunado * physical counter registers. 53218f2efd6SDavid Cunado */ 53318f2efd6SDavid Cunado write_cnthctl_el2(CNTHCTL_RESET_VAL | 53418f2efd6SDavid Cunado EL1PCEN_BIT | EL1PCTEN_BIT); 535532ed618SSoby Mathew 53618f2efd6SDavid Cunado /* 53718f2efd6SDavid Cunado * Initialise CNTVOFF_EL2 to zero as it resets to an 53818f2efd6SDavid Cunado * architecturally UNKNOWN value. 53918f2efd6SDavid Cunado */ 540532ed618SSoby Mathew write_cntvoff_el2(0); 541532ed618SSoby Mathew 54218f2efd6SDavid Cunado /* 54318f2efd6SDavid Cunado * Set VPIDR_EL2 and VMPIDR_EL2 to match MIDR_EL1 and 54418f2efd6SDavid Cunado * MPIDR_EL1 respectively. 54518f2efd6SDavid Cunado */ 546532ed618SSoby Mathew write_vpidr_el2(read_midr_el1()); 547532ed618SSoby Mathew write_vmpidr_el2(read_mpidr_el1()); 548532ed618SSoby Mathew 549532ed618SSoby Mathew /* 55018f2efd6SDavid Cunado * Initialise VTTBR_EL2. All fields are architecturally 55118f2efd6SDavid Cunado * UNKNOWN on reset. 55218f2efd6SDavid Cunado * 55318f2efd6SDavid Cunado * VTTBR_EL2.VMID: Set to zero. Even though EL1&0 stage 55418f2efd6SDavid Cunado * 2 address translation is disabled, cache maintenance 55518f2efd6SDavid Cunado * operations depend on the VMID. 55618f2efd6SDavid Cunado * 55718f2efd6SDavid Cunado * VTTBR_EL2.BADDR: Set to zero as EL1&0 stage 2 address 55818f2efd6SDavid Cunado * translation is disabled. 559532ed618SSoby Mathew */ 56018f2efd6SDavid Cunado write_vttbr_el2(VTTBR_RESET_VAL & 56118f2efd6SDavid Cunado ~((VTTBR_VMID_MASK << VTTBR_VMID_SHIFT) 56218f2efd6SDavid Cunado | (VTTBR_BADDR_MASK << VTTBR_BADDR_SHIFT))); 56318f2efd6SDavid Cunado 564495f3d3cSDavid Cunado /* 56518f2efd6SDavid Cunado * Initialise MDCR_EL2, setting all fields rather than 56618f2efd6SDavid Cunado * relying on hw. Some fields are architecturally 56718f2efd6SDavid Cunado * UNKNOWN on reset. 56818f2efd6SDavid Cunado * 569e290a8fcSAlexei Fedorov * MDCR_EL2.HLP: Set to one so that event counter 570e290a8fcSAlexei Fedorov * overflow, that is recorded in PMOVSCLR_EL0[0-30], 571e290a8fcSAlexei Fedorov * occurs on the increment that changes 572e290a8fcSAlexei Fedorov * PMEVCNTR<n>_EL0[63] from 1 to 0, when ARMv8.5-PMU is 573e290a8fcSAlexei Fedorov * implemented. This bit is RES0 in versions of the 574e290a8fcSAlexei Fedorov * architecture earlier than ARMv8.5, setting it to 1 575e290a8fcSAlexei Fedorov * doesn't have any effect on them. 576e290a8fcSAlexei Fedorov * 577e290a8fcSAlexei Fedorov * MDCR_EL2.TTRF: Set to zero so that access to Trace 578e290a8fcSAlexei Fedorov * Filter Control register TRFCR_EL1 at EL1 is not 579e290a8fcSAlexei Fedorov * trapped to EL2. This bit is RES0 in versions of 580e290a8fcSAlexei Fedorov * the architecture earlier than ARMv8.4. 581e290a8fcSAlexei Fedorov * 582e290a8fcSAlexei Fedorov * MDCR_EL2.HPMD: Set to one so that event counting is 583e290a8fcSAlexei Fedorov * prohibited at EL2. This bit is RES0 in versions of 584e290a8fcSAlexei Fedorov * the architecture earlier than ARMv8.1, setting it 585e290a8fcSAlexei Fedorov * to 1 doesn't have any effect on them. 586e290a8fcSAlexei Fedorov * 587e290a8fcSAlexei Fedorov * MDCR_EL2.TPMS: Set to zero so that accesses to 588e290a8fcSAlexei Fedorov * Statistical Profiling control registers from EL1 589e290a8fcSAlexei Fedorov * do not trap to EL2. This bit is RES0 when SPE is 590e290a8fcSAlexei Fedorov * not implemented. 591e290a8fcSAlexei Fedorov * 59218f2efd6SDavid Cunado * MDCR_EL2.TDRA: Set to zero so that Non-secure EL0 and 59318f2efd6SDavid Cunado * EL1 System register accesses to the Debug ROM 59418f2efd6SDavid Cunado * registers are not trapped to EL2. 59518f2efd6SDavid Cunado * 59618f2efd6SDavid Cunado * MDCR_EL2.TDOSA: Set to zero so that Non-secure EL1 59718f2efd6SDavid Cunado * System register accesses to the powerdown debug 59818f2efd6SDavid Cunado * registers are not trapped to EL2. 59918f2efd6SDavid Cunado * 60018f2efd6SDavid Cunado * MDCR_EL2.TDA: Set to zero so that System register 60118f2efd6SDavid Cunado * accesses to the debug registers do not trap to EL2. 60218f2efd6SDavid Cunado * 60318f2efd6SDavid Cunado * MDCR_EL2.TDE: Set to zero so that debug exceptions 60418f2efd6SDavid Cunado * are not routed to EL2. 60518f2efd6SDavid Cunado * 60618f2efd6SDavid Cunado * MDCR_EL2.HPME: Set to zero to disable EL2 Performance 60718f2efd6SDavid Cunado * Monitors. 60818f2efd6SDavid Cunado * 60918f2efd6SDavid Cunado * MDCR_EL2.TPM: Set to zero so that Non-secure EL0 and 61018f2efd6SDavid Cunado * EL1 accesses to all Performance Monitors registers 61118f2efd6SDavid Cunado * are not trapped to EL2. 61218f2efd6SDavid Cunado * 61318f2efd6SDavid Cunado * MDCR_EL2.TPMCR: Set to zero so that Non-secure EL0 61418f2efd6SDavid Cunado * and EL1 accesses to the PMCR_EL0 or PMCR are not 61518f2efd6SDavid Cunado * trapped to EL2. 61618f2efd6SDavid Cunado * 61718f2efd6SDavid Cunado * MDCR_EL2.HPMN: Set to value of PMCR_EL0.N which is the 61818f2efd6SDavid Cunado * architecturally-defined reset value. 61940ff9074SManish V Badarkhe * 62040ff9074SManish V Badarkhe * MDCR_EL2.E2TB: Set to zero so that the trace Buffer 62140ff9074SManish V Badarkhe * owning exception level is NS-EL1 and, tracing is 62240ff9074SManish V Badarkhe * prohibited at NS-EL2. These bits are RES0 when 62340ff9074SManish V Badarkhe * FEAT_TRBE is not implemented. 624495f3d3cSDavid Cunado */ 625e290a8fcSAlexei Fedorov mdcr_el2 = ((MDCR_EL2_RESET_VAL | MDCR_EL2_HLP | 626e290a8fcSAlexei Fedorov MDCR_EL2_HPMD) | 62718f2efd6SDavid Cunado ((read_pmcr_el0() & PMCR_EL0_N_BITS) 62818f2efd6SDavid Cunado >> PMCR_EL0_N_SHIFT)) & 629e290a8fcSAlexei Fedorov ~(MDCR_EL2_TTRF | MDCR_EL2_TPMS | 630e290a8fcSAlexei Fedorov MDCR_EL2_TDRA_BIT | MDCR_EL2_TDOSA_BIT | 631e290a8fcSAlexei Fedorov MDCR_EL2_TDA_BIT | MDCR_EL2_TDE_BIT | 632e290a8fcSAlexei Fedorov MDCR_EL2_HPME_BIT | MDCR_EL2_TPM_BIT | 63340ff9074SManish V Badarkhe MDCR_EL2_TPMCR_BIT | 63440ff9074SManish V Badarkhe MDCR_EL2_E2TB(MDCR_EL2_E2TB_EL1)); 635d832aee9Sdp-arm 636d832aee9Sdp-arm write_mdcr_el2(mdcr_el2); 637d832aee9Sdp-arm 638939f66d6SDavid Cunado /* 63918f2efd6SDavid Cunado * Initialise HSTR_EL2. All fields are architecturally 64018f2efd6SDavid Cunado * UNKNOWN on reset. 64118f2efd6SDavid Cunado * 64218f2efd6SDavid Cunado * HSTR_EL2.T<n>: Set all these fields to zero so that 64318f2efd6SDavid Cunado * Non-secure EL0 or EL1 accesses to System registers 64418f2efd6SDavid Cunado * do not trap to EL2. 645939f66d6SDavid Cunado */ 64618f2efd6SDavid Cunado write_hstr_el2(HSTR_EL2_RESET_VAL & ~(HSTR_EL2_T_MASK)); 647939f66d6SDavid Cunado /* 64818f2efd6SDavid Cunado * Initialise CNTHP_CTL_EL2. All fields are 64918f2efd6SDavid Cunado * architecturally UNKNOWN on reset. 65018f2efd6SDavid Cunado * 65118f2efd6SDavid Cunado * CNTHP_CTL_EL2:ENABLE: Set to zero to disable the EL2 65218f2efd6SDavid Cunado * physical timer and prevent timer interrupts. 653939f66d6SDavid Cunado */ 65418f2efd6SDavid Cunado write_cnthp_ctl_el2(CNTHP_CTL_RESET_VAL & 65518f2efd6SDavid Cunado ~(CNTHP_CTL_ENABLE_BIT)); 656532ed618SSoby Mathew } 65768ac5ed0SArunachalam Ganapathy enable_extensions_nonsecure(el2_unused, ctx); 658532ed618SSoby Mathew } 659532ed618SSoby Mathew 66017b4c0ddSDimitris Papastamos cm_el1_sysregs_context_restore(security_state); 66117b4c0ddSDimitris Papastamos cm_set_next_eret_context(security_state); 662532ed618SSoby Mathew } 663532ed618SSoby Mathew 66428f39f02SMax Shvetsov #if CTX_INCLUDE_EL2_REGS 66528f39f02SMax Shvetsov /******************************************************************************* 66628f39f02SMax Shvetsov * Save EL2 sysreg context 66728f39f02SMax Shvetsov ******************************************************************************/ 66828f39f02SMax Shvetsov void cm_el2_sysregs_context_save(uint32_t security_state) 66928f39f02SMax Shvetsov { 67028f39f02SMax Shvetsov u_register_t scr_el3 = read_scr(); 67128f39f02SMax Shvetsov 67228f39f02SMax Shvetsov /* 673*c5ea4f8aSZelalem Aweke * Always save the non-secure and realm EL2 context, only save the 67428f39f02SMax Shvetsov * S-EL2 context if S-EL2 is enabled. 67528f39f02SMax Shvetsov */ 676*c5ea4f8aSZelalem Aweke if ((security_state != SECURE) || 6776b704da3SRuari Phipps ((security_state == SECURE) && ((scr_el3 & SCR_EEL2_BIT) != 0U))) { 67828f39f02SMax Shvetsov cpu_context_t *ctx; 67928f39f02SMax Shvetsov 68028f39f02SMax Shvetsov ctx = cm_get_context(security_state); 68128f39f02SMax Shvetsov assert(ctx != NULL); 68228f39f02SMax Shvetsov 6832825946eSMax Shvetsov el2_sysregs_context_save(get_el2_sysregs_ctx(ctx)); 68428f39f02SMax Shvetsov } 68528f39f02SMax Shvetsov } 68628f39f02SMax Shvetsov 68728f39f02SMax Shvetsov /******************************************************************************* 68828f39f02SMax Shvetsov * Restore EL2 sysreg context 68928f39f02SMax Shvetsov ******************************************************************************/ 69028f39f02SMax Shvetsov void cm_el2_sysregs_context_restore(uint32_t security_state) 69128f39f02SMax Shvetsov { 69228f39f02SMax Shvetsov u_register_t scr_el3 = read_scr(); 69328f39f02SMax Shvetsov 69428f39f02SMax Shvetsov /* 695*c5ea4f8aSZelalem Aweke * Always restore the non-secure and realm EL2 context, only restore the 69628f39f02SMax Shvetsov * S-EL2 context if S-EL2 is enabled. 69728f39f02SMax Shvetsov */ 698*c5ea4f8aSZelalem Aweke if ((security_state != SECURE) || 6996b704da3SRuari Phipps ((security_state == SECURE) && ((scr_el3 & SCR_EEL2_BIT) != 0U))) { 70028f39f02SMax Shvetsov cpu_context_t *ctx; 70128f39f02SMax Shvetsov 70228f39f02SMax Shvetsov ctx = cm_get_context(security_state); 70328f39f02SMax Shvetsov assert(ctx != NULL); 70428f39f02SMax Shvetsov 7052825946eSMax Shvetsov el2_sysregs_context_restore(get_el2_sysregs_ctx(ctx)); 70628f39f02SMax Shvetsov } 70728f39f02SMax Shvetsov } 70828f39f02SMax Shvetsov #endif /* CTX_INCLUDE_EL2_REGS */ 70928f39f02SMax Shvetsov 710532ed618SSoby Mathew /******************************************************************************* 711532ed618SSoby Mathew * The next four functions are used by runtime services to save and restore 712532ed618SSoby Mathew * EL1 context on the 'cpu_context' structure for the specified security 713532ed618SSoby Mathew * state. 714532ed618SSoby Mathew ******************************************************************************/ 715532ed618SSoby Mathew void cm_el1_sysregs_context_save(uint32_t security_state) 716532ed618SSoby Mathew { 717532ed618SSoby Mathew cpu_context_t *ctx; 718532ed618SSoby Mathew 719532ed618SSoby Mathew ctx = cm_get_context(security_state); 720a0fee747SAntonio Nino Diaz assert(ctx != NULL); 721532ed618SSoby Mathew 7222825946eSMax Shvetsov el1_sysregs_context_save(get_el1_sysregs_ctx(ctx)); 72317b4c0ddSDimitris Papastamos 72417b4c0ddSDimitris Papastamos #if IMAGE_BL31 72517b4c0ddSDimitris Papastamos if (security_state == SECURE) 72617b4c0ddSDimitris Papastamos PUBLISH_EVENT(cm_exited_secure_world); 72717b4c0ddSDimitris Papastamos else 72817b4c0ddSDimitris Papastamos PUBLISH_EVENT(cm_exited_normal_world); 72917b4c0ddSDimitris Papastamos #endif 730532ed618SSoby Mathew } 731532ed618SSoby Mathew 732532ed618SSoby Mathew void cm_el1_sysregs_context_restore(uint32_t security_state) 733532ed618SSoby Mathew { 734532ed618SSoby Mathew cpu_context_t *ctx; 735532ed618SSoby Mathew 736532ed618SSoby Mathew ctx = cm_get_context(security_state); 737a0fee747SAntonio Nino Diaz assert(ctx != NULL); 738532ed618SSoby Mathew 7392825946eSMax Shvetsov el1_sysregs_context_restore(get_el1_sysregs_ctx(ctx)); 74017b4c0ddSDimitris Papastamos 74117b4c0ddSDimitris Papastamos #if IMAGE_BL31 74217b4c0ddSDimitris Papastamos if (security_state == SECURE) 74317b4c0ddSDimitris Papastamos PUBLISH_EVENT(cm_entering_secure_world); 74417b4c0ddSDimitris Papastamos else 74517b4c0ddSDimitris Papastamos PUBLISH_EVENT(cm_entering_normal_world); 74617b4c0ddSDimitris Papastamos #endif 747532ed618SSoby Mathew } 748532ed618SSoby Mathew 749532ed618SSoby Mathew /******************************************************************************* 750532ed618SSoby Mathew * This function populates ELR_EL3 member of 'cpu_context' pertaining to the 751532ed618SSoby Mathew * given security state with the given entrypoint 752532ed618SSoby Mathew ******************************************************************************/ 753532ed618SSoby Mathew void cm_set_elr_el3(uint32_t security_state, uintptr_t entrypoint) 754532ed618SSoby Mathew { 755532ed618SSoby Mathew cpu_context_t *ctx; 756532ed618SSoby Mathew el3_state_t *state; 757532ed618SSoby Mathew 758532ed618SSoby Mathew ctx = cm_get_context(security_state); 759a0fee747SAntonio Nino Diaz assert(ctx != NULL); 760532ed618SSoby Mathew 761532ed618SSoby Mathew /* Populate EL3 state so that ERET jumps to the correct entry */ 762532ed618SSoby Mathew state = get_el3state_ctx(ctx); 763532ed618SSoby Mathew write_ctx_reg(state, CTX_ELR_EL3, entrypoint); 764532ed618SSoby Mathew } 765532ed618SSoby Mathew 766532ed618SSoby Mathew /******************************************************************************* 767532ed618SSoby Mathew * This function populates ELR_EL3 and SPSR_EL3 members of 'cpu_context' 768532ed618SSoby Mathew * pertaining to the given security state 769532ed618SSoby Mathew ******************************************************************************/ 770532ed618SSoby Mathew void cm_set_elr_spsr_el3(uint32_t security_state, 771532ed618SSoby Mathew uintptr_t entrypoint, uint32_t spsr) 772532ed618SSoby Mathew { 773532ed618SSoby Mathew cpu_context_t *ctx; 774532ed618SSoby Mathew el3_state_t *state; 775532ed618SSoby Mathew 776532ed618SSoby Mathew ctx = cm_get_context(security_state); 777a0fee747SAntonio Nino Diaz assert(ctx != NULL); 778532ed618SSoby Mathew 779532ed618SSoby Mathew /* Populate EL3 state so that ERET jumps to the correct entry */ 780532ed618SSoby Mathew state = get_el3state_ctx(ctx); 781532ed618SSoby Mathew write_ctx_reg(state, CTX_ELR_EL3, entrypoint); 782532ed618SSoby Mathew write_ctx_reg(state, CTX_SPSR_EL3, spsr); 783532ed618SSoby Mathew } 784532ed618SSoby Mathew 785532ed618SSoby Mathew /******************************************************************************* 786532ed618SSoby Mathew * This function updates a single bit in the SCR_EL3 member of the 'cpu_context' 787532ed618SSoby Mathew * pertaining to the given security state using the value and bit position 788532ed618SSoby Mathew * specified in the parameters. It preserves all other bits. 789532ed618SSoby Mathew ******************************************************************************/ 790532ed618SSoby Mathew void cm_write_scr_el3_bit(uint32_t security_state, 791532ed618SSoby Mathew uint32_t bit_pos, 792532ed618SSoby Mathew uint32_t value) 793532ed618SSoby Mathew { 794532ed618SSoby Mathew cpu_context_t *ctx; 795532ed618SSoby Mathew el3_state_t *state; 796f1be00daSLouis Mayencourt u_register_t scr_el3; 797532ed618SSoby Mathew 798532ed618SSoby Mathew ctx = cm_get_context(security_state); 799a0fee747SAntonio Nino Diaz assert(ctx != NULL); 800532ed618SSoby Mathew 801532ed618SSoby Mathew /* Ensure that the bit position is a valid one */ 802d7b5f408SJimmy Brisson assert(((1UL << bit_pos) & SCR_VALID_BIT_MASK) != 0U); 803532ed618SSoby Mathew 804532ed618SSoby Mathew /* Ensure that the 'value' is only a bit wide */ 805a0fee747SAntonio Nino Diaz assert(value <= 1U); 806532ed618SSoby Mathew 807532ed618SSoby Mathew /* 808532ed618SSoby Mathew * Get the SCR_EL3 value from the cpu context, clear the desired bit 809532ed618SSoby Mathew * and set it to its new value. 810532ed618SSoby Mathew */ 811532ed618SSoby Mathew state = get_el3state_ctx(ctx); 812f1be00daSLouis Mayencourt scr_el3 = read_ctx_reg(state, CTX_SCR_EL3); 813d7b5f408SJimmy Brisson scr_el3 &= ~(1UL << bit_pos); 814f1be00daSLouis Mayencourt scr_el3 |= (u_register_t)value << bit_pos; 815532ed618SSoby Mathew write_ctx_reg(state, CTX_SCR_EL3, scr_el3); 816532ed618SSoby Mathew } 817532ed618SSoby Mathew 818532ed618SSoby Mathew /******************************************************************************* 819532ed618SSoby Mathew * This function retrieves SCR_EL3 member of 'cpu_context' pertaining to the 820532ed618SSoby Mathew * given security state. 821532ed618SSoby Mathew ******************************************************************************/ 822f1be00daSLouis Mayencourt u_register_t cm_get_scr_el3(uint32_t security_state) 823532ed618SSoby Mathew { 824532ed618SSoby Mathew cpu_context_t *ctx; 825532ed618SSoby Mathew el3_state_t *state; 826532ed618SSoby Mathew 827532ed618SSoby Mathew ctx = cm_get_context(security_state); 828a0fee747SAntonio Nino Diaz assert(ctx != NULL); 829532ed618SSoby Mathew 830532ed618SSoby Mathew /* Populate EL3 state so that ERET jumps to the correct entry */ 831532ed618SSoby Mathew state = get_el3state_ctx(ctx); 832f1be00daSLouis Mayencourt return read_ctx_reg(state, CTX_SCR_EL3); 833532ed618SSoby Mathew } 834532ed618SSoby Mathew 835532ed618SSoby Mathew /******************************************************************************* 836532ed618SSoby Mathew * This function is used to program the context that's used for exception 837532ed618SSoby Mathew * return. This initializes the SP_EL3 to a pointer to a 'cpu_context' set for 838532ed618SSoby Mathew * the required security state 839532ed618SSoby Mathew ******************************************************************************/ 840532ed618SSoby Mathew void cm_set_next_eret_context(uint32_t security_state) 841532ed618SSoby Mathew { 842532ed618SSoby Mathew cpu_context_t *ctx; 843532ed618SSoby Mathew 844532ed618SSoby Mathew ctx = cm_get_context(security_state); 845a0fee747SAntonio Nino Diaz assert(ctx != NULL); 846532ed618SSoby Mathew 847532ed618SSoby Mathew cm_set_next_context(ctx); 848532ed618SSoby Mathew } 849