xref: /rk3399_ARM-atf/lib/el3_runtime/aarch64/context_mgmt.c (revision a822a228650d07ac4f3a0afd4e44cb04e5ff6d96)
1532ed618SSoby Mathew /*
20a33adc0SGovindraj Raja  * Copyright (c) 2013-2024, Arm Limited and Contributors. All rights reserved.
32b28727eSVarun Wadekar  * Copyright (c) 2022, NVIDIA Corporation. All rights reserved.
4532ed618SSoby Mathew  *
582cb2c1aSdp-arm  * SPDX-License-Identifier: BSD-3-Clause
6532ed618SSoby Mathew  */
7532ed618SSoby Mathew 
8532ed618SSoby Mathew #include <assert.h>
940daecc1SAntonio Nino Diaz #include <stdbool.h>
10532ed618SSoby Mathew #include <string.h>
1109d40e0eSAntonio Nino Diaz 
1209d40e0eSAntonio Nino Diaz #include <platform_def.h>
1309d40e0eSAntonio Nino Diaz 
1409d40e0eSAntonio Nino Diaz #include <arch.h>
1509d40e0eSAntonio Nino Diaz #include <arch_helpers.h>
16b7e398d6SSoby Mathew #include <arch_features.h>
1709d40e0eSAntonio Nino Diaz #include <bl31/interrupt_mgmt.h>
1809d40e0eSAntonio Nino Diaz #include <common/bl_common.h>
19885e2683SClaus Pedersen #include <common/debug.h>
2009d40e0eSAntonio Nino Diaz #include <context.h>
218b95e848SZelalem Aweke #include <drivers/arm/gicv3.h>
2209d40e0eSAntonio Nino Diaz #include <lib/el3_runtime/context_mgmt.h>
23461c0a5dSElizabeth Ho #include <lib/el3_runtime/cpu_data.h>
2409d40e0eSAntonio Nino Diaz #include <lib/el3_runtime/pubsub_events.h>
2509d40e0eSAntonio Nino Diaz #include <lib/extensions/amu.h>
26744ad974Sjohpow01 #include <lib/extensions/brbe.h>
2709d40e0eSAntonio Nino Diaz #include <lib/extensions/mpam.h>
28c73686a1SBoyan Karatotev #include <lib/extensions/pmuv3.h>
29dc78e62dSjohpow01 #include <lib/extensions/sme.h>
3009d40e0eSAntonio Nino Diaz #include <lib/extensions/spe.h>
3109d40e0eSAntonio Nino Diaz #include <lib/extensions/sve.h>
32d4582d30SManish V Badarkhe #include <lib/extensions/sys_reg_trace.h>
33813524eaSManish V Badarkhe #include <lib/extensions/trbe.h>
348fcd3d96SManish V Badarkhe #include <lib/extensions/trf.h>
3509d40e0eSAntonio Nino Diaz #include <lib/utils.h>
36532ed618SSoby Mathew 
37781d07a4SJayanth Dodderi Chidanand #if ENABLE_FEAT_TWED
38781d07a4SJayanth Dodderi Chidanand /* Make sure delay value fits within the range(0-15) */
39781d07a4SJayanth Dodderi Chidanand CASSERT(((TWED_DELAY & ~SCR_TWEDEL_MASK) == 0U), assert_twed_delay_value_check);
40781d07a4SJayanth Dodderi Chidanand #endif /* ENABLE_FEAT_TWED */
41532ed618SSoby Mathew 
42461c0a5dSElizabeth Ho per_world_context_t per_world_context[CPU_DATA_CONTEXT_NUM];
43461c0a5dSElizabeth Ho static bool has_secure_perworld_init;
44461c0a5dSElizabeth Ho 
45123002f9SJayanth Dodderi Chidanand static void manage_extensions_common(cpu_context_t *ctx);
4624a70738SBoyan Karatotev static void manage_extensions_nonsecure(cpu_context_t *ctx);
47781d07a4SJayanth Dodderi Chidanand static void manage_extensions_secure(cpu_context_t *ctx);
48461c0a5dSElizabeth Ho static void manage_extensions_secure_per_world(void);
49b515f541SZelalem Aweke 
50b515f541SZelalem Aweke static void setup_el1_context(cpu_context_t *ctx, const struct entry_point_info *ep)
51b515f541SZelalem Aweke {
52b515f541SZelalem Aweke 	u_register_t sctlr_elx, actlr_elx;
53b515f541SZelalem Aweke 
54b515f541SZelalem Aweke 	/*
55b515f541SZelalem Aweke 	 * Initialise SCTLR_EL1 to the reset value corresponding to the target
56b515f541SZelalem Aweke 	 * execution state setting all fields rather than relying on the hw.
57b515f541SZelalem Aweke 	 * Some fields have architecturally UNKNOWN reset values and these are
58b515f541SZelalem Aweke 	 * set to zero.
59b515f541SZelalem Aweke 	 *
60b515f541SZelalem Aweke 	 * SCTLR.EE: Endianness is taken from the entrypoint attributes.
61b515f541SZelalem Aweke 	 *
62b515f541SZelalem Aweke 	 * SCTLR.M, SCTLR.C and SCTLR.I: These fields must be zero (as
63b515f541SZelalem Aweke 	 * required by PSCI specification)
64b515f541SZelalem Aweke 	 */
65b515f541SZelalem Aweke 	sctlr_elx = (EP_GET_EE(ep->h.attr) != 0U) ? SCTLR_EE_BIT : 0UL;
66b515f541SZelalem Aweke 	if (GET_RW(ep->spsr) == MODE_RW_64) {
67b515f541SZelalem Aweke 		sctlr_elx |= SCTLR_EL1_RES1;
68b515f541SZelalem Aweke 	} else {
69b515f541SZelalem Aweke 		/*
70b515f541SZelalem Aweke 		 * If the target execution state is AArch32 then the following
71b515f541SZelalem Aweke 		 * fields need to be set.
72b515f541SZelalem Aweke 		 *
73b515f541SZelalem Aweke 		 * SCTRL_EL1.nTWE: Set to one so that EL0 execution of WFE
74b515f541SZelalem Aweke 		 *  instructions are not trapped to EL1.
75b515f541SZelalem Aweke 		 *
76b515f541SZelalem Aweke 		 * SCTLR_EL1.nTWI: Set to one so that EL0 execution of WFI
77b515f541SZelalem Aweke 		 *  instructions are not trapped to EL1.
78b515f541SZelalem Aweke 		 *
79b515f541SZelalem Aweke 		 * SCTLR_EL1.CP15BEN: Set to one to enable EL0 execution of the
80b515f541SZelalem Aweke 		 *  CP15DMB, CP15DSB, and CP15ISB instructions.
81b515f541SZelalem Aweke 		 */
82b515f541SZelalem Aweke 		sctlr_elx |= SCTLR_AARCH32_EL1_RES1 | SCTLR_CP15BEN_BIT
83b515f541SZelalem Aweke 					| SCTLR_NTWI_BIT | SCTLR_NTWE_BIT;
84b515f541SZelalem Aweke 	}
85b515f541SZelalem Aweke 
86b515f541SZelalem Aweke #if ERRATA_A75_764081
87b515f541SZelalem Aweke 	/*
88b515f541SZelalem Aweke 	 * If workaround of errata 764081 for Cortex-A75 is used then set
89b515f541SZelalem Aweke 	 * SCTLR_EL1.IESB to enable Implicit Error Synchronization Barrier.
90b515f541SZelalem Aweke 	 */
91b515f541SZelalem Aweke 	sctlr_elx |= SCTLR_IESB_BIT;
92b515f541SZelalem Aweke #endif
93b515f541SZelalem Aweke 	/* Store the initialised SCTLR_EL1 value in the cpu_context */
94b515f541SZelalem Aweke 	write_ctx_reg(get_el1_sysregs_ctx(ctx), CTX_SCTLR_EL1, sctlr_elx);
95b515f541SZelalem Aweke 
96b515f541SZelalem Aweke 	/*
97b515f541SZelalem Aweke 	 * Base the context ACTLR_EL1 on the current value, as it is
98b515f541SZelalem Aweke 	 * implementation defined. The context restore process will write
99b515f541SZelalem Aweke 	 * the value from the context to the actual register and can cause
100b515f541SZelalem Aweke 	 * problems for processor cores that don't expect certain bits to
101b515f541SZelalem Aweke 	 * be zero.
102b515f541SZelalem Aweke 	 */
103b515f541SZelalem Aweke 	actlr_elx = read_actlr_el1();
104b515f541SZelalem Aweke 	write_ctx_reg((get_el1_sysregs_ctx(ctx)), (CTX_ACTLR_EL1), (actlr_elx));
105b515f541SZelalem Aweke }
106b515f541SZelalem Aweke 
1072bbad1d1SZelalem Aweke /******************************************************************************
1082bbad1d1SZelalem Aweke  * This function performs initializations that are specific to SECURE state
1092bbad1d1SZelalem Aweke  * and updates the cpu context specified by 'ctx'.
1102bbad1d1SZelalem Aweke  *****************************************************************************/
1112bbad1d1SZelalem Aweke static void setup_secure_context(cpu_context_t *ctx, const struct entry_point_info *ep)
112532ed618SSoby Mathew {
1132bbad1d1SZelalem Aweke 	u_register_t scr_el3;
1142bbad1d1SZelalem Aweke 	el3_state_t *state;
1152bbad1d1SZelalem Aweke 
1162bbad1d1SZelalem Aweke 	state = get_el3state_ctx(ctx);
1172bbad1d1SZelalem Aweke 	scr_el3 = read_ctx_reg(state, CTX_SCR_EL3);
1182bbad1d1SZelalem Aweke 
1192bbad1d1SZelalem Aweke #if defined(IMAGE_BL31) && !defined(SPD_spmd)
120532ed618SSoby Mathew 	/*
1212bbad1d1SZelalem Aweke 	 * SCR_EL3.IRQ, SCR_EL3.FIQ: Enable the physical FIQ and IRQ routing as
1222bbad1d1SZelalem Aweke 	 * indicated by the interrupt routing model for BL31.
123532ed618SSoby Mathew 	 */
1242bbad1d1SZelalem Aweke 	scr_el3 |= get_scr_el3_from_routing_model(SECURE);
1252bbad1d1SZelalem Aweke #endif
1262bbad1d1SZelalem Aweke 
127ef0d0e54SGovindraj Raja 	/* Allow access to Allocation Tags when FEAT_MTE2 is implemented and enabled. */
128ef0d0e54SGovindraj Raja 	if (is_feat_mte2_supported()) {
1292bbad1d1SZelalem Aweke 		scr_el3 |= SCR_ATA_BIT;
1302bbad1d1SZelalem Aweke 	}
1312bbad1d1SZelalem Aweke 
1322bbad1d1SZelalem Aweke 	write_ctx_reg(state, CTX_SCR_EL3, scr_el3);
1332bbad1d1SZelalem Aweke 
134b515f541SZelalem Aweke 	/*
135b515f541SZelalem Aweke 	 * Initialize EL1 context registers unless SPMC is running
136b515f541SZelalem Aweke 	 * at S-EL2.
137b515f541SZelalem Aweke 	 */
138b515f541SZelalem Aweke #if !SPMD_SPM_AT_SEL2
139b515f541SZelalem Aweke 	setup_el1_context(ctx, ep);
140b515f541SZelalem Aweke #endif
141b515f541SZelalem Aweke 
1422bbad1d1SZelalem Aweke 	manage_extensions_secure(ctx);
143461c0a5dSElizabeth Ho 
144461c0a5dSElizabeth Ho 	/**
145461c0a5dSElizabeth Ho 	 * manage_extensions_secure_per_world api has to be executed once,
146461c0a5dSElizabeth Ho 	 * as the registers getting initialised, maintain constant value across
147461c0a5dSElizabeth Ho 	 * all the cpus for the secure world.
148461c0a5dSElizabeth Ho 	 * Henceforth, this check ensures that the registers are initialised once
149461c0a5dSElizabeth Ho 	 * and avoids re-initialization from multiple cores.
150461c0a5dSElizabeth Ho 	 */
151461c0a5dSElizabeth Ho 	if (!has_secure_perworld_init) {
152461c0a5dSElizabeth Ho 		manage_extensions_secure_per_world();
153461c0a5dSElizabeth Ho 	}
154461c0a5dSElizabeth Ho 
1552bbad1d1SZelalem Aweke }
1562bbad1d1SZelalem Aweke 
1572bbad1d1SZelalem Aweke #if ENABLE_RME
1582bbad1d1SZelalem Aweke /******************************************************************************
1592bbad1d1SZelalem Aweke  * This function performs initializations that are specific to REALM state
1602bbad1d1SZelalem Aweke  * and updates the cpu context specified by 'ctx'.
1612bbad1d1SZelalem Aweke  *****************************************************************************/
1622bbad1d1SZelalem Aweke static void setup_realm_context(cpu_context_t *ctx, const struct entry_point_info *ep)
1632bbad1d1SZelalem Aweke {
1642bbad1d1SZelalem Aweke 	u_register_t scr_el3;
1652bbad1d1SZelalem Aweke 	el3_state_t *state;
1662bbad1d1SZelalem Aweke 
1672bbad1d1SZelalem Aweke 	state = get_el3state_ctx(ctx);
1682bbad1d1SZelalem Aweke 	scr_el3 = read_ctx_reg(state, CTX_SCR_EL3);
1692bbad1d1SZelalem Aweke 
17001cf14ddSMaksims Svecovs 	scr_el3 |= SCR_NS_BIT | SCR_NSE_BIT;
17101cf14ddSMaksims Svecovs 
17230019d86SSona Mathew 	/* CSV2 version 2 and above */
1737db710f0SAndre Przywara 	if (is_feat_csv2_2_supported()) {
17401cf14ddSMaksims Svecovs 		/* Enable access to the SCXTNUM_ELx registers. */
17501cf14ddSMaksims Svecovs 		scr_el3 |= SCR_EnSCXT_BIT;
1767db710f0SAndre Przywara 	}
1772bbad1d1SZelalem Aweke 
1782bbad1d1SZelalem Aweke 	write_ctx_reg(state, CTX_SCR_EL3, scr_el3);
1792bbad1d1SZelalem Aweke }
1802bbad1d1SZelalem Aweke #endif /* ENABLE_RME */
1812bbad1d1SZelalem Aweke 
1822bbad1d1SZelalem Aweke /******************************************************************************
1832bbad1d1SZelalem Aweke  * This function performs initializations that are specific to NON-SECURE state
1842bbad1d1SZelalem Aweke  * and updates the cpu context specified by 'ctx'.
1852bbad1d1SZelalem Aweke  *****************************************************************************/
1862bbad1d1SZelalem Aweke static void setup_ns_context(cpu_context_t *ctx, const struct entry_point_info *ep)
1872bbad1d1SZelalem Aweke {
1882bbad1d1SZelalem Aweke 	u_register_t scr_el3;
1892bbad1d1SZelalem Aweke 	el3_state_t *state;
1902bbad1d1SZelalem Aweke 
1912bbad1d1SZelalem Aweke 	state = get_el3state_ctx(ctx);
1922bbad1d1SZelalem Aweke 	scr_el3 = read_ctx_reg(state, CTX_SCR_EL3);
1932bbad1d1SZelalem Aweke 
1942bbad1d1SZelalem Aweke 	/* SCR_NS: Set the NS bit */
1952bbad1d1SZelalem Aweke 	scr_el3 |= SCR_NS_BIT;
1962bbad1d1SZelalem Aweke 
197ef0d0e54SGovindraj Raja 	/* Allow access to Allocation Tags when FEAT_MTE2 is implemented and enabled. */
198ef0d0e54SGovindraj Raja 	if (is_feat_mte2_supported()) {
1992bbad1d1SZelalem Aweke 		scr_el3 |= SCR_ATA_BIT;
200ef0d0e54SGovindraj Raja 	}
2012bbad1d1SZelalem Aweke 
202f0c96a2eSBoyan Karatotev #if !CTX_INCLUDE_PAUTH_REGS
203f0c96a2eSBoyan Karatotev 	/*
204f0c96a2eSBoyan Karatotev 	 * Pointer Authentication feature, if present, is always enabled by default
205f0c96a2eSBoyan Karatotev 	 * for Non secure lower exception levels. We do not have an explicit
206f0c96a2eSBoyan Karatotev 	 * flag to set it.
207f0c96a2eSBoyan Karatotev 	 * CTX_INCLUDE_PAUTH_REGS flag, is explicitly used to enable for lower
208f0c96a2eSBoyan Karatotev 	 * exception levels of secure and realm worlds.
209f0c96a2eSBoyan Karatotev 	 *
210f0c96a2eSBoyan Karatotev 	 * To prevent the leakage between the worlds during world switch,
211f0c96a2eSBoyan Karatotev 	 * we enable it only for the non-secure world.
212f0c96a2eSBoyan Karatotev 	 *
213f0c96a2eSBoyan Karatotev 	 * If the Secure/realm world wants to use pointer authentication,
214f0c96a2eSBoyan Karatotev 	 * CTX_INCLUDE_PAUTH_REGS must be explicitly set to 1, in which case
215f0c96a2eSBoyan Karatotev 	 * it will be enabled globally for all the contexts.
216f0c96a2eSBoyan Karatotev 	 *
217f0c96a2eSBoyan Karatotev 	 * SCR_EL3.API: Set to one to not trap any PAuth instructions at ELs
218f0c96a2eSBoyan Karatotev 	 *  other than EL3
219f0c96a2eSBoyan Karatotev 	 *
220f0c96a2eSBoyan Karatotev 	 * SCR_EL3.APK: Set to one to not trap any PAuth key values at ELs other
221f0c96a2eSBoyan Karatotev 	 *  than EL3
222f0c96a2eSBoyan Karatotev 	 */
223f0c96a2eSBoyan Karatotev 	scr_el3 |= SCR_API_BIT | SCR_APK_BIT;
224f0c96a2eSBoyan Karatotev 
225f0c96a2eSBoyan Karatotev #endif /* CTX_INCLUDE_PAUTH_REGS */
226f0c96a2eSBoyan Karatotev 
22746cc41d5SManish Pandey #if HANDLE_EA_EL3_FIRST_NS
22846cc41d5SManish Pandey 	/* SCR_EL3.EA: Route External Abort and SError Interrupt to EL3. */
22946cc41d5SManish Pandey 	scr_el3 |= SCR_EA_BIT;
23046cc41d5SManish Pandey #endif
23146cc41d5SManish Pandey 
23200e8f79cSManish Pandey #if RAS_TRAP_NS_ERR_REC_ACCESS
23300e8f79cSManish Pandey 	/*
23400e8f79cSManish Pandey 	 * SCR_EL3.TERR: Trap Error record accesses. Accesses to the RAS ERR
23500e8f79cSManish Pandey 	 * and RAS ERX registers from EL1 and EL2(from any security state)
23600e8f79cSManish Pandey 	 * are trapped to EL3.
23700e8f79cSManish Pandey 	 * Set here to trap only for NS EL1/EL2
23800e8f79cSManish Pandey 	 *
23900e8f79cSManish Pandey 	 */
24000e8f79cSManish Pandey 	scr_el3 |= SCR_TERR_BIT;
24100e8f79cSManish Pandey #endif
24200e8f79cSManish Pandey 
24330019d86SSona Mathew 	/* CSV2 version 2 and above */
2447db710f0SAndre Przywara 	if (is_feat_csv2_2_supported()) {
24501cf14ddSMaksims Svecovs 		/* Enable access to the SCXTNUM_ELx registers. */
24601cf14ddSMaksims Svecovs 		scr_el3 |= SCR_EnSCXT_BIT;
2477db710f0SAndre Przywara 	}
24801cf14ddSMaksims Svecovs 
2492bbad1d1SZelalem Aweke #ifdef IMAGE_BL31
2502bbad1d1SZelalem Aweke 	/*
2512bbad1d1SZelalem Aweke 	 * SCR_EL3.IRQ, SCR_EL3.FIQ: Enable the physical FIQ and IRQ routing as
2522bbad1d1SZelalem Aweke 	 *  indicated by the interrupt routing model for BL31.
2532bbad1d1SZelalem Aweke 	 */
2542bbad1d1SZelalem Aweke 	scr_el3 |= get_scr_el3_from_routing_model(NON_SECURE);
2552bbad1d1SZelalem Aweke #endif
2562bbad1d1SZelalem Aweke 	write_ctx_reg(state, CTX_SCR_EL3, scr_el3);
2578b95e848SZelalem Aweke 
258b515f541SZelalem Aweke 	/* Initialize EL1 context registers */
259b515f541SZelalem Aweke 	setup_el1_context(ctx, ep);
260b515f541SZelalem Aweke 
2618b95e848SZelalem Aweke 	/* Initialize EL2 context registers */
2628b95e848SZelalem Aweke #if CTX_INCLUDE_EL2_REGS
2638b95e848SZelalem Aweke 
2648b95e848SZelalem Aweke 	/*
265da1a4591SJayanth Dodderi Chidanand 	 * Initialize SCTLR_EL2 context register with reset value.
2668b95e848SZelalem Aweke 	 */
267da1a4591SJayanth Dodderi Chidanand 	write_el2_ctx_common(get_el2_sysregs_ctx(ctx), sctlr_el2, SCTLR_EL2_RES1);
2688b95e848SZelalem Aweke 
269ddb615b4SJuan Pablo Conde 	if (is_feat_hcx_supported()) {
270ddb615b4SJuan Pablo Conde 		/*
271ddb615b4SJuan Pablo Conde 		 * Initialize register HCRX_EL2 with its init value.
272ddb615b4SJuan Pablo Conde 		 * As the value of HCRX_EL2 is UNKNOWN on reset, there is a
273ddb615b4SJuan Pablo Conde 		 * chance that this can lead to unexpected behavior in lower
274ddb615b4SJuan Pablo Conde 		 * ELs that have not been updated since the introduction of
275ddb615b4SJuan Pablo Conde 		 * this feature if not properly initialized, especially when
276ddb615b4SJuan Pablo Conde 		 * it comes to those bits that enable/disable traps.
277ddb615b4SJuan Pablo Conde 		 */
278d6af2344SJayanth Dodderi Chidanand 		write_el2_ctx_hcx(get_el2_sysregs_ctx(ctx), hcrx_el2,
279ddb615b4SJuan Pablo Conde 			HCRX_EL2_INIT_VAL);
280ddb615b4SJuan Pablo Conde 	}
2814a530b4cSJuan Pablo Conde 
2824a530b4cSJuan Pablo Conde 	if (is_feat_fgt_supported()) {
2834a530b4cSJuan Pablo Conde 		/*
2844a530b4cSJuan Pablo Conde 		 * Initialize HFG*_EL2 registers with a default value so legacy
2854a530b4cSJuan Pablo Conde 		 * systems unaware of FEAT_FGT do not get trapped due to their lack
2864a530b4cSJuan Pablo Conde 		 * of initialization for this feature.
2874a530b4cSJuan Pablo Conde 		 */
288d6af2344SJayanth Dodderi Chidanand 		write_el2_ctx_fgt(get_el2_sysregs_ctx(ctx), hfgitr_el2,
2894a530b4cSJuan Pablo Conde 			HFGITR_EL2_INIT_VAL);
290d6af2344SJayanth Dodderi Chidanand 		write_el2_ctx_fgt(get_el2_sysregs_ctx(ctx), hfgrtr_el2,
2914a530b4cSJuan Pablo Conde 			HFGRTR_EL2_INIT_VAL);
292d6af2344SJayanth Dodderi Chidanand 		write_el2_ctx_fgt(get_el2_sysregs_ctx(ctx), hfgwtr_el2,
2934a530b4cSJuan Pablo Conde 			HFGWTR_EL2_INIT_VAL);
2944a530b4cSJuan Pablo Conde 	}
295d6af2344SJayanth Dodderi Chidanand 
2968b95e848SZelalem Aweke #endif /* CTX_INCLUDE_EL2_REGS */
29724a70738SBoyan Karatotev 
29824a70738SBoyan Karatotev 	manage_extensions_nonsecure(ctx);
299532ed618SSoby Mathew }
300532ed618SSoby Mathew 
301532ed618SSoby Mathew /*******************************************************************************
3022bbad1d1SZelalem Aweke  * The following function performs initialization of the cpu_context 'ctx'
3032bbad1d1SZelalem Aweke  * for first use that is common to all security states, and sets the
3042bbad1d1SZelalem Aweke  * initial entrypoint state as specified by the entry_point_info structure.
305532ed618SSoby Mathew  *
3068aabea33SPaul Beesley  * The EE and ST attributes are used to configure the endianness and secure
307532ed618SSoby Mathew  * timer availability for the new execution context.
308532ed618SSoby Mathew  ******************************************************************************/
3092bbad1d1SZelalem Aweke static void setup_context_common(cpu_context_t *ctx, const entry_point_info_t *ep)
310532ed618SSoby Mathew {
311f1be00daSLouis Mayencourt 	u_register_t scr_el3;
312123002f9SJayanth Dodderi Chidanand 	u_register_t mdcr_el3;
313532ed618SSoby Mathew 	el3_state_t *state;
314532ed618SSoby Mathew 	gp_regs_t *gp_regs;
315532ed618SSoby Mathew 
316f0c96a2eSBoyan Karatotev 	state = get_el3state_ctx(ctx);
317f0c96a2eSBoyan Karatotev 
318532ed618SSoby Mathew 	/* Clear any residual register values from the context */
31932f0d3c6SDouglas Raillard 	zeromem(ctx, sizeof(*ctx));
320532ed618SSoby Mathew 
321532ed618SSoby Mathew 	/*
3225e8cc727SBoyan Karatotev 	 * The lower-EL context is zeroed so that no stale values leak to a world.
3235e8cc727SBoyan Karatotev 	 * It is assumed that an all-zero lower-EL context is good enough for it
3245e8cc727SBoyan Karatotev 	 * to boot correctly. However, there are very few registers where this
3255e8cc727SBoyan Karatotev 	 * is not true and some values need to be recreated.
3265e8cc727SBoyan Karatotev 	 */
3275e8cc727SBoyan Karatotev #if CTX_INCLUDE_EL2_REGS
3285e8cc727SBoyan Karatotev 	el2_sysregs_t *el2_ctx = get_el2_sysregs_ctx(ctx);
3295e8cc727SBoyan Karatotev 
3305e8cc727SBoyan Karatotev 	/*
3315e8cc727SBoyan Karatotev 	 * These bits are set in the gicv3 driver. Losing them (especially the
3325e8cc727SBoyan Karatotev 	 * SRE bit) is problematic for all worlds. Henceforth recreate them.
3335e8cc727SBoyan Karatotev 	 */
334d6af2344SJayanth Dodderi Chidanand 	u_register_t icc_sre_el2_val = ICC_SRE_DIB_BIT | ICC_SRE_DFB_BIT |
3355e8cc727SBoyan Karatotev 				   ICC_SRE_EN_BIT | ICC_SRE_SRE_BIT;
336d6af2344SJayanth Dodderi Chidanand 	write_el2_ctx_common(el2_ctx, icc_sre_el2, icc_sre_el2_val);
3375e8cc727SBoyan Karatotev #endif /* CTX_INCLUDE_EL2_REGS */
3385e8cc727SBoyan Karatotev 
3395c52d7e5SBoyan Karatotev 	/* Start with a clean SCR_EL3 copy as all relevant values are set */
3405c52d7e5SBoyan Karatotev 	scr_el3 = SCR_RESET_VAL;
341c5ea4f8aSZelalem Aweke 
34218f2efd6SDavid Cunado 	/*
343f0c96a2eSBoyan Karatotev 	 * SCR_EL3.TWE: Set to zero so that execution of WFE instructions at
344f0c96a2eSBoyan Karatotev 	 *  EL2, EL1 and EL0 are not trapped to EL3.
345f0c96a2eSBoyan Karatotev 	 *
346f0c96a2eSBoyan Karatotev 	 * SCR_EL3.TWI: Set to zero so that execution of WFI instructions at
347f0c96a2eSBoyan Karatotev 	 *  EL2, EL1 and EL0 are not trapped to EL3.
348f0c96a2eSBoyan Karatotev 	 *
349f0c96a2eSBoyan Karatotev 	 * SCR_EL3.SMD: Set to zero to enable SMC calls at EL1 and above, from
350f0c96a2eSBoyan Karatotev 	 *  both Security states and both Execution states.
351f0c96a2eSBoyan Karatotev 	 *
352f0c96a2eSBoyan Karatotev 	 * SCR_EL3.SIF: Set to one to disable secure instruction execution from
353f0c96a2eSBoyan Karatotev 	 *  Non-secure memory.
354f0c96a2eSBoyan Karatotev 	 */
355f0c96a2eSBoyan Karatotev 	scr_el3 &= ~(SCR_TWE_BIT | SCR_TWI_BIT | SCR_SMD_BIT);
356f0c96a2eSBoyan Karatotev 
357f0c96a2eSBoyan Karatotev 	scr_el3 |= SCR_SIF_BIT;
358f0c96a2eSBoyan Karatotev 
359f0c96a2eSBoyan Karatotev 	/*
36018f2efd6SDavid Cunado 	 * SCR_EL3.RW: Set the execution state, AArch32 or AArch64, for next
36118f2efd6SDavid Cunado 	 *  Exception level as specified by SPSR.
36218f2efd6SDavid Cunado 	 */
363c5ea4f8aSZelalem Aweke 	if (GET_RW(ep->spsr) == MODE_RW_64) {
364532ed618SSoby Mathew 		scr_el3 |= SCR_RW_BIT;
365c5ea4f8aSZelalem Aweke 	}
3662bbad1d1SZelalem Aweke 
36718f2efd6SDavid Cunado 	/*
36818f2efd6SDavid Cunado 	 * SCR_EL3.ST: Traps Secure EL1 accesses to the Counter-timer Physical
36918f2efd6SDavid Cunado 	 * Secure timer registers to EL3, from AArch64 state only, if specified
370b515f541SZelalem Aweke 	 * by the entrypoint attributes. If SEL2 is present and enabled, the ST
371b515f541SZelalem Aweke 	 * bit always behaves as 1 (i.e. secure physical timer register access
372b515f541SZelalem Aweke 	 * is not trapped)
37318f2efd6SDavid Cunado 	 */
374c5ea4f8aSZelalem Aweke 	if (EP_GET_ST(ep->h.attr) != 0U) {
375532ed618SSoby Mathew 		scr_el3 |= SCR_ST_BIT;
376c5ea4f8aSZelalem Aweke 	}
377532ed618SSoby Mathew 
378cb4ec47bSjohpow01 	/*
379cb4ec47bSjohpow01 	 * If FEAT_HCX is enabled, enable access to HCRX_EL2 by setting
380cb4ec47bSjohpow01 	 * SCR_EL3.HXEn.
381cb4ec47bSjohpow01 	 */
382c5a3ebbdSAndre Przywara 	if (is_feat_hcx_supported()) {
383cb4ec47bSjohpow01 		scr_el3 |= SCR_HXEn_BIT;
384c5a3ebbdSAndre Przywara 	}
385cb4ec47bSjohpow01 
386ff86e0b4SJuan Pablo Conde 	/*
387ff86e0b4SJuan Pablo Conde 	 * If FEAT_RNG_TRAP is enabled, all reads of the RNDR and RNDRRS
388ff86e0b4SJuan Pablo Conde 	 * registers are trapped to EL3.
389ff86e0b4SJuan Pablo Conde 	 */
390ff86e0b4SJuan Pablo Conde #if ENABLE_FEAT_RNG_TRAP
391ff86e0b4SJuan Pablo Conde 	scr_el3 |= SCR_TRNDR_BIT;
392ff86e0b4SJuan Pablo Conde #endif
393ff86e0b4SJuan Pablo Conde 
3941a7c1cfeSJeenu Viswambharan #if FAULT_INJECTION_SUPPORT
3951a7c1cfeSJeenu Viswambharan 	/* Enable fault injection from lower ELs */
3961a7c1cfeSJeenu Viswambharan 	scr_el3 |= SCR_FIEN_BIT;
3971a7c1cfeSJeenu Viswambharan #endif
3981a7c1cfeSJeenu Viswambharan 
399f0c96a2eSBoyan Karatotev #if CTX_INCLUDE_PAUTH_REGS
400f0c96a2eSBoyan Karatotev 	/*
401f0c96a2eSBoyan Karatotev 	 * Enable Pointer Authentication globally for all the worlds.
402f0c96a2eSBoyan Karatotev 	 *
403f0c96a2eSBoyan Karatotev 	 * SCR_EL3.API: Set to one to not trap any PAuth instructions at ELs
404f0c96a2eSBoyan Karatotev 	 *  other than EL3
405f0c96a2eSBoyan Karatotev 	 *
406f0c96a2eSBoyan Karatotev 	 * SCR_EL3.APK: Set to one to not trap any PAuth key values at ELs other
407f0c96a2eSBoyan Karatotev 	 *  than EL3
408f0c96a2eSBoyan Karatotev 	 */
409f0c96a2eSBoyan Karatotev 	scr_el3 |= SCR_API_BIT | SCR_APK_BIT;
410f0c96a2eSBoyan Karatotev #endif /* CTX_INCLUDE_PAUTH_REGS */
411f0c96a2eSBoyan Karatotev 
4125283962eSAntonio Nino Diaz 	/*
413d3331603SMark Brown 	 * SCR_EL3.TCR2EN: Enable access to TCR2_ELx for AArch64 if present.
414d3331603SMark Brown 	 */
415d3331603SMark Brown 	if (is_feat_tcr2_supported() && (GET_RW(ep->spsr) == MODE_RW_64)) {
416d3331603SMark Brown 		scr_el3 |= SCR_TCR2EN_BIT;
417d3331603SMark Brown 	}
418d3331603SMark Brown 
419d3331603SMark Brown 	/*
420062b6c6bSMark Brown 	 * SCR_EL3.PIEN: Enable permission indirection and overlay
421062b6c6bSMark Brown 	 * registers for AArch64 if present.
422062b6c6bSMark Brown 	 */
423062b6c6bSMark Brown 	if (is_feat_sxpie_supported() || is_feat_sxpoe_supported()) {
424062b6c6bSMark Brown 		scr_el3 |= SCR_PIEN_BIT;
425062b6c6bSMark Brown 	}
426062b6c6bSMark Brown 
427062b6c6bSMark Brown 	/*
428688ab57bSMark Brown 	 * SCR_EL3.GCSEn: Enable GCS registers for AArch64 if present.
429688ab57bSMark Brown 	 */
430688ab57bSMark Brown 	if ((is_feat_gcs_supported()) && (GET_RW(ep->spsr) == MODE_RW_64)) {
431688ab57bSMark Brown 		scr_el3 |= SCR_GCSEn_BIT;
432688ab57bSMark Brown 	}
433688ab57bSMark Brown 
434688ab57bSMark Brown 	/*
43518f2efd6SDavid Cunado 	 * SCR_EL3.HCE: Enable HVC instructions if next execution state is
43618f2efd6SDavid Cunado 	 * AArch64 and next EL is EL2, or if next execution state is AArch32 and
43718f2efd6SDavid Cunado 	 * next mode is Hyp.
438110ee433SJimmy Brisson 	 * SCR_EL3.FGTEn: Enable Fine Grained Virtualization Traps under the
439110ee433SJimmy Brisson 	 * same conditions as HVC instructions and when the processor supports
440110ee433SJimmy Brisson 	 * ARMv8.6-FGT.
44129d0ee54SJimmy Brisson 	 * SCR_EL3.ECVEn: Enable Enhanced Counter Virtualization (ECV)
44229d0ee54SJimmy Brisson 	 * CNTPOFF_EL2 register under the same conditions as HVC instructions
44329d0ee54SJimmy Brisson 	 * and when the processor supports ECV.
444532ed618SSoby Mathew 	 */
445a0fee747SAntonio Nino Diaz 	if (((GET_RW(ep->spsr) == MODE_RW_64) && (GET_EL(ep->spsr) == MODE_EL2))
446a0fee747SAntonio Nino Diaz 	    || ((GET_RW(ep->spsr) != MODE_RW_64)
447a0fee747SAntonio Nino Diaz 		&& (GET_M32(ep->spsr) == MODE32_hyp))) {
448532ed618SSoby Mathew 		scr_el3 |= SCR_HCE_BIT;
449110ee433SJimmy Brisson 
450ce485955SAndre Przywara 		if (is_feat_fgt_supported()) {
451110ee433SJimmy Brisson 			scr_el3 |= SCR_FGTEN_BIT;
452110ee433SJimmy Brisson 		}
45329d0ee54SJimmy Brisson 
454b8f03d29SAndre Przywara 		if (is_feat_ecv_supported()) {
45529d0ee54SJimmy Brisson 			scr_el3 |= SCR_ECVEN_BIT;
45629d0ee54SJimmy Brisson 		}
457532ed618SSoby Mathew 	}
458532ed618SSoby Mathew 
4596cac724dSjohpow01 	/* Enable WFE trap delay in SCR_EL3 if supported and configured */
4601223d2a0SAndre Przywara 	if (is_feat_twed_supported()) {
4616cac724dSjohpow01 		/* Set delay in SCR_EL3 */
4626cac724dSjohpow01 		scr_el3 &= ~(SCR_TWEDEL_MASK << SCR_TWEDEL_SHIFT);
463781d07a4SJayanth Dodderi Chidanand 		scr_el3 |= ((TWED_DELAY & SCR_TWEDEL_MASK)
4646cac724dSjohpow01 				<< SCR_TWEDEL_SHIFT);
4656cac724dSjohpow01 
4666cac724dSjohpow01 		/* Enable WFE delay */
4676cac724dSjohpow01 		scr_el3 |= SCR_TWEDEn_BIT;
4681223d2a0SAndre Przywara 	}
4696cac724dSjohpow01 
4709f4b6259SJayanth Dodderi Chidanand #if IMAGE_BL31 && defined(SPD_spmd) && SPMD_SPM_AT_SEL2
4719f4b6259SJayanth Dodderi Chidanand 	/* Enable S-EL2 if FEAT_SEL2 is implemented for all the contexts. */
4729f4b6259SJayanth Dodderi Chidanand 	if (is_feat_sel2_supported()) {
4739f4b6259SJayanth Dodderi Chidanand 		scr_el3 |= SCR_EEL2_BIT;
4749f4b6259SJayanth Dodderi Chidanand 	}
4759f4b6259SJayanth Dodderi Chidanand #endif /* (IMAGE_BL31 && defined(SPD_spmd) && SPMD_SPM_AT_SEL2) */
4769f4b6259SJayanth Dodderi Chidanand 
47718f2efd6SDavid Cunado 	/*
478e290a8fcSAlexei Fedorov 	 * Populate EL3 state so that we've the right context
479e290a8fcSAlexei Fedorov 	 * before doing ERET
4803e61b2b5SDavid Cunado 	 */
481532ed618SSoby Mathew 	write_ctx_reg(state, CTX_SCR_EL3, scr_el3);
482532ed618SSoby Mathew 	write_ctx_reg(state, CTX_ELR_EL3, ep->pc);
483532ed618SSoby Mathew 	write_ctx_reg(state, CTX_SPSR_EL3, ep->spsr);
484532ed618SSoby Mathew 
485123002f9SJayanth Dodderi Chidanand 	/* Start with a clean MDCR_EL3 copy as all relevant values are set */
486123002f9SJayanth Dodderi Chidanand 	mdcr_el3 = MDCR_EL3_RESET_VAL;
487123002f9SJayanth Dodderi Chidanand 
488123002f9SJayanth Dodderi Chidanand 	/* ---------------------------------------------------------------------
489123002f9SJayanth Dodderi Chidanand 	 * Initialise MDCR_EL3, setting all fields rather than relying on hw.
490123002f9SJayanth Dodderi Chidanand 	 * Some fields are architecturally UNKNOWN on reset.
491123002f9SJayanth Dodderi Chidanand 	 *
492123002f9SJayanth Dodderi Chidanand 	 * MDCR_EL3.SDD: Set to one to disable AArch64 Secure self-hosted debug.
493123002f9SJayanth Dodderi Chidanand 	 *  Debug exceptions, other than Breakpoint Instruction exceptions, are
494123002f9SJayanth Dodderi Chidanand 	 *  disabled from all ELs in Secure state.
495123002f9SJayanth Dodderi Chidanand 	 *
496123002f9SJayanth Dodderi Chidanand 	 * MDCR_EL3.SPD32: Set to 0b10 to disable AArch32 Secure self-hosted
497123002f9SJayanth Dodderi Chidanand 	 *  privileged debug from S-EL1.
498123002f9SJayanth Dodderi Chidanand 	 *
499123002f9SJayanth Dodderi Chidanand 	 * MDCR_EL3.TDOSA: Set to zero so that EL2 and EL2 System register
500123002f9SJayanth Dodderi Chidanand 	 *  access to the powerdown debug registers do not trap to EL3.
501123002f9SJayanth Dodderi Chidanand 	 *
502123002f9SJayanth Dodderi Chidanand 	 * MDCR_EL3.TDA: Set to zero to allow EL0, EL1 and EL2 access to the
503123002f9SJayanth Dodderi Chidanand 	 *  debug registers, other than those registers that are controlled by
504123002f9SJayanth Dodderi Chidanand 	 *  MDCR_EL3.TDOSA.
505123002f9SJayanth Dodderi Chidanand 	 */
506123002f9SJayanth Dodderi Chidanand 	mdcr_el3 |= ((MDCR_SDD_BIT | MDCR_SPD32(MDCR_SPD32_DISABLE))
507123002f9SJayanth Dodderi Chidanand 			& ~(MDCR_TDA_BIT | MDCR_TDOSA_BIT)) ;
508123002f9SJayanth Dodderi Chidanand 	write_ctx_reg(state, CTX_MDCR_EL3, mdcr_el3);
509123002f9SJayanth Dodderi Chidanand 
510123002f9SJayanth Dodderi Chidanand 	/*
511123002f9SJayanth Dodderi Chidanand 	 * Configure MDCR_EL3 register as applicable for each world
512123002f9SJayanth Dodderi Chidanand 	 * (NS/Secure/Realm) context.
513123002f9SJayanth Dodderi Chidanand 	 */
514123002f9SJayanth Dodderi Chidanand 	manage_extensions_common(ctx);
515123002f9SJayanth Dodderi Chidanand 
516532ed618SSoby Mathew 	/*
517532ed618SSoby Mathew 	 * Store the X0-X7 value from the entrypoint into the context
518532ed618SSoby Mathew 	 * Use memcpy as we are in control of the layout of the structures
519532ed618SSoby Mathew 	 */
520532ed618SSoby Mathew 	gp_regs = get_gpregs_ctx(ctx);
521532ed618SSoby Mathew 	memcpy(gp_regs, (void *)&ep->args, sizeof(aapcs64_params_t));
522532ed618SSoby Mathew }
523532ed618SSoby Mathew 
524532ed618SSoby Mathew /*******************************************************************************
5252bbad1d1SZelalem Aweke  * Context management library initialization routine. This library is used by
5262bbad1d1SZelalem Aweke  * runtime services to share pointers to 'cpu_context' structures for secure
5272bbad1d1SZelalem Aweke  * non-secure and realm states. Management of the structures and their associated
5282bbad1d1SZelalem Aweke  * memory is not done by the context management library e.g. the PSCI service
5292bbad1d1SZelalem Aweke  * manages the cpu context used for entry from and exit to the non-secure state.
5302bbad1d1SZelalem Aweke  * The Secure payload dispatcher service manages the context(s) corresponding to
5312bbad1d1SZelalem Aweke  * the secure state. It also uses this library to get access to the non-secure
5322bbad1d1SZelalem Aweke  * state cpu context pointers.
5332bbad1d1SZelalem Aweke  * Lastly, this library provides the API to make SP_EL3 point to the cpu context
5342bbad1d1SZelalem Aweke  * which will be used for programming an entry into a lower EL. The same context
5352bbad1d1SZelalem Aweke  * will be used to save state upon exception entry from that EL.
5362bbad1d1SZelalem Aweke  ******************************************************************************/
5372bbad1d1SZelalem Aweke void __init cm_init(void)
5382bbad1d1SZelalem Aweke {
5392bbad1d1SZelalem Aweke 	/*
5401b491eeaSElyes Haouas 	 * The context management library has only global data to initialize, but
5412bbad1d1SZelalem Aweke 	 * that will be done when the BSS is zeroed out.
5422bbad1d1SZelalem Aweke 	 */
5432bbad1d1SZelalem Aweke }
5442bbad1d1SZelalem Aweke 
5452bbad1d1SZelalem Aweke /*******************************************************************************
5462bbad1d1SZelalem Aweke  * This is the high-level function used to initialize the cpu_context 'ctx' for
5472bbad1d1SZelalem Aweke  * first use. It performs initializations that are common to all security states
5482bbad1d1SZelalem Aweke  * and initializations specific to the security state specified in 'ep'
5492bbad1d1SZelalem Aweke  ******************************************************************************/
5502bbad1d1SZelalem Aweke void cm_setup_context(cpu_context_t *ctx, const entry_point_info_t *ep)
5512bbad1d1SZelalem Aweke {
5522bbad1d1SZelalem Aweke 	unsigned int security_state;
5532bbad1d1SZelalem Aweke 
5542bbad1d1SZelalem Aweke 	assert(ctx != NULL);
5552bbad1d1SZelalem Aweke 
5562bbad1d1SZelalem Aweke 	/*
5572bbad1d1SZelalem Aweke 	 * Perform initializations that are common
5582bbad1d1SZelalem Aweke 	 * to all security states
5592bbad1d1SZelalem Aweke 	 */
5602bbad1d1SZelalem Aweke 	setup_context_common(ctx, ep);
5612bbad1d1SZelalem Aweke 
5622bbad1d1SZelalem Aweke 	security_state = GET_SECURITY_STATE(ep->h.attr);
5632bbad1d1SZelalem Aweke 
5642bbad1d1SZelalem Aweke 	/* Perform security state specific initializations */
5652bbad1d1SZelalem Aweke 	switch (security_state) {
5662bbad1d1SZelalem Aweke 	case SECURE:
5672bbad1d1SZelalem Aweke 		setup_secure_context(ctx, ep);
5682bbad1d1SZelalem Aweke 		break;
5692bbad1d1SZelalem Aweke #if ENABLE_RME
5702bbad1d1SZelalem Aweke 	case REALM:
5712bbad1d1SZelalem Aweke 		setup_realm_context(ctx, ep);
5722bbad1d1SZelalem Aweke 		break;
5732bbad1d1SZelalem Aweke #endif
5742bbad1d1SZelalem Aweke 	case NON_SECURE:
5752bbad1d1SZelalem Aweke 		setup_ns_context(ctx, ep);
5762bbad1d1SZelalem Aweke 		break;
5772bbad1d1SZelalem Aweke 	default:
5782bbad1d1SZelalem Aweke 		ERROR("Invalid security state\n");
5792bbad1d1SZelalem Aweke 		panic();
5802bbad1d1SZelalem Aweke 		break;
5812bbad1d1SZelalem Aweke 	}
5822bbad1d1SZelalem Aweke }
5832bbad1d1SZelalem Aweke 
5842bbad1d1SZelalem Aweke /*******************************************************************************
58524a70738SBoyan Karatotev  * Enable architecture extensions for EL3 execution. This function only updates
58624a70738SBoyan Karatotev  * registers in-place which are expected to either never change or be
58724a70738SBoyan Karatotev  * overwritten by el3_exit.
58824a70738SBoyan Karatotev  ******************************************************************************/
58924a70738SBoyan Karatotev #if IMAGE_BL31
59024a70738SBoyan Karatotev void cm_manage_extensions_el3(void)
59124a70738SBoyan Karatotev {
5924085a02cSBoyan Karatotev 	if (is_feat_amu_supported()) {
5934085a02cSBoyan Karatotev 		amu_init_el3();
5944085a02cSBoyan Karatotev 	}
5954085a02cSBoyan Karatotev 
59660d330dcSBoyan Karatotev 	if (is_feat_sme_supported()) {
59760d330dcSBoyan Karatotev 		sme_init_el3();
59860d330dcSBoyan Karatotev 	}
59960d330dcSBoyan Karatotev 
60060d330dcSBoyan Karatotev 	pmuv3_init_el3();
60124a70738SBoyan Karatotev }
60224a70738SBoyan Karatotev #endif /* IMAGE_BL31 */
60324a70738SBoyan Karatotev 
6044087ed6cSJayanth Dodderi Chidanand /******************************************************************************
6054087ed6cSJayanth Dodderi Chidanand  * Function to initialise the registers with the RESET values in the context
6064087ed6cSJayanth Dodderi Chidanand  * memory, which are maintained per world.
6074087ed6cSJayanth Dodderi Chidanand  ******************************************************************************/
6084087ed6cSJayanth Dodderi Chidanand #if IMAGE_BL31
6094087ed6cSJayanth Dodderi Chidanand void cm_el3_arch_init_per_world(per_world_context_t *per_world_ctx)
6104087ed6cSJayanth Dodderi Chidanand {
6114087ed6cSJayanth Dodderi Chidanand 	/*
6124087ed6cSJayanth Dodderi Chidanand 	 * Initialise CPTR_EL3, setting all fields rather than relying on hw.
6134087ed6cSJayanth Dodderi Chidanand 	 *
6144087ed6cSJayanth Dodderi Chidanand 	 * CPTR_EL3.TFP: Set to zero so that accesses to the V- or Z- registers
6154087ed6cSJayanth Dodderi Chidanand 	 *  by Advanced SIMD, floating-point or SVE instructions (if
6164087ed6cSJayanth Dodderi Chidanand 	 *  implemented) do not trap to EL3.
6174087ed6cSJayanth Dodderi Chidanand 	 *
6184087ed6cSJayanth Dodderi Chidanand 	 * CPTR_EL3.TCPAC: Set to zero so that accesses to CPACR_EL1,
6194087ed6cSJayanth Dodderi Chidanand 	 *  CPTR_EL2,CPACR, or HCPTR do not trap to EL3.
6204087ed6cSJayanth Dodderi Chidanand 	 */
6214087ed6cSJayanth Dodderi Chidanand 	uint64_t cptr_el3 = CPTR_EL3_RESET_VAL & ~(TCPAC_BIT | TFP_BIT);
622ac4f6aafSArvind Ram Prakash 
6234087ed6cSJayanth Dodderi Chidanand 	per_world_ctx->ctx_cptr_el3 = cptr_el3;
624ac4f6aafSArvind Ram Prakash 
625ac4f6aafSArvind Ram Prakash 	/*
626ac4f6aafSArvind Ram Prakash 	 * Initialize MPAM3_EL3 to its default reset value
627ac4f6aafSArvind Ram Prakash 	 *
628ac4f6aafSArvind Ram Prakash 	 * MPAM3_EL3_RESET_VAL sets the MPAM3_EL3.TRAPLOWER bit that forces
629ac4f6aafSArvind Ram Prakash 	 * all lower ELn MPAM3_EL3 register access to, trap to EL3
630ac4f6aafSArvind Ram Prakash 	 */
631ac4f6aafSArvind Ram Prakash 
632ac4f6aafSArvind Ram Prakash 	per_world_ctx->ctx_mpam3_el3 = MPAM3_EL3_RESET_VAL;
6334087ed6cSJayanth Dodderi Chidanand }
6344087ed6cSJayanth Dodderi Chidanand #endif /* IMAGE_BL31 */
6354087ed6cSJayanth Dodderi Chidanand 
63624a70738SBoyan Karatotev /*******************************************************************************
637461c0a5dSElizabeth Ho  * Initialise per_world_context for Non-Secure world.
638461c0a5dSElizabeth Ho  * This function enables the architecture extensions, which have same value
639461c0a5dSElizabeth Ho  * across the cores for the non-secure world.
640461c0a5dSElizabeth Ho  ******************************************************************************/
641461c0a5dSElizabeth Ho #if IMAGE_BL31
642461c0a5dSElizabeth Ho void manage_extensions_nonsecure_per_world(void)
643461c0a5dSElizabeth Ho {
6444087ed6cSJayanth Dodderi Chidanand 	cm_el3_arch_init_per_world(&per_world_context[CPU_CONTEXT_NS]);
6454087ed6cSJayanth Dodderi Chidanand 
646461c0a5dSElizabeth Ho 	if (is_feat_sme_supported()) {
647461c0a5dSElizabeth Ho 		sme_enable_per_world(&per_world_context[CPU_CONTEXT_NS]);
648461c0a5dSElizabeth Ho 	}
649461c0a5dSElizabeth Ho 
650461c0a5dSElizabeth Ho 	if (is_feat_sve_supported()) {
651461c0a5dSElizabeth Ho 		sve_enable_per_world(&per_world_context[CPU_CONTEXT_NS]);
652461c0a5dSElizabeth Ho 	}
653461c0a5dSElizabeth Ho 
654461c0a5dSElizabeth Ho 	if (is_feat_amu_supported()) {
655461c0a5dSElizabeth Ho 		amu_enable_per_world(&per_world_context[CPU_CONTEXT_NS]);
656461c0a5dSElizabeth Ho 	}
657461c0a5dSElizabeth Ho 
658461c0a5dSElizabeth Ho 	if (is_feat_sys_reg_trace_supported()) {
659461c0a5dSElizabeth Ho 		sys_reg_trace_enable_per_world(&per_world_context[CPU_CONTEXT_NS]);
660461c0a5dSElizabeth Ho 	}
661ac4f6aafSArvind Ram Prakash 
662ac4f6aafSArvind Ram Prakash 	if (is_feat_mpam_supported()) {
663ac4f6aafSArvind Ram Prakash 		mpam_enable_per_world(&per_world_context[CPU_CONTEXT_NS]);
664ac4f6aafSArvind Ram Prakash 	}
665461c0a5dSElizabeth Ho }
666461c0a5dSElizabeth Ho #endif /* IMAGE_BL31 */
667461c0a5dSElizabeth Ho 
668461c0a5dSElizabeth Ho /*******************************************************************************
669461c0a5dSElizabeth Ho  * Initialise per_world_context for Secure world.
670461c0a5dSElizabeth Ho  * This function enables the architecture extensions, which have same value
671461c0a5dSElizabeth Ho  * across the cores for the secure world.
672461c0a5dSElizabeth Ho  ******************************************************************************/
673461c0a5dSElizabeth Ho static void manage_extensions_secure_per_world(void)
674461c0a5dSElizabeth Ho {
675461c0a5dSElizabeth Ho #if IMAGE_BL31
6764087ed6cSJayanth Dodderi Chidanand 	cm_el3_arch_init_per_world(&per_world_context[CPU_CONTEXT_SECURE]);
6774087ed6cSJayanth Dodderi Chidanand 
678461c0a5dSElizabeth Ho 	if (is_feat_sme_supported()) {
679461c0a5dSElizabeth Ho 
680461c0a5dSElizabeth Ho 		if (ENABLE_SME_FOR_SWD) {
681461c0a5dSElizabeth Ho 		/*
682461c0a5dSElizabeth Ho 		 * Enable SME, SVE, FPU/SIMD in secure context, SPM must ensure
683461c0a5dSElizabeth Ho 		 * SME, SVE, and FPU/SIMD context properly managed.
684461c0a5dSElizabeth Ho 		 */
685461c0a5dSElizabeth Ho 			sme_enable_per_world(&per_world_context[CPU_CONTEXT_SECURE]);
686461c0a5dSElizabeth Ho 		} else {
687461c0a5dSElizabeth Ho 		/*
688461c0a5dSElizabeth Ho 		 * Disable SME, SVE, FPU/SIMD in secure context so non-secure
689461c0a5dSElizabeth Ho 		 * world can safely use the associated registers.
690461c0a5dSElizabeth Ho 		 */
691461c0a5dSElizabeth Ho 			sme_disable_per_world(&per_world_context[CPU_CONTEXT_SECURE]);
692461c0a5dSElizabeth Ho 		}
693461c0a5dSElizabeth Ho 	}
694461c0a5dSElizabeth Ho 	if (is_feat_sve_supported()) {
695461c0a5dSElizabeth Ho 		if (ENABLE_SVE_FOR_SWD) {
696461c0a5dSElizabeth Ho 		/*
697461c0a5dSElizabeth Ho 		 * Enable SVE and FPU in secure context, SPM must ensure
698461c0a5dSElizabeth Ho 		 * that the SVE and FPU register contexts are properly managed.
699461c0a5dSElizabeth Ho 		 */
700461c0a5dSElizabeth Ho 			sve_enable_per_world(&per_world_context[CPU_CONTEXT_SECURE]);
701461c0a5dSElizabeth Ho 		} else {
702461c0a5dSElizabeth Ho 		/*
703461c0a5dSElizabeth Ho 		 * Disable SVE and FPU in secure context so non-secure world
704461c0a5dSElizabeth Ho 		 * can safely use them.
705461c0a5dSElizabeth Ho 		 */
706461c0a5dSElizabeth Ho 			sve_disable_per_world(&per_world_context[CPU_CONTEXT_SECURE]);
707461c0a5dSElizabeth Ho 		}
708461c0a5dSElizabeth Ho 	}
709461c0a5dSElizabeth Ho 
710461c0a5dSElizabeth Ho 	/* NS can access this but Secure shouldn't */
711461c0a5dSElizabeth Ho 	if (is_feat_sys_reg_trace_supported()) {
712461c0a5dSElizabeth Ho 		sys_reg_trace_disable_per_world(&per_world_context[CPU_CONTEXT_SECURE]);
713461c0a5dSElizabeth Ho 	}
714461c0a5dSElizabeth Ho 
715461c0a5dSElizabeth Ho 	has_secure_perworld_init = true;
716461c0a5dSElizabeth Ho #endif /* IMAGE_BL31 */
717461c0a5dSElizabeth Ho }
718461c0a5dSElizabeth Ho 
719461c0a5dSElizabeth Ho /*******************************************************************************
720123002f9SJayanth Dodderi Chidanand  * Enable architecture extensions on first entry to Non-secure world only
721123002f9SJayanth Dodderi Chidanand  * and disable for secure world.
722123002f9SJayanth Dodderi Chidanand  *
723123002f9SJayanth Dodderi Chidanand  * NOTE: Arch features which have been provided with the capability of getting
724123002f9SJayanth Dodderi Chidanand  * enabled only for non-secure world and being disabled for secure world are
725123002f9SJayanth Dodderi Chidanand  * grouped here, as the MDCR_EL3 context value remains same across the worlds.
726123002f9SJayanth Dodderi Chidanand  ******************************************************************************/
727123002f9SJayanth Dodderi Chidanand static void manage_extensions_common(cpu_context_t *ctx)
728123002f9SJayanth Dodderi Chidanand {
729123002f9SJayanth Dodderi Chidanand #if IMAGE_BL31
730123002f9SJayanth Dodderi Chidanand 	if (is_feat_spe_supported()) {
731123002f9SJayanth Dodderi Chidanand 		/*
732123002f9SJayanth Dodderi Chidanand 		 * Enable FEAT_SPE for Non-Secure and prohibit for Secure state.
733123002f9SJayanth Dodderi Chidanand 		 */
734123002f9SJayanth Dodderi Chidanand 		spe_enable(ctx);
735123002f9SJayanth Dodderi Chidanand 	}
736123002f9SJayanth Dodderi Chidanand 
737123002f9SJayanth Dodderi Chidanand 	if (is_feat_trbe_supported()) {
738123002f9SJayanth Dodderi Chidanand 		/*
739*a822a228SManish Pandey 		 * Enable FEAT_TRBE for Non-Secure and prohibit for Secure and
740123002f9SJayanth Dodderi Chidanand 		 * Realm state.
741123002f9SJayanth Dodderi Chidanand 		 */
742123002f9SJayanth Dodderi Chidanand 		trbe_enable(ctx);
743123002f9SJayanth Dodderi Chidanand 	}
744123002f9SJayanth Dodderi Chidanand 
745123002f9SJayanth Dodderi Chidanand 	if (is_feat_trf_supported()) {
746123002f9SJayanth Dodderi Chidanand 		/*
747*a822a228SManish Pandey 		 * Enable FEAT_TRF for Non-Secure and prohibit for Secure state.
748123002f9SJayanth Dodderi Chidanand 		 */
749123002f9SJayanth Dodderi Chidanand 		trf_enable(ctx);
750123002f9SJayanth Dodderi Chidanand 	}
751123002f9SJayanth Dodderi Chidanand 
752123002f9SJayanth Dodderi Chidanand 	if (is_feat_brbe_supported()) {
753123002f9SJayanth Dodderi Chidanand 		/*
754*a822a228SManish Pandey 		 * Enable FEAT_BRBE for Non-Secure and prohibit for Secure state.
755123002f9SJayanth Dodderi Chidanand 		 */
756123002f9SJayanth Dodderi Chidanand 		brbe_enable(ctx);
757123002f9SJayanth Dodderi Chidanand 	}
758123002f9SJayanth Dodderi Chidanand #endif /* IMAGE_BL31 */
759123002f9SJayanth Dodderi Chidanand }
760123002f9SJayanth Dodderi Chidanand 
761123002f9SJayanth Dodderi Chidanand /*******************************************************************************
76224a70738SBoyan Karatotev  * Enable architecture extensions on first entry to Non-secure world.
76324a70738SBoyan Karatotev  ******************************************************************************/
76424a70738SBoyan Karatotev static void manage_extensions_nonsecure(cpu_context_t *ctx)
76524a70738SBoyan Karatotev {
76624a70738SBoyan Karatotev #if IMAGE_BL31
7674085a02cSBoyan Karatotev 	if (is_feat_amu_supported()) {
7684085a02cSBoyan Karatotev 		amu_enable(ctx);
7694085a02cSBoyan Karatotev 	}
7704085a02cSBoyan Karatotev 
77160d330dcSBoyan Karatotev 	if (is_feat_sme_supported()) {
77260d330dcSBoyan Karatotev 		sme_enable(ctx);
77360d330dcSBoyan Karatotev 	}
77460d330dcSBoyan Karatotev 
775c73686a1SBoyan Karatotev 	pmuv3_enable(ctx);
77624a70738SBoyan Karatotev #endif /* IMAGE_BL31 */
77724a70738SBoyan Karatotev }
77824a70738SBoyan Karatotev 
779b48bd790SBoyan Karatotev /* TODO: move to lib/extensions/pauth when it has been ported to FEAT_STATE */
780b48bd790SBoyan Karatotev static __unused void enable_pauth_el2(void)
781b48bd790SBoyan Karatotev {
782b48bd790SBoyan Karatotev 	u_register_t hcr_el2 = read_hcr_el2();
783b48bd790SBoyan Karatotev 	/*
784b48bd790SBoyan Karatotev 	 * For Armv8.3 pointer authentication feature, disable traps to EL2 when
785b48bd790SBoyan Karatotev 	 *  accessing key registers or using pointer authentication instructions
786b48bd790SBoyan Karatotev 	 *  from lower ELs.
787b48bd790SBoyan Karatotev 	 */
788b48bd790SBoyan Karatotev 	hcr_el2 |= (HCR_API_BIT | HCR_APK_BIT);
789b48bd790SBoyan Karatotev 
790b48bd790SBoyan Karatotev 	write_hcr_el2(hcr_el2);
791b48bd790SBoyan Karatotev }
792b48bd790SBoyan Karatotev 
793183329a5SArvind Ram Prakash #if INIT_UNUSED_NS_EL2
79424a70738SBoyan Karatotev /*******************************************************************************
79524a70738SBoyan Karatotev  * Enable architecture extensions in-place at EL2 on first entry to Non-secure
79624a70738SBoyan Karatotev  * world when EL2 is empty and unused.
79724a70738SBoyan Karatotev  ******************************************************************************/
79824a70738SBoyan Karatotev static void manage_extensions_nonsecure_el2_unused(void)
79924a70738SBoyan Karatotev {
80024a70738SBoyan Karatotev #if IMAGE_BL31
80160d330dcSBoyan Karatotev 	if (is_feat_spe_supported()) {
80260d330dcSBoyan Karatotev 		spe_init_el2_unused();
80360d330dcSBoyan Karatotev 	}
80460d330dcSBoyan Karatotev 
8054085a02cSBoyan Karatotev 	if (is_feat_amu_supported()) {
8064085a02cSBoyan Karatotev 		amu_init_el2_unused();
8074085a02cSBoyan Karatotev 	}
8084085a02cSBoyan Karatotev 
80960d330dcSBoyan Karatotev 	if (is_feat_mpam_supported()) {
81060d330dcSBoyan Karatotev 		mpam_init_el2_unused();
81160d330dcSBoyan Karatotev 	}
81260d330dcSBoyan Karatotev 
81360d330dcSBoyan Karatotev 	if (is_feat_trbe_supported()) {
81460d330dcSBoyan Karatotev 		trbe_init_el2_unused();
81560d330dcSBoyan Karatotev 	}
81660d330dcSBoyan Karatotev 
81760d330dcSBoyan Karatotev 	if (is_feat_sys_reg_trace_supported()) {
81860d330dcSBoyan Karatotev 		sys_reg_trace_init_el2_unused();
81960d330dcSBoyan Karatotev 	}
82060d330dcSBoyan Karatotev 
82160d330dcSBoyan Karatotev 	if (is_feat_trf_supported()) {
82260d330dcSBoyan Karatotev 		trf_init_el2_unused();
82360d330dcSBoyan Karatotev 	}
82460d330dcSBoyan Karatotev 
825c73686a1SBoyan Karatotev 	pmuv3_init_el2_unused();
82660d330dcSBoyan Karatotev 
82760d330dcSBoyan Karatotev 	if (is_feat_sve_supported()) {
82860d330dcSBoyan Karatotev 		sve_init_el2_unused();
82960d330dcSBoyan Karatotev 	}
83060d330dcSBoyan Karatotev 
83160d330dcSBoyan Karatotev 	if (is_feat_sme_supported()) {
83260d330dcSBoyan Karatotev 		sme_init_el2_unused();
83360d330dcSBoyan Karatotev 	}
834b48bd790SBoyan Karatotev 
835b48bd790SBoyan Karatotev #if ENABLE_PAUTH
836b48bd790SBoyan Karatotev 	enable_pauth_el2();
837b48bd790SBoyan Karatotev #endif /* ENABLE_PAUTH */
83824a70738SBoyan Karatotev #endif /* IMAGE_BL31 */
83924a70738SBoyan Karatotev }
840183329a5SArvind Ram Prakash #endif /* INIT_UNUSED_NS_EL2 */
84124a70738SBoyan Karatotev 
84224a70738SBoyan Karatotev /*******************************************************************************
84368ac5ed0SArunachalam Ganapathy  * Enable architecture extensions on first entry to Secure world.
84468ac5ed0SArunachalam Ganapathy  ******************************************************************************/
845dc78e62dSjohpow01 static void manage_extensions_secure(cpu_context_t *ctx)
84668ac5ed0SArunachalam Ganapathy {
84768ac5ed0SArunachalam Ganapathy #if IMAGE_BL31
8480d122947SBoyan Karatotev 	if (is_feat_sme_supported()) {
8490d122947SBoyan Karatotev 		if (ENABLE_SME_FOR_SWD) {
8500d122947SBoyan Karatotev 		/*
8510d122947SBoyan Karatotev 		 * Enable SME, SVE, FPU/SIMD in secure context, secure manager
8520d122947SBoyan Karatotev 		 * must ensure SME, SVE, and FPU/SIMD context properly managed.
8530d122947SBoyan Karatotev 		 */
85460d330dcSBoyan Karatotev 			sme_init_el3();
8550d122947SBoyan Karatotev 			sme_enable(ctx);
8560d122947SBoyan Karatotev 		} else {
8570d122947SBoyan Karatotev 		/*
8580d122947SBoyan Karatotev 		 * Disable SME, SVE, FPU/SIMD in secure context so non-secure
8590d122947SBoyan Karatotev 		 * world can safely use the associated registers.
8600d122947SBoyan Karatotev 		 */
8610d122947SBoyan Karatotev 			sme_disable(ctx);
8620d122947SBoyan Karatotev 		}
8630d122947SBoyan Karatotev 	}
864dc78e62dSjohpow01 #endif /* IMAGE_BL31 */
86568ac5ed0SArunachalam Ganapathy }
86668ac5ed0SArunachalam Ganapathy 
867a6b3643cSChris Kay #if !IMAGE_BL1
86868ac5ed0SArunachalam Ganapathy /*******************************************************************************
869532ed618SSoby Mathew  * The following function initializes the cpu_context for a CPU specified by
870532ed618SSoby Mathew  * its `cpu_idx` for first use, and sets the initial entrypoint state as
871532ed618SSoby Mathew  * specified by the entry_point_info structure.
872532ed618SSoby Mathew  ******************************************************************************/
873532ed618SSoby Mathew void cm_init_context_by_index(unsigned int cpu_idx,
874532ed618SSoby Mathew 			      const entry_point_info_t *ep)
875532ed618SSoby Mathew {
876532ed618SSoby Mathew 	cpu_context_t *ctx;
877532ed618SSoby Mathew 	ctx = cm_get_context_by_index(cpu_idx, GET_SECURITY_STATE(ep->h.attr));
8781634cae8SAntonio Nino Diaz 	cm_setup_context(ctx, ep);
879532ed618SSoby Mathew }
880a6b3643cSChris Kay #endif /* !IMAGE_BL1 */
881532ed618SSoby Mathew 
882532ed618SSoby Mathew /*******************************************************************************
883532ed618SSoby Mathew  * The following function initializes the cpu_context for the current CPU
884532ed618SSoby Mathew  * for first use, and sets the initial entrypoint state as specified by the
885532ed618SSoby Mathew  * entry_point_info structure.
886532ed618SSoby Mathew  ******************************************************************************/
887532ed618SSoby Mathew void cm_init_my_context(const entry_point_info_t *ep)
888532ed618SSoby Mathew {
889532ed618SSoby Mathew 	cpu_context_t *ctx;
890532ed618SSoby Mathew 	ctx = cm_get_context(GET_SECURITY_STATE(ep->h.attr));
8911634cae8SAntonio Nino Diaz 	cm_setup_context(ctx, ep);
892532ed618SSoby Mathew }
893532ed618SSoby Mathew 
894b48bd790SBoyan Karatotev /* EL2 present but unused, need to disable safely. SCTLR_EL2 can be ignored */
895183329a5SArvind Ram Prakash static void init_nonsecure_el2_unused(cpu_context_t *ctx)
896b48bd790SBoyan Karatotev {
897183329a5SArvind Ram Prakash #if INIT_UNUSED_NS_EL2
898b48bd790SBoyan Karatotev 	u_register_t hcr_el2 = HCR_RESET_VAL;
899b48bd790SBoyan Karatotev 	u_register_t mdcr_el2;
900b48bd790SBoyan Karatotev 	u_register_t scr_el3;
901b48bd790SBoyan Karatotev 
902b48bd790SBoyan Karatotev 	scr_el3 = read_ctx_reg(get_el3state_ctx(ctx), CTX_SCR_EL3);
903b48bd790SBoyan Karatotev 
904b48bd790SBoyan Karatotev 	/* Set EL2 register width: Set HCR_EL2.RW to match SCR_EL3.RW */
905b48bd790SBoyan Karatotev 	if ((scr_el3 & SCR_RW_BIT) != 0U) {
906b48bd790SBoyan Karatotev 		hcr_el2 |= HCR_RW_BIT;
907b48bd790SBoyan Karatotev 	}
908b48bd790SBoyan Karatotev 
909b48bd790SBoyan Karatotev 	write_hcr_el2(hcr_el2);
910b48bd790SBoyan Karatotev 
911b48bd790SBoyan Karatotev 	/*
912b48bd790SBoyan Karatotev 	 * Initialise CPTR_EL2 setting all fields rather than relying on the hw.
913b48bd790SBoyan Karatotev 	 * All fields have architecturally UNKNOWN reset values.
914b48bd790SBoyan Karatotev 	 */
915b48bd790SBoyan Karatotev 	write_cptr_el2(CPTR_EL2_RESET_VAL);
916b48bd790SBoyan Karatotev 
917b48bd790SBoyan Karatotev 	/*
918b48bd790SBoyan Karatotev 	 * Initialise CNTHCTL_EL2. All fields are architecturally UNKNOWN on
919b48bd790SBoyan Karatotev 	 * reset and are set to zero except for field(s) listed below.
920b48bd790SBoyan Karatotev 	 *
921b48bd790SBoyan Karatotev 	 * CNTHCTL_EL2.EL1PTEN: Set to one to disable traps to Hyp mode of
922b48bd790SBoyan Karatotev 	 * Non-secure EL0 and EL1 accesses to the physical timer registers.
923b48bd790SBoyan Karatotev 	 *
924b48bd790SBoyan Karatotev 	 * CNTHCTL_EL2.EL1PCTEN: Set to one to disable traps to Hyp mode of
925b48bd790SBoyan Karatotev 	 * Non-secure EL0 and EL1 accesses to the physical counter registers.
926b48bd790SBoyan Karatotev 	 */
927b48bd790SBoyan Karatotev 	write_cnthctl_el2(CNTHCTL_RESET_VAL | EL1PCEN_BIT | EL1PCTEN_BIT);
928b48bd790SBoyan Karatotev 
929b48bd790SBoyan Karatotev 	/*
930b48bd790SBoyan Karatotev 	 * Initialise CNTVOFF_EL2 to zero as it resets to an architecturally
931b48bd790SBoyan Karatotev 	 * UNKNOWN value.
932b48bd790SBoyan Karatotev 	 */
933b48bd790SBoyan Karatotev 	write_cntvoff_el2(0);
934b48bd790SBoyan Karatotev 
935b48bd790SBoyan Karatotev 	/*
936b48bd790SBoyan Karatotev 	 * Set VPIDR_EL2 and VMPIDR_EL2 to match MIDR_EL1 and MPIDR_EL1
937b48bd790SBoyan Karatotev 	 * respectively.
938b48bd790SBoyan Karatotev 	 */
939b48bd790SBoyan Karatotev 	write_vpidr_el2(read_midr_el1());
940b48bd790SBoyan Karatotev 	write_vmpidr_el2(read_mpidr_el1());
941b48bd790SBoyan Karatotev 
942b48bd790SBoyan Karatotev 	/*
943b48bd790SBoyan Karatotev 	 * Initialise VTTBR_EL2. All fields are architecturally UNKNOWN on reset.
944b48bd790SBoyan Karatotev 	 *
945b48bd790SBoyan Karatotev 	 * VTTBR_EL2.VMID: Set to zero. Even though EL1&0 stage 2 address
946b48bd790SBoyan Karatotev 	 * translation is disabled, cache maintenance operations depend on the
947b48bd790SBoyan Karatotev 	 * VMID.
948b48bd790SBoyan Karatotev 	 *
949b48bd790SBoyan Karatotev 	 * VTTBR_EL2.BADDR: Set to zero as EL1&0 stage 2 address translation is
950b48bd790SBoyan Karatotev 	 * disabled.
951b48bd790SBoyan Karatotev 	 */
952b48bd790SBoyan Karatotev 	write_vttbr_el2(VTTBR_RESET_VAL &
953b48bd790SBoyan Karatotev 		     ~((VTTBR_VMID_MASK << VTTBR_VMID_SHIFT) |
954b48bd790SBoyan Karatotev 		       (VTTBR_BADDR_MASK << VTTBR_BADDR_SHIFT)));
955b48bd790SBoyan Karatotev 
956b48bd790SBoyan Karatotev 	/*
957b48bd790SBoyan Karatotev 	 * Initialise MDCR_EL2, setting all fields rather than relying on hw.
958b48bd790SBoyan Karatotev 	 * Some fields are architecturally UNKNOWN on reset.
959b48bd790SBoyan Karatotev 	 *
960b48bd790SBoyan Karatotev 	 * MDCR_EL2.TDRA: Set to zero so that Non-secure EL0 and EL1 System
961b48bd790SBoyan Karatotev 	 * register accesses to the Debug ROM registers are not trapped to EL2.
962b48bd790SBoyan Karatotev 	 *
963b48bd790SBoyan Karatotev 	 * MDCR_EL2.TDOSA: Set to zero so that Non-secure EL1 System register
964b48bd790SBoyan Karatotev 	 * accesses to the powerdown debug registers are not trapped to EL2.
965b48bd790SBoyan Karatotev 	 *
966b48bd790SBoyan Karatotev 	 * MDCR_EL2.TDA: Set to zero so that System register accesses to the
967b48bd790SBoyan Karatotev 	 * debug registers do not trap to EL2.
968b48bd790SBoyan Karatotev 	 *
969b48bd790SBoyan Karatotev 	 * MDCR_EL2.TDE: Set to zero so that debug exceptions are not routed to
970b48bd790SBoyan Karatotev 	 * EL2.
971b48bd790SBoyan Karatotev 	 */
972b48bd790SBoyan Karatotev 	mdcr_el2 = MDCR_EL2_RESET_VAL &
973b48bd790SBoyan Karatotev 		 ~(MDCR_EL2_TDRA_BIT | MDCR_EL2_TDOSA_BIT | MDCR_EL2_TDA_BIT |
974b48bd790SBoyan Karatotev 		   MDCR_EL2_TDE_BIT);
975b48bd790SBoyan Karatotev 
976b48bd790SBoyan Karatotev 	write_mdcr_el2(mdcr_el2);
977b48bd790SBoyan Karatotev 
978b48bd790SBoyan Karatotev 	/*
979b48bd790SBoyan Karatotev 	 * Initialise HSTR_EL2. All fields are architecturally UNKNOWN on reset.
980b48bd790SBoyan Karatotev 	 *
981b48bd790SBoyan Karatotev 	 * HSTR_EL2.T<n>: Set all these fields to zero so that Non-secure EL0 or
982b48bd790SBoyan Karatotev 	 * EL1 accesses to System registers do not trap to EL2.
983b48bd790SBoyan Karatotev 	 */
984b48bd790SBoyan Karatotev 	write_hstr_el2(HSTR_EL2_RESET_VAL & ~(HSTR_EL2_T_MASK));
985b48bd790SBoyan Karatotev 
986b48bd790SBoyan Karatotev 	/*
987b48bd790SBoyan Karatotev 	 * Initialise CNTHP_CTL_EL2. All fields are architecturally UNKNOWN on
988b48bd790SBoyan Karatotev 	 * reset.
989b48bd790SBoyan Karatotev 	 *
990b48bd790SBoyan Karatotev 	 * CNTHP_CTL_EL2:ENABLE: Set to zero to disable the EL2 physical timer
991b48bd790SBoyan Karatotev 	 * and prevent timer interrupts.
992b48bd790SBoyan Karatotev 	 */
993b48bd790SBoyan Karatotev 	write_cnthp_ctl_el2(CNTHP_CTL_RESET_VAL & ~(CNTHP_CTL_ENABLE_BIT));
994b48bd790SBoyan Karatotev 
995b48bd790SBoyan Karatotev 	manage_extensions_nonsecure_el2_unused();
996183329a5SArvind Ram Prakash #endif /* INIT_UNUSED_NS_EL2 */
997b48bd790SBoyan Karatotev }
998b48bd790SBoyan Karatotev 
999532ed618SSoby Mathew /*******************************************************************************
1000c5ea4f8aSZelalem Aweke  * Prepare the CPU system registers for first entry into realm, secure, or
1001c5ea4f8aSZelalem Aweke  * normal world.
1002532ed618SSoby Mathew  *
1003532ed618SSoby Mathew  * If execution is requested to EL2 or hyp mode, SCTLR_EL2 is initialized
1004532ed618SSoby Mathew  * If execution is requested to non-secure EL1 or svc mode, and the CPU supports
1005532ed618SSoby Mathew  * EL2 then EL2 is disabled by configuring all necessary EL2 registers.
1006532ed618SSoby Mathew  * For all entries, the EL1 registers are initialized from the cpu_context
1007532ed618SSoby Mathew  ******************************************************************************/
1008532ed618SSoby Mathew void cm_prepare_el3_exit(uint32_t security_state)
1009532ed618SSoby Mathew {
1010da1a4591SJayanth Dodderi Chidanand 	u_register_t sctlr_el2, scr_el3;
1011532ed618SSoby Mathew 	cpu_context_t *ctx = cm_get_context(security_state);
1012532ed618SSoby Mathew 
1013a0fee747SAntonio Nino Diaz 	assert(ctx != NULL);
1014532ed618SSoby Mathew 
1015532ed618SSoby Mathew 	if (security_state == NON_SECURE) {
1016ddb615b4SJuan Pablo Conde 		uint64_t el2_implemented = el_implemented(2);
1017ddb615b4SJuan Pablo Conde 
1018f1be00daSLouis Mayencourt 		scr_el3 = read_ctx_reg(get_el3state_ctx(ctx),
1019a0fee747SAntonio Nino Diaz 						 CTX_SCR_EL3);
1020ddb615b4SJuan Pablo Conde 
1021d39b1236SJayanth Dodderi Chidanand 		if (el2_implemented != EL_IMPL_NONE) {
1022d39b1236SJayanth Dodderi Chidanand 
1023ddb615b4SJuan Pablo Conde 			/*
1024ddb615b4SJuan Pablo Conde 			 * If context is not being used for EL2, initialize
1025ddb615b4SJuan Pablo Conde 			 * HCRX_EL2 with its init value here.
1026ddb615b4SJuan Pablo Conde 			 */
1027ddb615b4SJuan Pablo Conde 			if (is_feat_hcx_supported()) {
1028ddb615b4SJuan Pablo Conde 				write_hcrx_el2(HCRX_EL2_INIT_VAL);
1029ddb615b4SJuan Pablo Conde 			}
10304a530b4cSJuan Pablo Conde 
10314a530b4cSJuan Pablo Conde 			/*
10324a530b4cSJuan Pablo Conde 			 * Initialize Fine-grained trap registers introduced
10334a530b4cSJuan Pablo Conde 			 * by FEAT_FGT so all traps are initially disabled when
10344a530b4cSJuan Pablo Conde 			 * switching to EL2 or a lower EL, preventing undesired
10354a530b4cSJuan Pablo Conde 			 * behavior.
10364a530b4cSJuan Pablo Conde 			 */
10374a530b4cSJuan Pablo Conde 			if (is_feat_fgt_supported()) {
10384a530b4cSJuan Pablo Conde 				/*
10394a530b4cSJuan Pablo Conde 				 * Initialize HFG*_EL2 registers with a default
10404a530b4cSJuan Pablo Conde 				 * value so legacy systems unaware of FEAT_FGT
10414a530b4cSJuan Pablo Conde 				 * do not get trapped due to their lack of
10424a530b4cSJuan Pablo Conde 				 * initialization for this feature.
10434a530b4cSJuan Pablo Conde 				 */
10444a530b4cSJuan Pablo Conde 				write_hfgitr_el2(HFGITR_EL2_INIT_VAL);
10454a530b4cSJuan Pablo Conde 				write_hfgrtr_el2(HFGRTR_EL2_INIT_VAL);
10464a530b4cSJuan Pablo Conde 				write_hfgwtr_el2(HFGWTR_EL2_INIT_VAL);
1047ddb615b4SJuan Pablo Conde 			}
10484a530b4cSJuan Pablo Conde 
1049d39b1236SJayanth Dodderi Chidanand 			/* Condition to ensure EL2 is being used. */
1050a0fee747SAntonio Nino Diaz 			if ((scr_el3 & SCR_HCE_BIT) != 0U) {
1051da1a4591SJayanth Dodderi Chidanand 				/* Initialize SCTLR_EL2 register with reset value. */
1052da1a4591SJayanth Dodderi Chidanand 				sctlr_el2 = SCTLR_EL2_RES1;
10535f5d1ed7SLouis Mayencourt #if ERRATA_A75_764081
10545f5d1ed7SLouis Mayencourt 				/*
1055d39b1236SJayanth Dodderi Chidanand 				 * If workaround of errata 764081 for Cortex-A75
1056d39b1236SJayanth Dodderi Chidanand 				 * is used then set SCTLR_EL2.IESB to enable
1057d39b1236SJayanth Dodderi Chidanand 				 * Implicit Error Synchronization Barrier.
10585f5d1ed7SLouis Mayencourt 				 */
1059da1a4591SJayanth Dodderi Chidanand 				sctlr_el2 |= SCTLR_IESB_BIT;
1060da1a4591SJayanth Dodderi Chidanand #endif
1061da1a4591SJayanth Dodderi Chidanand 				write_sctlr_el2(sctlr_el2);
1062d39b1236SJayanth Dodderi Chidanand 			} else {
1063d39b1236SJayanth Dodderi Chidanand 				/*
1064d39b1236SJayanth Dodderi Chidanand 				 * (scr_el3 & SCR_HCE_BIT==0)
1065d39b1236SJayanth Dodderi Chidanand 				 * EL2 implemented but unused.
1066d39b1236SJayanth Dodderi Chidanand 				 */
1067b48bd790SBoyan Karatotev 				init_nonsecure_el2_unused(ctx);
1068532ed618SSoby Mathew 			}
1069532ed618SSoby Mathew 		}
1070d39b1236SJayanth Dodderi Chidanand 	}
107117b4c0ddSDimitris Papastamos 	cm_el1_sysregs_context_restore(security_state);
107217b4c0ddSDimitris Papastamos 	cm_set_next_eret_context(security_state);
1073532ed618SSoby Mathew }
1074532ed618SSoby Mathew 
107528f39f02SMax Shvetsov #if CTX_INCLUDE_EL2_REGS
1076bb7b85a3SAndre Przywara 
1077bb7b85a3SAndre Przywara static void el2_sysregs_context_save_fgt(el2_sysregs_t *ctx)
1078bb7b85a3SAndre Przywara {
1079d6af2344SJayanth Dodderi Chidanand 	write_el2_ctx_fgt(ctx, hdfgrtr_el2, read_hdfgrtr_el2());
1080bb7b85a3SAndre Przywara 	if (is_feat_amu_supported()) {
1081d6af2344SJayanth Dodderi Chidanand 		write_el2_ctx_fgt(ctx, hafgrtr_el2, read_hafgrtr_el2());
1082bb7b85a3SAndre Przywara 	}
1083d6af2344SJayanth Dodderi Chidanand 	write_el2_ctx_fgt(ctx, hdfgwtr_el2, read_hdfgwtr_el2());
1084d6af2344SJayanth Dodderi Chidanand 	write_el2_ctx_fgt(ctx, hfgitr_el2, read_hfgitr_el2());
1085d6af2344SJayanth Dodderi Chidanand 	write_el2_ctx_fgt(ctx, hfgrtr_el2, read_hfgrtr_el2());
1086d6af2344SJayanth Dodderi Chidanand 	write_el2_ctx_fgt(ctx, hfgwtr_el2, read_hfgwtr_el2());
1087bb7b85a3SAndre Przywara }
1088bb7b85a3SAndre Przywara 
1089bb7b85a3SAndre Przywara static void el2_sysregs_context_restore_fgt(el2_sysregs_t *ctx)
1090bb7b85a3SAndre Przywara {
1091d6af2344SJayanth Dodderi Chidanand 	write_hdfgrtr_el2(read_el2_ctx_fgt(ctx, hdfgrtr_el2));
1092bb7b85a3SAndre Przywara 	if (is_feat_amu_supported()) {
1093d6af2344SJayanth Dodderi Chidanand 		write_hafgrtr_el2(read_el2_ctx_fgt(ctx, hafgrtr_el2));
1094bb7b85a3SAndre Przywara 	}
1095d6af2344SJayanth Dodderi Chidanand 	write_hdfgwtr_el2(read_el2_ctx_fgt(ctx, hdfgwtr_el2));
1096d6af2344SJayanth Dodderi Chidanand 	write_hfgitr_el2(read_el2_ctx_fgt(ctx, hfgitr_el2));
1097d6af2344SJayanth Dodderi Chidanand 	write_hfgrtr_el2(read_el2_ctx_fgt(ctx, hfgrtr_el2));
1098d6af2344SJayanth Dodderi Chidanand 	write_hfgwtr_el2(read_el2_ctx_fgt(ctx, hfgwtr_el2));
1099bb7b85a3SAndre Przywara }
1100bb7b85a3SAndre Przywara 
11017d930c7eSJayanth Dodderi Chidanand static void el2_sysregs_context_save_mpam(el2_sysregs_t *ctx)
11029448f2b8SAndre Przywara {
11039448f2b8SAndre Przywara 	u_register_t mpam_idr = read_mpamidr_el1();
11049448f2b8SAndre Przywara 
11057d930c7eSJayanth Dodderi Chidanand 	write_el2_ctx_mpam(ctx, mpam2_el2, read_mpam2_el2());
11069448f2b8SAndre Przywara 
11079448f2b8SAndre Przywara 	/*
11089448f2b8SAndre Przywara 	 * The context registers that we intend to save would be part of the
11099448f2b8SAndre Przywara 	 * PE's system register frame only if MPAMIDR_EL1.HAS_HCR == 1.
11109448f2b8SAndre Przywara 	 */
11119448f2b8SAndre Przywara 	if ((mpam_idr & MPAMIDR_HAS_HCR_BIT) == 0U) {
11129448f2b8SAndre Przywara 		return;
11139448f2b8SAndre Przywara 	}
11149448f2b8SAndre Przywara 
11159448f2b8SAndre Przywara 	/*
11169448f2b8SAndre Przywara 	 * MPAMHCR_EL2, MPAMVPMV_EL2 and MPAMVPM0_EL2 are always present if
11179448f2b8SAndre Przywara 	 * MPAMIDR_HAS_HCR_BIT == 1.
11189448f2b8SAndre Przywara 	 */
11197d930c7eSJayanth Dodderi Chidanand 	write_el2_ctx_mpam(ctx, mpamhcr_el2, read_mpamhcr_el2());
11207d930c7eSJayanth Dodderi Chidanand 	write_el2_ctx_mpam(ctx, mpamvpm0_el2, read_mpamvpm0_el2());
11217d930c7eSJayanth Dodderi Chidanand 	write_el2_ctx_mpam(ctx, mpamvpmv_el2, read_mpamvpmv_el2());
11229448f2b8SAndre Przywara 
11239448f2b8SAndre Przywara 	/*
11249448f2b8SAndre Przywara 	 * The number of MPAMVPM registers is implementation defined, their
11259448f2b8SAndre Przywara 	 * number is stored in the MPAMIDR_EL1 register.
11269448f2b8SAndre Przywara 	 */
11279448f2b8SAndre Przywara 	switch ((mpam_idr >> MPAMIDR_EL1_VPMR_MAX_SHIFT) & MPAMIDR_EL1_VPMR_MAX_MASK) {
11289448f2b8SAndre Przywara 	case 7:
11297d930c7eSJayanth Dodderi Chidanand 		write_el2_ctx_mpam(ctx, mpamvpm7_el2, read_mpamvpm7_el2());
11309448f2b8SAndre Przywara 		__fallthrough;
11319448f2b8SAndre Przywara 	case 6:
11327d930c7eSJayanth Dodderi Chidanand 		write_el2_ctx_mpam(ctx, mpamvpm6_el2, read_mpamvpm6_el2());
11339448f2b8SAndre Przywara 		__fallthrough;
11349448f2b8SAndre Przywara 	case 5:
11357d930c7eSJayanth Dodderi Chidanand 		write_el2_ctx_mpam(ctx, mpamvpm5_el2, read_mpamvpm5_el2());
11369448f2b8SAndre Przywara 		__fallthrough;
11379448f2b8SAndre Przywara 	case 4:
11387d930c7eSJayanth Dodderi Chidanand 		write_el2_ctx_mpam(ctx, mpamvpm4_el2, read_mpamvpm4_el2());
11399448f2b8SAndre Przywara 		__fallthrough;
11409448f2b8SAndre Przywara 	case 3:
11417d930c7eSJayanth Dodderi Chidanand 		write_el2_ctx_mpam(ctx, mpamvpm3_el2, read_mpamvpm3_el2());
11429448f2b8SAndre Przywara 		__fallthrough;
11439448f2b8SAndre Przywara 	case 2:
11447d930c7eSJayanth Dodderi Chidanand 		write_el2_ctx_mpam(ctx, mpamvpm2_el2, read_mpamvpm2_el2());
11459448f2b8SAndre Przywara 		__fallthrough;
11469448f2b8SAndre Przywara 	case 1:
11477d930c7eSJayanth Dodderi Chidanand 		write_el2_ctx_mpam(ctx, mpamvpm1_el2, read_mpamvpm1_el2());
11489448f2b8SAndre Przywara 		break;
11499448f2b8SAndre Przywara 	}
11509448f2b8SAndre Przywara }
11519448f2b8SAndre Przywara 
11527d930c7eSJayanth Dodderi Chidanand static void el2_sysregs_context_restore_mpam(el2_sysregs_t *ctx)
11539448f2b8SAndre Przywara {
11549448f2b8SAndre Przywara 	u_register_t mpam_idr = read_mpamidr_el1();
11559448f2b8SAndre Przywara 
11567d930c7eSJayanth Dodderi Chidanand 	write_mpam2_el2(read_el2_ctx_mpam(ctx, mpam2_el2));
11579448f2b8SAndre Przywara 
11589448f2b8SAndre Przywara 	if ((mpam_idr & MPAMIDR_HAS_HCR_BIT) == 0U) {
11599448f2b8SAndre Przywara 		return;
11609448f2b8SAndre Przywara 	}
11619448f2b8SAndre Przywara 
11627d930c7eSJayanth Dodderi Chidanand 	write_mpamhcr_el2(read_el2_ctx_mpam(ctx, mpamhcr_el2));
11637d930c7eSJayanth Dodderi Chidanand 	write_mpamvpm0_el2(read_el2_ctx_mpam(ctx, mpamvpm0_el2));
11647d930c7eSJayanth Dodderi Chidanand 	write_mpamvpmv_el2(read_el2_ctx_mpam(ctx, mpamvpmv_el2));
11659448f2b8SAndre Przywara 
11669448f2b8SAndre Przywara 	switch ((mpam_idr >> MPAMIDR_EL1_VPMR_MAX_SHIFT) & MPAMIDR_EL1_VPMR_MAX_MASK) {
11679448f2b8SAndre Przywara 	case 7:
11687d930c7eSJayanth Dodderi Chidanand 		write_mpamvpm7_el2(read_el2_ctx_mpam(ctx, mpamvpm7_el2));
11699448f2b8SAndre Przywara 		__fallthrough;
11709448f2b8SAndre Przywara 	case 6:
11717d930c7eSJayanth Dodderi Chidanand 		write_mpamvpm6_el2(read_el2_ctx_mpam(ctx, mpamvpm6_el2));
11729448f2b8SAndre Przywara 		__fallthrough;
11739448f2b8SAndre Przywara 	case 5:
11747d930c7eSJayanth Dodderi Chidanand 		write_mpamvpm5_el2(read_el2_ctx_mpam(ctx, mpamvpm5_el2));
11759448f2b8SAndre Przywara 		__fallthrough;
11769448f2b8SAndre Przywara 	case 4:
11777d930c7eSJayanth Dodderi Chidanand 		write_mpamvpm4_el2(read_el2_ctx_mpam(ctx, mpamvpm4_el2));
11789448f2b8SAndre Przywara 		__fallthrough;
11799448f2b8SAndre Przywara 	case 3:
11807d930c7eSJayanth Dodderi Chidanand 		write_mpamvpm3_el2(read_el2_ctx_mpam(ctx, mpamvpm3_el2));
11819448f2b8SAndre Przywara 		__fallthrough;
11829448f2b8SAndre Przywara 	case 2:
11837d930c7eSJayanth Dodderi Chidanand 		write_mpamvpm2_el2(read_el2_ctx_mpam(ctx, mpamvpm2_el2));
11849448f2b8SAndre Przywara 		__fallthrough;
11859448f2b8SAndre Przywara 	case 1:
11867d930c7eSJayanth Dodderi Chidanand 		write_mpamvpm1_el2(read_el2_ctx_mpam(ctx, mpamvpm1_el2));
11879448f2b8SAndre Przywara 		break;
11889448f2b8SAndre Przywara 	}
11899448f2b8SAndre Przywara }
11909448f2b8SAndre Przywara 
1191937d6fdbSManish Pandey /* ---------------------------------------------------------------------------
1192937d6fdbSManish Pandey  * The following registers are not added:
1193937d6fdbSManish Pandey  * ICH_AP0R<n>_EL2
1194937d6fdbSManish Pandey  * ICH_AP1R<n>_EL2
1195937d6fdbSManish Pandey  * ICH_LR<n>_EL2
1196937d6fdbSManish Pandey  *
1197937d6fdbSManish Pandey  * NOTE: For a system with S-EL2 present but not enabled, accessing
1198937d6fdbSManish Pandey  * ICC_SRE_EL2 is undefined from EL3. To workaround this change the
1199937d6fdbSManish Pandey  * SCR_EL3.NS = 1 before accessing this register.
1200937d6fdbSManish Pandey  * ---------------------------------------------------------------------------
1201937d6fdbSManish Pandey  */
1202937d6fdbSManish Pandey static void el2_sysregs_context_save_gic(el2_sysregs_t *ctx)
1203937d6fdbSManish Pandey {
1204937d6fdbSManish Pandey #if defined(SPD_spmd) && SPMD_SPM_AT_SEL2
1205d6af2344SJayanth Dodderi Chidanand 	write_el2_ctx_common(ctx, icc_sre_el2, read_icc_sre_el2());
1206937d6fdbSManish Pandey #else
1207937d6fdbSManish Pandey 	u_register_t scr_el3 = read_scr_el3();
1208937d6fdbSManish Pandey 	write_scr_el3(scr_el3 | SCR_NS_BIT);
1209937d6fdbSManish Pandey 	isb();
1210937d6fdbSManish Pandey 
1211d6af2344SJayanth Dodderi Chidanand 	write_el2_ctx_common(ctx, icc_sre_el2, read_icc_sre_el2());
1212937d6fdbSManish Pandey 
1213937d6fdbSManish Pandey 	write_scr_el3(scr_el3);
1214937d6fdbSManish Pandey 	isb();
1215937d6fdbSManish Pandey #endif
1216d6af2344SJayanth Dodderi Chidanand 	write_el2_ctx_common(ctx, ich_hcr_el2, read_ich_hcr_el2());
1217d6af2344SJayanth Dodderi Chidanand 	write_el2_ctx_common(ctx, ich_vmcr_el2, read_ich_vmcr_el2());
1218937d6fdbSManish Pandey }
1219937d6fdbSManish Pandey 
1220937d6fdbSManish Pandey static void el2_sysregs_context_restore_gic(el2_sysregs_t *ctx)
1221937d6fdbSManish Pandey {
1222937d6fdbSManish Pandey #if defined(SPD_spmd) && SPMD_SPM_AT_SEL2
1223d6af2344SJayanth Dodderi Chidanand 	write_icc_sre_el2(read_el2_ctx_common(ctx, icc_sre_el2));
1224937d6fdbSManish Pandey #else
1225937d6fdbSManish Pandey 	u_register_t scr_el3 = read_scr_el3();
1226937d6fdbSManish Pandey 	write_scr_el3(scr_el3 | SCR_NS_BIT);
1227937d6fdbSManish Pandey 	isb();
1228937d6fdbSManish Pandey 
1229d6af2344SJayanth Dodderi Chidanand 	write_icc_sre_el2(read_el2_ctx_common(ctx, icc_sre_el2));
1230937d6fdbSManish Pandey 
1231937d6fdbSManish Pandey 	write_scr_el3(scr_el3);
1232937d6fdbSManish Pandey 	isb();
1233937d6fdbSManish Pandey #endif
1234d6af2344SJayanth Dodderi Chidanand 	write_ich_hcr_el2(read_el2_ctx_common(ctx, ich_hcr_el2));
1235d6af2344SJayanth Dodderi Chidanand 	write_ich_vmcr_el2(read_el2_ctx_common(ctx, ich_vmcr_el2));
1236937d6fdbSManish Pandey }
1237937d6fdbSManish Pandey 
1238ac58e574SBoyan Karatotev /* -----------------------------------------------------
1239ac58e574SBoyan Karatotev  * The following registers are not added:
1240ac58e574SBoyan Karatotev  * AMEVCNTVOFF0<n>_EL2
1241ac58e574SBoyan Karatotev  * AMEVCNTVOFF1<n>_EL2
1242ac58e574SBoyan Karatotev  * -----------------------------------------------------
1243ac58e574SBoyan Karatotev  */
1244ac58e574SBoyan Karatotev static void el2_sysregs_context_save_common(el2_sysregs_t *ctx)
1245ac58e574SBoyan Karatotev {
1246d6af2344SJayanth Dodderi Chidanand 	write_el2_ctx_common(ctx, actlr_el2, read_actlr_el2());
1247d6af2344SJayanth Dodderi Chidanand 	write_el2_ctx_common(ctx, afsr0_el2, read_afsr0_el2());
1248d6af2344SJayanth Dodderi Chidanand 	write_el2_ctx_common(ctx, afsr1_el2, read_afsr1_el2());
1249d6af2344SJayanth Dodderi Chidanand 	write_el2_ctx_common(ctx, amair_el2, read_amair_el2());
1250d6af2344SJayanth Dodderi Chidanand 	write_el2_ctx_common(ctx, cnthctl_el2, read_cnthctl_el2());
1251d6af2344SJayanth Dodderi Chidanand 	write_el2_ctx_common(ctx, cntvoff_el2, read_cntvoff_el2());
1252d6af2344SJayanth Dodderi Chidanand 	write_el2_ctx_common(ctx, cptr_el2, read_cptr_el2());
1253ac58e574SBoyan Karatotev 	if (CTX_INCLUDE_AARCH32_REGS) {
1254d6af2344SJayanth Dodderi Chidanand 		write_el2_ctx_common(ctx, dbgvcr32_el2, read_dbgvcr32_el2());
1255ac58e574SBoyan Karatotev 	}
1256d6af2344SJayanth Dodderi Chidanand 	write_el2_ctx_common(ctx, elr_el2, read_elr_el2());
1257d6af2344SJayanth Dodderi Chidanand 	write_el2_ctx_common(ctx, esr_el2, read_esr_el2());
1258d6af2344SJayanth Dodderi Chidanand 	write_el2_ctx_common(ctx, far_el2, read_far_el2());
1259d6af2344SJayanth Dodderi Chidanand 	write_el2_ctx_common(ctx, hacr_el2, read_hacr_el2());
1260d6af2344SJayanth Dodderi Chidanand 	write_el2_ctx_common(ctx, hcr_el2, read_hcr_el2());
1261d6af2344SJayanth Dodderi Chidanand 	write_el2_ctx_common(ctx, hpfar_el2, read_hpfar_el2());
1262d6af2344SJayanth Dodderi Chidanand 	write_el2_ctx_common(ctx, hstr_el2, read_hstr_el2());
1263d6af2344SJayanth Dodderi Chidanand 	write_el2_ctx_common(ctx, mair_el2, read_mair_el2());
1264d6af2344SJayanth Dodderi Chidanand 	write_el2_ctx_common(ctx, mdcr_el2, read_mdcr_el2());
1265d6af2344SJayanth Dodderi Chidanand 	write_el2_ctx_common(ctx, sctlr_el2, read_sctlr_el2());
1266d6af2344SJayanth Dodderi Chidanand 	write_el2_ctx_common(ctx, spsr_el2, read_spsr_el2());
1267d6af2344SJayanth Dodderi Chidanand 	write_el2_ctx_common(ctx, sp_el2, read_sp_el2());
1268d6af2344SJayanth Dodderi Chidanand 	write_el2_ctx_common(ctx, tcr_el2, read_tcr_el2());
1269d6af2344SJayanth Dodderi Chidanand 	write_el2_ctx_common(ctx, tpidr_el2, read_tpidr_el2());
1270d6af2344SJayanth Dodderi Chidanand 	write_el2_ctx_common(ctx, ttbr0_el2, read_ttbr0_el2());
1271d6af2344SJayanth Dodderi Chidanand 	write_el2_ctx_common(ctx, vbar_el2, read_vbar_el2());
1272d6af2344SJayanth Dodderi Chidanand 	write_el2_ctx_common(ctx, vmpidr_el2, read_vmpidr_el2());
1273d6af2344SJayanth Dodderi Chidanand 	write_el2_ctx_common(ctx, vpidr_el2, read_vpidr_el2());
1274d6af2344SJayanth Dodderi Chidanand 	write_el2_ctx_common(ctx, vtcr_el2, read_vtcr_el2());
1275d6af2344SJayanth Dodderi Chidanand 	write_el2_ctx_common(ctx, vttbr_el2, read_vttbr_el2());
1276ac58e574SBoyan Karatotev }
1277ac58e574SBoyan Karatotev 
1278ac58e574SBoyan Karatotev static void el2_sysregs_context_restore_common(el2_sysregs_t *ctx)
1279ac58e574SBoyan Karatotev {
1280d6af2344SJayanth Dodderi Chidanand 	write_actlr_el2(read_el2_ctx_common(ctx, actlr_el2));
1281d6af2344SJayanth Dodderi Chidanand 	write_afsr0_el2(read_el2_ctx_common(ctx, afsr0_el2));
1282d6af2344SJayanth Dodderi Chidanand 	write_afsr1_el2(read_el2_ctx_common(ctx, afsr1_el2));
1283d6af2344SJayanth Dodderi Chidanand 	write_amair_el2(read_el2_ctx_common(ctx, amair_el2));
1284d6af2344SJayanth Dodderi Chidanand 	write_cnthctl_el2(read_el2_ctx_common(ctx, cnthctl_el2));
1285d6af2344SJayanth Dodderi Chidanand 	write_cntvoff_el2(read_el2_ctx_common(ctx, cntvoff_el2));
1286d6af2344SJayanth Dodderi Chidanand 	write_cptr_el2(read_el2_ctx_common(ctx, cptr_el2));
1287ac58e574SBoyan Karatotev 	if (CTX_INCLUDE_AARCH32_REGS) {
1288d6af2344SJayanth Dodderi Chidanand 		write_dbgvcr32_el2(read_el2_ctx_common(ctx, dbgvcr32_el2));
1289ac58e574SBoyan Karatotev 	}
1290d6af2344SJayanth Dodderi Chidanand 	write_elr_el2(read_el2_ctx_common(ctx, elr_el2));
1291d6af2344SJayanth Dodderi Chidanand 	write_esr_el2(read_el2_ctx_common(ctx, esr_el2));
1292d6af2344SJayanth Dodderi Chidanand 	write_far_el2(read_el2_ctx_common(ctx, far_el2));
1293d6af2344SJayanth Dodderi Chidanand 	write_hacr_el2(read_el2_ctx_common(ctx, hacr_el2));
1294d6af2344SJayanth Dodderi Chidanand 	write_hcr_el2(read_el2_ctx_common(ctx, hcr_el2));
1295d6af2344SJayanth Dodderi Chidanand 	write_hpfar_el2(read_el2_ctx_common(ctx, hpfar_el2));
1296d6af2344SJayanth Dodderi Chidanand 	write_hstr_el2(read_el2_ctx_common(ctx, hstr_el2));
1297d6af2344SJayanth Dodderi Chidanand 	write_mair_el2(read_el2_ctx_common(ctx, mair_el2));
1298d6af2344SJayanth Dodderi Chidanand 	write_mdcr_el2(read_el2_ctx_common(ctx, mdcr_el2));
1299d6af2344SJayanth Dodderi Chidanand 	write_sctlr_el2(read_el2_ctx_common(ctx, sctlr_el2));
1300d6af2344SJayanth Dodderi Chidanand 	write_spsr_el2(read_el2_ctx_common(ctx, spsr_el2));
1301d6af2344SJayanth Dodderi Chidanand 	write_sp_el2(read_el2_ctx_common(ctx, sp_el2));
1302d6af2344SJayanth Dodderi Chidanand 	write_tcr_el2(read_el2_ctx_common(ctx, tcr_el2));
1303d6af2344SJayanth Dodderi Chidanand 	write_tpidr_el2(read_el2_ctx_common(ctx, tpidr_el2));
1304d6af2344SJayanth Dodderi Chidanand 	write_ttbr0_el2(read_el2_ctx_common(ctx, ttbr0_el2));
1305d6af2344SJayanth Dodderi Chidanand 	write_vbar_el2(read_el2_ctx_common(ctx, vbar_el2));
1306d6af2344SJayanth Dodderi Chidanand 	write_vmpidr_el2(read_el2_ctx_common(ctx, vmpidr_el2));
1307d6af2344SJayanth Dodderi Chidanand 	write_vpidr_el2(read_el2_ctx_common(ctx, vpidr_el2));
1308d6af2344SJayanth Dodderi Chidanand 	write_vtcr_el2(read_el2_ctx_common(ctx, vtcr_el2));
1309d6af2344SJayanth Dodderi Chidanand 	write_vttbr_el2(read_el2_ctx_common(ctx, vttbr_el2));
1310ac58e574SBoyan Karatotev }
1311ac58e574SBoyan Karatotev 
131228f39f02SMax Shvetsov /*******************************************************************************
131328f39f02SMax Shvetsov  * Save EL2 sysreg context
131428f39f02SMax Shvetsov  ******************************************************************************/
131528f39f02SMax Shvetsov void cm_el2_sysregs_context_save(uint32_t security_state)
131628f39f02SMax Shvetsov {
131728f39f02SMax Shvetsov 	cpu_context_t *ctx;
1318d20052f3SZelalem Aweke 	el2_sysregs_t *el2_sysregs_ctx;
131928f39f02SMax Shvetsov 
132028f39f02SMax Shvetsov 	ctx = cm_get_context(security_state);
132128f39f02SMax Shvetsov 	assert(ctx != NULL);
132228f39f02SMax Shvetsov 
1323d20052f3SZelalem Aweke 	el2_sysregs_ctx = get_el2_sysregs_ctx(ctx);
1324d20052f3SZelalem Aweke 
1325d20052f3SZelalem Aweke 	el2_sysregs_context_save_common(el2_sysregs_ctx);
1326937d6fdbSManish Pandey 	el2_sysregs_context_save_gic(el2_sysregs_ctx);
13270a33adc0SGovindraj Raja 
1328c282384dSGovindraj Raja 	if (is_feat_mte2_supported()) {
1329a796d5aaSJayanth Dodderi Chidanand 		write_el2_ctx_mte2(el2_sysregs_ctx, tfsr_el2, read_tfsr_el2());
13300a33adc0SGovindraj Raja 	}
13319acff28aSArvind Ram Prakash 
13329448f2b8SAndre Przywara 	if (is_feat_mpam_supported()) {
13337d930c7eSJayanth Dodderi Chidanand 		el2_sysregs_context_save_mpam(el2_sysregs_ctx);
13349448f2b8SAndre Przywara 	}
1335bb7b85a3SAndre Przywara 
1336de8c4892SAndre Przywara 	if (is_feat_fgt_supported()) {
1337d20052f3SZelalem Aweke 		el2_sysregs_context_save_fgt(el2_sysregs_ctx);
1338de8c4892SAndre Przywara 	}
1339bb7b85a3SAndre Przywara 
1340b8f03d29SAndre Przywara 	if (is_feat_ecv_v2_supported()) {
1341d6af2344SJayanth Dodderi Chidanand 		write_el2_ctx_ecv(el2_sysregs_ctx, cntpoff_el2, read_cntpoff_el2());
1342b8f03d29SAndre Przywara 	}
1343b8f03d29SAndre Przywara 
1344ea735bf5SAndre Przywara 	if (is_feat_vhe_supported()) {
1345d6af2344SJayanth Dodderi Chidanand 		write_el2_ctx_vhe(el2_sysregs_ctx, contextidr_el2,
1346d6af2344SJayanth Dodderi Chidanand 					read_contextidr_el2());
1347d6af2344SJayanth Dodderi Chidanand 		write_el2_ctx_vhe(el2_sysregs_ctx, ttbr1_el2, read_ttbr1_el2());
1348ea735bf5SAndre Przywara 	}
13496503ff29SAndre Przywara 
13506503ff29SAndre Przywara 	if (is_feat_ras_supported()) {
1351d6af2344SJayanth Dodderi Chidanand 		write_el2_ctx_ras(el2_sysregs_ctx, vdisr_el2, read_vdisr_el2());
1352d6af2344SJayanth Dodderi Chidanand 		write_el2_ctx_ras(el2_sysregs_ctx, vsesr_el2, read_vsesr_el2());
13536503ff29SAndre Przywara 	}
1354d5384b69SAndre Przywara 
1355d5384b69SAndre Przywara 	if (is_feat_nv2_supported()) {
1356d6af2344SJayanth Dodderi Chidanand 		write_el2_ctx_neve(el2_sysregs_ctx, vncr_el2, read_vncr_el2());
1357d5384b69SAndre Przywara 	}
1358d5384b69SAndre Przywara 
1359fc8d2d39SAndre Przywara 	if (is_feat_trf_supported()) {
1360d6af2344SJayanth Dodderi Chidanand 		write_el2_ctx_trf(el2_sysregs_ctx, trfcr_el2, read_trfcr_el2());
1361fc8d2d39SAndre Przywara 	}
13627db710f0SAndre Przywara 
13637db710f0SAndre Przywara 	if (is_feat_csv2_2_supported()) {
1364d6af2344SJayanth Dodderi Chidanand 		write_el2_ctx_csv2_2(el2_sysregs_ctx, scxtnum_el2,
1365d6af2344SJayanth Dodderi Chidanand 					read_scxtnum_el2());
13667db710f0SAndre Przywara 	}
13677db710f0SAndre Przywara 
1368c5a3ebbdSAndre Przywara 	if (is_feat_hcx_supported()) {
1369d6af2344SJayanth Dodderi Chidanand 		write_el2_ctx_hcx(el2_sysregs_ctx, hcrx_el2, read_hcrx_el2());
1370c5a3ebbdSAndre Przywara 	}
1371d6af2344SJayanth Dodderi Chidanand 
1372d3331603SMark Brown 	if (is_feat_tcr2_supported()) {
1373d6af2344SJayanth Dodderi Chidanand 		write_el2_ctx_tcr2(el2_sysregs_ctx, tcr2_el2, read_tcr2_el2());
1374d3331603SMark Brown 	}
1375d6af2344SJayanth Dodderi Chidanand 
1376062b6c6bSMark Brown 	if (is_feat_sxpie_supported()) {
1377d6af2344SJayanth Dodderi Chidanand 		write_el2_ctx_sxpie(el2_sysregs_ctx, pire0_el2, read_pire0_el2());
1378d6af2344SJayanth Dodderi Chidanand 		write_el2_ctx_sxpie(el2_sysregs_ctx, pir_el2, read_pir_el2());
1379062b6c6bSMark Brown 	}
1380d6af2344SJayanth Dodderi Chidanand 
1381062b6c6bSMark Brown 	if (is_feat_sxpoe_supported()) {
1382d6af2344SJayanth Dodderi Chidanand 		write_el2_ctx_sxpoe(el2_sysregs_ctx, por_el2, read_por_el2());
1383062b6c6bSMark Brown 	}
1384d6af2344SJayanth Dodderi Chidanand 
1385d6af2344SJayanth Dodderi Chidanand 	if (is_feat_s2pie_supported()) {
1386d6af2344SJayanth Dodderi Chidanand 		write_el2_ctx_s2pie(el2_sysregs_ctx, s2pir_el2, read_s2pir_el2());
1387d6af2344SJayanth Dodderi Chidanand 	}
1388d6af2344SJayanth Dodderi Chidanand 
1389688ab57bSMark Brown 	if (is_feat_gcs_supported()) {
13906aae3acfSMadhukar Pappireddy 		write_el2_ctx_gcs(el2_sysregs_ctx, gcscr_el2, read_gcscr_el2());
13916aae3acfSMadhukar Pappireddy 		write_el2_ctx_gcs(el2_sysregs_ctx, gcspr_el2, read_gcspr_el2());
1392688ab57bSMark Brown 	}
139328f39f02SMax Shvetsov }
139428f39f02SMax Shvetsov 
139528f39f02SMax Shvetsov /*******************************************************************************
139628f39f02SMax Shvetsov  * Restore EL2 sysreg context
139728f39f02SMax Shvetsov  ******************************************************************************/
139828f39f02SMax Shvetsov void cm_el2_sysregs_context_restore(uint32_t security_state)
139928f39f02SMax Shvetsov {
140028f39f02SMax Shvetsov 	cpu_context_t *ctx;
1401d20052f3SZelalem Aweke 	el2_sysregs_t *el2_sysregs_ctx;
140228f39f02SMax Shvetsov 
140328f39f02SMax Shvetsov 	ctx = cm_get_context(security_state);
140428f39f02SMax Shvetsov 	assert(ctx != NULL);
140528f39f02SMax Shvetsov 
1406d20052f3SZelalem Aweke 	el2_sysregs_ctx = get_el2_sysregs_ctx(ctx);
1407d20052f3SZelalem Aweke 
1408d20052f3SZelalem Aweke 	el2_sysregs_context_restore_common(el2_sysregs_ctx);
1409937d6fdbSManish Pandey 	el2_sysregs_context_restore_gic(el2_sysregs_ctx);
141030788a84SGovindraj Raja 
1411c282384dSGovindraj Raja 	if (is_feat_mte2_supported()) {
1412a796d5aaSJayanth Dodderi Chidanand 		write_tfsr_el2(read_el2_ctx_mte2(el2_sysregs_ctx, tfsr_el2));
141330788a84SGovindraj Raja 	}
14149acff28aSArvind Ram Prakash 
14159448f2b8SAndre Przywara 	if (is_feat_mpam_supported()) {
14167d930c7eSJayanth Dodderi Chidanand 		el2_sysregs_context_restore_mpam(el2_sysregs_ctx);
14179448f2b8SAndre Przywara 	}
1418bb7b85a3SAndre Przywara 
1419de8c4892SAndre Przywara 	if (is_feat_fgt_supported()) {
1420d20052f3SZelalem Aweke 		el2_sysregs_context_restore_fgt(el2_sysregs_ctx);
1421de8c4892SAndre Przywara 	}
1422bb7b85a3SAndre Przywara 
1423b8f03d29SAndre Przywara 	if (is_feat_ecv_v2_supported()) {
1424d6af2344SJayanth Dodderi Chidanand 		write_cntpoff_el2(read_el2_ctx_ecv(el2_sysregs_ctx, cntpoff_el2));
1425b8f03d29SAndre Przywara 	}
1426b8f03d29SAndre Przywara 
1427ea735bf5SAndre Przywara 	if (is_feat_vhe_supported()) {
1428d6af2344SJayanth Dodderi Chidanand 		write_contextidr_el2(read_el2_ctx_vhe(el2_sysregs_ctx,
1429d6af2344SJayanth Dodderi Chidanand 					contextidr_el2));
1430d6af2344SJayanth Dodderi Chidanand 		write_ttbr1_el2(read_el2_ctx_vhe(el2_sysregs_ctx, ttbr1_el2));
1431ea735bf5SAndre Przywara 	}
14326503ff29SAndre Przywara 
14336503ff29SAndre Przywara 	if (is_feat_ras_supported()) {
1434d6af2344SJayanth Dodderi Chidanand 		write_vdisr_el2(read_el2_ctx_ras(el2_sysregs_ctx, vdisr_el2));
1435d6af2344SJayanth Dodderi Chidanand 		write_vsesr_el2(read_el2_ctx_ras(el2_sysregs_ctx, vsesr_el2));
14366503ff29SAndre Przywara 	}
1437d5384b69SAndre Przywara 
1438d5384b69SAndre Przywara 	if (is_feat_nv2_supported()) {
1439d6af2344SJayanth Dodderi Chidanand 		write_vncr_el2(read_el2_ctx_neve(el2_sysregs_ctx, vncr_el2));
1440fc8d2d39SAndre Przywara 	}
14417db710f0SAndre Przywara 
1442d6af2344SJayanth Dodderi Chidanand 	if (is_feat_trf_supported()) {
1443d6af2344SJayanth Dodderi Chidanand 		write_trfcr_el2(read_el2_ctx_trf(el2_sysregs_ctx, trfcr_el2));
1444d6af2344SJayanth Dodderi Chidanand 	}
1445d6af2344SJayanth Dodderi Chidanand 
14467db710f0SAndre Przywara 	if (is_feat_csv2_2_supported()) {
1447d6af2344SJayanth Dodderi Chidanand 		write_scxtnum_el2(read_el2_ctx_csv2_2(el2_sysregs_ctx,
1448d6af2344SJayanth Dodderi Chidanand 					scxtnum_el2));
14497db710f0SAndre Przywara 	}
14507db710f0SAndre Przywara 
1451c5a3ebbdSAndre Przywara 	if (is_feat_hcx_supported()) {
1452d6af2344SJayanth Dodderi Chidanand 		write_hcrx_el2(read_el2_ctx_hcx(el2_sysregs_ctx, hcrx_el2));
1453c5a3ebbdSAndre Przywara 	}
1454d6af2344SJayanth Dodderi Chidanand 
1455d3331603SMark Brown 	if (is_feat_tcr2_supported()) {
1456d6af2344SJayanth Dodderi Chidanand 		write_tcr2_el2(read_el2_ctx_tcr2(el2_sysregs_ctx, tcr2_el2));
1457d3331603SMark Brown 	}
1458d6af2344SJayanth Dodderi Chidanand 
1459062b6c6bSMark Brown 	if (is_feat_sxpie_supported()) {
1460d6af2344SJayanth Dodderi Chidanand 		write_pire0_el2(read_el2_ctx_sxpie(el2_sysregs_ctx, pire0_el2));
1461d6af2344SJayanth Dodderi Chidanand 		write_pir_el2(read_el2_ctx_sxpie(el2_sysregs_ctx, pir_el2));
1462062b6c6bSMark Brown 	}
1463d6af2344SJayanth Dodderi Chidanand 
1464062b6c6bSMark Brown 	if (is_feat_sxpoe_supported()) {
1465d6af2344SJayanth Dodderi Chidanand 		write_por_el2(read_el2_ctx_sxpoe(el2_sysregs_ctx, por_el2));
1466062b6c6bSMark Brown 	}
1467d6af2344SJayanth Dodderi Chidanand 
1468d6af2344SJayanth Dodderi Chidanand 	if (is_feat_s2pie_supported()) {
1469d6af2344SJayanth Dodderi Chidanand 		write_s2pir_el2(read_el2_ctx_s2pie(el2_sysregs_ctx, s2pir_el2));
1470d6af2344SJayanth Dodderi Chidanand 	}
1471d6af2344SJayanth Dodderi Chidanand 
1472688ab57bSMark Brown 	if (is_feat_gcs_supported()) {
1473d6af2344SJayanth Dodderi Chidanand 		write_gcscr_el2(read_el2_ctx_gcs(el2_sysregs_ctx, gcscr_el2));
1474d6af2344SJayanth Dodderi Chidanand 		write_gcspr_el2(read_el2_ctx_gcs(el2_sysregs_ctx, gcspr_el2));
1475688ab57bSMark Brown 	}
147628f39f02SMax Shvetsov }
147728f39f02SMax Shvetsov #endif /* CTX_INCLUDE_EL2_REGS */
147828f39f02SMax Shvetsov 
1479532ed618SSoby Mathew /*******************************************************************************
14808b95e848SZelalem Aweke  * This function is used to exit to Non-secure world. If CTX_INCLUDE_EL2_REGS
14818b95e848SZelalem Aweke  * is enabled, it restores EL1 and EL2 sysreg contexts instead of directly
14828b95e848SZelalem Aweke  * updating EL1 and EL2 registers. Otherwise, it calls the generic
14838b95e848SZelalem Aweke  * cm_prepare_el3_exit function.
14848b95e848SZelalem Aweke  ******************************************************************************/
14858b95e848SZelalem Aweke void cm_prepare_el3_exit_ns(void)
14868b95e848SZelalem Aweke {
14878b95e848SZelalem Aweke #if CTX_INCLUDE_EL2_REGS
14884085a02cSBoyan Karatotev #if ENABLE_ASSERTIONS
14898b95e848SZelalem Aweke 	cpu_context_t *ctx = cm_get_context(NON_SECURE);
14908b95e848SZelalem Aweke 	assert(ctx != NULL);
14918b95e848SZelalem Aweke 
1492b515f541SZelalem Aweke 	/* Assert that EL2 is used. */
14934085a02cSBoyan Karatotev 	u_register_t scr_el3 = read_ctx_reg(get_el3state_ctx(ctx), CTX_SCR_EL3);
1494b515f541SZelalem Aweke 	assert(((scr_el3 & SCR_HCE_BIT) != 0UL) &&
1495b515f541SZelalem Aweke 			(el_implemented(2U) != EL_IMPL_NONE));
14964085a02cSBoyan Karatotev #endif /* ENABLE_ASSERTIONS */
14978b95e848SZelalem Aweke 
14988b95e848SZelalem Aweke 	/* Restore EL2 and EL1 sysreg contexts */
14998b95e848SZelalem Aweke 	cm_el2_sysregs_context_restore(NON_SECURE);
15008b95e848SZelalem Aweke 	cm_el1_sysregs_context_restore(NON_SECURE);
15018b95e848SZelalem Aweke 	cm_set_next_eret_context(NON_SECURE);
15028b95e848SZelalem Aweke #else
15038b95e848SZelalem Aweke 	cm_prepare_el3_exit(NON_SECURE);
15048b95e848SZelalem Aweke #endif /* CTX_INCLUDE_EL2_REGS */
15058b95e848SZelalem Aweke }
15068b95e848SZelalem Aweke 
150759f8882bSJayanth Dodderi Chidanand static void el1_sysregs_context_save(el1_sysregs_t *ctx)
150859f8882bSJayanth Dodderi Chidanand {
150959f8882bSJayanth Dodderi Chidanand 	write_ctx_reg(ctx, CTX_SPSR_EL1, read_spsr_el1());
151059f8882bSJayanth Dodderi Chidanand 	write_ctx_reg(ctx, CTX_ELR_EL1, read_elr_el1());
151159f8882bSJayanth Dodderi Chidanand 
151259f8882bSJayanth Dodderi Chidanand #if !ERRATA_SPECULATIVE_AT
151359f8882bSJayanth Dodderi Chidanand 	write_ctx_reg(ctx, CTX_SCTLR_EL1, read_sctlr_el1());
151459f8882bSJayanth Dodderi Chidanand 	write_ctx_reg(ctx, CTX_TCR_EL1, read_tcr_el1());
151559f8882bSJayanth Dodderi Chidanand #endif /* (!ERRATA_SPECULATIVE_AT) */
151659f8882bSJayanth Dodderi Chidanand 
151759f8882bSJayanth Dodderi Chidanand 	write_ctx_reg(ctx, CTX_CPACR_EL1, read_cpacr_el1());
151859f8882bSJayanth Dodderi Chidanand 	write_ctx_reg(ctx, CTX_CSSELR_EL1, read_csselr_el1());
151959f8882bSJayanth Dodderi Chidanand 	write_ctx_reg(ctx, CTX_SP_EL1, read_sp_el1());
152059f8882bSJayanth Dodderi Chidanand 	write_ctx_reg(ctx, CTX_ESR_EL1, read_esr_el1());
152159f8882bSJayanth Dodderi Chidanand 	write_ctx_reg(ctx, CTX_TTBR0_EL1, read_ttbr0_el1());
152259f8882bSJayanth Dodderi Chidanand 	write_ctx_reg(ctx, CTX_TTBR1_EL1, read_ttbr1_el1());
152359f8882bSJayanth Dodderi Chidanand 	write_ctx_reg(ctx, CTX_MAIR_EL1, read_mair_el1());
152459f8882bSJayanth Dodderi Chidanand 	write_ctx_reg(ctx, CTX_AMAIR_EL1, read_amair_el1());
152559f8882bSJayanth Dodderi Chidanand 	write_ctx_reg(ctx, CTX_ACTLR_EL1, read_actlr_el1());
152659f8882bSJayanth Dodderi Chidanand 	write_ctx_reg(ctx, CTX_TPIDR_EL1, read_tpidr_el1());
152759f8882bSJayanth Dodderi Chidanand 	write_ctx_reg(ctx, CTX_TPIDR_EL0, read_tpidr_el0());
152859f8882bSJayanth Dodderi Chidanand 	write_ctx_reg(ctx, CTX_TPIDRRO_EL0, read_tpidrro_el0());
152959f8882bSJayanth Dodderi Chidanand 	write_ctx_reg(ctx, CTX_PAR_EL1, read_par_el1());
153059f8882bSJayanth Dodderi Chidanand 	write_ctx_reg(ctx, CTX_FAR_EL1, read_far_el1());
153159f8882bSJayanth Dodderi Chidanand 	write_ctx_reg(ctx, CTX_AFSR0_EL1, read_afsr0_el1());
153259f8882bSJayanth Dodderi Chidanand 	write_ctx_reg(ctx, CTX_AFSR1_EL1, read_afsr1_el1());
153359f8882bSJayanth Dodderi Chidanand 	write_ctx_reg(ctx, CTX_CONTEXTIDR_EL1, read_contextidr_el1());
153459f8882bSJayanth Dodderi Chidanand 	write_ctx_reg(ctx, CTX_VBAR_EL1, read_vbar_el1());
1535ed9bb824SMadhukar Pappireddy 	write_ctx_reg(ctx, CTX_MDCCINT_EL1, read_mdccint_el1());
1536ed9bb824SMadhukar Pappireddy 	write_ctx_reg(ctx, CTX_MDSCR_EL1, read_mdscr_el1());
153759f8882bSJayanth Dodderi Chidanand 
153859f8882bSJayanth Dodderi Chidanand #if CTX_INCLUDE_AARCH32_REGS
153959f8882bSJayanth Dodderi Chidanand 	write_ctx_reg(ctx, CTX_SPSR_ABT, read_spsr_abt());
154059f8882bSJayanth Dodderi Chidanand 	write_ctx_reg(ctx, CTX_SPSR_UND, read_spsr_und());
154159f8882bSJayanth Dodderi Chidanand 	write_ctx_reg(ctx, CTX_SPSR_IRQ, read_spsr_irq());
154259f8882bSJayanth Dodderi Chidanand 	write_ctx_reg(ctx, CTX_SPSR_FIQ, read_spsr_fiq());
154359f8882bSJayanth Dodderi Chidanand 	write_ctx_reg(ctx, CTX_DACR32_EL2, read_dacr32_el2());
154459f8882bSJayanth Dodderi Chidanand 	write_ctx_reg(ctx, CTX_IFSR32_EL2, read_ifsr32_el2());
154559f8882bSJayanth Dodderi Chidanand #endif /* CTX_INCLUDE_AARCH32_REGS */
154659f8882bSJayanth Dodderi Chidanand 
154759f8882bSJayanth Dodderi Chidanand #if NS_TIMER_SWITCH
154859f8882bSJayanth Dodderi Chidanand 	write_ctx_reg(ctx, CTX_CNTP_CTL_EL0, read_cntp_ctl_el0());
154959f8882bSJayanth Dodderi Chidanand 	write_ctx_reg(ctx, CTX_CNTP_CVAL_EL0, read_cntp_cval_el0());
155059f8882bSJayanth Dodderi Chidanand 	write_ctx_reg(ctx, CTX_CNTV_CTL_EL0, read_cntv_ctl_el0());
155159f8882bSJayanth Dodderi Chidanand 	write_ctx_reg(ctx, CTX_CNTV_CVAL_EL0, read_cntv_cval_el0());
155259f8882bSJayanth Dodderi Chidanand 	write_ctx_reg(ctx, CTX_CNTKCTL_EL1, read_cntkctl_el1());
155359f8882bSJayanth Dodderi Chidanand #endif /* NS_TIMER_SWITCH */
155459f8882bSJayanth Dodderi Chidanand 
1555c282384dSGovindraj Raja #if ENABLE_FEAT_MTE2
155659f8882bSJayanth Dodderi Chidanand 	write_ctx_reg(ctx, CTX_TFSRE0_EL1, read_tfsre0_el1());
155759f8882bSJayanth Dodderi Chidanand 	write_ctx_reg(ctx, CTX_TFSR_EL1, read_tfsr_el1());
155859f8882bSJayanth Dodderi Chidanand 	write_ctx_reg(ctx, CTX_RGSR_EL1, read_rgsr_el1());
155959f8882bSJayanth Dodderi Chidanand 	write_ctx_reg(ctx, CTX_GCR_EL1, read_gcr_el1());
1560c282384dSGovindraj Raja #endif /* ENABLE_FEAT_MTE2 */
156159f8882bSJayanth Dodderi Chidanand 
1562ed9bb824SMadhukar Pappireddy #if ENABLE_FEAT_RAS
1563ed9bb824SMadhukar Pappireddy 	if (is_feat_ras_supported()) {
1564ed9bb824SMadhukar Pappireddy 		write_ctx_reg(ctx, CTX_DISR_EL1, read_disr_el1());
1565ed9bb824SMadhukar Pappireddy 	}
1566ed9bb824SMadhukar Pappireddy #endif
1567ed9bb824SMadhukar Pappireddy 
1568ed9bb824SMadhukar Pappireddy #if ENABLE_FEAT_S1PIE
1569ed9bb824SMadhukar Pappireddy 	if (is_feat_s1pie_supported()) {
1570ed9bb824SMadhukar Pappireddy 		write_ctx_reg(ctx, CTX_PIRE0_EL1, read_pire0_el1());
1571ed9bb824SMadhukar Pappireddy 		write_ctx_reg(ctx, CTX_PIR_EL1, read_pir_el1());
1572ed9bb824SMadhukar Pappireddy 	}
1573ed9bb824SMadhukar Pappireddy #endif
1574ed9bb824SMadhukar Pappireddy 
1575ed9bb824SMadhukar Pappireddy #if ENABLE_FEAT_S1POE
1576ed9bb824SMadhukar Pappireddy 	if (is_feat_s1poe_supported()) {
1577ed9bb824SMadhukar Pappireddy 		write_ctx_reg(ctx, CTX_POR_EL1, read_por_el1());
1578ed9bb824SMadhukar Pappireddy 	}
1579ed9bb824SMadhukar Pappireddy #endif
1580ed9bb824SMadhukar Pappireddy 
1581ed9bb824SMadhukar Pappireddy #if ENABLE_FEAT_S2POE
1582ed9bb824SMadhukar Pappireddy 	if (is_feat_s2poe_supported()) {
1583ed9bb824SMadhukar Pappireddy 		write_ctx_reg(ctx, CTX_S2POR_EL1, read_s2por_el1());
1584ed9bb824SMadhukar Pappireddy 	}
1585ed9bb824SMadhukar Pappireddy #endif
1586ed9bb824SMadhukar Pappireddy 
1587ed9bb824SMadhukar Pappireddy #if ENABLE_FEAT_TCR2
1588ed9bb824SMadhukar Pappireddy 	if (is_feat_tcr2_supported()) {
1589ed9bb824SMadhukar Pappireddy 		write_ctx_reg(ctx, CTX_TCR2_EL1, read_tcr2_el1());
1590ed9bb824SMadhukar Pappireddy 	}
1591ed9bb824SMadhukar Pappireddy #endif
1592d6c76e6cSMadhukar Pappireddy 
1593d6c76e6cSMadhukar Pappireddy #if ENABLE_TRF_FOR_NS
1594d6c76e6cSMadhukar Pappireddy 	if (is_feat_trf_supported()) {
1595d6c76e6cSMadhukar Pappireddy 		write_ctx_reg(ctx, CTX_TRFCR_EL1, read_trfcr_el1());
1596d6c76e6cSMadhukar Pappireddy 	}
1597d6c76e6cSMadhukar Pappireddy #endif
1598d6c76e6cSMadhukar Pappireddy 
1599d6c76e6cSMadhukar Pappireddy #if ENABLE_FEAT_CSV2_2
1600d6c76e6cSMadhukar Pappireddy 	if (is_feat_csv2_2_supported()) {
1601d6c76e6cSMadhukar Pappireddy 		write_ctx_reg(ctx, CTX_SCXTNUM_EL0, read_scxtnum_el0());
1602d6c76e6cSMadhukar Pappireddy 		write_ctx_reg(ctx, CTX_SCXTNUM_EL1, read_scxtnum_el1());
1603d6c76e6cSMadhukar Pappireddy 	}
1604d6c76e6cSMadhukar Pappireddy #endif
1605d6c76e6cSMadhukar Pappireddy 
1606d6c76e6cSMadhukar Pappireddy #if ENABLE_FEAT_GCS
1607d6c76e6cSMadhukar Pappireddy 	if (is_feat_gcs_supported()) {
1608d6c76e6cSMadhukar Pappireddy 		write_ctx_reg(ctx, CTX_GCSCR_EL1, read_gcscr_el1());
1609d6c76e6cSMadhukar Pappireddy 		write_ctx_reg(ctx, CTX_GCSCRE0_EL1, read_gcscre0_el1());
1610d6c76e6cSMadhukar Pappireddy 		write_ctx_reg(ctx, CTX_GCSPR_EL1, read_gcspr_el1());
1611d6c76e6cSMadhukar Pappireddy 		write_ctx_reg(ctx, CTX_GCSPR_EL0, read_gcspr_el0());
1612d6c76e6cSMadhukar Pappireddy 	}
1613d6c76e6cSMadhukar Pappireddy #endif
161459f8882bSJayanth Dodderi Chidanand }
161559f8882bSJayanth Dodderi Chidanand 
161659f8882bSJayanth Dodderi Chidanand static void el1_sysregs_context_restore(el1_sysregs_t *ctx)
161759f8882bSJayanth Dodderi Chidanand {
161859f8882bSJayanth Dodderi Chidanand 	write_spsr_el1(read_ctx_reg(ctx, CTX_SPSR_EL1));
161959f8882bSJayanth Dodderi Chidanand 	write_elr_el1(read_ctx_reg(ctx, CTX_ELR_EL1));
162059f8882bSJayanth Dodderi Chidanand 
162159f8882bSJayanth Dodderi Chidanand #if !ERRATA_SPECULATIVE_AT
162259f8882bSJayanth Dodderi Chidanand 	write_sctlr_el1(read_ctx_reg(ctx, CTX_SCTLR_EL1));
162359f8882bSJayanth Dodderi Chidanand 	write_tcr_el1(read_ctx_reg(ctx, CTX_TCR_EL1));
162459f8882bSJayanth Dodderi Chidanand #endif /* (!ERRATA_SPECULATIVE_AT) */
162559f8882bSJayanth Dodderi Chidanand 
162659f8882bSJayanth Dodderi Chidanand 	write_cpacr_el1(read_ctx_reg(ctx, CTX_CPACR_EL1));
162759f8882bSJayanth Dodderi Chidanand 	write_csselr_el1(read_ctx_reg(ctx, CTX_CSSELR_EL1));
162859f8882bSJayanth Dodderi Chidanand 	write_sp_el1(read_ctx_reg(ctx, CTX_SP_EL1));
162959f8882bSJayanth Dodderi Chidanand 	write_esr_el1(read_ctx_reg(ctx, CTX_ESR_EL1));
163059f8882bSJayanth Dodderi Chidanand 	write_ttbr0_el1(read_ctx_reg(ctx, CTX_TTBR0_EL1));
163159f8882bSJayanth Dodderi Chidanand 	write_ttbr1_el1(read_ctx_reg(ctx, CTX_TTBR1_EL1));
163259f8882bSJayanth Dodderi Chidanand 	write_mair_el1(read_ctx_reg(ctx, CTX_MAIR_EL1));
163359f8882bSJayanth Dodderi Chidanand 	write_amair_el1(read_ctx_reg(ctx, CTX_AMAIR_EL1));
163459f8882bSJayanth Dodderi Chidanand 	write_actlr_el1(read_ctx_reg(ctx, CTX_ACTLR_EL1));
163559f8882bSJayanth Dodderi Chidanand 	write_tpidr_el1(read_ctx_reg(ctx, CTX_TPIDR_EL1));
163659f8882bSJayanth Dodderi Chidanand 	write_tpidr_el0(read_ctx_reg(ctx, CTX_TPIDR_EL0));
163759f8882bSJayanth Dodderi Chidanand 	write_tpidrro_el0(read_ctx_reg(ctx, CTX_TPIDRRO_EL0));
163859f8882bSJayanth Dodderi Chidanand 	write_par_el1(read_ctx_reg(ctx, CTX_PAR_EL1));
163959f8882bSJayanth Dodderi Chidanand 	write_far_el1(read_ctx_reg(ctx, CTX_FAR_EL1));
164059f8882bSJayanth Dodderi Chidanand 	write_afsr0_el1(read_ctx_reg(ctx, CTX_AFSR0_EL1));
164159f8882bSJayanth Dodderi Chidanand 	write_afsr1_el1(read_ctx_reg(ctx, CTX_AFSR1_EL1));
164259f8882bSJayanth Dodderi Chidanand 	write_contextidr_el1(read_ctx_reg(ctx, CTX_CONTEXTIDR_EL1));
164359f8882bSJayanth Dodderi Chidanand 	write_vbar_el1(read_ctx_reg(ctx, CTX_VBAR_EL1));
1644ed9bb824SMadhukar Pappireddy 	write_mdccint_el1(read_ctx_reg(ctx, CTX_MDCCINT_EL1));
1645ed9bb824SMadhukar Pappireddy 	write_mdscr_el1(read_ctx_reg(ctx, CTX_MDSCR_EL1));
164659f8882bSJayanth Dodderi Chidanand 
164759f8882bSJayanth Dodderi Chidanand #if CTX_INCLUDE_AARCH32_REGS
164859f8882bSJayanth Dodderi Chidanand 	write_spsr_abt(read_ctx_reg(ctx, CTX_SPSR_ABT));
164959f8882bSJayanth Dodderi Chidanand 	write_spsr_und(read_ctx_reg(ctx, CTX_SPSR_UND));
165059f8882bSJayanth Dodderi Chidanand 	write_spsr_irq(read_ctx_reg(ctx, CTX_SPSR_IRQ));
165159f8882bSJayanth Dodderi Chidanand 	write_spsr_fiq(read_ctx_reg(ctx, CTX_SPSR_FIQ));
165259f8882bSJayanth Dodderi Chidanand 	write_dacr32_el2(read_ctx_reg(ctx, CTX_DACR32_EL2));
165359f8882bSJayanth Dodderi Chidanand 	write_ifsr32_el2(read_ctx_reg(ctx, CTX_IFSR32_EL2));
165459f8882bSJayanth Dodderi Chidanand #endif /* CTX_INCLUDE_AARCH32_REGS */
165559f8882bSJayanth Dodderi Chidanand 
165659f8882bSJayanth Dodderi Chidanand #if NS_TIMER_SWITCH
165759f8882bSJayanth Dodderi Chidanand 	write_cntp_ctl_el0(read_ctx_reg(ctx, CTX_CNTP_CTL_EL0));
165859f8882bSJayanth Dodderi Chidanand 	write_cntp_cval_el0(read_ctx_reg(ctx, CTX_CNTP_CVAL_EL0));
165959f8882bSJayanth Dodderi Chidanand 	write_cntv_ctl_el0(read_ctx_reg(ctx, CTX_CNTV_CTL_EL0));
166059f8882bSJayanth Dodderi Chidanand 	write_cntv_cval_el0(read_ctx_reg(ctx, CTX_CNTV_CVAL_EL0));
166159f8882bSJayanth Dodderi Chidanand 	write_cntkctl_el1(read_ctx_reg(ctx, CTX_CNTKCTL_EL1));
166259f8882bSJayanth Dodderi Chidanand #endif /* NS_TIMER_SWITCH */
166359f8882bSJayanth Dodderi Chidanand 
1664c282384dSGovindraj Raja #if ENABLE_FEAT_MTE2
166559f8882bSJayanth Dodderi Chidanand 	write_tfsre0_el1(read_ctx_reg(ctx, CTX_TFSRE0_EL1));
166659f8882bSJayanth Dodderi Chidanand 	write_tfsr_el1(read_ctx_reg(ctx, CTX_TFSR_EL1));
166759f8882bSJayanth Dodderi Chidanand 	write_rgsr_el1(read_ctx_reg(ctx, CTX_RGSR_EL1));
166859f8882bSJayanth Dodderi Chidanand 	write_gcr_el1(read_ctx_reg(ctx, CTX_GCR_EL1));
1669c282384dSGovindraj Raja #endif /* ENABLE_FEAT_MTE2 */
167059f8882bSJayanth Dodderi Chidanand 
1671ed9bb824SMadhukar Pappireddy #if ENABLE_FEAT_RAS
1672ed9bb824SMadhukar Pappireddy 	if (is_feat_ras_supported()) {
1673ed9bb824SMadhukar Pappireddy 		write_disr_el1(read_ctx_reg(ctx, CTX_DISR_EL1));
1674ed9bb824SMadhukar Pappireddy 	}
1675ed9bb824SMadhukar Pappireddy #endif
1676ed9bb824SMadhukar Pappireddy 
1677ed9bb824SMadhukar Pappireddy #if ENABLE_FEAT_S1PIE
1678ed9bb824SMadhukar Pappireddy 	if (is_feat_s1pie_supported()) {
1679ed9bb824SMadhukar Pappireddy 		write_pire0_el1(read_ctx_reg(ctx, CTX_PIRE0_EL1));
1680ed9bb824SMadhukar Pappireddy 		write_pir_el1(read_ctx_reg(ctx, CTX_PIR_EL1));
1681ed9bb824SMadhukar Pappireddy 	}
1682ed9bb824SMadhukar Pappireddy #endif
1683ed9bb824SMadhukar Pappireddy 
1684ed9bb824SMadhukar Pappireddy #if ENABLE_FEAT_S1POE
1685ed9bb824SMadhukar Pappireddy 	if (is_feat_s1poe_supported()) {
1686ed9bb824SMadhukar Pappireddy 		write_por_el1(read_ctx_reg(ctx, CTX_POR_EL1));
1687ed9bb824SMadhukar Pappireddy 	}
1688ed9bb824SMadhukar Pappireddy #endif
1689ed9bb824SMadhukar Pappireddy 
1690ed9bb824SMadhukar Pappireddy #if ENABLE_FEAT_S2POE
1691ed9bb824SMadhukar Pappireddy 	if (is_feat_s2poe_supported()) {
1692ed9bb824SMadhukar Pappireddy 		write_s2por_el1(read_ctx_reg(ctx, CTX_S2POR_EL1));
1693ed9bb824SMadhukar Pappireddy 	}
1694ed9bb824SMadhukar Pappireddy #endif
1695ed9bb824SMadhukar Pappireddy 
1696ed9bb824SMadhukar Pappireddy #if ENABLE_FEAT_TCR2
1697ed9bb824SMadhukar Pappireddy 	if (is_feat_tcr2_supported()) {
1698ed9bb824SMadhukar Pappireddy 		write_tcr2_el1(read_ctx_reg(ctx, CTX_TCR2_EL1));
1699ed9bb824SMadhukar Pappireddy 	}
1700ed9bb824SMadhukar Pappireddy #endif
1701d6c76e6cSMadhukar Pappireddy 
1702d6c76e6cSMadhukar Pappireddy #if ENABLE_TRF_FOR_NS
1703d6c76e6cSMadhukar Pappireddy 	if (is_feat_trf_supported()) {
1704d6c76e6cSMadhukar Pappireddy 		write_trfcr_el1(read_ctx_reg(ctx, CTX_TRFCR_EL1));
1705d6c76e6cSMadhukar Pappireddy 	}
1706d6c76e6cSMadhukar Pappireddy #endif
1707d6c76e6cSMadhukar Pappireddy 
1708d6c76e6cSMadhukar Pappireddy #if ENABLE_FEAT_CSV2_2
1709d6c76e6cSMadhukar Pappireddy 	if (is_feat_csv2_2_supported()) {
1710d6c76e6cSMadhukar Pappireddy 		write_scxtnum_el0(read_ctx_reg(ctx, CTX_SCXTNUM_EL0));
1711d6c76e6cSMadhukar Pappireddy 		write_scxtnum_el1(read_ctx_reg(ctx, CTX_SCXTNUM_EL1));
1712d6c76e6cSMadhukar Pappireddy 	}
1713d6c76e6cSMadhukar Pappireddy #endif
1714d6c76e6cSMadhukar Pappireddy 
1715d6c76e6cSMadhukar Pappireddy #if ENABLE_FEAT_GCS
1716d6c76e6cSMadhukar Pappireddy 	if (is_feat_gcs_supported()) {
1717d6c76e6cSMadhukar Pappireddy 		write_gcscr_el1(read_ctx_reg(ctx, CTX_GCSCR_EL1));
1718d6c76e6cSMadhukar Pappireddy 		write_gcscre0_el1(read_ctx_reg(ctx, CTX_GCSCRE0_EL1));
1719d6c76e6cSMadhukar Pappireddy 		write_gcspr_el1(read_ctx_reg(ctx, CTX_GCSPR_EL1));
1720d6c76e6cSMadhukar Pappireddy 		write_gcspr_el0(read_ctx_reg(ctx, CTX_GCSPR_EL0));
1721d6c76e6cSMadhukar Pappireddy 	}
1722d6c76e6cSMadhukar Pappireddy #endif
172359f8882bSJayanth Dodderi Chidanand }
172459f8882bSJayanth Dodderi Chidanand 
17258b95e848SZelalem Aweke /*******************************************************************************
1726532ed618SSoby Mathew  * The next four functions are used by runtime services to save and restore
1727532ed618SSoby Mathew  * EL1 context on the 'cpu_context' structure for the specified security
1728532ed618SSoby Mathew  * state.
1729532ed618SSoby Mathew  ******************************************************************************/
1730532ed618SSoby Mathew void cm_el1_sysregs_context_save(uint32_t security_state)
1731532ed618SSoby Mathew {
1732532ed618SSoby Mathew 	cpu_context_t *ctx;
1733532ed618SSoby Mathew 
1734532ed618SSoby Mathew 	ctx = cm_get_context(security_state);
1735a0fee747SAntonio Nino Diaz 	assert(ctx != NULL);
1736532ed618SSoby Mathew 
17372825946eSMax Shvetsov 	el1_sysregs_context_save(get_el1_sysregs_ctx(ctx));
173817b4c0ddSDimitris Papastamos 
173917b4c0ddSDimitris Papastamos #if IMAGE_BL31
174017b4c0ddSDimitris Papastamos 	if (security_state == SECURE)
174117b4c0ddSDimitris Papastamos 		PUBLISH_EVENT(cm_exited_secure_world);
174217b4c0ddSDimitris Papastamos 	else
174317b4c0ddSDimitris Papastamos 		PUBLISH_EVENT(cm_exited_normal_world);
174417b4c0ddSDimitris Papastamos #endif
1745532ed618SSoby Mathew }
1746532ed618SSoby Mathew 
1747532ed618SSoby Mathew void cm_el1_sysregs_context_restore(uint32_t security_state)
1748532ed618SSoby Mathew {
1749532ed618SSoby Mathew 	cpu_context_t *ctx;
1750532ed618SSoby Mathew 
1751532ed618SSoby Mathew 	ctx = cm_get_context(security_state);
1752a0fee747SAntonio Nino Diaz 	assert(ctx != NULL);
1753532ed618SSoby Mathew 
17542825946eSMax Shvetsov 	el1_sysregs_context_restore(get_el1_sysregs_ctx(ctx));
175517b4c0ddSDimitris Papastamos 
175617b4c0ddSDimitris Papastamos #if IMAGE_BL31
175717b4c0ddSDimitris Papastamos 	if (security_state == SECURE)
175817b4c0ddSDimitris Papastamos 		PUBLISH_EVENT(cm_entering_secure_world);
175917b4c0ddSDimitris Papastamos 	else
176017b4c0ddSDimitris Papastamos 		PUBLISH_EVENT(cm_entering_normal_world);
176117b4c0ddSDimitris Papastamos #endif
1762532ed618SSoby Mathew }
1763532ed618SSoby Mathew 
1764532ed618SSoby Mathew /*******************************************************************************
1765532ed618SSoby Mathew  * This function populates ELR_EL3 member of 'cpu_context' pertaining to the
1766532ed618SSoby Mathew  * given security state with the given entrypoint
1767532ed618SSoby Mathew  ******************************************************************************/
1768532ed618SSoby Mathew void cm_set_elr_el3(uint32_t security_state, uintptr_t entrypoint)
1769532ed618SSoby Mathew {
1770532ed618SSoby Mathew 	cpu_context_t *ctx;
1771532ed618SSoby Mathew 	el3_state_t *state;
1772532ed618SSoby Mathew 
1773532ed618SSoby Mathew 	ctx = cm_get_context(security_state);
1774a0fee747SAntonio Nino Diaz 	assert(ctx != NULL);
1775532ed618SSoby Mathew 
1776532ed618SSoby Mathew 	/* Populate EL3 state so that ERET jumps to the correct entry */
1777532ed618SSoby Mathew 	state = get_el3state_ctx(ctx);
1778532ed618SSoby Mathew 	write_ctx_reg(state, CTX_ELR_EL3, entrypoint);
1779532ed618SSoby Mathew }
1780532ed618SSoby Mathew 
1781532ed618SSoby Mathew /*******************************************************************************
1782532ed618SSoby Mathew  * This function populates ELR_EL3 and SPSR_EL3 members of 'cpu_context'
1783532ed618SSoby Mathew  * pertaining to the given security state
1784532ed618SSoby Mathew  ******************************************************************************/
1785532ed618SSoby Mathew void cm_set_elr_spsr_el3(uint32_t security_state,
1786532ed618SSoby Mathew 			uintptr_t entrypoint, uint32_t spsr)
1787532ed618SSoby Mathew {
1788532ed618SSoby Mathew 	cpu_context_t *ctx;
1789532ed618SSoby Mathew 	el3_state_t *state;
1790532ed618SSoby Mathew 
1791532ed618SSoby Mathew 	ctx = cm_get_context(security_state);
1792a0fee747SAntonio Nino Diaz 	assert(ctx != NULL);
1793532ed618SSoby Mathew 
1794532ed618SSoby Mathew 	/* Populate EL3 state so that ERET jumps to the correct entry */
1795532ed618SSoby Mathew 	state = get_el3state_ctx(ctx);
1796532ed618SSoby Mathew 	write_ctx_reg(state, CTX_ELR_EL3, entrypoint);
1797532ed618SSoby Mathew 	write_ctx_reg(state, CTX_SPSR_EL3, spsr);
1798532ed618SSoby Mathew }
1799532ed618SSoby Mathew 
1800532ed618SSoby Mathew /*******************************************************************************
1801532ed618SSoby Mathew  * This function updates a single bit in the SCR_EL3 member of the 'cpu_context'
1802532ed618SSoby Mathew  * pertaining to the given security state using the value and bit position
1803532ed618SSoby Mathew  * specified in the parameters. It preserves all other bits.
1804532ed618SSoby Mathew  ******************************************************************************/
1805532ed618SSoby Mathew void cm_write_scr_el3_bit(uint32_t security_state,
1806532ed618SSoby Mathew 			  uint32_t bit_pos,
1807532ed618SSoby Mathew 			  uint32_t value)
1808532ed618SSoby Mathew {
1809532ed618SSoby Mathew 	cpu_context_t *ctx;
1810532ed618SSoby Mathew 	el3_state_t *state;
1811f1be00daSLouis Mayencourt 	u_register_t scr_el3;
1812532ed618SSoby Mathew 
1813532ed618SSoby Mathew 	ctx = cm_get_context(security_state);
1814a0fee747SAntonio Nino Diaz 	assert(ctx != NULL);
1815532ed618SSoby Mathew 
1816532ed618SSoby Mathew 	/* Ensure that the bit position is a valid one */
1817d7b5f408SJimmy Brisson 	assert(((1UL << bit_pos) & SCR_VALID_BIT_MASK) != 0U);
1818532ed618SSoby Mathew 
1819532ed618SSoby Mathew 	/* Ensure that the 'value' is only a bit wide */
1820a0fee747SAntonio Nino Diaz 	assert(value <= 1U);
1821532ed618SSoby Mathew 
1822532ed618SSoby Mathew 	/*
1823532ed618SSoby Mathew 	 * Get the SCR_EL3 value from the cpu context, clear the desired bit
1824532ed618SSoby Mathew 	 * and set it to its new value.
1825532ed618SSoby Mathew 	 */
1826532ed618SSoby Mathew 	state = get_el3state_ctx(ctx);
1827f1be00daSLouis Mayencourt 	scr_el3 = read_ctx_reg(state, CTX_SCR_EL3);
1828d7b5f408SJimmy Brisson 	scr_el3 &= ~(1UL << bit_pos);
1829f1be00daSLouis Mayencourt 	scr_el3 |= (u_register_t)value << bit_pos;
1830532ed618SSoby Mathew 	write_ctx_reg(state, CTX_SCR_EL3, scr_el3);
1831532ed618SSoby Mathew }
1832532ed618SSoby Mathew 
1833532ed618SSoby Mathew /*******************************************************************************
1834532ed618SSoby Mathew  * This function retrieves SCR_EL3 member of 'cpu_context' pertaining to the
1835532ed618SSoby Mathew  * given security state.
1836532ed618SSoby Mathew  ******************************************************************************/
1837f1be00daSLouis Mayencourt u_register_t cm_get_scr_el3(uint32_t security_state)
1838532ed618SSoby Mathew {
1839532ed618SSoby Mathew 	cpu_context_t *ctx;
1840532ed618SSoby Mathew 	el3_state_t *state;
1841532ed618SSoby Mathew 
1842532ed618SSoby Mathew 	ctx = cm_get_context(security_state);
1843a0fee747SAntonio Nino Diaz 	assert(ctx != NULL);
1844532ed618SSoby Mathew 
1845532ed618SSoby Mathew 	/* Populate EL3 state so that ERET jumps to the correct entry */
1846532ed618SSoby Mathew 	state = get_el3state_ctx(ctx);
1847f1be00daSLouis Mayencourt 	return read_ctx_reg(state, CTX_SCR_EL3);
1848532ed618SSoby Mathew }
1849532ed618SSoby Mathew 
1850532ed618SSoby Mathew /*******************************************************************************
1851532ed618SSoby Mathew  * This function is used to program the context that's used for exception
1852532ed618SSoby Mathew  * return. This initializes the SP_EL3 to a pointer to a 'cpu_context' set for
1853532ed618SSoby Mathew  * the required security state
1854532ed618SSoby Mathew  ******************************************************************************/
1855532ed618SSoby Mathew void cm_set_next_eret_context(uint32_t security_state)
1856532ed618SSoby Mathew {
1857532ed618SSoby Mathew 	cpu_context_t *ctx;
1858532ed618SSoby Mathew 
1859532ed618SSoby Mathew 	ctx = cm_get_context(security_state);
1860a0fee747SAntonio Nino Diaz 	assert(ctx != NULL);
1861532ed618SSoby Mathew 
1862532ed618SSoby Mathew 	cm_set_next_context(ctx);
1863532ed618SSoby Mathew }
1864