xref: /rk3399_ARM-atf/lib/el3_runtime/aarch64/context_mgmt.c (revision a3effe0a35dee28be72d8914d2024804e4421ca6)
1532ed618SSoby Mathew /*
27455cd17SGovindraj Raja  * Copyright (c) 2013-2025, Arm Limited and Contributors. All rights reserved.
32b28727eSVarun Wadekar  * Copyright (c) 2022, NVIDIA Corporation. All rights reserved.
4532ed618SSoby Mathew  *
582cb2c1aSdp-arm  * SPDX-License-Identifier: BSD-3-Clause
6532ed618SSoby Mathew  */
7532ed618SSoby Mathew 
8532ed618SSoby Mathew #include <assert.h>
940daecc1SAntonio Nino Diaz #include <stdbool.h>
10532ed618SSoby Mathew #include <string.h>
1109d40e0eSAntonio Nino Diaz 
1209d40e0eSAntonio Nino Diaz #include <platform_def.h>
1309d40e0eSAntonio Nino Diaz 
1409d40e0eSAntonio Nino Diaz #include <arch.h>
1509d40e0eSAntonio Nino Diaz #include <arch_helpers.h>
16b7e398d6SSoby Mathew #include <arch_features.h>
1709d40e0eSAntonio Nino Diaz #include <bl31/interrupt_mgmt.h>
1809d40e0eSAntonio Nino Diaz #include <common/bl_common.h>
19885e2683SClaus Pedersen #include <common/debug.h>
2009d40e0eSAntonio Nino Diaz #include <context.h>
218b95e848SZelalem Aweke #include <drivers/arm/gicv3.h>
22721249b0SArvind Ram Prakash #include <lib/cpus/cpu_ops.h>
23721249b0SArvind Ram Prakash #include <lib/cpus/errata.h>
2409d40e0eSAntonio Nino Diaz #include <lib/el3_runtime/context_mgmt.h>
25461c0a5dSElizabeth Ho #include <lib/el3_runtime/cpu_data.h>
2609d40e0eSAntonio Nino Diaz #include <lib/el3_runtime/pubsub_events.h>
2709d40e0eSAntonio Nino Diaz #include <lib/extensions/amu.h>
28744ad974Sjohpow01 #include <lib/extensions/brbe.h>
2983271d5aSArvind Ram Prakash #include <lib/extensions/debug_v8p9.h>
3033e6aaacSArvind Ram Prakash #include <lib/extensions/fgt2.h>
31a57e18e4SArvind Ram Prakash #include <lib/extensions/fpmr.h>
3209d40e0eSAntonio Nino Diaz #include <lib/extensions/mpam.h>
33f8138056SBoyan Karatotev #include <lib/extensions/pauth.h>
34c73686a1SBoyan Karatotev #include <lib/extensions/pmuv3.h>
35dc78e62dSjohpow01 #include <lib/extensions/sme.h>
3609d40e0eSAntonio Nino Diaz #include <lib/extensions/spe.h>
3709d40e0eSAntonio Nino Diaz #include <lib/extensions/sve.h>
3830655136SGovindraj Raja #include <lib/extensions/sysreg128.h>
39d4582d30SManish V Badarkhe #include <lib/extensions/sys_reg_trace.h>
40f4303d05SJayanth Dodderi Chidanand #include <lib/extensions/tcr2.h>
41813524eaSManish V Badarkhe #include <lib/extensions/trbe.h>
428fcd3d96SManish V Badarkhe #include <lib/extensions/trf.h>
4309d40e0eSAntonio Nino Diaz #include <lib/utils.h>
44532ed618SSoby Mathew 
45781d07a4SJayanth Dodderi Chidanand #if ENABLE_FEAT_TWED
46781d07a4SJayanth Dodderi Chidanand /* Make sure delay value fits within the range(0-15) */
47781d07a4SJayanth Dodderi Chidanand CASSERT(((TWED_DELAY & ~SCR_TWEDEL_MASK) == 0U), assert_twed_delay_value_check);
48781d07a4SJayanth Dodderi Chidanand #endif /* ENABLE_FEAT_TWED */
49532ed618SSoby Mathew 
50461c0a5dSElizabeth Ho per_world_context_t per_world_context[CPU_DATA_CONTEXT_NUM];
51461c0a5dSElizabeth Ho static bool has_secure_perworld_init;
52461c0a5dSElizabeth Ho 
5324a70738SBoyan Karatotev static void manage_extensions_nonsecure(cpu_context_t *ctx);
54781d07a4SJayanth Dodderi Chidanand static void manage_extensions_secure(cpu_context_t *ctx);
55461c0a5dSElizabeth Ho static void manage_extensions_secure_per_world(void);
56b515f541SZelalem Aweke 
57a0674ab0SJayanth Dodderi Chidanand #if ((IMAGE_BL1) || (IMAGE_BL31 && (!CTX_INCLUDE_EL2_REGS)))
58b515f541SZelalem Aweke static void setup_el1_context(cpu_context_t *ctx, const struct entry_point_info *ep)
59b515f541SZelalem Aweke {
60b515f541SZelalem Aweke 	u_register_t sctlr_elx, actlr_elx;
61b515f541SZelalem Aweke 
62b515f541SZelalem Aweke 	/*
63b515f541SZelalem Aweke 	 * Initialise SCTLR_EL1 to the reset value corresponding to the target
64b515f541SZelalem Aweke 	 * execution state setting all fields rather than relying on the hw.
65b515f541SZelalem Aweke 	 * Some fields have architecturally UNKNOWN reset values and these are
66b515f541SZelalem Aweke 	 * set to zero.
67b515f541SZelalem Aweke 	 *
68b515f541SZelalem Aweke 	 * SCTLR.EE: Endianness is taken from the entrypoint attributes.
69b515f541SZelalem Aweke 	 *
70b515f541SZelalem Aweke 	 * SCTLR.M, SCTLR.C and SCTLR.I: These fields must be zero (as
71b515f541SZelalem Aweke 	 * required by PSCI specification)
72b515f541SZelalem Aweke 	 */
73b515f541SZelalem Aweke 	sctlr_elx = (EP_GET_EE(ep->h.attr) != 0U) ? SCTLR_EE_BIT : 0UL;
74b515f541SZelalem Aweke 	if (GET_RW(ep->spsr) == MODE_RW_64) {
75b515f541SZelalem Aweke 		sctlr_elx |= SCTLR_EL1_RES1;
76b515f541SZelalem Aweke 	} else {
77b515f541SZelalem Aweke 		/*
78b515f541SZelalem Aweke 		 * If the target execution state is AArch32 then the following
79b515f541SZelalem Aweke 		 * fields need to be set.
80b515f541SZelalem Aweke 		 *
81b515f541SZelalem Aweke 		 * SCTRL_EL1.nTWE: Set to one so that EL0 execution of WFE
82b515f541SZelalem Aweke 		 *  instructions are not trapped to EL1.
83b515f541SZelalem Aweke 		 *
84b515f541SZelalem Aweke 		 * SCTLR_EL1.nTWI: Set to one so that EL0 execution of WFI
85b515f541SZelalem Aweke 		 *  instructions are not trapped to EL1.
86b515f541SZelalem Aweke 		 *
87b515f541SZelalem Aweke 		 * SCTLR_EL1.CP15BEN: Set to one to enable EL0 execution of the
88b515f541SZelalem Aweke 		 *  CP15DMB, CP15DSB, and CP15ISB instructions.
89b515f541SZelalem Aweke 		 */
90b515f541SZelalem Aweke 		sctlr_elx |= SCTLR_AARCH32_EL1_RES1 | SCTLR_CP15BEN_BIT
91b515f541SZelalem Aweke 					| SCTLR_NTWI_BIT | SCTLR_NTWE_BIT;
92b515f541SZelalem Aweke 	}
93b515f541SZelalem Aweke 
94b515f541SZelalem Aweke 	/*
95b515f541SZelalem Aweke 	 * If workaround of errata 764081 for Cortex-A75 is used then set
96b515f541SZelalem Aweke 	 * SCTLR_EL1.IESB to enable Implicit Error Synchronization Barrier.
97b515f541SZelalem Aweke 	 */
987f152ea6SSona Mathew 	if (errata_a75_764081_applies()) {
99b515f541SZelalem Aweke 		sctlr_elx |= SCTLR_IESB_BIT;
1007f152ea6SSona Mathew 	}
10159b7c0a0SJayanth Dodderi Chidanand 
102b515f541SZelalem Aweke 	/* Store the initialised SCTLR_EL1 value in the cpu_context */
103a0d9a973SJayanth Dodderi Chidanand 	write_ctx_sctlr_el1_reg_errata(ctx, sctlr_elx);
104b515f541SZelalem Aweke 
105b515f541SZelalem Aweke 	/*
106b515f541SZelalem Aweke 	 * Base the context ACTLR_EL1 on the current value, as it is
107b515f541SZelalem Aweke 	 * implementation defined. The context restore process will write
108b515f541SZelalem Aweke 	 * the value from the context to the actual register and can cause
109b515f541SZelalem Aweke 	 * problems for processor cores that don't expect certain bits to
110b515f541SZelalem Aweke 	 * be zero.
111b515f541SZelalem Aweke 	 */
112b515f541SZelalem Aweke 	actlr_elx = read_actlr_el1();
11342e35d2fSJayanth Dodderi Chidanand 	write_el1_ctx_common(get_el1_sysregs_ctx(ctx), actlr_el1, actlr_elx);
114b515f541SZelalem Aweke }
115a0674ab0SJayanth Dodderi Chidanand #endif /* (IMAGE_BL1) || (IMAGE_BL31 && (!CTX_INCLUDE_EL2_REGS)) */
116b515f541SZelalem Aweke 
1172bbad1d1SZelalem Aweke /******************************************************************************
1182bbad1d1SZelalem Aweke  * This function performs initializations that are specific to SECURE state
1192bbad1d1SZelalem Aweke  * and updates the cpu context specified by 'ctx'.
1202bbad1d1SZelalem Aweke  *****************************************************************************/
1212bbad1d1SZelalem Aweke static void setup_secure_context(cpu_context_t *ctx, const struct entry_point_info *ep)
122532ed618SSoby Mathew {
1232bbad1d1SZelalem Aweke 	u_register_t scr_el3;
1242bbad1d1SZelalem Aweke 	el3_state_t *state;
1252bbad1d1SZelalem Aweke 
1262bbad1d1SZelalem Aweke 	state = get_el3state_ctx(ctx);
1272bbad1d1SZelalem Aweke 	scr_el3 = read_ctx_reg(state, CTX_SCR_EL3);
1282bbad1d1SZelalem Aweke 
1292bbad1d1SZelalem Aweke #if defined(IMAGE_BL31) && !defined(SPD_spmd)
130532ed618SSoby Mathew 	/*
1312bbad1d1SZelalem Aweke 	 * SCR_EL3.IRQ, SCR_EL3.FIQ: Enable the physical FIQ and IRQ routing as
1322bbad1d1SZelalem Aweke 	 * indicated by the interrupt routing model for BL31.
133532ed618SSoby Mathew 	 */
1342bbad1d1SZelalem Aweke 	scr_el3 |= get_scr_el3_from_routing_model(SECURE);
1352bbad1d1SZelalem Aweke #endif
1362bbad1d1SZelalem Aweke 
137ef0d0e54SGovindraj Raja 	/* Allow access to Allocation Tags when FEAT_MTE2 is implemented and enabled. */
138ef0d0e54SGovindraj Raja 	if (is_feat_mte2_supported()) {
1392bbad1d1SZelalem Aweke 		scr_el3 |= SCR_ATA_BIT;
1402bbad1d1SZelalem Aweke 	}
1412bbad1d1SZelalem Aweke 
1422bbad1d1SZelalem Aweke 	write_ctx_reg(state, CTX_SCR_EL3, scr_el3);
1432bbad1d1SZelalem Aweke 
144b515f541SZelalem Aweke 	/*
145b515f541SZelalem Aweke 	 * Initialize EL1 context registers unless SPMC is running
146b515f541SZelalem Aweke 	 * at S-EL2.
147b515f541SZelalem Aweke 	 */
148a0674ab0SJayanth Dodderi Chidanand #if (!SPMD_SPM_AT_SEL2)
149b515f541SZelalem Aweke 	setup_el1_context(ctx, ep);
150b515f541SZelalem Aweke #endif
151b515f541SZelalem Aweke 
1522bbad1d1SZelalem Aweke 	manage_extensions_secure(ctx);
153461c0a5dSElizabeth Ho 
154461c0a5dSElizabeth Ho 	/**
155461c0a5dSElizabeth Ho 	 * manage_extensions_secure_per_world api has to be executed once,
156461c0a5dSElizabeth Ho 	 * as the registers getting initialised, maintain constant value across
157461c0a5dSElizabeth Ho 	 * all the cpus for the secure world.
158461c0a5dSElizabeth Ho 	 * Henceforth, this check ensures that the registers are initialised once
159461c0a5dSElizabeth Ho 	 * and avoids re-initialization from multiple cores.
160461c0a5dSElizabeth Ho 	 */
161461c0a5dSElizabeth Ho 	if (!has_secure_perworld_init) {
162461c0a5dSElizabeth Ho 		manage_extensions_secure_per_world();
163461c0a5dSElizabeth Ho 	}
1642bbad1d1SZelalem Aweke }
1652bbad1d1SZelalem Aweke 
1662bbad1d1SZelalem Aweke #if ENABLE_RME
1672bbad1d1SZelalem Aweke /******************************************************************************
1682bbad1d1SZelalem Aweke  * This function performs initializations that are specific to REALM state
1692bbad1d1SZelalem Aweke  * and updates the cpu context specified by 'ctx'.
1702bbad1d1SZelalem Aweke  *****************************************************************************/
1712bbad1d1SZelalem Aweke static void setup_realm_context(cpu_context_t *ctx, const struct entry_point_info *ep)
1722bbad1d1SZelalem Aweke {
1732bbad1d1SZelalem Aweke 	u_register_t scr_el3;
1742bbad1d1SZelalem Aweke 	el3_state_t *state;
1752bbad1d1SZelalem Aweke 
1762bbad1d1SZelalem Aweke 	state = get_el3state_ctx(ctx);
1772bbad1d1SZelalem Aweke 	scr_el3 = read_ctx_reg(state, CTX_SCR_EL3);
1782bbad1d1SZelalem Aweke 
17901cf14ddSMaksims Svecovs 	scr_el3 |= SCR_NS_BIT | SCR_NSE_BIT;
18001cf14ddSMaksims Svecovs 
18130019d86SSona Mathew 	/* CSV2 version 2 and above */
1827db710f0SAndre Przywara 	if (is_feat_csv2_2_supported()) {
18301cf14ddSMaksims Svecovs 		/* Enable access to the SCXTNUM_ELx registers. */
18401cf14ddSMaksims Svecovs 		scr_el3 |= SCR_EnSCXT_BIT;
1857db710f0SAndre Przywara 	}
1862bbad1d1SZelalem Aweke 
187b17fecd6SJavier Almansa Sobrino 	if (is_feat_sctlr2_supported()) {
188b17fecd6SJavier Almansa Sobrino 		/* Set the SCTLR2En bit in SCR_EL3 to enable access to
189b17fecd6SJavier Almansa Sobrino 		 * SCTLR2_ELx registers.
190b17fecd6SJavier Almansa Sobrino 		 */
191b17fecd6SJavier Almansa Sobrino 		scr_el3 |= SCR_SCTLR2En_BIT;
192b17fecd6SJavier Almansa Sobrino 	}
193b17fecd6SJavier Almansa Sobrino 
194*a3effe0aSJavier Almansa Sobrino 	if (is_feat_d128_supported()) {
195*a3effe0aSJavier Almansa Sobrino 		/*
196*a3effe0aSJavier Almansa Sobrino 		 * Set the D128En bit in SCR_EL3 to enable access to 128-bit
197*a3effe0aSJavier Almansa Sobrino 		 * versions of TTBR0_EL1, TTBR1_EL1, RCWMASK_EL1, RCWSMASK_EL1,
198*a3effe0aSJavier Almansa Sobrino 		 * PAR_EL1 and TTBR1_EL2, TTBR0_EL2 and VTTBR_EL2 registers.
199*a3effe0aSJavier Almansa Sobrino 		 */
200*a3effe0aSJavier Almansa Sobrino 		scr_el3 |= SCR_D128En_BIT;
201*a3effe0aSJavier Almansa Sobrino 	}
202*a3effe0aSJavier Almansa Sobrino 
2032bbad1d1SZelalem Aweke 	write_ctx_reg(state, CTX_SCR_EL3, scr_el3);
2048c52ca8cSSona Mathew 
2058c52ca8cSSona Mathew 	if (is_feat_fgt2_supported()) {
2068c52ca8cSSona Mathew 		fgt2_enable(ctx);
2078c52ca8cSSona Mathew 	}
2088c52ca8cSSona Mathew 
2098c52ca8cSSona Mathew 	if (is_feat_debugv8p9_supported()) {
2108c52ca8cSSona Mathew 		debugv8p9_extended_bp_wp_enable(ctx);
2118c52ca8cSSona Mathew 	}
2128c52ca8cSSona Mathew 
21341ae0473SSona Mathew 	if (is_feat_brbe_supported()) {
21441ae0473SSona Mathew 		brbe_enable(ctx);
21541ae0473SSona Mathew 	}
2168c52ca8cSSona Mathew 
2172bbad1d1SZelalem Aweke }
2182bbad1d1SZelalem Aweke #endif /* ENABLE_RME */
2192bbad1d1SZelalem Aweke 
2202bbad1d1SZelalem Aweke /******************************************************************************
2212bbad1d1SZelalem Aweke  * This function performs initializations that are specific to NON-SECURE state
2222bbad1d1SZelalem Aweke  * and updates the cpu context specified by 'ctx'.
2232bbad1d1SZelalem Aweke  *****************************************************************************/
2242bbad1d1SZelalem Aweke static void setup_ns_context(cpu_context_t *ctx, const struct entry_point_info *ep)
2252bbad1d1SZelalem Aweke {
2262bbad1d1SZelalem Aweke 	u_register_t scr_el3;
2272bbad1d1SZelalem Aweke 	el3_state_t *state;
2282bbad1d1SZelalem Aweke 
2292bbad1d1SZelalem Aweke 	state = get_el3state_ctx(ctx);
2302bbad1d1SZelalem Aweke 	scr_el3 = read_ctx_reg(state, CTX_SCR_EL3);
2312bbad1d1SZelalem Aweke 
2322bbad1d1SZelalem Aweke 	/* SCR_NS: Set the NS bit */
2332bbad1d1SZelalem Aweke 	scr_el3 |= SCR_NS_BIT;
2342bbad1d1SZelalem Aweke 
235ef0d0e54SGovindraj Raja 	/* Allow access to Allocation Tags when FEAT_MTE2 is implemented and enabled. */
236ef0d0e54SGovindraj Raja 	if (is_feat_mte2_supported()) {
2372bbad1d1SZelalem Aweke 		scr_el3 |= SCR_ATA_BIT;
238ef0d0e54SGovindraj Raja 	}
2392bbad1d1SZelalem Aweke 
240f0c96a2eSBoyan Karatotev 	/*
241b0b7609eSBoyan Karatotev 	 * Pointer Authentication feature, if present, is always enabled by
242b0b7609eSBoyan Karatotev 	 * default for Non secure lower exception levels. We do not have an
243b0b7609eSBoyan Karatotev 	 * explicit flag to set it. To prevent the leakage between the worlds
244b0b7609eSBoyan Karatotev 	 * during world switch, we enable it only for the non-secure world.
245b0b7609eSBoyan Karatotev 	 *
246f0c96a2eSBoyan Karatotev 	 * CTX_INCLUDE_PAUTH_REGS flag, is explicitly used to enable for lower
247f0c96a2eSBoyan Karatotev 	 * exception levels of secure and realm worlds.
248f0c96a2eSBoyan Karatotev 	 *
249f0c96a2eSBoyan Karatotev 	 * If the Secure/realm world wants to use pointer authentication,
250f0c96a2eSBoyan Karatotev 	 * CTX_INCLUDE_PAUTH_REGS must be explicitly set to 1, in which case
251f0c96a2eSBoyan Karatotev 	 * it will be enabled globally for all the contexts.
252f0c96a2eSBoyan Karatotev 	 *
253f0c96a2eSBoyan Karatotev 	 * SCR_EL3.API: Set to one to not trap any PAuth instructions at ELs
254f0c96a2eSBoyan Karatotev 	 *  other than EL3
255f0c96a2eSBoyan Karatotev 	 *
256f0c96a2eSBoyan Karatotev 	 * SCR_EL3.APK: Set to one to not trap any PAuth key values at ELs other
257f0c96a2eSBoyan Karatotev 	 *  than EL3
258f0c96a2eSBoyan Karatotev 	 */
259b0b7609eSBoyan Karatotev 	if (!is_ctx_pauth_supported()) {
260f0c96a2eSBoyan Karatotev 		scr_el3 |= SCR_API_BIT | SCR_APK_BIT;
26179c0c7faSBoyan Karatotev 	}
262f0c96a2eSBoyan Karatotev 
26346cc41d5SManish Pandey #if HANDLE_EA_EL3_FIRST_NS
26446cc41d5SManish Pandey 	/* SCR_EL3.EA: Route External Abort and SError Interrupt to EL3. */
26546cc41d5SManish Pandey 	scr_el3 |= SCR_EA_BIT;
26646cc41d5SManish Pandey #endif
26746cc41d5SManish Pandey 
26800e8f79cSManish Pandey #if RAS_TRAP_NS_ERR_REC_ACCESS
26900e8f79cSManish Pandey 	/*
27000e8f79cSManish Pandey 	 * SCR_EL3.TERR: Trap Error record accesses. Accesses to the RAS ERR
27100e8f79cSManish Pandey 	 * and RAS ERX registers from EL1 and EL2(from any security state)
27200e8f79cSManish Pandey 	 * are trapped to EL3.
27300e8f79cSManish Pandey 	 * Set here to trap only for NS EL1/EL2
27400e8f79cSManish Pandey 	 */
27500e8f79cSManish Pandey 	scr_el3 |= SCR_TERR_BIT;
27600e8f79cSManish Pandey #endif
27700e8f79cSManish Pandey 
27830019d86SSona Mathew 	/* CSV2 version 2 and above */
2797db710f0SAndre Przywara 	if (is_feat_csv2_2_supported()) {
28001cf14ddSMaksims Svecovs 		/* Enable access to the SCXTNUM_ELx registers. */
28101cf14ddSMaksims Svecovs 		scr_el3 |= SCR_EnSCXT_BIT;
2827db710f0SAndre Przywara 	}
28301cf14ddSMaksims Svecovs 
2842bbad1d1SZelalem Aweke #ifdef IMAGE_BL31
2852bbad1d1SZelalem Aweke 	/*
2862bbad1d1SZelalem Aweke 	 * SCR_EL3.IRQ, SCR_EL3.FIQ: Enable the physical FIQ and IRQ routing as
2872bbad1d1SZelalem Aweke 	 *  indicated by the interrupt routing model for BL31.
2882bbad1d1SZelalem Aweke 	 */
2892bbad1d1SZelalem Aweke 	scr_el3 |= get_scr_el3_from_routing_model(NON_SECURE);
2902bbad1d1SZelalem Aweke #endif
2916d0433f0SJayanth Dodderi Chidanand 
2926d0433f0SJayanth Dodderi Chidanand 	if (is_feat_the_supported()) {
2936d0433f0SJayanth Dodderi Chidanand 		/* Set the RCWMASKEn bit in SCR_EL3 to enable access to
2946d0433f0SJayanth Dodderi Chidanand 		 * RCWMASK_EL1 and RCWSMASK_EL1 registers.
2956d0433f0SJayanth Dodderi Chidanand 		 */
2966d0433f0SJayanth Dodderi Chidanand 		scr_el3 |= SCR_RCWMASKEn_BIT;
2976d0433f0SJayanth Dodderi Chidanand 	}
2986d0433f0SJayanth Dodderi Chidanand 
2994ec4e545SJayanth Dodderi Chidanand 	if (is_feat_sctlr2_supported()) {
3004ec4e545SJayanth Dodderi Chidanand 		/* Set the SCTLR2En bit in SCR_EL3 to enable access to
3014ec4e545SJayanth Dodderi Chidanand 		 * SCTLR2_ELx registers.
3024ec4e545SJayanth Dodderi Chidanand 		 */
3034ec4e545SJayanth Dodderi Chidanand 		scr_el3 |= SCR_SCTLR2En_BIT;
3044ec4e545SJayanth Dodderi Chidanand 	}
3054ec4e545SJayanth Dodderi Chidanand 
30630655136SGovindraj Raja 	if (is_feat_d128_supported()) {
30730655136SGovindraj Raja 		/* Set the D128En bit in SCR_EL3 to enable access to 128-bit
30830655136SGovindraj Raja 		 * versions of TTBR0_EL1, TTBR1_EL1, RCWMASK_EL1, RCWSMASK_EL1,
30930655136SGovindraj Raja 		 * PAR_EL1 and TTBR1_EL2, TTBR0_EL2 and VTTBR_EL2 registers.
31030655136SGovindraj Raja 		 */
31130655136SGovindraj Raja 		scr_el3 |= SCR_D128En_BIT;
31230655136SGovindraj Raja 	}
31330655136SGovindraj Raja 
314a57e18e4SArvind Ram Prakash 	if (is_feat_fpmr_supported()) {
315a57e18e4SArvind Ram Prakash 		/* Set the EnFPM bit in SCR_EL3 to enable access to FPMR
316a57e18e4SArvind Ram Prakash 		 * register.
317a57e18e4SArvind Ram Prakash 		 */
318a57e18e4SArvind Ram Prakash 		scr_el3 |= SCR_EnFPM_BIT;
319a57e18e4SArvind Ram Prakash 	}
320a57e18e4SArvind Ram Prakash 
3212bbad1d1SZelalem Aweke 	write_ctx_reg(state, CTX_SCR_EL3, scr_el3);
3228b95e848SZelalem Aweke 
3238b95e848SZelalem Aweke 	/* Initialize EL2 context registers */
324a0674ab0SJayanth Dodderi Chidanand #if (CTX_INCLUDE_EL2_REGS && IMAGE_BL31)
3258b95e848SZelalem Aweke 
3268b95e848SZelalem Aweke 	/*
327da1a4591SJayanth Dodderi Chidanand 	 * Initialize SCTLR_EL2 context register with reset value.
3288b95e848SZelalem Aweke 	 */
329da1a4591SJayanth Dodderi Chidanand 	write_el2_ctx_common(get_el2_sysregs_ctx(ctx), sctlr_el2, SCTLR_EL2_RES1);
3308b95e848SZelalem Aweke 
331ddb615b4SJuan Pablo Conde 	if (is_feat_hcx_supported()) {
332ddb615b4SJuan Pablo Conde 		/*
333ddb615b4SJuan Pablo Conde 		 * Initialize register HCRX_EL2 with its init value.
334ddb615b4SJuan Pablo Conde 		 * As the value of HCRX_EL2 is UNKNOWN on reset, there is a
335ddb615b4SJuan Pablo Conde 		 * chance that this can lead to unexpected behavior in lower
336ddb615b4SJuan Pablo Conde 		 * ELs that have not been updated since the introduction of
337ddb615b4SJuan Pablo Conde 		 * this feature if not properly initialized, especially when
338ddb615b4SJuan Pablo Conde 		 * it comes to those bits that enable/disable traps.
339ddb615b4SJuan Pablo Conde 		 */
340d6af2344SJayanth Dodderi Chidanand 		write_el2_ctx_hcx(get_el2_sysregs_ctx(ctx), hcrx_el2,
341ddb615b4SJuan Pablo Conde 			HCRX_EL2_INIT_VAL);
342ddb615b4SJuan Pablo Conde 	}
3434a530b4cSJuan Pablo Conde 
3444a530b4cSJuan Pablo Conde 	if (is_feat_fgt_supported()) {
3454a530b4cSJuan Pablo Conde 		/*
3464a530b4cSJuan Pablo Conde 		 * Initialize HFG*_EL2 registers with a default value so legacy
3474a530b4cSJuan Pablo Conde 		 * systems unaware of FEAT_FGT do not get trapped due to their lack
3484a530b4cSJuan Pablo Conde 		 * of initialization for this feature.
3494a530b4cSJuan Pablo Conde 		 */
350d6af2344SJayanth Dodderi Chidanand 		write_el2_ctx_fgt(get_el2_sysregs_ctx(ctx), hfgitr_el2,
3514a530b4cSJuan Pablo Conde 			HFGITR_EL2_INIT_VAL);
352d6af2344SJayanth Dodderi Chidanand 		write_el2_ctx_fgt(get_el2_sysregs_ctx(ctx), hfgrtr_el2,
3534a530b4cSJuan Pablo Conde 			HFGRTR_EL2_INIT_VAL);
354d6af2344SJayanth Dodderi Chidanand 		write_el2_ctx_fgt(get_el2_sysregs_ctx(ctx), hfgwtr_el2,
3554a530b4cSJuan Pablo Conde 			HFGWTR_EL2_INIT_VAL);
3564a530b4cSJuan Pablo Conde 	}
357a0674ab0SJayanth Dodderi Chidanand #else
358a0674ab0SJayanth Dodderi Chidanand 	/* Initialize EL1 context registers */
359a0674ab0SJayanth Dodderi Chidanand 	setup_el1_context(ctx, ep);
360a0674ab0SJayanth Dodderi Chidanand #endif /* (CTX_INCLUDE_EL2_REGS && IMAGE_BL31) */
36124a70738SBoyan Karatotev 
36224a70738SBoyan Karatotev 	manage_extensions_nonsecure(ctx);
363532ed618SSoby Mathew }
364532ed618SSoby Mathew 
365532ed618SSoby Mathew /*******************************************************************************
3662bbad1d1SZelalem Aweke  * The following function performs initialization of the cpu_context 'ctx'
3672bbad1d1SZelalem Aweke  * for first use that is common to all security states, and sets the
3682bbad1d1SZelalem Aweke  * initial entrypoint state as specified by the entry_point_info structure.
369532ed618SSoby Mathew  *
3708aabea33SPaul Beesley  * The EE and ST attributes are used to configure the endianness and secure
371532ed618SSoby Mathew  * timer availability for the new execution context.
372532ed618SSoby Mathew  ******************************************************************************/
3732bbad1d1SZelalem Aweke static void setup_context_common(cpu_context_t *ctx, const entry_point_info_t *ep)
374532ed618SSoby Mathew {
375f1be00daSLouis Mayencourt 	u_register_t scr_el3;
376123002f9SJayanth Dodderi Chidanand 	u_register_t mdcr_el3;
377532ed618SSoby Mathew 	el3_state_t *state;
378532ed618SSoby Mathew 	gp_regs_t *gp_regs;
379532ed618SSoby Mathew 
380f0c96a2eSBoyan Karatotev 	state = get_el3state_ctx(ctx);
381f0c96a2eSBoyan Karatotev 
382532ed618SSoby Mathew 	/* Clear any residual register values from the context */
38332f0d3c6SDouglas Raillard 	zeromem(ctx, sizeof(*ctx));
384532ed618SSoby Mathew 
385532ed618SSoby Mathew 	/*
3865e8cc727SBoyan Karatotev 	 * The lower-EL context is zeroed so that no stale values leak to a world.
3875e8cc727SBoyan Karatotev 	 * It is assumed that an all-zero lower-EL context is good enough for it
3885e8cc727SBoyan Karatotev 	 * to boot correctly. However, there are very few registers where this
3895e8cc727SBoyan Karatotev 	 * is not true and some values need to be recreated.
3905e8cc727SBoyan Karatotev 	 */
391a0674ab0SJayanth Dodderi Chidanand #if (CTX_INCLUDE_EL2_REGS && IMAGE_BL31)
3925e8cc727SBoyan Karatotev 	el2_sysregs_t *el2_ctx = get_el2_sysregs_ctx(ctx);
3935e8cc727SBoyan Karatotev 
3945e8cc727SBoyan Karatotev 	/*
3955e8cc727SBoyan Karatotev 	 * These bits are set in the gicv3 driver. Losing them (especially the
3965e8cc727SBoyan Karatotev 	 * SRE bit) is problematic for all worlds. Henceforth recreate them.
3975e8cc727SBoyan Karatotev 	 */
398d6af2344SJayanth Dodderi Chidanand 	u_register_t icc_sre_el2_val = ICC_SRE_DIB_BIT | ICC_SRE_DFB_BIT |
3995e8cc727SBoyan Karatotev 				   ICC_SRE_EN_BIT | ICC_SRE_SRE_BIT;
400d6af2344SJayanth Dodderi Chidanand 	write_el2_ctx_common(el2_ctx, icc_sre_el2, icc_sre_el2_val);
4010aa3284aSJagdish Gediya 
4020aa3284aSJagdish Gediya 	/*
4030aa3284aSJagdish Gediya 	 * The actlr_el2 register can be initialized in platform's reset handler
4040aa3284aSJagdish Gediya 	 * and it may contain access control bits (e.g. CLUSTERPMUEN bit).
4050aa3284aSJagdish Gediya 	 */
4060aa3284aSJagdish Gediya 	write_el2_ctx_common(el2_ctx, actlr_el2, read_actlr_el2());
407a0674ab0SJayanth Dodderi Chidanand #endif /* (CTX_INCLUDE_EL2_REGS && IMAGE_BL31) */
4085e8cc727SBoyan Karatotev 
4095c52d7e5SBoyan Karatotev 	/* Start with a clean SCR_EL3 copy as all relevant values are set */
4105c52d7e5SBoyan Karatotev 	scr_el3 = SCR_RESET_VAL;
411c5ea4f8aSZelalem Aweke 
41218f2efd6SDavid Cunado 	/*
413f0c96a2eSBoyan Karatotev 	 * SCR_EL3.TWE: Set to zero so that execution of WFE instructions at
414f0c96a2eSBoyan Karatotev 	 *  EL2, EL1 and EL0 are not trapped to EL3.
415f0c96a2eSBoyan Karatotev 	 *
416f0c96a2eSBoyan Karatotev 	 * SCR_EL3.TWI: Set to zero so that execution of WFI instructions at
417f0c96a2eSBoyan Karatotev 	 *  EL2, EL1 and EL0 are not trapped to EL3.
418f0c96a2eSBoyan Karatotev 	 *
419f0c96a2eSBoyan Karatotev 	 * SCR_EL3.SMD: Set to zero to enable SMC calls at EL1 and above, from
420f0c96a2eSBoyan Karatotev 	 *  both Security states and both Execution states.
421f0c96a2eSBoyan Karatotev 	 *
422f0c96a2eSBoyan Karatotev 	 * SCR_EL3.SIF: Set to one to disable secure instruction execution from
423f0c96a2eSBoyan Karatotev 	 *  Non-secure memory.
424f0c96a2eSBoyan Karatotev 	 */
425f0c96a2eSBoyan Karatotev 	scr_el3 &= ~(SCR_TWE_BIT | SCR_TWI_BIT | SCR_SMD_BIT);
426f0c96a2eSBoyan Karatotev 
427f0c96a2eSBoyan Karatotev 	scr_el3 |= SCR_SIF_BIT;
428f0c96a2eSBoyan Karatotev 
429f0c96a2eSBoyan Karatotev 	/*
43018f2efd6SDavid Cunado 	 * SCR_EL3.RW: Set the execution state, AArch32 or AArch64, for next
43118f2efd6SDavid Cunado 	 *  Exception level as specified by SPSR.
43218f2efd6SDavid Cunado 	 */
433c5ea4f8aSZelalem Aweke 	if (GET_RW(ep->spsr) == MODE_RW_64) {
434532ed618SSoby Mathew 		scr_el3 |= SCR_RW_BIT;
435c5ea4f8aSZelalem Aweke 	}
4362bbad1d1SZelalem Aweke 
43718f2efd6SDavid Cunado 	/*
43818f2efd6SDavid Cunado 	 * SCR_EL3.ST: Traps Secure EL1 accesses to the Counter-timer Physical
43918f2efd6SDavid Cunado 	 * Secure timer registers to EL3, from AArch64 state only, if specified
440b515f541SZelalem Aweke 	 * by the entrypoint attributes. If SEL2 is present and enabled, the ST
441b515f541SZelalem Aweke 	 * bit always behaves as 1 (i.e. secure physical timer register access
442b515f541SZelalem Aweke 	 * is not trapped)
44318f2efd6SDavid Cunado 	 */
444c5ea4f8aSZelalem Aweke 	if (EP_GET_ST(ep->h.attr) != 0U) {
445532ed618SSoby Mathew 		scr_el3 |= SCR_ST_BIT;
446c5ea4f8aSZelalem Aweke 	}
447532ed618SSoby Mathew 
448cb4ec47bSjohpow01 	/*
449cb4ec47bSjohpow01 	 * If FEAT_HCX is enabled, enable access to HCRX_EL2 by setting
450cb4ec47bSjohpow01 	 * SCR_EL3.HXEn.
451cb4ec47bSjohpow01 	 */
452c5a3ebbdSAndre Przywara 	if (is_feat_hcx_supported()) {
453cb4ec47bSjohpow01 		scr_el3 |= SCR_HXEn_BIT;
454c5a3ebbdSAndre Przywara 	}
455cb4ec47bSjohpow01 
456ff86e0b4SJuan Pablo Conde 	/*
45719d52a83SAndre Przywara 	 * If FEAT_LS64_ACCDATA is enabled, enable access to ACCDATA_EL1 by
45819d52a83SAndre Przywara 	 * setting SCR_EL3.ADEn and allow the ST64BV0 instruction by setting
45919d52a83SAndre Przywara 	 * SCR_EL3.EnAS0.
46019d52a83SAndre Przywara 	 */
46119d52a83SAndre Przywara 	if (is_feat_ls64_accdata_supported()) {
46219d52a83SAndre Przywara 		scr_el3 |= SCR_ADEn_BIT | SCR_EnAS0_BIT;
46319d52a83SAndre Przywara 	}
46419d52a83SAndre Przywara 
46519d52a83SAndre Przywara 	/*
466ff86e0b4SJuan Pablo Conde 	 * If FEAT_RNG_TRAP is enabled, all reads of the RNDR and RNDRRS
467ff86e0b4SJuan Pablo Conde 	 * registers are trapped to EL3.
468ff86e0b4SJuan Pablo Conde 	 */
46979c0c7faSBoyan Karatotev 	if (is_feat_rng_trap_supported()) {
470ff86e0b4SJuan Pablo Conde 		scr_el3 |= SCR_TRNDR_BIT;
47179c0c7faSBoyan Karatotev 	}
472ff86e0b4SJuan Pablo Conde 
4731a7c1cfeSJeenu Viswambharan #if FAULT_INJECTION_SUPPORT
4741a7c1cfeSJeenu Viswambharan 	/* Enable fault injection from lower ELs */
4751a7c1cfeSJeenu Viswambharan 	scr_el3 |= SCR_FIEN_BIT;
4761a7c1cfeSJeenu Viswambharan #endif
4771a7c1cfeSJeenu Viswambharan 
478f0c96a2eSBoyan Karatotev 	/*
479f0c96a2eSBoyan Karatotev 	 * Enable Pointer Authentication globally for all the worlds.
480f0c96a2eSBoyan Karatotev 	 *
481f0c96a2eSBoyan Karatotev 	 * SCR_EL3.API: Set to one to not trap any PAuth instructions at ELs
482f0c96a2eSBoyan Karatotev 	 *  other than EL3
483f0c96a2eSBoyan Karatotev 	 *
484f0c96a2eSBoyan Karatotev 	 * SCR_EL3.APK: Set to one to not trap any PAuth key values at ELs other
485f0c96a2eSBoyan Karatotev 	 *  than EL3
486f0c96a2eSBoyan Karatotev 	 */
487b0b7609eSBoyan Karatotev 	if (is_ctx_pauth_supported()) {
488f0c96a2eSBoyan Karatotev 		scr_el3 |= SCR_API_BIT | SCR_APK_BIT;
48979c0c7faSBoyan Karatotev 	}
490f0c96a2eSBoyan Karatotev 
4915283962eSAntonio Nino Diaz 	/*
492062b6c6bSMark Brown 	 * SCR_EL3.PIEN: Enable permission indirection and overlay
493062b6c6bSMark Brown 	 * registers for AArch64 if present.
494062b6c6bSMark Brown 	 */
495062b6c6bSMark Brown 	if (is_feat_sxpie_supported() || is_feat_sxpoe_supported()) {
496062b6c6bSMark Brown 		scr_el3 |= SCR_PIEN_BIT;
497062b6c6bSMark Brown 	}
498062b6c6bSMark Brown 
499062b6c6bSMark Brown 	/*
500688ab57bSMark Brown 	 * SCR_EL3.GCSEn: Enable GCS registers for AArch64 if present.
501688ab57bSMark Brown 	 */
502688ab57bSMark Brown 	if ((is_feat_gcs_supported()) && (GET_RW(ep->spsr) == MODE_RW_64)) {
503688ab57bSMark Brown 		scr_el3 |= SCR_GCSEn_BIT;
504688ab57bSMark Brown 	}
505688ab57bSMark Brown 
506688ab57bSMark Brown 	/*
50718f2efd6SDavid Cunado 	 * SCR_EL3.HCE: Enable HVC instructions if next execution state is
50818f2efd6SDavid Cunado 	 * AArch64 and next EL is EL2, or if next execution state is AArch32 and
50918f2efd6SDavid Cunado 	 * next mode is Hyp.
510110ee433SJimmy Brisson 	 * SCR_EL3.FGTEn: Enable Fine Grained Virtualization Traps under the
511110ee433SJimmy Brisson 	 * same conditions as HVC instructions and when the processor supports
512110ee433SJimmy Brisson 	 * ARMv8.6-FGT.
51329d0ee54SJimmy Brisson 	 * SCR_EL3.ECVEn: Enable Enhanced Counter Virtualization (ECV)
51429d0ee54SJimmy Brisson 	 * CNTPOFF_EL2 register under the same conditions as HVC instructions
51529d0ee54SJimmy Brisson 	 * and when the processor supports ECV.
516532ed618SSoby Mathew 	 */
517a0fee747SAntonio Nino Diaz 	if (((GET_RW(ep->spsr) == MODE_RW_64) && (GET_EL(ep->spsr) == MODE_EL2))
518a0fee747SAntonio Nino Diaz 	    || ((GET_RW(ep->spsr) != MODE_RW_64)
519a0fee747SAntonio Nino Diaz 		&& (GET_M32(ep->spsr) == MODE32_hyp))) {
520532ed618SSoby Mathew 		scr_el3 |= SCR_HCE_BIT;
521110ee433SJimmy Brisson 
522ce485955SAndre Przywara 		if (is_feat_fgt_supported()) {
523110ee433SJimmy Brisson 			scr_el3 |= SCR_FGTEN_BIT;
524110ee433SJimmy Brisson 		}
52529d0ee54SJimmy Brisson 
526b8f03d29SAndre Przywara 		if (is_feat_ecv_supported()) {
52729d0ee54SJimmy Brisson 			scr_el3 |= SCR_ECVEN_BIT;
52829d0ee54SJimmy Brisson 		}
529532ed618SSoby Mathew 	}
530532ed618SSoby Mathew 
5316cac724dSjohpow01 	/* Enable WFE trap delay in SCR_EL3 if supported and configured */
5321223d2a0SAndre Przywara 	if (is_feat_twed_supported()) {
5336cac724dSjohpow01 		/* Set delay in SCR_EL3 */
5346cac724dSjohpow01 		scr_el3 &= ~(SCR_TWEDEL_MASK << SCR_TWEDEL_SHIFT);
535781d07a4SJayanth Dodderi Chidanand 		scr_el3 |= ((TWED_DELAY & SCR_TWEDEL_MASK)
5366cac724dSjohpow01 				<< SCR_TWEDEL_SHIFT);
5376cac724dSjohpow01 
5386cac724dSjohpow01 		/* Enable WFE delay */
5396cac724dSjohpow01 		scr_el3 |= SCR_TWEDEn_BIT;
5401223d2a0SAndre Przywara 	}
5416cac724dSjohpow01 
5429f4b6259SJayanth Dodderi Chidanand #if IMAGE_BL31 && defined(SPD_spmd) && SPMD_SPM_AT_SEL2
5439f4b6259SJayanth Dodderi Chidanand 	/* Enable S-EL2 if FEAT_SEL2 is implemented for all the contexts. */
5449f4b6259SJayanth Dodderi Chidanand 	if (is_feat_sel2_supported()) {
5459f4b6259SJayanth Dodderi Chidanand 		scr_el3 |= SCR_EEL2_BIT;
5469f4b6259SJayanth Dodderi Chidanand 	}
5479f4b6259SJayanth Dodderi Chidanand #endif /* (IMAGE_BL31 && defined(SPD_spmd) && SPMD_SPM_AT_SEL2) */
5489f4b6259SJayanth Dodderi Chidanand 
5497e84f3cfSTushar Khandelwal 	if (is_feat_mec_supported()) {
5507e84f3cfSTushar Khandelwal 		scr_el3 |= SCR_MECEn_BIT;
5517e84f3cfSTushar Khandelwal 	}
5527e84f3cfSTushar Khandelwal 
55318f2efd6SDavid Cunado 	/*
554e290a8fcSAlexei Fedorov 	 * Populate EL3 state so that we've the right context
555e290a8fcSAlexei Fedorov 	 * before doing ERET
5563e61b2b5SDavid Cunado 	 */
557532ed618SSoby Mathew 	write_ctx_reg(state, CTX_SCR_EL3, scr_el3);
558532ed618SSoby Mathew 	write_ctx_reg(state, CTX_ELR_EL3, ep->pc);
559532ed618SSoby Mathew 	write_ctx_reg(state, CTX_SPSR_EL3, ep->spsr);
560532ed618SSoby Mathew 
561123002f9SJayanth Dodderi Chidanand 	/* Start with a clean MDCR_EL3 copy as all relevant values are set */
562123002f9SJayanth Dodderi Chidanand 	mdcr_el3 = MDCR_EL3_RESET_VAL;
563123002f9SJayanth Dodderi Chidanand 
564123002f9SJayanth Dodderi Chidanand 	/* ---------------------------------------------------------------------
565123002f9SJayanth Dodderi Chidanand 	 * Initialise MDCR_EL3, setting all fields rather than relying on hw.
566123002f9SJayanth Dodderi Chidanand 	 * Some fields are architecturally UNKNOWN on reset.
567123002f9SJayanth Dodderi Chidanand 	 *
568123002f9SJayanth Dodderi Chidanand 	 * MDCR_EL3.SDD: Set to one to disable AArch64 Secure self-hosted debug.
569123002f9SJayanth Dodderi Chidanand 	 *  Debug exceptions, other than Breakpoint Instruction exceptions, are
570123002f9SJayanth Dodderi Chidanand 	 *  disabled from all ELs in Secure state.
571123002f9SJayanth Dodderi Chidanand 	 *
572123002f9SJayanth Dodderi Chidanand 	 * MDCR_EL3.SPD32: Set to 0b10 to disable AArch32 Secure self-hosted
573123002f9SJayanth Dodderi Chidanand 	 *  privileged debug from S-EL1.
574123002f9SJayanth Dodderi Chidanand 	 *
575123002f9SJayanth Dodderi Chidanand 	 * MDCR_EL3.TDOSA: Set to zero so that EL2 and EL2 System register
576123002f9SJayanth Dodderi Chidanand 	 *  access to the powerdown debug registers do not trap to EL3.
577123002f9SJayanth Dodderi Chidanand 	 *
578123002f9SJayanth Dodderi Chidanand 	 * MDCR_EL3.TDA: Set to zero to allow EL0, EL1 and EL2 access to the
579123002f9SJayanth Dodderi Chidanand 	 *  debug registers, other than those registers that are controlled by
580123002f9SJayanth Dodderi Chidanand 	 *  MDCR_EL3.TDOSA.
581123002f9SJayanth Dodderi Chidanand 	 */
582123002f9SJayanth Dodderi Chidanand 	mdcr_el3 |= ((MDCR_SDD_BIT | MDCR_SPD32(MDCR_SPD32_DISABLE))
583123002f9SJayanth Dodderi Chidanand 			& ~(MDCR_TDA_BIT | MDCR_TDOSA_BIT)) ;
584123002f9SJayanth Dodderi Chidanand 	write_ctx_reg(state, CTX_MDCR_EL3, mdcr_el3);
585123002f9SJayanth Dodderi Chidanand 
58679c0c7faSBoyan Karatotev #if IMAGE_BL31
58779c0c7faSBoyan Karatotev 	/* Enable FEAT_TRF for Non-Secure and prohibit for Secure state. */
58879c0c7faSBoyan Karatotev 	if (is_feat_trf_supported()) {
58979c0c7faSBoyan Karatotev 		trf_enable(ctx);
59079c0c7faSBoyan Karatotev 	}
591c95aa2ebSMateusz Sulimowicz 
592ef738d19SManish Pandey 	if (is_feat_tcr2_supported()) {
593ef738d19SManish Pandey 		tcr2_enable(ctx);
594ef738d19SManish Pandey 	}
595ef738d19SManish Pandey 
596c95aa2ebSMateusz Sulimowicz 	pmuv3_enable(ctx);
59779c0c7faSBoyan Karatotev #endif /* IMAGE_BL31 */
598123002f9SJayanth Dodderi Chidanand 
599532ed618SSoby Mathew 	/*
600532ed618SSoby Mathew 	 * Store the X0-X7 value from the entrypoint into the context
601532ed618SSoby Mathew 	 * Use memcpy as we are in control of the layout of the structures
602532ed618SSoby Mathew 	 */
603532ed618SSoby Mathew 	gp_regs = get_gpregs_ctx(ctx);
604532ed618SSoby Mathew 	memcpy(gp_regs, (void *)&ep->args, sizeof(aapcs64_params_t));
605532ed618SSoby Mathew }
606532ed618SSoby Mathew 
607532ed618SSoby Mathew /*******************************************************************************
6082bbad1d1SZelalem Aweke  * Context management library initialization routine. This library is used by
6092bbad1d1SZelalem Aweke  * runtime services to share pointers to 'cpu_context' structures for secure
6102bbad1d1SZelalem Aweke  * non-secure and realm states. Management of the structures and their associated
6112bbad1d1SZelalem Aweke  * memory is not done by the context management library e.g. the PSCI service
6122bbad1d1SZelalem Aweke  * manages the cpu context used for entry from and exit to the non-secure state.
6132bbad1d1SZelalem Aweke  * The Secure payload dispatcher service manages the context(s) corresponding to
6142bbad1d1SZelalem Aweke  * the secure state. It also uses this library to get access to the non-secure
6152bbad1d1SZelalem Aweke  * state cpu context pointers.
6162bbad1d1SZelalem Aweke  * Lastly, this library provides the API to make SP_EL3 point to the cpu context
6172bbad1d1SZelalem Aweke  * which will be used for programming an entry into a lower EL. The same context
6182bbad1d1SZelalem Aweke  * will be used to save state upon exception entry from that EL.
6192bbad1d1SZelalem Aweke  ******************************************************************************/
6202bbad1d1SZelalem Aweke void __init cm_init(void)
6212bbad1d1SZelalem Aweke {
6222bbad1d1SZelalem Aweke 	/*
6231b491eeaSElyes Haouas 	 * The context management library has only global data to initialize, but
6242bbad1d1SZelalem Aweke 	 * that will be done when the BSS is zeroed out.
6252bbad1d1SZelalem Aweke 	 */
6262bbad1d1SZelalem Aweke }
6272bbad1d1SZelalem Aweke 
6282bbad1d1SZelalem Aweke /*******************************************************************************
6292bbad1d1SZelalem Aweke  * This is the high-level function used to initialize the cpu_context 'ctx' for
6302bbad1d1SZelalem Aweke  * first use. It performs initializations that are common to all security states
6312bbad1d1SZelalem Aweke  * and initializations specific to the security state specified in 'ep'
6322bbad1d1SZelalem Aweke  ******************************************************************************/
6332bbad1d1SZelalem Aweke void cm_setup_context(cpu_context_t *ctx, const entry_point_info_t *ep)
6342bbad1d1SZelalem Aweke {
6352bbad1d1SZelalem Aweke 	unsigned int security_state;
6362bbad1d1SZelalem Aweke 
6372bbad1d1SZelalem Aweke 	assert(ctx != NULL);
6382bbad1d1SZelalem Aweke 
6392bbad1d1SZelalem Aweke 	/*
6402bbad1d1SZelalem Aweke 	 * Perform initializations that are common
6412bbad1d1SZelalem Aweke 	 * to all security states
6422bbad1d1SZelalem Aweke 	 */
6432bbad1d1SZelalem Aweke 	setup_context_common(ctx, ep);
6442bbad1d1SZelalem Aweke 
6452bbad1d1SZelalem Aweke 	security_state = GET_SECURITY_STATE(ep->h.attr);
6462bbad1d1SZelalem Aweke 
6472bbad1d1SZelalem Aweke 	/* Perform security state specific initializations */
6482bbad1d1SZelalem Aweke 	switch (security_state) {
6492bbad1d1SZelalem Aweke 	case SECURE:
6502bbad1d1SZelalem Aweke 		setup_secure_context(ctx, ep);
6512bbad1d1SZelalem Aweke 		break;
6522bbad1d1SZelalem Aweke #if ENABLE_RME
6532bbad1d1SZelalem Aweke 	case REALM:
6542bbad1d1SZelalem Aweke 		setup_realm_context(ctx, ep);
6552bbad1d1SZelalem Aweke 		break;
6562bbad1d1SZelalem Aweke #endif
6572bbad1d1SZelalem Aweke 	case NON_SECURE:
6582bbad1d1SZelalem Aweke 		setup_ns_context(ctx, ep);
6592bbad1d1SZelalem Aweke 		break;
6602bbad1d1SZelalem Aweke 	default:
6612bbad1d1SZelalem Aweke 		ERROR("Invalid security state\n");
6622bbad1d1SZelalem Aweke 		panic();
6632bbad1d1SZelalem Aweke 		break;
6642bbad1d1SZelalem Aweke 	}
6652bbad1d1SZelalem Aweke }
6662bbad1d1SZelalem Aweke 
6672bbad1d1SZelalem Aweke /*******************************************************************************
66824a70738SBoyan Karatotev  * Enable architecture extensions for EL3 execution. This function only updates
66924a70738SBoyan Karatotev  * registers in-place which are expected to either never change or be
67083ec7e45SBoyan Karatotev  * overwritten by el3_exit. Expects the core_pos of the current core as argument.
67124a70738SBoyan Karatotev  ******************************************************************************/
67224a70738SBoyan Karatotev #if IMAGE_BL31
67383ec7e45SBoyan Karatotev void cm_manage_extensions_el3(unsigned int my_idx)
67424a70738SBoyan Karatotev {
6750a580b51SBoyan Karatotev 	if (is_feat_sve_supported()) {
6760a580b51SBoyan Karatotev 		sve_init_el3();
6770a580b51SBoyan Karatotev 	}
6780a580b51SBoyan Karatotev 
6794085a02cSBoyan Karatotev 	if (is_feat_amu_supported()) {
68083ec7e45SBoyan Karatotev 		amu_init_el3(my_idx);
6814085a02cSBoyan Karatotev 	}
6824085a02cSBoyan Karatotev 
68360d330dcSBoyan Karatotev 	if (is_feat_sme_supported()) {
68460d330dcSBoyan Karatotev 		sme_init_el3();
68560d330dcSBoyan Karatotev 	}
68660d330dcSBoyan Karatotev 
68760d330dcSBoyan Karatotev 	pmuv3_init_el3();
68824a70738SBoyan Karatotev }
68924a70738SBoyan Karatotev #endif /* IMAGE_BL31 */
69024a70738SBoyan Karatotev 
6914087ed6cSJayanth Dodderi Chidanand /******************************************************************************
6924087ed6cSJayanth Dodderi Chidanand  * Function to initialise the registers with the RESET values in the context
6934087ed6cSJayanth Dodderi Chidanand  * memory, which are maintained per world.
6944087ed6cSJayanth Dodderi Chidanand  ******************************************************************************/
6954087ed6cSJayanth Dodderi Chidanand #if IMAGE_BL31
6964087ed6cSJayanth Dodderi Chidanand void cm_el3_arch_init_per_world(per_world_context_t *per_world_ctx)
6974087ed6cSJayanth Dodderi Chidanand {
6984087ed6cSJayanth Dodderi Chidanand 	/*
6994087ed6cSJayanth Dodderi Chidanand 	 * Initialise CPTR_EL3, setting all fields rather than relying on hw.
7004087ed6cSJayanth Dodderi Chidanand 	 *
7014087ed6cSJayanth Dodderi Chidanand 	 * CPTR_EL3.TFP: Set to zero so that accesses to the V- or Z- registers
7024087ed6cSJayanth Dodderi Chidanand 	 *  by Advanced SIMD, floating-point or SVE instructions (if
7034087ed6cSJayanth Dodderi Chidanand 	 *  implemented) do not trap to EL3.
7044087ed6cSJayanth Dodderi Chidanand 	 *
7054087ed6cSJayanth Dodderi Chidanand 	 * CPTR_EL3.TCPAC: Set to zero so that accesses to CPACR_EL1,
7064087ed6cSJayanth Dodderi Chidanand 	 *  CPTR_EL2,CPACR, or HCPTR do not trap to EL3.
7074087ed6cSJayanth Dodderi Chidanand 	 */
7084087ed6cSJayanth Dodderi Chidanand 	uint64_t cptr_el3 = CPTR_EL3_RESET_VAL & ~(TCPAC_BIT | TFP_BIT);
709ac4f6aafSArvind Ram Prakash 
7104087ed6cSJayanth Dodderi Chidanand 	per_world_ctx->ctx_cptr_el3 = cptr_el3;
711ac4f6aafSArvind Ram Prakash 
712ac4f6aafSArvind Ram Prakash 	/*
713ac4f6aafSArvind Ram Prakash 	 * Initialize MPAM3_EL3 to its default reset value
714ac4f6aafSArvind Ram Prakash 	 *
715ac4f6aafSArvind Ram Prakash 	 * MPAM3_EL3_RESET_VAL sets the MPAM3_EL3.TRAPLOWER bit that forces
716ac4f6aafSArvind Ram Prakash 	 * all lower ELn MPAM3_EL3 register access to, trap to EL3
717ac4f6aafSArvind Ram Prakash 	 */
718ac4f6aafSArvind Ram Prakash 
719ac4f6aafSArvind Ram Prakash 	per_world_ctx->ctx_mpam3_el3 = MPAM3_EL3_RESET_VAL;
7204087ed6cSJayanth Dodderi Chidanand }
7214087ed6cSJayanth Dodderi Chidanand #endif /* IMAGE_BL31 */
7224087ed6cSJayanth Dodderi Chidanand 
72324a70738SBoyan Karatotev /*******************************************************************************
724461c0a5dSElizabeth Ho  * Initialise per_world_context for Non-Secure world.
725461c0a5dSElizabeth Ho  * This function enables the architecture extensions, which have same value
726461c0a5dSElizabeth Ho  * across the cores for the non-secure world.
727461c0a5dSElizabeth Ho  ******************************************************************************/
728461c0a5dSElizabeth Ho #if IMAGE_BL31
729461c0a5dSElizabeth Ho void manage_extensions_nonsecure_per_world(void)
730461c0a5dSElizabeth Ho {
7314087ed6cSJayanth Dodderi Chidanand 	cm_el3_arch_init_per_world(&per_world_context[CPU_CONTEXT_NS]);
7324087ed6cSJayanth Dodderi Chidanand 
733461c0a5dSElizabeth Ho 	if (is_feat_sme_supported()) {
734461c0a5dSElizabeth Ho 		sme_enable_per_world(&per_world_context[CPU_CONTEXT_NS]);
735461c0a5dSElizabeth Ho 	}
736461c0a5dSElizabeth Ho 
737461c0a5dSElizabeth Ho 	if (is_feat_sve_supported()) {
738461c0a5dSElizabeth Ho 		sve_enable_per_world(&per_world_context[CPU_CONTEXT_NS]);
739461c0a5dSElizabeth Ho 	}
740461c0a5dSElizabeth Ho 
741461c0a5dSElizabeth Ho 	if (is_feat_amu_supported()) {
742461c0a5dSElizabeth Ho 		amu_enable_per_world(&per_world_context[CPU_CONTEXT_NS]);
743461c0a5dSElizabeth Ho 	}
744461c0a5dSElizabeth Ho 
745461c0a5dSElizabeth Ho 	if (is_feat_sys_reg_trace_supported()) {
746461c0a5dSElizabeth Ho 		sys_reg_trace_enable_per_world(&per_world_context[CPU_CONTEXT_NS]);
747461c0a5dSElizabeth Ho 	}
748ac4f6aafSArvind Ram Prakash 
749ac4f6aafSArvind Ram Prakash 	if (is_feat_mpam_supported()) {
750ac4f6aafSArvind Ram Prakash 		mpam_enable_per_world(&per_world_context[CPU_CONTEXT_NS]);
751ac4f6aafSArvind Ram Prakash 	}
752a57e18e4SArvind Ram Prakash 
753a57e18e4SArvind Ram Prakash 	if (is_feat_fpmr_supported()) {
754a57e18e4SArvind Ram Prakash 		fpmr_enable_per_world(&per_world_context[CPU_CONTEXT_NS]);
755a57e18e4SArvind Ram Prakash 	}
756461c0a5dSElizabeth Ho }
757461c0a5dSElizabeth Ho #endif /* IMAGE_BL31 */
758461c0a5dSElizabeth Ho 
759461c0a5dSElizabeth Ho /*******************************************************************************
760461c0a5dSElizabeth Ho  * Initialise per_world_context for Secure world.
761461c0a5dSElizabeth Ho  * This function enables the architecture extensions, which have same value
762461c0a5dSElizabeth Ho  * across the cores for the secure world.
763461c0a5dSElizabeth Ho  ******************************************************************************/
764461c0a5dSElizabeth Ho static void manage_extensions_secure_per_world(void)
765461c0a5dSElizabeth Ho {
766461c0a5dSElizabeth Ho #if IMAGE_BL31
7674087ed6cSJayanth Dodderi Chidanand 	cm_el3_arch_init_per_world(&per_world_context[CPU_CONTEXT_SECURE]);
7684087ed6cSJayanth Dodderi Chidanand 
769461c0a5dSElizabeth Ho 	if (is_feat_sme_supported()) {
770461c0a5dSElizabeth Ho 
771461c0a5dSElizabeth Ho 		if (ENABLE_SME_FOR_SWD) {
772461c0a5dSElizabeth Ho 		/*
773461c0a5dSElizabeth Ho 		 * Enable SME, SVE, FPU/SIMD in secure context, SPM must ensure
774461c0a5dSElizabeth Ho 		 * SME, SVE, and FPU/SIMD context properly managed.
775461c0a5dSElizabeth Ho 		 */
776461c0a5dSElizabeth Ho 			sme_enable_per_world(&per_world_context[CPU_CONTEXT_SECURE]);
777461c0a5dSElizabeth Ho 		} else {
778461c0a5dSElizabeth Ho 		/*
779461c0a5dSElizabeth Ho 		 * Disable SME, SVE, FPU/SIMD in secure context so non-secure
780461c0a5dSElizabeth Ho 		 * world can safely use the associated registers.
781461c0a5dSElizabeth Ho 		 */
782461c0a5dSElizabeth Ho 			sme_disable_per_world(&per_world_context[CPU_CONTEXT_SECURE]);
783461c0a5dSElizabeth Ho 		}
784461c0a5dSElizabeth Ho 	}
785461c0a5dSElizabeth Ho 	if (is_feat_sve_supported()) {
786461c0a5dSElizabeth Ho 		if (ENABLE_SVE_FOR_SWD) {
787461c0a5dSElizabeth Ho 		/*
788461c0a5dSElizabeth Ho 		 * Enable SVE and FPU in secure context, SPM must ensure
789461c0a5dSElizabeth Ho 		 * that the SVE and FPU register contexts are properly managed.
790461c0a5dSElizabeth Ho 		 */
791461c0a5dSElizabeth Ho 			sve_enable_per_world(&per_world_context[CPU_CONTEXT_SECURE]);
792461c0a5dSElizabeth Ho 		} else {
793461c0a5dSElizabeth Ho 		/*
794461c0a5dSElizabeth Ho 		 * Disable SVE and FPU in secure context so non-secure world
795461c0a5dSElizabeth Ho 		 * can safely use them.
796461c0a5dSElizabeth Ho 		 */
797461c0a5dSElizabeth Ho 			sve_disable_per_world(&per_world_context[CPU_CONTEXT_SECURE]);
798461c0a5dSElizabeth Ho 		}
799461c0a5dSElizabeth Ho 	}
800461c0a5dSElizabeth Ho 
801461c0a5dSElizabeth Ho 	/* NS can access this but Secure shouldn't */
802461c0a5dSElizabeth Ho 	if (is_feat_sys_reg_trace_supported()) {
803461c0a5dSElizabeth Ho 		sys_reg_trace_disable_per_world(&per_world_context[CPU_CONTEXT_SECURE]);
804461c0a5dSElizabeth Ho 	}
805461c0a5dSElizabeth Ho 
806461c0a5dSElizabeth Ho 	has_secure_perworld_init = true;
807461c0a5dSElizabeth Ho #endif /* IMAGE_BL31 */
808461c0a5dSElizabeth Ho }
809461c0a5dSElizabeth Ho 
810461c0a5dSElizabeth Ho /*******************************************************************************
81124a70738SBoyan Karatotev  * Enable architecture extensions on first entry to Non-secure world.
81224a70738SBoyan Karatotev  ******************************************************************************/
81324a70738SBoyan Karatotev static void manage_extensions_nonsecure(cpu_context_t *ctx)
81424a70738SBoyan Karatotev {
81524a70738SBoyan Karatotev #if IMAGE_BL31
81683ec7e45SBoyan Karatotev 	/* NOTE: registers are not context switched */
8174085a02cSBoyan Karatotev 	if (is_feat_amu_supported()) {
8184085a02cSBoyan Karatotev 		amu_enable(ctx);
8194085a02cSBoyan Karatotev 	}
8204085a02cSBoyan Karatotev 
82160d330dcSBoyan Karatotev 	if (is_feat_sme_supported()) {
82260d330dcSBoyan Karatotev 		sme_enable(ctx);
82360d330dcSBoyan Karatotev 	}
82460d330dcSBoyan Karatotev 
82533e6aaacSArvind Ram Prakash 	if (is_feat_fgt2_supported()) {
82633e6aaacSArvind Ram Prakash 		fgt2_enable(ctx);
82733e6aaacSArvind Ram Prakash 	}
82833e6aaacSArvind Ram Prakash 
82983271d5aSArvind Ram Prakash 	if (is_feat_debugv8p9_supported()) {
83083271d5aSArvind Ram Prakash 		debugv8p9_extended_bp_wp_enable(ctx);
83183271d5aSArvind Ram Prakash 	}
83283271d5aSArvind Ram Prakash 
83379c0c7faSBoyan Karatotev 	/*
83479c0c7faSBoyan Karatotev 	 * SPE, TRBE, and BRBE have multi-field enables that affect which world
83579c0c7faSBoyan Karatotev 	 * they apply to. Despite this, it is useful to ignore these for
83679c0c7faSBoyan Karatotev 	 * simplicity in determining the feature's per world enablement status.
83779c0c7faSBoyan Karatotev 	 * This is only possible when context is written per-world. Relied on
83879c0c7faSBoyan Karatotev 	 * by SMCCC_ARCH_FEATURE_AVAILABILITY
83979c0c7faSBoyan Karatotev 	 */
84079c0c7faSBoyan Karatotev 	if (is_feat_spe_supported()) {
84179c0c7faSBoyan Karatotev 		spe_enable(ctx);
84279c0c7faSBoyan Karatotev 	}
84379c0c7faSBoyan Karatotev 
844ef738d19SManish Pandey 	if (!check_if_trbe_disable_affected_core()) {
84579c0c7faSBoyan Karatotev 		if (is_feat_trbe_supported()) {
84679c0c7faSBoyan Karatotev 			trbe_enable(ctx);
84779c0c7faSBoyan Karatotev 		}
848ef738d19SManish Pandey 	}
84979c0c7faSBoyan Karatotev 
8509890eab5SBoyan Karatotev 	if (is_feat_brbe_supported()) {
8519890eab5SBoyan Karatotev 		brbe_enable(ctx);
8529890eab5SBoyan Karatotev 	}
85324a70738SBoyan Karatotev #endif /* IMAGE_BL31 */
85424a70738SBoyan Karatotev }
85524a70738SBoyan Karatotev 
856183329a5SArvind Ram Prakash #if INIT_UNUSED_NS_EL2
85724a70738SBoyan Karatotev /*******************************************************************************
85824a70738SBoyan Karatotev  * Enable architecture extensions in-place at EL2 on first entry to Non-secure
85924a70738SBoyan Karatotev  * world when EL2 is empty and unused.
86024a70738SBoyan Karatotev  ******************************************************************************/
86124a70738SBoyan Karatotev static void manage_extensions_nonsecure_el2_unused(void)
86224a70738SBoyan Karatotev {
86324a70738SBoyan Karatotev #if IMAGE_BL31
86460d330dcSBoyan Karatotev 	if (is_feat_spe_supported()) {
86560d330dcSBoyan Karatotev 		spe_init_el2_unused();
86660d330dcSBoyan Karatotev 	}
86760d330dcSBoyan Karatotev 
8684085a02cSBoyan Karatotev 	if (is_feat_amu_supported()) {
8694085a02cSBoyan Karatotev 		amu_init_el2_unused();
8704085a02cSBoyan Karatotev 	}
8714085a02cSBoyan Karatotev 
87260d330dcSBoyan Karatotev 	if (is_feat_mpam_supported()) {
87360d330dcSBoyan Karatotev 		mpam_init_el2_unused();
87460d330dcSBoyan Karatotev 	}
87560d330dcSBoyan Karatotev 
87660d330dcSBoyan Karatotev 	if (is_feat_trbe_supported()) {
87760d330dcSBoyan Karatotev 		trbe_init_el2_unused();
87860d330dcSBoyan Karatotev 	}
87960d330dcSBoyan Karatotev 
88060d330dcSBoyan Karatotev 	if (is_feat_sys_reg_trace_supported()) {
88160d330dcSBoyan Karatotev 		sys_reg_trace_init_el2_unused();
88260d330dcSBoyan Karatotev 	}
88360d330dcSBoyan Karatotev 
88460d330dcSBoyan Karatotev 	if (is_feat_trf_supported()) {
88560d330dcSBoyan Karatotev 		trf_init_el2_unused();
88660d330dcSBoyan Karatotev 	}
88760d330dcSBoyan Karatotev 
888c73686a1SBoyan Karatotev 	pmuv3_init_el2_unused();
88960d330dcSBoyan Karatotev 
89060d330dcSBoyan Karatotev 	if (is_feat_sve_supported()) {
89160d330dcSBoyan Karatotev 		sve_init_el2_unused();
89260d330dcSBoyan Karatotev 	}
89360d330dcSBoyan Karatotev 
89460d330dcSBoyan Karatotev 	if (is_feat_sme_supported()) {
89560d330dcSBoyan Karatotev 		sme_init_el2_unused();
89660d330dcSBoyan Karatotev 	}
897b48bd790SBoyan Karatotev 
898484befbfSArvind Ram Prakash 	if (is_feat_mops_supported() && is_feat_hcx_supported()) {
8996b8df7b9SArvind Ram Prakash 		write_hcrx_el2(read_hcrx_el2() | HCRX_EL2_MSCEn_BIT);
9006b8df7b9SArvind Ram Prakash 	}
9016b8df7b9SArvind Ram Prakash 
902f8138056SBoyan Karatotev 	if (is_feat_pauth_supported()) {
903f8138056SBoyan Karatotev 		pauth_enable_el2();
904f8138056SBoyan Karatotev 	}
90524a70738SBoyan Karatotev #endif /* IMAGE_BL31 */
90624a70738SBoyan Karatotev }
907183329a5SArvind Ram Prakash #endif /* INIT_UNUSED_NS_EL2 */
90824a70738SBoyan Karatotev 
90924a70738SBoyan Karatotev /*******************************************************************************
91068ac5ed0SArunachalam Ganapathy  * Enable architecture extensions on first entry to Secure world.
91168ac5ed0SArunachalam Ganapathy  ******************************************************************************/
912dc78e62dSjohpow01 static void manage_extensions_secure(cpu_context_t *ctx)
91368ac5ed0SArunachalam Ganapathy {
91468ac5ed0SArunachalam Ganapathy #if IMAGE_BL31
9150d122947SBoyan Karatotev 	if (is_feat_sme_supported()) {
9160d122947SBoyan Karatotev 		if (ENABLE_SME_FOR_SWD) {
9170d122947SBoyan Karatotev 		/*
9180d122947SBoyan Karatotev 		 * Enable SME, SVE, FPU/SIMD in secure context, secure manager
9190d122947SBoyan Karatotev 		 * must ensure SME, SVE, and FPU/SIMD context properly managed.
9200d122947SBoyan Karatotev 		 */
92160d330dcSBoyan Karatotev 			sme_init_el3();
9220d122947SBoyan Karatotev 			sme_enable(ctx);
9230d122947SBoyan Karatotev 		} else {
9240d122947SBoyan Karatotev 		/*
9250d122947SBoyan Karatotev 		 * Disable SME, SVE, FPU/SIMD in secure context so non-secure
9260d122947SBoyan Karatotev 		 * world can safely use the associated registers.
9270d122947SBoyan Karatotev 		 */
9280d122947SBoyan Karatotev 			sme_disable(ctx);
9290d122947SBoyan Karatotev 		}
9300d122947SBoyan Karatotev 	}
93179c0c7faSBoyan Karatotev 
93279c0c7faSBoyan Karatotev 	/*
93379c0c7faSBoyan Karatotev 	 * SPE and TRBE cannot be fully disabled from EL3 registers alone, only
93479c0c7faSBoyan Karatotev 	 * sysreg access can. In case the EL1 controls leave them active on
93579c0c7faSBoyan Karatotev 	 * context switch, we want the owning security state to be NS so Secure
93679c0c7faSBoyan Karatotev 	 * can't be DOSed.
93779c0c7faSBoyan Karatotev 	 */
93879c0c7faSBoyan Karatotev 	if (is_feat_spe_supported()) {
93979c0c7faSBoyan Karatotev 		spe_disable(ctx);
94079c0c7faSBoyan Karatotev 	}
94179c0c7faSBoyan Karatotev 
94279c0c7faSBoyan Karatotev 	if (is_feat_trbe_supported()) {
94379c0c7faSBoyan Karatotev 		trbe_disable(ctx);
94479c0c7faSBoyan Karatotev 	}
945dc78e62dSjohpow01 #endif /* IMAGE_BL31 */
94668ac5ed0SArunachalam Ganapathy }
94768ac5ed0SArunachalam Ganapathy 
948532ed618SSoby Mathew /*******************************************************************************
949532ed618SSoby Mathew  * The following function initializes the cpu_context for the current CPU
950532ed618SSoby Mathew  * for first use, and sets the initial entrypoint state as specified by the
951532ed618SSoby Mathew  * entry_point_info structure.
952532ed618SSoby Mathew  ******************************************************************************/
953532ed618SSoby Mathew void cm_init_my_context(const entry_point_info_t *ep)
954532ed618SSoby Mathew {
955532ed618SSoby Mathew 	cpu_context_t *ctx;
956532ed618SSoby Mathew 	ctx = cm_get_context(GET_SECURITY_STATE(ep->h.attr));
9571634cae8SAntonio Nino Diaz 	cm_setup_context(ctx, ep);
958532ed618SSoby Mathew }
959532ed618SSoby Mathew 
960b48bd790SBoyan Karatotev /* EL2 present but unused, need to disable safely. SCTLR_EL2 can be ignored */
961183329a5SArvind Ram Prakash static void init_nonsecure_el2_unused(cpu_context_t *ctx)
962b48bd790SBoyan Karatotev {
963183329a5SArvind Ram Prakash #if INIT_UNUSED_NS_EL2
964b48bd790SBoyan Karatotev 	u_register_t hcr_el2 = HCR_RESET_VAL;
965b48bd790SBoyan Karatotev 	u_register_t mdcr_el2;
966b48bd790SBoyan Karatotev 	u_register_t scr_el3;
967b48bd790SBoyan Karatotev 
968b48bd790SBoyan Karatotev 	scr_el3 = read_ctx_reg(get_el3state_ctx(ctx), CTX_SCR_EL3);
969b48bd790SBoyan Karatotev 
970b48bd790SBoyan Karatotev 	/* Set EL2 register width: Set HCR_EL2.RW to match SCR_EL3.RW */
971b48bd790SBoyan Karatotev 	if ((scr_el3 & SCR_RW_BIT) != 0U) {
972b48bd790SBoyan Karatotev 		hcr_el2 |= HCR_RW_BIT;
973b48bd790SBoyan Karatotev 	}
974b48bd790SBoyan Karatotev 
975b48bd790SBoyan Karatotev 	write_hcr_el2(hcr_el2);
976b48bd790SBoyan Karatotev 
977b48bd790SBoyan Karatotev 	/*
978b48bd790SBoyan Karatotev 	 * Initialise CPTR_EL2 setting all fields rather than relying on the hw.
979b48bd790SBoyan Karatotev 	 * All fields have architecturally UNKNOWN reset values.
980b48bd790SBoyan Karatotev 	 */
981b48bd790SBoyan Karatotev 	write_cptr_el2(CPTR_EL2_RESET_VAL);
982b48bd790SBoyan Karatotev 
983b48bd790SBoyan Karatotev 	/*
984b48bd790SBoyan Karatotev 	 * Initialise CNTHCTL_EL2. All fields are architecturally UNKNOWN on
985b48bd790SBoyan Karatotev 	 * reset and are set to zero except for field(s) listed below.
986b48bd790SBoyan Karatotev 	 *
987b48bd790SBoyan Karatotev 	 * CNTHCTL_EL2.EL1PTEN: Set to one to disable traps to Hyp mode of
988b48bd790SBoyan Karatotev 	 * Non-secure EL0 and EL1 accesses to the physical timer registers.
989b48bd790SBoyan Karatotev 	 *
990b48bd790SBoyan Karatotev 	 * CNTHCTL_EL2.EL1PCTEN: Set to one to disable traps to Hyp mode of
991b48bd790SBoyan Karatotev 	 * Non-secure EL0 and EL1 accesses to the physical counter registers.
992b48bd790SBoyan Karatotev 	 */
993b48bd790SBoyan Karatotev 	write_cnthctl_el2(CNTHCTL_RESET_VAL | EL1PCEN_BIT | EL1PCTEN_BIT);
994b48bd790SBoyan Karatotev 
995b48bd790SBoyan Karatotev 	/*
996b48bd790SBoyan Karatotev 	 * Initialise CNTVOFF_EL2 to zero as it resets to an architecturally
997b48bd790SBoyan Karatotev 	 * UNKNOWN value.
998b48bd790SBoyan Karatotev 	 */
999b48bd790SBoyan Karatotev 	write_cntvoff_el2(0);
1000b48bd790SBoyan Karatotev 
1001b48bd790SBoyan Karatotev 	/*
1002b48bd790SBoyan Karatotev 	 * Set VPIDR_EL2 and VMPIDR_EL2 to match MIDR_EL1 and MPIDR_EL1
1003b48bd790SBoyan Karatotev 	 * respectively.
1004b48bd790SBoyan Karatotev 	 */
1005b48bd790SBoyan Karatotev 	write_vpidr_el2(read_midr_el1());
1006b48bd790SBoyan Karatotev 	write_vmpidr_el2(read_mpidr_el1());
1007b48bd790SBoyan Karatotev 
1008b48bd790SBoyan Karatotev 	/*
1009b48bd790SBoyan Karatotev 	 * Initialise VTTBR_EL2. All fields are architecturally UNKNOWN on reset.
1010b48bd790SBoyan Karatotev 	 *
1011b48bd790SBoyan Karatotev 	 * VTTBR_EL2.VMID: Set to zero. Even though EL1&0 stage 2 address
1012b48bd790SBoyan Karatotev 	 * translation is disabled, cache maintenance operations depend on the
1013b48bd790SBoyan Karatotev 	 * VMID.
1014b48bd790SBoyan Karatotev 	 *
1015b48bd790SBoyan Karatotev 	 * VTTBR_EL2.BADDR: Set to zero as EL1&0 stage 2 address translation is
1016b48bd790SBoyan Karatotev 	 * disabled.
1017b48bd790SBoyan Karatotev 	 */
1018b48bd790SBoyan Karatotev 	write_vttbr_el2(VTTBR_RESET_VAL &
1019b48bd790SBoyan Karatotev 		     ~((VTTBR_VMID_MASK << VTTBR_VMID_SHIFT) |
1020b48bd790SBoyan Karatotev 		       (VTTBR_BADDR_MASK << VTTBR_BADDR_SHIFT)));
1021b48bd790SBoyan Karatotev 
1022b48bd790SBoyan Karatotev 	/*
1023b48bd790SBoyan Karatotev 	 * Initialise MDCR_EL2, setting all fields rather than relying on hw.
1024b48bd790SBoyan Karatotev 	 * Some fields are architecturally UNKNOWN on reset.
1025b48bd790SBoyan Karatotev 	 *
1026b48bd790SBoyan Karatotev 	 * MDCR_EL2.TDRA: Set to zero so that Non-secure EL0 and EL1 System
1027b48bd790SBoyan Karatotev 	 * register accesses to the Debug ROM registers are not trapped to EL2.
1028b48bd790SBoyan Karatotev 	 *
1029b48bd790SBoyan Karatotev 	 * MDCR_EL2.TDOSA: Set to zero so that Non-secure EL1 System register
1030b48bd790SBoyan Karatotev 	 * accesses to the powerdown debug registers are not trapped to EL2.
1031b48bd790SBoyan Karatotev 	 *
1032b48bd790SBoyan Karatotev 	 * MDCR_EL2.TDA: Set to zero so that System register accesses to the
1033b48bd790SBoyan Karatotev 	 * debug registers do not trap to EL2.
1034b48bd790SBoyan Karatotev 	 *
1035b48bd790SBoyan Karatotev 	 * MDCR_EL2.TDE: Set to zero so that debug exceptions are not routed to
1036b48bd790SBoyan Karatotev 	 * EL2.
1037b48bd790SBoyan Karatotev 	 */
1038b48bd790SBoyan Karatotev 	mdcr_el2 = MDCR_EL2_RESET_VAL &
1039b48bd790SBoyan Karatotev 		 ~(MDCR_EL2_TDRA_BIT | MDCR_EL2_TDOSA_BIT | MDCR_EL2_TDA_BIT |
1040b48bd790SBoyan Karatotev 		   MDCR_EL2_TDE_BIT);
1041b48bd790SBoyan Karatotev 
1042b48bd790SBoyan Karatotev 	write_mdcr_el2(mdcr_el2);
1043b48bd790SBoyan Karatotev 
1044b48bd790SBoyan Karatotev 	/*
1045b48bd790SBoyan Karatotev 	 * Initialise HSTR_EL2. All fields are architecturally UNKNOWN on reset.
1046b48bd790SBoyan Karatotev 	 *
1047b48bd790SBoyan Karatotev 	 * HSTR_EL2.T<n>: Set all these fields to zero so that Non-secure EL0 or
1048b48bd790SBoyan Karatotev 	 * EL1 accesses to System registers do not trap to EL2.
1049b48bd790SBoyan Karatotev 	 */
1050b48bd790SBoyan Karatotev 	write_hstr_el2(HSTR_EL2_RESET_VAL & ~(HSTR_EL2_T_MASK));
1051b48bd790SBoyan Karatotev 
1052b48bd790SBoyan Karatotev 	/*
1053b48bd790SBoyan Karatotev 	 * Initialise CNTHP_CTL_EL2. All fields are architecturally UNKNOWN on
1054b48bd790SBoyan Karatotev 	 * reset.
1055b48bd790SBoyan Karatotev 	 *
1056b48bd790SBoyan Karatotev 	 * CNTHP_CTL_EL2:ENABLE: Set to zero to disable the EL2 physical timer
1057b48bd790SBoyan Karatotev 	 * and prevent timer interrupts.
1058b48bd790SBoyan Karatotev 	 */
1059b48bd790SBoyan Karatotev 	write_cnthp_ctl_el2(CNTHP_CTL_RESET_VAL & ~(CNTHP_CTL_ENABLE_BIT));
1060b48bd790SBoyan Karatotev 
1061b48bd790SBoyan Karatotev 	manage_extensions_nonsecure_el2_unused();
1062183329a5SArvind Ram Prakash #endif /* INIT_UNUSED_NS_EL2 */
1063b48bd790SBoyan Karatotev }
1064b48bd790SBoyan Karatotev 
1065532ed618SSoby Mathew /*******************************************************************************
1066c5ea4f8aSZelalem Aweke  * Prepare the CPU system registers for first entry into realm, secure, or
1067c5ea4f8aSZelalem Aweke  * normal world.
1068532ed618SSoby Mathew  *
1069532ed618SSoby Mathew  * If execution is requested to EL2 or hyp mode, SCTLR_EL2 is initialized
1070532ed618SSoby Mathew  * If execution is requested to non-secure EL1 or svc mode, and the CPU supports
1071532ed618SSoby Mathew  * EL2 then EL2 is disabled by configuring all necessary EL2 registers.
1072532ed618SSoby Mathew  * For all entries, the EL1 registers are initialized from the cpu_context
1073532ed618SSoby Mathew  ******************************************************************************/
1074532ed618SSoby Mathew void cm_prepare_el3_exit(uint32_t security_state)
1075532ed618SSoby Mathew {
1076da1a4591SJayanth Dodderi Chidanand 	u_register_t sctlr_el2, scr_el3;
1077532ed618SSoby Mathew 	cpu_context_t *ctx = cm_get_context(security_state);
1078532ed618SSoby Mathew 
1079a0fee747SAntonio Nino Diaz 	assert(ctx != NULL);
1080532ed618SSoby Mathew 
1081532ed618SSoby Mathew 	if (security_state == NON_SECURE) {
1082ddb615b4SJuan Pablo Conde 		uint64_t el2_implemented = el_implemented(2);
1083ddb615b4SJuan Pablo Conde 
1084f1be00daSLouis Mayencourt 		scr_el3 = read_ctx_reg(get_el3state_ctx(ctx),
1085a0fee747SAntonio Nino Diaz 						 CTX_SCR_EL3);
1086ddb615b4SJuan Pablo Conde 
1087d39b1236SJayanth Dodderi Chidanand 		if (el2_implemented != EL_IMPL_NONE) {
1088d39b1236SJayanth Dodderi Chidanand 
1089ddb615b4SJuan Pablo Conde 			/*
1090ddb615b4SJuan Pablo Conde 			 * If context is not being used for EL2, initialize
1091ddb615b4SJuan Pablo Conde 			 * HCRX_EL2 with its init value here.
1092ddb615b4SJuan Pablo Conde 			 */
1093ddb615b4SJuan Pablo Conde 			if (is_feat_hcx_supported()) {
1094ddb615b4SJuan Pablo Conde 				write_hcrx_el2(HCRX_EL2_INIT_VAL);
1095ddb615b4SJuan Pablo Conde 			}
10964a530b4cSJuan Pablo Conde 
10974a530b4cSJuan Pablo Conde 			/*
10984a530b4cSJuan Pablo Conde 			 * Initialize Fine-grained trap registers introduced
10994a530b4cSJuan Pablo Conde 			 * by FEAT_FGT so all traps are initially disabled when
11004a530b4cSJuan Pablo Conde 			 * switching to EL2 or a lower EL, preventing undesired
11014a530b4cSJuan Pablo Conde 			 * behavior.
11024a530b4cSJuan Pablo Conde 			 */
11034a530b4cSJuan Pablo Conde 			if (is_feat_fgt_supported()) {
11044a530b4cSJuan Pablo Conde 				/*
11054a530b4cSJuan Pablo Conde 				 * Initialize HFG*_EL2 registers with a default
11064a530b4cSJuan Pablo Conde 				 * value so legacy systems unaware of FEAT_FGT
11074a530b4cSJuan Pablo Conde 				 * do not get trapped due to their lack of
11084a530b4cSJuan Pablo Conde 				 * initialization for this feature.
11094a530b4cSJuan Pablo Conde 				 */
11104a530b4cSJuan Pablo Conde 				write_hfgitr_el2(HFGITR_EL2_INIT_VAL);
11114a530b4cSJuan Pablo Conde 				write_hfgrtr_el2(HFGRTR_EL2_INIT_VAL);
11124a530b4cSJuan Pablo Conde 				write_hfgwtr_el2(HFGWTR_EL2_INIT_VAL);
1113ddb615b4SJuan Pablo Conde 			}
11144a530b4cSJuan Pablo Conde 
1115d39b1236SJayanth Dodderi Chidanand 			/* Condition to ensure EL2 is being used. */
1116a0fee747SAntonio Nino Diaz 			if ((scr_el3 & SCR_HCE_BIT) != 0U) {
1117da1a4591SJayanth Dodderi Chidanand 				/* Initialize SCTLR_EL2 register with reset value. */
1118da1a4591SJayanth Dodderi Chidanand 				sctlr_el2 = SCTLR_EL2_RES1;
11197f152ea6SSona Mathew 
11205f5d1ed7SLouis Mayencourt 				/*
1121d39b1236SJayanth Dodderi Chidanand 				 * If workaround of errata 764081 for Cortex-A75
1122d39b1236SJayanth Dodderi Chidanand 				 * is used then set SCTLR_EL2.IESB to enable
1123d39b1236SJayanth Dodderi Chidanand 				 * Implicit Error Synchronization Barrier.
11245f5d1ed7SLouis Mayencourt 				 */
11257f152ea6SSona Mathew 				if (errata_a75_764081_applies()) {
1126da1a4591SJayanth Dodderi Chidanand 					sctlr_el2 |= SCTLR_IESB_BIT;
11277f152ea6SSona Mathew 				}
11287f152ea6SSona Mathew 
1129da1a4591SJayanth Dodderi Chidanand 				write_sctlr_el2(sctlr_el2);
1130d39b1236SJayanth Dodderi Chidanand 			} else {
1131d39b1236SJayanth Dodderi Chidanand 				/*
1132d39b1236SJayanth Dodderi Chidanand 				 * (scr_el3 & SCR_HCE_BIT==0)
1133d39b1236SJayanth Dodderi Chidanand 				 * EL2 implemented but unused.
1134d39b1236SJayanth Dodderi Chidanand 				 */
1135b48bd790SBoyan Karatotev 				init_nonsecure_el2_unused(ctx);
1136532ed618SSoby Mathew 			}
1137532ed618SSoby Mathew 		}
1138d39b1236SJayanth Dodderi Chidanand 	}
1139a0674ab0SJayanth Dodderi Chidanand #if (!CTX_INCLUDE_EL2_REGS)
1140a0674ab0SJayanth Dodderi Chidanand 	/* Restore EL1 system registers, only when CTX_INCLUDE_EL2_REGS=0 */
114117b4c0ddSDimitris Papastamos 	cm_el1_sysregs_context_restore(security_state);
1142a0674ab0SJayanth Dodderi Chidanand #endif
114317b4c0ddSDimitris Papastamos 	cm_set_next_eret_context(security_state);
1144532ed618SSoby Mathew }
1145532ed618SSoby Mathew 
1146a0674ab0SJayanth Dodderi Chidanand #if (CTX_INCLUDE_EL2_REGS && IMAGE_BL31)
1147bb7b85a3SAndre Przywara 
1148bb7b85a3SAndre Przywara static void el2_sysregs_context_save_fgt(el2_sysregs_t *ctx)
1149bb7b85a3SAndre Przywara {
1150d6af2344SJayanth Dodderi Chidanand 	write_el2_ctx_fgt(ctx, hdfgrtr_el2, read_hdfgrtr_el2());
1151bb7b85a3SAndre Przywara 	if (is_feat_amu_supported()) {
1152d6af2344SJayanth Dodderi Chidanand 		write_el2_ctx_fgt(ctx, hafgrtr_el2, read_hafgrtr_el2());
1153bb7b85a3SAndre Przywara 	}
1154d6af2344SJayanth Dodderi Chidanand 	write_el2_ctx_fgt(ctx, hdfgwtr_el2, read_hdfgwtr_el2());
1155d6af2344SJayanth Dodderi Chidanand 	write_el2_ctx_fgt(ctx, hfgitr_el2, read_hfgitr_el2());
1156d6af2344SJayanth Dodderi Chidanand 	write_el2_ctx_fgt(ctx, hfgrtr_el2, read_hfgrtr_el2());
1157d6af2344SJayanth Dodderi Chidanand 	write_el2_ctx_fgt(ctx, hfgwtr_el2, read_hfgwtr_el2());
1158bb7b85a3SAndre Przywara }
1159bb7b85a3SAndre Przywara 
1160bb7b85a3SAndre Przywara static void el2_sysregs_context_restore_fgt(el2_sysregs_t *ctx)
1161bb7b85a3SAndre Przywara {
1162d6af2344SJayanth Dodderi Chidanand 	write_hdfgrtr_el2(read_el2_ctx_fgt(ctx, hdfgrtr_el2));
1163bb7b85a3SAndre Przywara 	if (is_feat_amu_supported()) {
1164d6af2344SJayanth Dodderi Chidanand 		write_hafgrtr_el2(read_el2_ctx_fgt(ctx, hafgrtr_el2));
1165bb7b85a3SAndre Przywara 	}
1166d6af2344SJayanth Dodderi Chidanand 	write_hdfgwtr_el2(read_el2_ctx_fgt(ctx, hdfgwtr_el2));
1167d6af2344SJayanth Dodderi Chidanand 	write_hfgitr_el2(read_el2_ctx_fgt(ctx, hfgitr_el2));
1168d6af2344SJayanth Dodderi Chidanand 	write_hfgrtr_el2(read_el2_ctx_fgt(ctx, hfgrtr_el2));
1169d6af2344SJayanth Dodderi Chidanand 	write_hfgwtr_el2(read_el2_ctx_fgt(ctx, hfgwtr_el2));
1170bb7b85a3SAndre Przywara }
1171bb7b85a3SAndre Przywara 
117233e6aaacSArvind Ram Prakash static void el2_sysregs_context_save_fgt2(el2_sysregs_t *ctx)
117333e6aaacSArvind Ram Prakash {
117433e6aaacSArvind Ram Prakash 	write_el2_ctx_fgt2(ctx, hdfgrtr2_el2, read_hdfgrtr2_el2());
117533e6aaacSArvind Ram Prakash 	write_el2_ctx_fgt2(ctx, hdfgwtr2_el2, read_hdfgwtr2_el2());
117633e6aaacSArvind Ram Prakash 	write_el2_ctx_fgt2(ctx, hfgitr2_el2, read_hfgitr2_el2());
117733e6aaacSArvind Ram Prakash 	write_el2_ctx_fgt2(ctx, hfgrtr2_el2, read_hfgrtr2_el2());
117833e6aaacSArvind Ram Prakash 	write_el2_ctx_fgt2(ctx, hfgwtr2_el2, read_hfgwtr2_el2());
117933e6aaacSArvind Ram Prakash }
118033e6aaacSArvind Ram Prakash 
118133e6aaacSArvind Ram Prakash static void el2_sysregs_context_restore_fgt2(el2_sysregs_t *ctx)
118233e6aaacSArvind Ram Prakash {
118333e6aaacSArvind Ram Prakash 	write_hdfgrtr2_el2(read_el2_ctx_fgt2(ctx, hdfgrtr2_el2));
118433e6aaacSArvind Ram Prakash 	write_hdfgwtr2_el2(read_el2_ctx_fgt2(ctx, hdfgwtr2_el2));
118533e6aaacSArvind Ram Prakash 	write_hfgitr2_el2(read_el2_ctx_fgt2(ctx, hfgitr2_el2));
118633e6aaacSArvind Ram Prakash 	write_hfgrtr2_el2(read_el2_ctx_fgt2(ctx, hfgrtr2_el2));
118733e6aaacSArvind Ram Prakash 	write_hfgwtr2_el2(read_el2_ctx_fgt2(ctx, hfgwtr2_el2));
118833e6aaacSArvind Ram Prakash }
118933e6aaacSArvind Ram Prakash 
11907d930c7eSJayanth Dodderi Chidanand static void el2_sysregs_context_save_mpam(el2_sysregs_t *ctx)
11919448f2b8SAndre Przywara {
11929448f2b8SAndre Przywara 	u_register_t mpam_idr = read_mpamidr_el1();
11939448f2b8SAndre Przywara 
11947d930c7eSJayanth Dodderi Chidanand 	write_el2_ctx_mpam(ctx, mpam2_el2, read_mpam2_el2());
11959448f2b8SAndre Przywara 
11969448f2b8SAndre Przywara 	/*
11979448f2b8SAndre Przywara 	 * The context registers that we intend to save would be part of the
11989448f2b8SAndre Przywara 	 * PE's system register frame only if MPAMIDR_EL1.HAS_HCR == 1.
11999448f2b8SAndre Przywara 	 */
12009448f2b8SAndre Przywara 	if ((mpam_idr & MPAMIDR_HAS_HCR_BIT) == 0U) {
12019448f2b8SAndre Przywara 		return;
12029448f2b8SAndre Przywara 	}
12039448f2b8SAndre Przywara 
12049448f2b8SAndre Przywara 	/*
12059448f2b8SAndre Przywara 	 * MPAMHCR_EL2, MPAMVPMV_EL2 and MPAMVPM0_EL2 are always present if
12069448f2b8SAndre Przywara 	 * MPAMIDR_HAS_HCR_BIT == 1.
12079448f2b8SAndre Przywara 	 */
12087d930c7eSJayanth Dodderi Chidanand 	write_el2_ctx_mpam(ctx, mpamhcr_el2, read_mpamhcr_el2());
12097d930c7eSJayanth Dodderi Chidanand 	write_el2_ctx_mpam(ctx, mpamvpm0_el2, read_mpamvpm0_el2());
12107d930c7eSJayanth Dodderi Chidanand 	write_el2_ctx_mpam(ctx, mpamvpmv_el2, read_mpamvpmv_el2());
12119448f2b8SAndre Przywara 
12129448f2b8SAndre Przywara 	/*
12139448f2b8SAndre Przywara 	 * The number of MPAMVPM registers is implementation defined, their
12149448f2b8SAndre Przywara 	 * number is stored in the MPAMIDR_EL1 register.
12159448f2b8SAndre Przywara 	 */
12169448f2b8SAndre Przywara 	switch ((mpam_idr >> MPAMIDR_EL1_VPMR_MAX_SHIFT) & MPAMIDR_EL1_VPMR_MAX_MASK) {
12179448f2b8SAndre Przywara 	case 7:
12187d930c7eSJayanth Dodderi Chidanand 		write_el2_ctx_mpam(ctx, mpamvpm7_el2, read_mpamvpm7_el2());
12199448f2b8SAndre Przywara 		__fallthrough;
12209448f2b8SAndre Przywara 	case 6:
12217d930c7eSJayanth Dodderi Chidanand 		write_el2_ctx_mpam(ctx, mpamvpm6_el2, read_mpamvpm6_el2());
12229448f2b8SAndre Przywara 		__fallthrough;
12239448f2b8SAndre Przywara 	case 5:
12247d930c7eSJayanth Dodderi Chidanand 		write_el2_ctx_mpam(ctx, mpamvpm5_el2, read_mpamvpm5_el2());
12259448f2b8SAndre Przywara 		__fallthrough;
12269448f2b8SAndre Przywara 	case 4:
12277d930c7eSJayanth Dodderi Chidanand 		write_el2_ctx_mpam(ctx, mpamvpm4_el2, read_mpamvpm4_el2());
12289448f2b8SAndre Przywara 		__fallthrough;
12299448f2b8SAndre Przywara 	case 3:
12307d930c7eSJayanth Dodderi Chidanand 		write_el2_ctx_mpam(ctx, mpamvpm3_el2, read_mpamvpm3_el2());
12319448f2b8SAndre Przywara 		__fallthrough;
12329448f2b8SAndre Przywara 	case 2:
12337d930c7eSJayanth Dodderi Chidanand 		write_el2_ctx_mpam(ctx, mpamvpm2_el2, read_mpamvpm2_el2());
12349448f2b8SAndre Przywara 		__fallthrough;
12359448f2b8SAndre Przywara 	case 1:
12367d930c7eSJayanth Dodderi Chidanand 		write_el2_ctx_mpam(ctx, mpamvpm1_el2, read_mpamvpm1_el2());
12379448f2b8SAndre Przywara 		break;
12389448f2b8SAndre Przywara 	}
12399448f2b8SAndre Przywara }
12409448f2b8SAndre Przywara 
12417d930c7eSJayanth Dodderi Chidanand static void el2_sysregs_context_restore_mpam(el2_sysregs_t *ctx)
12429448f2b8SAndre Przywara {
12439448f2b8SAndre Przywara 	u_register_t mpam_idr = read_mpamidr_el1();
12449448f2b8SAndre Przywara 
12457d930c7eSJayanth Dodderi Chidanand 	write_mpam2_el2(read_el2_ctx_mpam(ctx, mpam2_el2));
12469448f2b8SAndre Przywara 
12479448f2b8SAndre Przywara 	if ((mpam_idr & MPAMIDR_HAS_HCR_BIT) == 0U) {
12489448f2b8SAndre Przywara 		return;
12499448f2b8SAndre Przywara 	}
12509448f2b8SAndre Przywara 
12517d930c7eSJayanth Dodderi Chidanand 	write_mpamhcr_el2(read_el2_ctx_mpam(ctx, mpamhcr_el2));
12527d930c7eSJayanth Dodderi Chidanand 	write_mpamvpm0_el2(read_el2_ctx_mpam(ctx, mpamvpm0_el2));
12537d930c7eSJayanth Dodderi Chidanand 	write_mpamvpmv_el2(read_el2_ctx_mpam(ctx, mpamvpmv_el2));
12549448f2b8SAndre Przywara 
12559448f2b8SAndre Przywara 	switch ((mpam_idr >> MPAMIDR_EL1_VPMR_MAX_SHIFT) & MPAMIDR_EL1_VPMR_MAX_MASK) {
12569448f2b8SAndre Przywara 	case 7:
12577d930c7eSJayanth Dodderi Chidanand 		write_mpamvpm7_el2(read_el2_ctx_mpam(ctx, mpamvpm7_el2));
12589448f2b8SAndre Przywara 		__fallthrough;
12599448f2b8SAndre Przywara 	case 6:
12607d930c7eSJayanth Dodderi Chidanand 		write_mpamvpm6_el2(read_el2_ctx_mpam(ctx, mpamvpm6_el2));
12619448f2b8SAndre Przywara 		__fallthrough;
12629448f2b8SAndre Przywara 	case 5:
12637d930c7eSJayanth Dodderi Chidanand 		write_mpamvpm5_el2(read_el2_ctx_mpam(ctx, mpamvpm5_el2));
12649448f2b8SAndre Przywara 		__fallthrough;
12659448f2b8SAndre Przywara 	case 4:
12667d930c7eSJayanth Dodderi Chidanand 		write_mpamvpm4_el2(read_el2_ctx_mpam(ctx, mpamvpm4_el2));
12679448f2b8SAndre Przywara 		__fallthrough;
12689448f2b8SAndre Przywara 	case 3:
12697d930c7eSJayanth Dodderi Chidanand 		write_mpamvpm3_el2(read_el2_ctx_mpam(ctx, mpamvpm3_el2));
12709448f2b8SAndre Przywara 		__fallthrough;
12719448f2b8SAndre Przywara 	case 2:
12727d930c7eSJayanth Dodderi Chidanand 		write_mpamvpm2_el2(read_el2_ctx_mpam(ctx, mpamvpm2_el2));
12739448f2b8SAndre Przywara 		__fallthrough;
12749448f2b8SAndre Przywara 	case 1:
12757d930c7eSJayanth Dodderi Chidanand 		write_mpamvpm1_el2(read_el2_ctx_mpam(ctx, mpamvpm1_el2));
12769448f2b8SAndre Przywara 		break;
12779448f2b8SAndre Przywara 	}
12789448f2b8SAndre Przywara }
12799448f2b8SAndre Przywara 
1280937d6fdbSManish Pandey /* ---------------------------------------------------------------------------
1281937d6fdbSManish Pandey  * The following registers are not added:
1282937d6fdbSManish Pandey  * ICH_AP0R<n>_EL2
1283937d6fdbSManish Pandey  * ICH_AP1R<n>_EL2
1284937d6fdbSManish Pandey  * ICH_LR<n>_EL2
1285937d6fdbSManish Pandey  *
1286937d6fdbSManish Pandey  * NOTE: For a system with S-EL2 present but not enabled, accessing
1287937d6fdbSManish Pandey  * ICC_SRE_EL2 is undefined from EL3. To workaround this change the
1288937d6fdbSManish Pandey  * SCR_EL3.NS = 1 before accessing this register.
1289937d6fdbSManish Pandey  * ---------------------------------------------------------------------------
1290937d6fdbSManish Pandey  */
12917455cd17SGovindraj Raja static void el2_sysregs_context_save_gic(el2_sysregs_t *ctx, uint32_t security_state)
1292937d6fdbSManish Pandey {
12937455cd17SGovindraj Raja 	u_register_t scr_el3 = read_scr_el3();
12947455cd17SGovindraj Raja 
1295937d6fdbSManish Pandey #if defined(SPD_spmd) && SPMD_SPM_AT_SEL2
1296d6af2344SJayanth Dodderi Chidanand 	write_el2_ctx_common(ctx, icc_sre_el2, read_icc_sre_el2());
1297937d6fdbSManish Pandey #else
1298937d6fdbSManish Pandey 	write_scr_el3(scr_el3 | SCR_NS_BIT);
1299937d6fdbSManish Pandey 	isb();
1300937d6fdbSManish Pandey 
1301d6af2344SJayanth Dodderi Chidanand 	write_el2_ctx_common(ctx, icc_sre_el2, read_icc_sre_el2());
1302937d6fdbSManish Pandey 
1303937d6fdbSManish Pandey 	write_scr_el3(scr_el3);
1304937d6fdbSManish Pandey 	isb();
1305937d6fdbSManish Pandey #endif
1306d6af2344SJayanth Dodderi Chidanand 	write_el2_ctx_common(ctx, ich_hcr_el2, read_ich_hcr_el2());
13077455cd17SGovindraj Raja 
13087455cd17SGovindraj Raja 	if (errata_ich_vmcr_el2_applies()) {
13097455cd17SGovindraj Raja 		if (security_state == SECURE) {
13107455cd17SGovindraj Raja 			write_scr_el3(scr_el3 & ~SCR_NS_BIT);
13117455cd17SGovindraj Raja 		} else {
13127455cd17SGovindraj Raja 			write_scr_el3(scr_el3 | SCR_NS_BIT);
13137455cd17SGovindraj Raja 		}
13147455cd17SGovindraj Raja 		isb();
1315937d6fdbSManish Pandey 	}
1316937d6fdbSManish Pandey 
13177455cd17SGovindraj Raja 	write_el2_ctx_common(ctx, ich_vmcr_el2, read_ich_vmcr_el2());
13187455cd17SGovindraj Raja 
13197455cd17SGovindraj Raja 	if (errata_ich_vmcr_el2_applies()) {
13207455cd17SGovindraj Raja 		write_scr_el3(scr_el3);
13217455cd17SGovindraj Raja 		isb();
13227455cd17SGovindraj Raja 	}
13237455cd17SGovindraj Raja }
13247455cd17SGovindraj Raja 
13257455cd17SGovindraj Raja static void el2_sysregs_context_restore_gic(el2_sysregs_t *ctx, uint32_t security_state)
1326937d6fdbSManish Pandey {
13277455cd17SGovindraj Raja 	u_register_t scr_el3 = read_scr_el3();
13287455cd17SGovindraj Raja 
1329937d6fdbSManish Pandey #if defined(SPD_spmd) && SPMD_SPM_AT_SEL2
1330d6af2344SJayanth Dodderi Chidanand 	write_icc_sre_el2(read_el2_ctx_common(ctx, icc_sre_el2));
1331937d6fdbSManish Pandey #else
1332937d6fdbSManish Pandey 	write_scr_el3(scr_el3 | SCR_NS_BIT);
1333937d6fdbSManish Pandey 	isb();
1334937d6fdbSManish Pandey 
1335d6af2344SJayanth Dodderi Chidanand 	write_icc_sre_el2(read_el2_ctx_common(ctx, icc_sre_el2));
1336937d6fdbSManish Pandey 
1337937d6fdbSManish Pandey 	write_scr_el3(scr_el3);
1338937d6fdbSManish Pandey 	isb();
1339937d6fdbSManish Pandey #endif
1340d6af2344SJayanth Dodderi Chidanand 	write_ich_hcr_el2(read_el2_ctx_common(ctx, ich_hcr_el2));
13417455cd17SGovindraj Raja 
13427455cd17SGovindraj Raja 	if (errata_ich_vmcr_el2_applies()) {
13437455cd17SGovindraj Raja 		if (security_state == SECURE) {
13447455cd17SGovindraj Raja 			write_scr_el3(scr_el3 & ~SCR_NS_BIT);
13457455cd17SGovindraj Raja 		} else {
13467455cd17SGovindraj Raja 			write_scr_el3(scr_el3 | SCR_NS_BIT);
13477455cd17SGovindraj Raja 		}
13487455cd17SGovindraj Raja 		isb();
13497455cd17SGovindraj Raja 	}
13507455cd17SGovindraj Raja 
1351d6af2344SJayanth Dodderi Chidanand 	write_ich_vmcr_el2(read_el2_ctx_common(ctx, ich_vmcr_el2));
13527455cd17SGovindraj Raja 
13537455cd17SGovindraj Raja 	if (errata_ich_vmcr_el2_applies()) {
13547455cd17SGovindraj Raja 		write_scr_el3(scr_el3);
13557455cd17SGovindraj Raja 		isb();
13567455cd17SGovindraj Raja 	}
1357937d6fdbSManish Pandey }
1358937d6fdbSManish Pandey 
1359ac58e574SBoyan Karatotev /* -----------------------------------------------------
1360ac58e574SBoyan Karatotev  * The following registers are not added:
1361ac58e574SBoyan Karatotev  * AMEVCNTVOFF0<n>_EL2
1362ac58e574SBoyan Karatotev  * AMEVCNTVOFF1<n>_EL2
1363ac58e574SBoyan Karatotev  * -----------------------------------------------------
1364ac58e574SBoyan Karatotev  */
1365ac58e574SBoyan Karatotev static void el2_sysregs_context_save_common(el2_sysregs_t *ctx)
1366ac58e574SBoyan Karatotev {
1367d6af2344SJayanth Dodderi Chidanand 	write_el2_ctx_common(ctx, actlr_el2, read_actlr_el2());
1368d6af2344SJayanth Dodderi Chidanand 	write_el2_ctx_common(ctx, afsr0_el2, read_afsr0_el2());
1369d6af2344SJayanth Dodderi Chidanand 	write_el2_ctx_common(ctx, afsr1_el2, read_afsr1_el2());
1370d6af2344SJayanth Dodderi Chidanand 	write_el2_ctx_common(ctx, amair_el2, read_amair_el2());
1371d6af2344SJayanth Dodderi Chidanand 	write_el2_ctx_common(ctx, cnthctl_el2, read_cnthctl_el2());
1372d6af2344SJayanth Dodderi Chidanand 	write_el2_ctx_common(ctx, cntvoff_el2, read_cntvoff_el2());
1373d6af2344SJayanth Dodderi Chidanand 	write_el2_ctx_common(ctx, cptr_el2, read_cptr_el2());
1374ac58e574SBoyan Karatotev 	if (CTX_INCLUDE_AARCH32_REGS) {
1375d6af2344SJayanth Dodderi Chidanand 		write_el2_ctx_common(ctx, dbgvcr32_el2, read_dbgvcr32_el2());
1376ac58e574SBoyan Karatotev 	}
1377d6af2344SJayanth Dodderi Chidanand 	write_el2_ctx_common(ctx, elr_el2, read_elr_el2());
1378d6af2344SJayanth Dodderi Chidanand 	write_el2_ctx_common(ctx, esr_el2, read_esr_el2());
1379d6af2344SJayanth Dodderi Chidanand 	write_el2_ctx_common(ctx, far_el2, read_far_el2());
1380d6af2344SJayanth Dodderi Chidanand 	write_el2_ctx_common(ctx, hacr_el2, read_hacr_el2());
1381d6af2344SJayanth Dodderi Chidanand 	write_el2_ctx_common(ctx, hcr_el2, read_hcr_el2());
1382d6af2344SJayanth Dodderi Chidanand 	write_el2_ctx_common(ctx, hpfar_el2, read_hpfar_el2());
1383d6af2344SJayanth Dodderi Chidanand 	write_el2_ctx_common(ctx, hstr_el2, read_hstr_el2());
1384d6af2344SJayanth Dodderi Chidanand 	write_el2_ctx_common(ctx, mair_el2, read_mair_el2());
1385d6af2344SJayanth Dodderi Chidanand 	write_el2_ctx_common(ctx, mdcr_el2, read_mdcr_el2());
1386d6af2344SJayanth Dodderi Chidanand 	write_el2_ctx_common(ctx, sctlr_el2, read_sctlr_el2());
1387d6af2344SJayanth Dodderi Chidanand 	write_el2_ctx_common(ctx, spsr_el2, read_spsr_el2());
1388d6af2344SJayanth Dodderi Chidanand 	write_el2_ctx_common(ctx, sp_el2, read_sp_el2());
1389d6af2344SJayanth Dodderi Chidanand 	write_el2_ctx_common(ctx, tcr_el2, read_tcr_el2());
1390d6af2344SJayanth Dodderi Chidanand 	write_el2_ctx_common(ctx, tpidr_el2, read_tpidr_el2());
1391d6af2344SJayanth Dodderi Chidanand 	write_el2_ctx_common(ctx, vbar_el2, read_vbar_el2());
1392d6af2344SJayanth Dodderi Chidanand 	write_el2_ctx_common(ctx, vmpidr_el2, read_vmpidr_el2());
1393d6af2344SJayanth Dodderi Chidanand 	write_el2_ctx_common(ctx, vpidr_el2, read_vpidr_el2());
1394d6af2344SJayanth Dodderi Chidanand 	write_el2_ctx_common(ctx, vtcr_el2, read_vtcr_el2());
139530655136SGovindraj Raja 
13966595f4cbSIgor Podgainõi 	write_el2_ctx_common_sysreg128(ctx, ttbr0_el2, read_ttbr0_el2());
13976595f4cbSIgor Podgainõi 	write_el2_ctx_common_sysreg128(ctx, vttbr_el2, read_vttbr_el2());
1398ac58e574SBoyan Karatotev }
1399ac58e574SBoyan Karatotev 
1400ac58e574SBoyan Karatotev static void el2_sysregs_context_restore_common(el2_sysregs_t *ctx)
1401ac58e574SBoyan Karatotev {
1402d6af2344SJayanth Dodderi Chidanand 	write_actlr_el2(read_el2_ctx_common(ctx, actlr_el2));
1403d6af2344SJayanth Dodderi Chidanand 	write_afsr0_el2(read_el2_ctx_common(ctx, afsr0_el2));
1404d6af2344SJayanth Dodderi Chidanand 	write_afsr1_el2(read_el2_ctx_common(ctx, afsr1_el2));
1405d6af2344SJayanth Dodderi Chidanand 	write_amair_el2(read_el2_ctx_common(ctx, amair_el2));
1406d6af2344SJayanth Dodderi Chidanand 	write_cnthctl_el2(read_el2_ctx_common(ctx, cnthctl_el2));
1407d6af2344SJayanth Dodderi Chidanand 	write_cntvoff_el2(read_el2_ctx_common(ctx, cntvoff_el2));
1408d6af2344SJayanth Dodderi Chidanand 	write_cptr_el2(read_el2_ctx_common(ctx, cptr_el2));
1409ac58e574SBoyan Karatotev 	if (CTX_INCLUDE_AARCH32_REGS) {
1410d6af2344SJayanth Dodderi Chidanand 		write_dbgvcr32_el2(read_el2_ctx_common(ctx, dbgvcr32_el2));
1411ac58e574SBoyan Karatotev 	}
1412d6af2344SJayanth Dodderi Chidanand 	write_elr_el2(read_el2_ctx_common(ctx, elr_el2));
1413d6af2344SJayanth Dodderi Chidanand 	write_esr_el2(read_el2_ctx_common(ctx, esr_el2));
1414d6af2344SJayanth Dodderi Chidanand 	write_far_el2(read_el2_ctx_common(ctx, far_el2));
1415d6af2344SJayanth Dodderi Chidanand 	write_hacr_el2(read_el2_ctx_common(ctx, hacr_el2));
1416d6af2344SJayanth Dodderi Chidanand 	write_hcr_el2(read_el2_ctx_common(ctx, hcr_el2));
1417d6af2344SJayanth Dodderi Chidanand 	write_hpfar_el2(read_el2_ctx_common(ctx, hpfar_el2));
1418d6af2344SJayanth Dodderi Chidanand 	write_hstr_el2(read_el2_ctx_common(ctx, hstr_el2));
1419d6af2344SJayanth Dodderi Chidanand 	write_mair_el2(read_el2_ctx_common(ctx, mair_el2));
1420d6af2344SJayanth Dodderi Chidanand 	write_mdcr_el2(read_el2_ctx_common(ctx, mdcr_el2));
1421d6af2344SJayanth Dodderi Chidanand 	write_sctlr_el2(read_el2_ctx_common(ctx, sctlr_el2));
1422d6af2344SJayanth Dodderi Chidanand 	write_spsr_el2(read_el2_ctx_common(ctx, spsr_el2));
1423d6af2344SJayanth Dodderi Chidanand 	write_sp_el2(read_el2_ctx_common(ctx, sp_el2));
1424d6af2344SJayanth Dodderi Chidanand 	write_tcr_el2(read_el2_ctx_common(ctx, tcr_el2));
1425d6af2344SJayanth Dodderi Chidanand 	write_tpidr_el2(read_el2_ctx_common(ctx, tpidr_el2));
1426d6af2344SJayanth Dodderi Chidanand 	write_ttbr0_el2(read_el2_ctx_common(ctx, ttbr0_el2));
1427d6af2344SJayanth Dodderi Chidanand 	write_vbar_el2(read_el2_ctx_common(ctx, vbar_el2));
1428d6af2344SJayanth Dodderi Chidanand 	write_vmpidr_el2(read_el2_ctx_common(ctx, vmpidr_el2));
1429d6af2344SJayanth Dodderi Chidanand 	write_vpidr_el2(read_el2_ctx_common(ctx, vpidr_el2));
1430d6af2344SJayanth Dodderi Chidanand 	write_vtcr_el2(read_el2_ctx_common(ctx, vtcr_el2));
1431d6af2344SJayanth Dodderi Chidanand 	write_vttbr_el2(read_el2_ctx_common(ctx, vttbr_el2));
1432ac58e574SBoyan Karatotev }
1433ac58e574SBoyan Karatotev 
143428f39f02SMax Shvetsov /*******************************************************************************
143528f39f02SMax Shvetsov  * Save EL2 sysreg context
143628f39f02SMax Shvetsov  ******************************************************************************/
143728f39f02SMax Shvetsov void cm_el2_sysregs_context_save(uint32_t security_state)
143828f39f02SMax Shvetsov {
143928f39f02SMax Shvetsov 	cpu_context_t *ctx;
1440d20052f3SZelalem Aweke 	el2_sysregs_t *el2_sysregs_ctx;
144128f39f02SMax Shvetsov 
144228f39f02SMax Shvetsov 	ctx = cm_get_context(security_state);
144328f39f02SMax Shvetsov 	assert(ctx != NULL);
144428f39f02SMax Shvetsov 
1445d20052f3SZelalem Aweke 	el2_sysregs_ctx = get_el2_sysregs_ctx(ctx);
1446d20052f3SZelalem Aweke 
1447d20052f3SZelalem Aweke 	el2_sysregs_context_save_common(el2_sysregs_ctx);
14487455cd17SGovindraj Raja 	el2_sysregs_context_save_gic(el2_sysregs_ctx, security_state);
14490a33adc0SGovindraj Raja 
1450c282384dSGovindraj Raja 	if (is_feat_mte2_supported()) {
1451a796d5aaSJayanth Dodderi Chidanand 		write_el2_ctx_mte2(el2_sysregs_ctx, tfsr_el2, read_tfsr_el2());
14520a33adc0SGovindraj Raja 	}
14539acff28aSArvind Ram Prakash 
14549448f2b8SAndre Przywara 	if (is_feat_mpam_supported()) {
14557d930c7eSJayanth Dodderi Chidanand 		el2_sysregs_context_save_mpam(el2_sysregs_ctx);
14569448f2b8SAndre Przywara 	}
1457bb7b85a3SAndre Przywara 
1458de8c4892SAndre Przywara 	if (is_feat_fgt_supported()) {
1459d20052f3SZelalem Aweke 		el2_sysregs_context_save_fgt(el2_sysregs_ctx);
1460de8c4892SAndre Przywara 	}
1461bb7b85a3SAndre Przywara 
146233e6aaacSArvind Ram Prakash 	if (is_feat_fgt2_supported()) {
146333e6aaacSArvind Ram Prakash 		el2_sysregs_context_save_fgt2(el2_sysregs_ctx);
146433e6aaacSArvind Ram Prakash 	}
146533e6aaacSArvind Ram Prakash 
1466b8f03d29SAndre Przywara 	if (is_feat_ecv_v2_supported()) {
1467d6af2344SJayanth Dodderi Chidanand 		write_el2_ctx_ecv(el2_sysregs_ctx, cntpoff_el2, read_cntpoff_el2());
1468b8f03d29SAndre Przywara 	}
1469b8f03d29SAndre Przywara 
1470ea735bf5SAndre Przywara 	if (is_feat_vhe_supported()) {
1471d6af2344SJayanth Dodderi Chidanand 		write_el2_ctx_vhe(el2_sysregs_ctx, contextidr_el2,
1472d6af2344SJayanth Dodderi Chidanand 					read_contextidr_el2());
147330655136SGovindraj Raja 		write_el2_ctx_vhe_sysreg128(el2_sysregs_ctx, ttbr1_el2, read_ttbr1_el2());
1474ea735bf5SAndre Przywara 	}
14756503ff29SAndre Przywara 
14766503ff29SAndre Przywara 	if (is_feat_ras_supported()) {
1477d6af2344SJayanth Dodderi Chidanand 		write_el2_ctx_ras(el2_sysregs_ctx, vdisr_el2, read_vdisr_el2());
1478d6af2344SJayanth Dodderi Chidanand 		write_el2_ctx_ras(el2_sysregs_ctx, vsesr_el2, read_vsesr_el2());
14796503ff29SAndre Przywara 	}
1480d5384b69SAndre Przywara 
1481d5384b69SAndre Przywara 	if (is_feat_nv2_supported()) {
1482d6af2344SJayanth Dodderi Chidanand 		write_el2_ctx_neve(el2_sysregs_ctx, vncr_el2, read_vncr_el2());
1483d5384b69SAndre Przywara 	}
1484d5384b69SAndre Przywara 
1485fc8d2d39SAndre Przywara 	if (is_feat_trf_supported()) {
1486d6af2344SJayanth Dodderi Chidanand 		write_el2_ctx_trf(el2_sysregs_ctx, trfcr_el2, read_trfcr_el2());
1487fc8d2d39SAndre Przywara 	}
14887db710f0SAndre Przywara 
14897db710f0SAndre Przywara 	if (is_feat_csv2_2_supported()) {
1490d6af2344SJayanth Dodderi Chidanand 		write_el2_ctx_csv2_2(el2_sysregs_ctx, scxtnum_el2,
1491d6af2344SJayanth Dodderi Chidanand 					read_scxtnum_el2());
14927db710f0SAndre Przywara 	}
14937db710f0SAndre Przywara 
1494c5a3ebbdSAndre Przywara 	if (is_feat_hcx_supported()) {
1495d6af2344SJayanth Dodderi Chidanand 		write_el2_ctx_hcx(el2_sysregs_ctx, hcrx_el2, read_hcrx_el2());
1496c5a3ebbdSAndre Przywara 	}
1497d6af2344SJayanth Dodderi Chidanand 
1498d3331603SMark Brown 	if (is_feat_tcr2_supported()) {
1499d6af2344SJayanth Dodderi Chidanand 		write_el2_ctx_tcr2(el2_sysregs_ctx, tcr2_el2, read_tcr2_el2());
1500d3331603SMark Brown 	}
1501d6af2344SJayanth Dodderi Chidanand 
1502062b6c6bSMark Brown 	if (is_feat_sxpie_supported()) {
1503d6af2344SJayanth Dodderi Chidanand 		write_el2_ctx_sxpie(el2_sysregs_ctx, pire0_el2, read_pire0_el2());
1504d6af2344SJayanth Dodderi Chidanand 		write_el2_ctx_sxpie(el2_sysregs_ctx, pir_el2, read_pir_el2());
1505062b6c6bSMark Brown 	}
1506d6af2344SJayanth Dodderi Chidanand 
1507062b6c6bSMark Brown 	if (is_feat_sxpoe_supported()) {
1508d6af2344SJayanth Dodderi Chidanand 		write_el2_ctx_sxpoe(el2_sysregs_ctx, por_el2, read_por_el2());
1509062b6c6bSMark Brown 	}
1510d6af2344SJayanth Dodderi Chidanand 
151141ae0473SSona Mathew 	if (is_feat_brbe_supported()) {
151241ae0473SSona Mathew 		write_el2_ctx_brbe(el2_sysregs_ctx, brbcr_el2, read_brbcr_el2());
151341ae0473SSona Mathew 	}
151441ae0473SSona Mathew 
1515d6af2344SJayanth Dodderi Chidanand 	if (is_feat_s2pie_supported()) {
1516d6af2344SJayanth Dodderi Chidanand 		write_el2_ctx_s2pie(el2_sysregs_ctx, s2pir_el2, read_s2pir_el2());
1517d6af2344SJayanth Dodderi Chidanand 	}
1518d6af2344SJayanth Dodderi Chidanand 
1519688ab57bSMark Brown 	if (is_feat_gcs_supported()) {
15206aae3acfSMadhukar Pappireddy 		write_el2_ctx_gcs(el2_sysregs_ctx, gcscr_el2, read_gcscr_el2());
15216aae3acfSMadhukar Pappireddy 		write_el2_ctx_gcs(el2_sysregs_ctx, gcspr_el2, read_gcspr_el2());
1522688ab57bSMark Brown 	}
15234ec4e545SJayanth Dodderi Chidanand 
15244ec4e545SJayanth Dodderi Chidanand 	if (is_feat_sctlr2_supported()) {
15254ec4e545SJayanth Dodderi Chidanand 		write_el2_ctx_sctlr2(el2_sysregs_ctx, sctlr2_el2, read_sctlr2_el2());
15264ec4e545SJayanth Dodderi Chidanand 	}
152728f39f02SMax Shvetsov }
152828f39f02SMax Shvetsov 
152928f39f02SMax Shvetsov /*******************************************************************************
153028f39f02SMax Shvetsov  * Restore EL2 sysreg context
153128f39f02SMax Shvetsov  ******************************************************************************/
153228f39f02SMax Shvetsov void cm_el2_sysregs_context_restore(uint32_t security_state)
153328f39f02SMax Shvetsov {
153428f39f02SMax Shvetsov 	cpu_context_t *ctx;
1535d20052f3SZelalem Aweke 	el2_sysregs_t *el2_sysregs_ctx;
153628f39f02SMax Shvetsov 
153728f39f02SMax Shvetsov 	ctx = cm_get_context(security_state);
153828f39f02SMax Shvetsov 	assert(ctx != NULL);
153928f39f02SMax Shvetsov 
1540d20052f3SZelalem Aweke 	el2_sysregs_ctx = get_el2_sysregs_ctx(ctx);
1541d20052f3SZelalem Aweke 
1542d20052f3SZelalem Aweke 	el2_sysregs_context_restore_common(el2_sysregs_ctx);
15437455cd17SGovindraj Raja 	el2_sysregs_context_restore_gic(el2_sysregs_ctx, security_state);
154430788a84SGovindraj Raja 
1545c282384dSGovindraj Raja 	if (is_feat_mte2_supported()) {
1546a796d5aaSJayanth Dodderi Chidanand 		write_tfsr_el2(read_el2_ctx_mte2(el2_sysregs_ctx, tfsr_el2));
154730788a84SGovindraj Raja 	}
15489acff28aSArvind Ram Prakash 
15499448f2b8SAndre Przywara 	if (is_feat_mpam_supported()) {
15507d930c7eSJayanth Dodderi Chidanand 		el2_sysregs_context_restore_mpam(el2_sysregs_ctx);
15519448f2b8SAndre Przywara 	}
1552bb7b85a3SAndre Przywara 
1553de8c4892SAndre Przywara 	if (is_feat_fgt_supported()) {
1554d20052f3SZelalem Aweke 		el2_sysregs_context_restore_fgt(el2_sysregs_ctx);
1555de8c4892SAndre Przywara 	}
1556bb7b85a3SAndre Przywara 
155733e6aaacSArvind Ram Prakash 	if (is_feat_fgt2_supported()) {
155833e6aaacSArvind Ram Prakash 		el2_sysregs_context_restore_fgt2(el2_sysregs_ctx);
155933e6aaacSArvind Ram Prakash 	}
156033e6aaacSArvind Ram Prakash 
1561b8f03d29SAndre Przywara 	if (is_feat_ecv_v2_supported()) {
1562d6af2344SJayanth Dodderi Chidanand 		write_cntpoff_el2(read_el2_ctx_ecv(el2_sysregs_ctx, cntpoff_el2));
1563b8f03d29SAndre Przywara 	}
1564b8f03d29SAndre Przywara 
1565ea735bf5SAndre Przywara 	if (is_feat_vhe_supported()) {
1566d6af2344SJayanth Dodderi Chidanand 		write_contextidr_el2(read_el2_ctx_vhe(el2_sysregs_ctx,
1567d6af2344SJayanth Dodderi Chidanand 					contextidr_el2));
1568d6af2344SJayanth Dodderi Chidanand 		write_ttbr1_el2(read_el2_ctx_vhe(el2_sysregs_ctx, ttbr1_el2));
1569ea735bf5SAndre Przywara 	}
15706503ff29SAndre Przywara 
15716503ff29SAndre Przywara 	if (is_feat_ras_supported()) {
1572d6af2344SJayanth Dodderi Chidanand 		write_vdisr_el2(read_el2_ctx_ras(el2_sysregs_ctx, vdisr_el2));
1573d6af2344SJayanth Dodderi Chidanand 		write_vsesr_el2(read_el2_ctx_ras(el2_sysregs_ctx, vsesr_el2));
15746503ff29SAndre Przywara 	}
1575d5384b69SAndre Przywara 
1576d5384b69SAndre Przywara 	if (is_feat_nv2_supported()) {
1577d6af2344SJayanth Dodderi Chidanand 		write_vncr_el2(read_el2_ctx_neve(el2_sysregs_ctx, vncr_el2));
1578fc8d2d39SAndre Przywara 	}
15797db710f0SAndre Przywara 
1580d6af2344SJayanth Dodderi Chidanand 	if (is_feat_trf_supported()) {
1581d6af2344SJayanth Dodderi Chidanand 		write_trfcr_el2(read_el2_ctx_trf(el2_sysregs_ctx, trfcr_el2));
1582d6af2344SJayanth Dodderi Chidanand 	}
1583d6af2344SJayanth Dodderi Chidanand 
15847db710f0SAndre Przywara 	if (is_feat_csv2_2_supported()) {
1585d6af2344SJayanth Dodderi Chidanand 		write_scxtnum_el2(read_el2_ctx_csv2_2(el2_sysregs_ctx,
1586d6af2344SJayanth Dodderi Chidanand 					scxtnum_el2));
15877db710f0SAndre Przywara 	}
15887db710f0SAndre Przywara 
1589c5a3ebbdSAndre Przywara 	if (is_feat_hcx_supported()) {
1590d6af2344SJayanth Dodderi Chidanand 		write_hcrx_el2(read_el2_ctx_hcx(el2_sysregs_ctx, hcrx_el2));
1591c5a3ebbdSAndre Przywara 	}
1592d6af2344SJayanth Dodderi Chidanand 
1593d3331603SMark Brown 	if (is_feat_tcr2_supported()) {
1594d6af2344SJayanth Dodderi Chidanand 		write_tcr2_el2(read_el2_ctx_tcr2(el2_sysregs_ctx, tcr2_el2));
1595d3331603SMark Brown 	}
1596d6af2344SJayanth Dodderi Chidanand 
1597062b6c6bSMark Brown 	if (is_feat_sxpie_supported()) {
1598d6af2344SJayanth Dodderi Chidanand 		write_pire0_el2(read_el2_ctx_sxpie(el2_sysregs_ctx, pire0_el2));
1599d6af2344SJayanth Dodderi Chidanand 		write_pir_el2(read_el2_ctx_sxpie(el2_sysregs_ctx, pir_el2));
1600062b6c6bSMark Brown 	}
1601d6af2344SJayanth Dodderi Chidanand 
1602062b6c6bSMark Brown 	if (is_feat_sxpoe_supported()) {
1603d6af2344SJayanth Dodderi Chidanand 		write_por_el2(read_el2_ctx_sxpoe(el2_sysregs_ctx, por_el2));
1604062b6c6bSMark Brown 	}
1605d6af2344SJayanth Dodderi Chidanand 
1606d6af2344SJayanth Dodderi Chidanand 	if (is_feat_s2pie_supported()) {
1607d6af2344SJayanth Dodderi Chidanand 		write_s2pir_el2(read_el2_ctx_s2pie(el2_sysregs_ctx, s2pir_el2));
1608d6af2344SJayanth Dodderi Chidanand 	}
1609d6af2344SJayanth Dodderi Chidanand 
1610688ab57bSMark Brown 	if (is_feat_gcs_supported()) {
1611d6af2344SJayanth Dodderi Chidanand 		write_gcscr_el2(read_el2_ctx_gcs(el2_sysregs_ctx, gcscr_el2));
1612d6af2344SJayanth Dodderi Chidanand 		write_gcspr_el2(read_el2_ctx_gcs(el2_sysregs_ctx, gcspr_el2));
1613688ab57bSMark Brown 	}
16144ec4e545SJayanth Dodderi Chidanand 
16154ec4e545SJayanth Dodderi Chidanand 	if (is_feat_sctlr2_supported()) {
16164ec4e545SJayanth Dodderi Chidanand 		write_sctlr2_el2(read_el2_ctx_sctlr2(el2_sysregs_ctx, sctlr2_el2));
16174ec4e545SJayanth Dodderi Chidanand 	}
161841ae0473SSona Mathew 
161941ae0473SSona Mathew 	if (is_feat_brbe_supported()) {
162041ae0473SSona Mathew 		write_brbcr_el2(read_el2_ctx_brbe(el2_sysregs_ctx, brbcr_el2));
162141ae0473SSona Mathew 	}
162228f39f02SMax Shvetsov }
1623a0674ab0SJayanth Dodderi Chidanand #endif /* (CTX_INCLUDE_EL2_REGS && IMAGE_BL31) */
162428f39f02SMax Shvetsov 
1625532ed618SSoby Mathew /*******************************************************************************
16268b95e848SZelalem Aweke  * This function is used to exit to Non-secure world. If CTX_INCLUDE_EL2_REGS
16278b95e848SZelalem Aweke  * is enabled, it restores EL1 and EL2 sysreg contexts instead of directly
16288b95e848SZelalem Aweke  * updating EL1 and EL2 registers. Otherwise, it calls the generic
16298b95e848SZelalem Aweke  * cm_prepare_el3_exit function.
16308b95e848SZelalem Aweke  ******************************************************************************/
16318b95e848SZelalem Aweke void cm_prepare_el3_exit_ns(void)
16328b95e848SZelalem Aweke {
1633a0674ab0SJayanth Dodderi Chidanand #if (CTX_INCLUDE_EL2_REGS && IMAGE_BL31)
16344085a02cSBoyan Karatotev #if ENABLE_ASSERTIONS
16358b95e848SZelalem Aweke 	cpu_context_t *ctx = cm_get_context(NON_SECURE);
16368b95e848SZelalem Aweke 	assert(ctx != NULL);
16378b95e848SZelalem Aweke 
1638b515f541SZelalem Aweke 	/* Assert that EL2 is used. */
16394085a02cSBoyan Karatotev 	u_register_t scr_el3 = read_ctx_reg(get_el3state_ctx(ctx), CTX_SCR_EL3);
1640b515f541SZelalem Aweke 	assert(((scr_el3 & SCR_HCE_BIT) != 0UL) &&
1641b515f541SZelalem Aweke 			(el_implemented(2U) != EL_IMPL_NONE));
16424085a02cSBoyan Karatotev #endif /* ENABLE_ASSERTIONS */
16438b95e848SZelalem Aweke 
1644a0674ab0SJayanth Dodderi Chidanand 	/* Restore EL2 sysreg contexts */
16458b95e848SZelalem Aweke 	cm_el2_sysregs_context_restore(NON_SECURE);
16468b95e848SZelalem Aweke 	cm_set_next_eret_context(NON_SECURE);
16478b95e848SZelalem Aweke #else
16488b95e848SZelalem Aweke 	cm_prepare_el3_exit(NON_SECURE);
1649a0674ab0SJayanth Dodderi Chidanand #endif /* (CTX_INCLUDE_EL2_REGS && IMAGE_BL31) */
16508b95e848SZelalem Aweke }
16518b95e848SZelalem Aweke 
1652a0674ab0SJayanth Dodderi Chidanand #if ((IMAGE_BL1) || (IMAGE_BL31 && (!CTX_INCLUDE_EL2_REGS)))
1653a0674ab0SJayanth Dodderi Chidanand /*******************************************************************************
1654a0674ab0SJayanth Dodderi Chidanand  * The next set of six functions are used by runtime services to save and restore
1655a0674ab0SJayanth Dodderi Chidanand  * EL1 context on the 'cpu_context' structure for the specified security state.
1656a0674ab0SJayanth Dodderi Chidanand  ******************************************************************************/
165759f8882bSJayanth Dodderi Chidanand static void el1_sysregs_context_save(el1_sysregs_t *ctx)
165859f8882bSJayanth Dodderi Chidanand {
165942e35d2fSJayanth Dodderi Chidanand 	write_el1_ctx_common(ctx, spsr_el1, read_spsr_el1());
166042e35d2fSJayanth Dodderi Chidanand 	write_el1_ctx_common(ctx, elr_el1, read_elr_el1());
166159f8882bSJayanth Dodderi Chidanand 
166259b7c0a0SJayanth Dodderi Chidanand #if (!ERRATA_SPECULATIVE_AT)
166342e35d2fSJayanth Dodderi Chidanand 	write_el1_ctx_common(ctx, sctlr_el1, read_sctlr_el1());
166442e35d2fSJayanth Dodderi Chidanand 	write_el1_ctx_common(ctx, tcr_el1, read_tcr_el1());
166559f8882bSJayanth Dodderi Chidanand #endif /* (!ERRATA_SPECULATIVE_AT) */
166659f8882bSJayanth Dodderi Chidanand 
166742e35d2fSJayanth Dodderi Chidanand 	write_el1_ctx_common(ctx, cpacr_el1, read_cpacr_el1());
166842e35d2fSJayanth Dodderi Chidanand 	write_el1_ctx_common(ctx, csselr_el1, read_csselr_el1());
166942e35d2fSJayanth Dodderi Chidanand 	write_el1_ctx_common(ctx, sp_el1, read_sp_el1());
167042e35d2fSJayanth Dodderi Chidanand 	write_el1_ctx_common(ctx, esr_el1, read_esr_el1());
167142e35d2fSJayanth Dodderi Chidanand 	write_el1_ctx_common(ctx, mair_el1, read_mair_el1());
167242e35d2fSJayanth Dodderi Chidanand 	write_el1_ctx_common(ctx, amair_el1, read_amair_el1());
167342e35d2fSJayanth Dodderi Chidanand 	write_el1_ctx_common(ctx, actlr_el1, read_actlr_el1());
167442e35d2fSJayanth Dodderi Chidanand 	write_el1_ctx_common(ctx, tpidr_el1, read_tpidr_el1());
167542e35d2fSJayanth Dodderi Chidanand 	write_el1_ctx_common(ctx, tpidr_el0, read_tpidr_el0());
167642e35d2fSJayanth Dodderi Chidanand 	write_el1_ctx_common(ctx, tpidrro_el0, read_tpidrro_el0());
167742e35d2fSJayanth Dodderi Chidanand 	write_el1_ctx_common(ctx, far_el1, read_far_el1());
167842e35d2fSJayanth Dodderi Chidanand 	write_el1_ctx_common(ctx, afsr0_el1, read_afsr0_el1());
167942e35d2fSJayanth Dodderi Chidanand 	write_el1_ctx_common(ctx, afsr1_el1, read_afsr1_el1());
168042e35d2fSJayanth Dodderi Chidanand 	write_el1_ctx_common(ctx, contextidr_el1, read_contextidr_el1());
168142e35d2fSJayanth Dodderi Chidanand 	write_el1_ctx_common(ctx, vbar_el1, read_vbar_el1());
168242e35d2fSJayanth Dodderi Chidanand 	write_el1_ctx_common(ctx, mdccint_el1, read_mdccint_el1());
168342e35d2fSJayanth Dodderi Chidanand 	write_el1_ctx_common(ctx, mdscr_el1, read_mdscr_el1());
168459f8882bSJayanth Dodderi Chidanand 
16856595f4cbSIgor Podgainõi 	write_el1_ctx_common_sysreg128(ctx, par_el1, read_par_el1());
16866595f4cbSIgor Podgainõi 	write_el1_ctx_common_sysreg128(ctx, ttbr0_el1, read_ttbr0_el1());
16876595f4cbSIgor Podgainõi 	write_el1_ctx_common_sysreg128(ctx, ttbr1_el1, read_ttbr1_el1());
16886595f4cbSIgor Podgainõi 
168942e35d2fSJayanth Dodderi Chidanand 	if (CTX_INCLUDE_AARCH32_REGS) {
169042e35d2fSJayanth Dodderi Chidanand 		/* Save Aarch32 registers */
169142e35d2fSJayanth Dodderi Chidanand 		write_el1_ctx_aarch32(ctx, spsr_abt, read_spsr_abt());
169242e35d2fSJayanth Dodderi Chidanand 		write_el1_ctx_aarch32(ctx, spsr_und, read_spsr_und());
169342e35d2fSJayanth Dodderi Chidanand 		write_el1_ctx_aarch32(ctx, spsr_irq, read_spsr_irq());
169442e35d2fSJayanth Dodderi Chidanand 		write_el1_ctx_aarch32(ctx, spsr_fiq, read_spsr_fiq());
169542e35d2fSJayanth Dodderi Chidanand 		write_el1_ctx_aarch32(ctx, dacr32_el2, read_dacr32_el2());
169642e35d2fSJayanth Dodderi Chidanand 		write_el1_ctx_aarch32(ctx, ifsr32_el2, read_ifsr32_el2());
169742e35d2fSJayanth Dodderi Chidanand 	}
169859f8882bSJayanth Dodderi Chidanand 
169942e35d2fSJayanth Dodderi Chidanand 	if (NS_TIMER_SWITCH) {
170042e35d2fSJayanth Dodderi Chidanand 		/* Save NS Timer registers */
170142e35d2fSJayanth Dodderi Chidanand 		write_el1_ctx_arch_timer(ctx, cntp_ctl_el0, read_cntp_ctl_el0());
170242e35d2fSJayanth Dodderi Chidanand 		write_el1_ctx_arch_timer(ctx, cntp_cval_el0, read_cntp_cval_el0());
170342e35d2fSJayanth Dodderi Chidanand 		write_el1_ctx_arch_timer(ctx, cntv_ctl_el0, read_cntv_ctl_el0());
170442e35d2fSJayanth Dodderi Chidanand 		write_el1_ctx_arch_timer(ctx, cntv_cval_el0, read_cntv_cval_el0());
170542e35d2fSJayanth Dodderi Chidanand 		write_el1_ctx_arch_timer(ctx, cntkctl_el1, read_cntkctl_el1());
170642e35d2fSJayanth Dodderi Chidanand 	}
170759f8882bSJayanth Dodderi Chidanand 
170842e35d2fSJayanth Dodderi Chidanand 	if (is_feat_mte2_supported()) {
170942e35d2fSJayanth Dodderi Chidanand 		write_el1_ctx_mte2(ctx, tfsre0_el1, read_tfsre0_el1());
171042e35d2fSJayanth Dodderi Chidanand 		write_el1_ctx_mte2(ctx, tfsr_el1, read_tfsr_el1());
171142e35d2fSJayanth Dodderi Chidanand 		write_el1_ctx_mte2(ctx, rgsr_el1, read_rgsr_el1());
171242e35d2fSJayanth Dodderi Chidanand 		write_el1_ctx_mte2(ctx, gcr_el1, read_gcr_el1());
171342e35d2fSJayanth Dodderi Chidanand 	}
171459f8882bSJayanth Dodderi Chidanand 
1715ed9bb824SMadhukar Pappireddy 	if (is_feat_ras_supported()) {
171642e35d2fSJayanth Dodderi Chidanand 		write_el1_ctx_ras(ctx, disr_el1, read_disr_el1());
1717ed9bb824SMadhukar Pappireddy 	}
1718ed9bb824SMadhukar Pappireddy 
1719ed9bb824SMadhukar Pappireddy 	if (is_feat_s1pie_supported()) {
172042e35d2fSJayanth Dodderi Chidanand 		write_el1_ctx_s1pie(ctx, pire0_el1, read_pire0_el1());
172142e35d2fSJayanth Dodderi Chidanand 		write_el1_ctx_s1pie(ctx, pir_el1, read_pir_el1());
1722ed9bb824SMadhukar Pappireddy 	}
1723ed9bb824SMadhukar Pappireddy 
1724ed9bb824SMadhukar Pappireddy 	if (is_feat_s1poe_supported()) {
172542e35d2fSJayanth Dodderi Chidanand 		write_el1_ctx_s1poe(ctx, por_el1, read_por_el1());
1726ed9bb824SMadhukar Pappireddy 	}
1727ed9bb824SMadhukar Pappireddy 
1728ed9bb824SMadhukar Pappireddy 	if (is_feat_s2poe_supported()) {
172942e35d2fSJayanth Dodderi Chidanand 		write_el1_ctx_s2poe(ctx, s2por_el1, read_s2por_el1());
1730ed9bb824SMadhukar Pappireddy 	}
1731ed9bb824SMadhukar Pappireddy 
1732ed9bb824SMadhukar Pappireddy 	if (is_feat_tcr2_supported()) {
173342e35d2fSJayanth Dodderi Chidanand 		write_el1_ctx_tcr2(ctx, tcr2_el1, read_tcr2_el1());
1734ed9bb824SMadhukar Pappireddy 	}
1735d6c76e6cSMadhukar Pappireddy 
1736d6c76e6cSMadhukar Pappireddy 	if (is_feat_trf_supported()) {
173742e35d2fSJayanth Dodderi Chidanand 		write_el1_ctx_trf(ctx, trfcr_el1, read_trfcr_el1());
1738d6c76e6cSMadhukar Pappireddy 	}
1739d6c76e6cSMadhukar Pappireddy 
1740d6c76e6cSMadhukar Pappireddy 	if (is_feat_csv2_2_supported()) {
174142e35d2fSJayanth Dodderi Chidanand 		write_el1_ctx_csv2_2(ctx, scxtnum_el0, read_scxtnum_el0());
174242e35d2fSJayanth Dodderi Chidanand 		write_el1_ctx_csv2_2(ctx, scxtnum_el1, read_scxtnum_el1());
1743d6c76e6cSMadhukar Pappireddy 	}
1744d6c76e6cSMadhukar Pappireddy 
1745d6c76e6cSMadhukar Pappireddy 	if (is_feat_gcs_supported()) {
174642e35d2fSJayanth Dodderi Chidanand 		write_el1_ctx_gcs(ctx, gcscr_el1, read_gcscr_el1());
174742e35d2fSJayanth Dodderi Chidanand 		write_el1_ctx_gcs(ctx, gcscre0_el1, read_gcscre0_el1());
174842e35d2fSJayanth Dodderi Chidanand 		write_el1_ctx_gcs(ctx, gcspr_el1, read_gcspr_el1());
174942e35d2fSJayanth Dodderi Chidanand 		write_el1_ctx_gcs(ctx, gcspr_el0, read_gcspr_el0());
1750d6c76e6cSMadhukar Pappireddy 	}
17516d0433f0SJayanth Dodderi Chidanand 
17526d0433f0SJayanth Dodderi Chidanand 	if (is_feat_the_supported()) {
17536595f4cbSIgor Podgainõi 		write_el1_ctx_the_sysreg128(ctx, rcwmask_el1, read_rcwmask_el1());
17546595f4cbSIgor Podgainõi 		write_el1_ctx_the_sysreg128(ctx, rcwsmask_el1, read_rcwsmask_el1());
17556d0433f0SJayanth Dodderi Chidanand 	}
17566d0433f0SJayanth Dodderi Chidanand 
17574ec4e545SJayanth Dodderi Chidanand 	if (is_feat_sctlr2_supported()) {
17584ec4e545SJayanth Dodderi Chidanand 		write_el1_ctx_sctlr2(ctx, sctlr2_el1, read_sctlr2_el1());
17594ec4e545SJayanth Dodderi Chidanand 	}
17604ec4e545SJayanth Dodderi Chidanand 
176119d52a83SAndre Przywara 	if (is_feat_ls64_accdata_supported()) {
176219d52a83SAndre Przywara 		write_el1_ctx_ls64(ctx, accdata_el1, read_accdata_el1());
176319d52a83SAndre Przywara 	}
176459f8882bSJayanth Dodderi Chidanand }
176559f8882bSJayanth Dodderi Chidanand 
176659f8882bSJayanth Dodderi Chidanand static void el1_sysregs_context_restore(el1_sysregs_t *ctx)
176759f8882bSJayanth Dodderi Chidanand {
176842e35d2fSJayanth Dodderi Chidanand 	write_spsr_el1(read_el1_ctx_common(ctx, spsr_el1));
176942e35d2fSJayanth Dodderi Chidanand 	write_elr_el1(read_el1_ctx_common(ctx, elr_el1));
177059f8882bSJayanth Dodderi Chidanand 
177159b7c0a0SJayanth Dodderi Chidanand #if (!ERRATA_SPECULATIVE_AT)
177242e35d2fSJayanth Dodderi Chidanand 	write_sctlr_el1(read_el1_ctx_common(ctx, sctlr_el1));
177342e35d2fSJayanth Dodderi Chidanand 	write_tcr_el1(read_el1_ctx_common(ctx, tcr_el1));
177459f8882bSJayanth Dodderi Chidanand #endif /* (!ERRATA_SPECULATIVE_AT) */
177559f8882bSJayanth Dodderi Chidanand 
177642e35d2fSJayanth Dodderi Chidanand 	write_cpacr_el1(read_el1_ctx_common(ctx, cpacr_el1));
177742e35d2fSJayanth Dodderi Chidanand 	write_csselr_el1(read_el1_ctx_common(ctx, csselr_el1));
177842e35d2fSJayanth Dodderi Chidanand 	write_sp_el1(read_el1_ctx_common(ctx, sp_el1));
177942e35d2fSJayanth Dodderi Chidanand 	write_esr_el1(read_el1_ctx_common(ctx, esr_el1));
178042e35d2fSJayanth Dodderi Chidanand 	write_ttbr0_el1(read_el1_ctx_common(ctx, ttbr0_el1));
178142e35d2fSJayanth Dodderi Chidanand 	write_ttbr1_el1(read_el1_ctx_common(ctx, ttbr1_el1));
178242e35d2fSJayanth Dodderi Chidanand 	write_mair_el1(read_el1_ctx_common(ctx, mair_el1));
178342e35d2fSJayanth Dodderi Chidanand 	write_amair_el1(read_el1_ctx_common(ctx, amair_el1));
178442e35d2fSJayanth Dodderi Chidanand 	write_actlr_el1(read_el1_ctx_common(ctx, actlr_el1));
178542e35d2fSJayanth Dodderi Chidanand 	write_tpidr_el1(read_el1_ctx_common(ctx, tpidr_el1));
178642e35d2fSJayanth Dodderi Chidanand 	write_tpidr_el0(read_el1_ctx_common(ctx, tpidr_el0));
178742e35d2fSJayanth Dodderi Chidanand 	write_tpidrro_el0(read_el1_ctx_common(ctx, tpidrro_el0));
178842e35d2fSJayanth Dodderi Chidanand 	write_par_el1(read_el1_ctx_common(ctx, par_el1));
178942e35d2fSJayanth Dodderi Chidanand 	write_far_el1(read_el1_ctx_common(ctx, far_el1));
179042e35d2fSJayanth Dodderi Chidanand 	write_afsr0_el1(read_el1_ctx_common(ctx, afsr0_el1));
179142e35d2fSJayanth Dodderi Chidanand 	write_afsr1_el1(read_el1_ctx_common(ctx, afsr1_el1));
179242e35d2fSJayanth Dodderi Chidanand 	write_contextidr_el1(read_el1_ctx_common(ctx, contextidr_el1));
179342e35d2fSJayanth Dodderi Chidanand 	write_vbar_el1(read_el1_ctx_common(ctx, vbar_el1));
179442e35d2fSJayanth Dodderi Chidanand 	write_mdccint_el1(read_el1_ctx_common(ctx, mdccint_el1));
179542e35d2fSJayanth Dodderi Chidanand 	write_mdscr_el1(read_el1_ctx_common(ctx, mdscr_el1));
179659f8882bSJayanth Dodderi Chidanand 
179742e35d2fSJayanth Dodderi Chidanand 	if (CTX_INCLUDE_AARCH32_REGS) {
179842e35d2fSJayanth Dodderi Chidanand 		/* Restore Aarch32 registers */
179942e35d2fSJayanth Dodderi Chidanand 		write_spsr_abt(read_el1_ctx_aarch32(ctx, spsr_abt));
180042e35d2fSJayanth Dodderi Chidanand 		write_spsr_und(read_el1_ctx_aarch32(ctx, spsr_und));
180142e35d2fSJayanth Dodderi Chidanand 		write_spsr_irq(read_el1_ctx_aarch32(ctx, spsr_irq));
180242e35d2fSJayanth Dodderi Chidanand 		write_spsr_fiq(read_el1_ctx_aarch32(ctx, spsr_fiq));
180342e35d2fSJayanth Dodderi Chidanand 		write_dacr32_el2(read_el1_ctx_aarch32(ctx, dacr32_el2));
180442e35d2fSJayanth Dodderi Chidanand 		write_ifsr32_el2(read_el1_ctx_aarch32(ctx, ifsr32_el2));
180542e35d2fSJayanth Dodderi Chidanand 	}
180659f8882bSJayanth Dodderi Chidanand 
180742e35d2fSJayanth Dodderi Chidanand 	if (NS_TIMER_SWITCH) {
180842e35d2fSJayanth Dodderi Chidanand 		/* Restore NS Timer registers */
180942e35d2fSJayanth Dodderi Chidanand 		write_cntp_ctl_el0(read_el1_ctx_arch_timer(ctx, cntp_ctl_el0));
181042e35d2fSJayanth Dodderi Chidanand 		write_cntp_cval_el0(read_el1_ctx_arch_timer(ctx, cntp_cval_el0));
181142e35d2fSJayanth Dodderi Chidanand 		write_cntv_ctl_el0(read_el1_ctx_arch_timer(ctx, cntv_ctl_el0));
181242e35d2fSJayanth Dodderi Chidanand 		write_cntv_cval_el0(read_el1_ctx_arch_timer(ctx, cntv_cval_el0));
181342e35d2fSJayanth Dodderi Chidanand 		write_cntkctl_el1(read_el1_ctx_arch_timer(ctx, cntkctl_el1));
181442e35d2fSJayanth Dodderi Chidanand 	}
181559f8882bSJayanth Dodderi Chidanand 
181642e35d2fSJayanth Dodderi Chidanand 	if (is_feat_mte2_supported()) {
181742e35d2fSJayanth Dodderi Chidanand 		write_tfsre0_el1(read_el1_ctx_mte2(ctx, tfsre0_el1));
181842e35d2fSJayanth Dodderi Chidanand 		write_tfsr_el1(read_el1_ctx_mte2(ctx, tfsr_el1));
181942e35d2fSJayanth Dodderi Chidanand 		write_rgsr_el1(read_el1_ctx_mte2(ctx, rgsr_el1));
182042e35d2fSJayanth Dodderi Chidanand 		write_gcr_el1(read_el1_ctx_mte2(ctx, gcr_el1));
182142e35d2fSJayanth Dodderi Chidanand 	}
182259f8882bSJayanth Dodderi Chidanand 
1823ed9bb824SMadhukar Pappireddy 	if (is_feat_ras_supported()) {
182442e35d2fSJayanth Dodderi Chidanand 		write_disr_el1(read_el1_ctx_ras(ctx, disr_el1));
1825ed9bb824SMadhukar Pappireddy 	}
1826ed9bb824SMadhukar Pappireddy 
1827ed9bb824SMadhukar Pappireddy 	if (is_feat_s1pie_supported()) {
182842e35d2fSJayanth Dodderi Chidanand 		write_pire0_el1(read_el1_ctx_s1pie(ctx, pire0_el1));
182942e35d2fSJayanth Dodderi Chidanand 		write_pir_el1(read_el1_ctx_s1pie(ctx, pir_el1));
1830ed9bb824SMadhukar Pappireddy 	}
1831ed9bb824SMadhukar Pappireddy 
1832ed9bb824SMadhukar Pappireddy 	if (is_feat_s1poe_supported()) {
183342e35d2fSJayanth Dodderi Chidanand 		write_por_el1(read_el1_ctx_s1poe(ctx, por_el1));
1834ed9bb824SMadhukar Pappireddy 	}
1835ed9bb824SMadhukar Pappireddy 
1836ed9bb824SMadhukar Pappireddy 	if (is_feat_s2poe_supported()) {
183742e35d2fSJayanth Dodderi Chidanand 		write_s2por_el1(read_el1_ctx_s2poe(ctx, s2por_el1));
1838ed9bb824SMadhukar Pappireddy 	}
1839ed9bb824SMadhukar Pappireddy 
1840ed9bb824SMadhukar Pappireddy 	if (is_feat_tcr2_supported()) {
184142e35d2fSJayanth Dodderi Chidanand 		write_tcr2_el1(read_el1_ctx_tcr2(ctx, tcr2_el1));
1842ed9bb824SMadhukar Pappireddy 	}
1843d6c76e6cSMadhukar Pappireddy 
1844d6c76e6cSMadhukar Pappireddy 	if (is_feat_trf_supported()) {
184542e35d2fSJayanth Dodderi Chidanand 		write_trfcr_el1(read_el1_ctx_trf(ctx, trfcr_el1));
1846d6c76e6cSMadhukar Pappireddy 	}
1847d6c76e6cSMadhukar Pappireddy 
1848d6c76e6cSMadhukar Pappireddy 	if (is_feat_csv2_2_supported()) {
184942e35d2fSJayanth Dodderi Chidanand 		write_scxtnum_el0(read_el1_ctx_csv2_2(ctx, scxtnum_el0));
185042e35d2fSJayanth Dodderi Chidanand 		write_scxtnum_el1(read_el1_ctx_csv2_2(ctx, scxtnum_el1));
1851d6c76e6cSMadhukar Pappireddy 	}
1852d6c76e6cSMadhukar Pappireddy 
1853d6c76e6cSMadhukar Pappireddy 	if (is_feat_gcs_supported()) {
185442e35d2fSJayanth Dodderi Chidanand 		write_gcscr_el1(read_el1_ctx_gcs(ctx, gcscr_el1));
185542e35d2fSJayanth Dodderi Chidanand 		write_gcscre0_el1(read_el1_ctx_gcs(ctx, gcscre0_el1));
185642e35d2fSJayanth Dodderi Chidanand 		write_gcspr_el1(read_el1_ctx_gcs(ctx, gcspr_el1));
185742e35d2fSJayanth Dodderi Chidanand 		write_gcspr_el0(read_el1_ctx_gcs(ctx, gcspr_el0));
1858d6c76e6cSMadhukar Pappireddy 	}
18596d0433f0SJayanth Dodderi Chidanand 
18606d0433f0SJayanth Dodderi Chidanand 	if (is_feat_the_supported()) {
18616d0433f0SJayanth Dodderi Chidanand 		write_rcwmask_el1(read_el1_ctx_the(ctx, rcwmask_el1));
18626d0433f0SJayanth Dodderi Chidanand 		write_rcwsmask_el1(read_el1_ctx_the(ctx, rcwsmask_el1));
18636d0433f0SJayanth Dodderi Chidanand 	}
18644ec4e545SJayanth Dodderi Chidanand 
18654ec4e545SJayanth Dodderi Chidanand 	if (is_feat_sctlr2_supported()) {
18664ec4e545SJayanth Dodderi Chidanand 		write_sctlr2_el1(read_el1_ctx_sctlr2(ctx, sctlr2_el1));
18674ec4e545SJayanth Dodderi Chidanand 	}
18684ec4e545SJayanth Dodderi Chidanand 
186919d52a83SAndre Przywara 	if (is_feat_ls64_accdata_supported()) {
187019d52a83SAndre Przywara 		write_accdata_el1(read_el1_ctx_ls64(ctx, accdata_el1));
187119d52a83SAndre Przywara 	}
187259f8882bSJayanth Dodderi Chidanand }
187359f8882bSJayanth Dodderi Chidanand 
18748b95e848SZelalem Aweke /*******************************************************************************
1875a0674ab0SJayanth Dodderi Chidanand  * The next couple of functions are used by runtime services to save and restore
1876a0674ab0SJayanth Dodderi Chidanand  * EL1 context on the 'cpu_context' structure for the specified security state.
1877532ed618SSoby Mathew  ******************************************************************************/
1878532ed618SSoby Mathew void cm_el1_sysregs_context_save(uint32_t security_state)
1879532ed618SSoby Mathew {
1880532ed618SSoby Mathew 	cpu_context_t *ctx;
1881532ed618SSoby Mathew 
1882532ed618SSoby Mathew 	ctx = cm_get_context(security_state);
1883a0fee747SAntonio Nino Diaz 	assert(ctx != NULL);
1884532ed618SSoby Mathew 
18852825946eSMax Shvetsov 	el1_sysregs_context_save(get_el1_sysregs_ctx(ctx));
188617b4c0ddSDimitris Papastamos 
188717b4c0ddSDimitris Papastamos #if IMAGE_BL31
1888858dc35cSMaheedhar Bollapalli 	if (security_state == SECURE) {
188917b4c0ddSDimitris Papastamos 		PUBLISH_EVENT(cm_exited_secure_world);
1890858dc35cSMaheedhar Bollapalli 	} else {
189117b4c0ddSDimitris Papastamos 		PUBLISH_EVENT(cm_exited_normal_world);
1892858dc35cSMaheedhar Bollapalli 	}
189317b4c0ddSDimitris Papastamos #endif
1894532ed618SSoby Mathew }
1895532ed618SSoby Mathew 
1896532ed618SSoby Mathew void cm_el1_sysregs_context_restore(uint32_t security_state)
1897532ed618SSoby Mathew {
1898532ed618SSoby Mathew 	cpu_context_t *ctx;
1899532ed618SSoby Mathew 
1900532ed618SSoby Mathew 	ctx = cm_get_context(security_state);
1901a0fee747SAntonio Nino Diaz 	assert(ctx != NULL);
1902532ed618SSoby Mathew 
19032825946eSMax Shvetsov 	el1_sysregs_context_restore(get_el1_sysregs_ctx(ctx));
190417b4c0ddSDimitris Papastamos 
190517b4c0ddSDimitris Papastamos #if IMAGE_BL31
1906858dc35cSMaheedhar Bollapalli 	if (security_state == SECURE) {
190717b4c0ddSDimitris Papastamos 		PUBLISH_EVENT(cm_entering_secure_world);
1908858dc35cSMaheedhar Bollapalli 	} else {
190917b4c0ddSDimitris Papastamos 		PUBLISH_EVENT(cm_entering_normal_world);
1910858dc35cSMaheedhar Bollapalli 	}
191117b4c0ddSDimitris Papastamos #endif
1912532ed618SSoby Mathew }
1913532ed618SSoby Mathew 
1914a0674ab0SJayanth Dodderi Chidanand #endif /* ((IMAGE_BL1) || (IMAGE_BL31 && (!CTX_INCLUDE_EL2_REGS))) */
1915a0674ab0SJayanth Dodderi Chidanand 
1916532ed618SSoby Mathew /*******************************************************************************
1917532ed618SSoby Mathew  * This function populates ELR_EL3 member of 'cpu_context' pertaining to the
1918532ed618SSoby Mathew  * given security state with the given entrypoint
1919532ed618SSoby Mathew  ******************************************************************************/
1920532ed618SSoby Mathew void cm_set_elr_el3(uint32_t security_state, uintptr_t entrypoint)
1921532ed618SSoby Mathew {
1922532ed618SSoby Mathew 	cpu_context_t *ctx;
1923532ed618SSoby Mathew 	el3_state_t *state;
1924532ed618SSoby Mathew 
1925532ed618SSoby Mathew 	ctx = cm_get_context(security_state);
1926a0fee747SAntonio Nino Diaz 	assert(ctx != NULL);
1927532ed618SSoby Mathew 
1928532ed618SSoby Mathew 	/* Populate EL3 state so that ERET jumps to the correct entry */
1929532ed618SSoby Mathew 	state = get_el3state_ctx(ctx);
1930532ed618SSoby Mathew 	write_ctx_reg(state, CTX_ELR_EL3, entrypoint);
1931532ed618SSoby Mathew }
1932532ed618SSoby Mathew 
1933532ed618SSoby Mathew /*******************************************************************************
1934532ed618SSoby Mathew  * This function populates ELR_EL3 and SPSR_EL3 members of 'cpu_context'
1935532ed618SSoby Mathew  * pertaining to the given security state
1936532ed618SSoby Mathew  ******************************************************************************/
1937532ed618SSoby Mathew void cm_set_elr_spsr_el3(uint32_t security_state,
1938532ed618SSoby Mathew 			uintptr_t entrypoint, uint32_t spsr)
1939532ed618SSoby Mathew {
1940532ed618SSoby Mathew 	cpu_context_t *ctx;
1941532ed618SSoby Mathew 	el3_state_t *state;
1942532ed618SSoby Mathew 
1943532ed618SSoby Mathew 	ctx = cm_get_context(security_state);
1944a0fee747SAntonio Nino Diaz 	assert(ctx != NULL);
1945532ed618SSoby Mathew 
1946532ed618SSoby Mathew 	/* Populate EL3 state so that ERET jumps to the correct entry */
1947532ed618SSoby Mathew 	state = get_el3state_ctx(ctx);
1948532ed618SSoby Mathew 	write_ctx_reg(state, CTX_ELR_EL3, entrypoint);
1949532ed618SSoby Mathew 	write_ctx_reg(state, CTX_SPSR_EL3, spsr);
1950532ed618SSoby Mathew }
1951532ed618SSoby Mathew 
1952532ed618SSoby Mathew /*******************************************************************************
1953532ed618SSoby Mathew  * This function updates a single bit in the SCR_EL3 member of the 'cpu_context'
1954532ed618SSoby Mathew  * pertaining to the given security state using the value and bit position
1955532ed618SSoby Mathew  * specified in the parameters. It preserves all other bits.
1956532ed618SSoby Mathew  ******************************************************************************/
1957532ed618SSoby Mathew void cm_write_scr_el3_bit(uint32_t security_state,
1958532ed618SSoby Mathew 			  uint32_t bit_pos,
1959532ed618SSoby Mathew 			  uint32_t value)
1960532ed618SSoby Mathew {
1961532ed618SSoby Mathew 	cpu_context_t *ctx;
1962532ed618SSoby Mathew 	el3_state_t *state;
1963f1be00daSLouis Mayencourt 	u_register_t scr_el3;
1964532ed618SSoby Mathew 
1965532ed618SSoby Mathew 	ctx = cm_get_context(security_state);
1966a0fee747SAntonio Nino Diaz 	assert(ctx != NULL);
1967532ed618SSoby Mathew 
1968532ed618SSoby Mathew 	/* Ensure that the bit position is a valid one */
1969d7b5f408SJimmy Brisson 	assert(((1UL << bit_pos) & SCR_VALID_BIT_MASK) != 0U);
1970532ed618SSoby Mathew 
1971532ed618SSoby Mathew 	/* Ensure that the 'value' is only a bit wide */
1972a0fee747SAntonio Nino Diaz 	assert(value <= 1U);
1973532ed618SSoby Mathew 
1974532ed618SSoby Mathew 	/*
1975532ed618SSoby Mathew 	 * Get the SCR_EL3 value from the cpu context, clear the desired bit
1976532ed618SSoby Mathew 	 * and set it to its new value.
1977532ed618SSoby Mathew 	 */
1978532ed618SSoby Mathew 	state = get_el3state_ctx(ctx);
1979f1be00daSLouis Mayencourt 	scr_el3 = read_ctx_reg(state, CTX_SCR_EL3);
1980d7b5f408SJimmy Brisson 	scr_el3 &= ~(1UL << bit_pos);
1981f1be00daSLouis Mayencourt 	scr_el3 |= (u_register_t)value << bit_pos;
1982532ed618SSoby Mathew 	write_ctx_reg(state, CTX_SCR_EL3, scr_el3);
1983532ed618SSoby Mathew }
1984532ed618SSoby Mathew 
1985532ed618SSoby Mathew /*******************************************************************************
1986532ed618SSoby Mathew  * This function retrieves SCR_EL3 member of 'cpu_context' pertaining to the
1987532ed618SSoby Mathew  * given security state.
1988532ed618SSoby Mathew  ******************************************************************************/
1989f1be00daSLouis Mayencourt u_register_t cm_get_scr_el3(uint32_t security_state)
1990532ed618SSoby Mathew {
199154c9c68aSNithin G 	const cpu_context_t *ctx;
199254c9c68aSNithin G 	const el3_state_t *state;
1993532ed618SSoby Mathew 
1994532ed618SSoby Mathew 	ctx = cm_get_context(security_state);
1995a0fee747SAntonio Nino Diaz 	assert(ctx != NULL);
1996532ed618SSoby Mathew 
1997532ed618SSoby Mathew 	/* Populate EL3 state so that ERET jumps to the correct entry */
1998532ed618SSoby Mathew 	state = get_el3state_ctx(ctx);
1999f1be00daSLouis Mayencourt 	return read_ctx_reg(state, CTX_SCR_EL3);
2000532ed618SSoby Mathew }
2001532ed618SSoby Mathew 
2002532ed618SSoby Mathew /*******************************************************************************
2003532ed618SSoby Mathew  * This function is used to program the context that's used for exception
2004532ed618SSoby Mathew  * return. This initializes the SP_EL3 to a pointer to a 'cpu_context' set for
2005532ed618SSoby Mathew  * the required security state
2006532ed618SSoby Mathew  ******************************************************************************/
2007532ed618SSoby Mathew void cm_set_next_eret_context(uint32_t security_state)
2008532ed618SSoby Mathew {
2009532ed618SSoby Mathew 	cpu_context_t *ctx;
2010532ed618SSoby Mathew 
2011532ed618SSoby Mathew 	ctx = cm_get_context(security_state);
2012a0fee747SAntonio Nino Diaz 	assert(ctx != NULL);
2013532ed618SSoby Mathew 
2014532ed618SSoby Mathew 	cm_set_next_context(ctx);
2015532ed618SSoby Mathew }
2016