1532ed618SSoby Mathew /* 27455cd17SGovindraj Raja * Copyright (c) 2013-2025, Arm Limited and Contributors. All rights reserved. 32b28727eSVarun Wadekar * Copyright (c) 2022, NVIDIA Corporation. All rights reserved. 4532ed618SSoby Mathew * 582cb2c1aSdp-arm * SPDX-License-Identifier: BSD-3-Clause 6532ed618SSoby Mathew */ 7532ed618SSoby Mathew 8532ed618SSoby Mathew #include <assert.h> 940daecc1SAntonio Nino Diaz #include <stdbool.h> 10532ed618SSoby Mathew #include <string.h> 1109d40e0eSAntonio Nino Diaz 1209d40e0eSAntonio Nino Diaz #include <platform_def.h> 1309d40e0eSAntonio Nino Diaz 1409d40e0eSAntonio Nino Diaz #include <arch.h> 1509d40e0eSAntonio Nino Diaz #include <arch_helpers.h> 16b7e398d6SSoby Mathew #include <arch_features.h> 1709d40e0eSAntonio Nino Diaz #include <bl31/interrupt_mgmt.h> 1809d40e0eSAntonio Nino Diaz #include <common/bl_common.h> 19885e2683SClaus Pedersen #include <common/debug.h> 2009d40e0eSAntonio Nino Diaz #include <context.h> 218b95e848SZelalem Aweke #include <drivers/arm/gicv3.h> 22721249b0SArvind Ram Prakash #include <lib/cpus/cpu_ops.h> 23721249b0SArvind Ram Prakash #include <lib/cpus/errata.h> 2409d40e0eSAntonio Nino Diaz #include <lib/el3_runtime/context_mgmt.h> 25461c0a5dSElizabeth Ho #include <lib/el3_runtime/cpu_data.h> 2609d40e0eSAntonio Nino Diaz #include <lib/el3_runtime/pubsub_events.h> 2709d40e0eSAntonio Nino Diaz #include <lib/extensions/amu.h> 28744ad974Sjohpow01 #include <lib/extensions/brbe.h> 29*a1032bebSJohn Powell #include <lib/extensions/cpa2.h> 3083271d5aSArvind Ram Prakash #include <lib/extensions/debug_v8p9.h> 3133e6aaacSArvind Ram Prakash #include <lib/extensions/fgt2.h> 32a57e18e4SArvind Ram Prakash #include <lib/extensions/fpmr.h> 3309d40e0eSAntonio Nino Diaz #include <lib/extensions/mpam.h> 34f8138056SBoyan Karatotev #include <lib/extensions/pauth.h> 35c73686a1SBoyan Karatotev #include <lib/extensions/pmuv3.h> 36dc78e62dSjohpow01 #include <lib/extensions/sme.h> 3709d40e0eSAntonio Nino Diaz #include <lib/extensions/spe.h> 3809d40e0eSAntonio Nino Diaz #include <lib/extensions/sve.h> 3930655136SGovindraj Raja #include <lib/extensions/sysreg128.h> 40d4582d30SManish V Badarkhe #include <lib/extensions/sys_reg_trace.h> 41f4303d05SJayanth Dodderi Chidanand #include <lib/extensions/tcr2.h> 42813524eaSManish V Badarkhe #include <lib/extensions/trbe.h> 438fcd3d96SManish V Badarkhe #include <lib/extensions/trf.h> 4409d40e0eSAntonio Nino Diaz #include <lib/utils.h> 45532ed618SSoby Mathew 46781d07a4SJayanth Dodderi Chidanand #if ENABLE_FEAT_TWED 47781d07a4SJayanth Dodderi Chidanand /* Make sure delay value fits within the range(0-15) */ 48781d07a4SJayanth Dodderi Chidanand CASSERT(((TWED_DELAY & ~SCR_TWEDEL_MASK) == 0U), assert_twed_delay_value_check); 49781d07a4SJayanth Dodderi Chidanand #endif /* ENABLE_FEAT_TWED */ 50532ed618SSoby Mathew 51461c0a5dSElizabeth Ho per_world_context_t per_world_context[CPU_DATA_CONTEXT_NUM]; 52461c0a5dSElizabeth Ho 5324a70738SBoyan Karatotev static void manage_extensions_nonsecure(cpu_context_t *ctx); 54781d07a4SJayanth Dodderi Chidanand static void manage_extensions_secure(cpu_context_t *ctx); 55b515f541SZelalem Aweke 56a0674ab0SJayanth Dodderi Chidanand #if ((IMAGE_BL1) || (IMAGE_BL31 && (!CTX_INCLUDE_EL2_REGS))) 57b515f541SZelalem Aweke static void setup_el1_context(cpu_context_t *ctx, const struct entry_point_info *ep) 58b515f541SZelalem Aweke { 59b515f541SZelalem Aweke u_register_t sctlr_elx, actlr_elx; 60b515f541SZelalem Aweke 61b515f541SZelalem Aweke /* 62b515f541SZelalem Aweke * Initialise SCTLR_EL1 to the reset value corresponding to the target 63b515f541SZelalem Aweke * execution state setting all fields rather than relying on the hw. 64b515f541SZelalem Aweke * Some fields have architecturally UNKNOWN reset values and these are 65b515f541SZelalem Aweke * set to zero. 66b515f541SZelalem Aweke * 67b515f541SZelalem Aweke * SCTLR.EE: Endianness is taken from the entrypoint attributes. 68b515f541SZelalem Aweke * 69b515f541SZelalem Aweke * SCTLR.M, SCTLR.C and SCTLR.I: These fields must be zero (as 70b515f541SZelalem Aweke * required by PSCI specification) 71b515f541SZelalem Aweke */ 72b515f541SZelalem Aweke sctlr_elx = (EP_GET_EE(ep->h.attr) != 0U) ? SCTLR_EE_BIT : 0UL; 73b515f541SZelalem Aweke if (GET_RW(ep->spsr) == MODE_RW_64) { 74b515f541SZelalem Aweke sctlr_elx |= SCTLR_EL1_RES1; 75b515f541SZelalem Aweke } else { 76b515f541SZelalem Aweke /* 77b515f541SZelalem Aweke * If the target execution state is AArch32 then the following 78b515f541SZelalem Aweke * fields need to be set. 79b515f541SZelalem Aweke * 80b515f541SZelalem Aweke * SCTRL_EL1.nTWE: Set to one so that EL0 execution of WFE 81b515f541SZelalem Aweke * instructions are not trapped to EL1. 82b515f541SZelalem Aweke * 83b515f541SZelalem Aweke * SCTLR_EL1.nTWI: Set to one so that EL0 execution of WFI 84b515f541SZelalem Aweke * instructions are not trapped to EL1. 85b515f541SZelalem Aweke * 86b515f541SZelalem Aweke * SCTLR_EL1.CP15BEN: Set to one to enable EL0 execution of the 87b515f541SZelalem Aweke * CP15DMB, CP15DSB, and CP15ISB instructions. 88b515f541SZelalem Aweke */ 89b515f541SZelalem Aweke sctlr_elx |= SCTLR_AARCH32_EL1_RES1 | SCTLR_CP15BEN_BIT 90b515f541SZelalem Aweke | SCTLR_NTWI_BIT | SCTLR_NTWE_BIT; 91b515f541SZelalem Aweke } 92b515f541SZelalem Aweke 93b515f541SZelalem Aweke /* 94b515f541SZelalem Aweke * If workaround of errata 764081 for Cortex-A75 is used then set 95b515f541SZelalem Aweke * SCTLR_EL1.IESB to enable Implicit Error Synchronization Barrier. 96b515f541SZelalem Aweke */ 977f152ea6SSona Mathew if (errata_a75_764081_applies()) { 98b515f541SZelalem Aweke sctlr_elx |= SCTLR_IESB_BIT; 997f152ea6SSona Mathew } 10059b7c0a0SJayanth Dodderi Chidanand 101b515f541SZelalem Aweke /* Store the initialised SCTLR_EL1 value in the cpu_context */ 102a0d9a973SJayanth Dodderi Chidanand write_ctx_sctlr_el1_reg_errata(ctx, sctlr_elx); 103b515f541SZelalem Aweke 104b515f541SZelalem Aweke /* 105b515f541SZelalem Aweke * Base the context ACTLR_EL1 on the current value, as it is 106b515f541SZelalem Aweke * implementation defined. The context restore process will write 107b515f541SZelalem Aweke * the value from the context to the actual register and can cause 108b515f541SZelalem Aweke * problems for processor cores that don't expect certain bits to 109b515f541SZelalem Aweke * be zero. 110b515f541SZelalem Aweke */ 111b515f541SZelalem Aweke actlr_elx = read_actlr_el1(); 11242e35d2fSJayanth Dodderi Chidanand write_el1_ctx_common(get_el1_sysregs_ctx(ctx), actlr_el1, actlr_elx); 113b515f541SZelalem Aweke } 114a0674ab0SJayanth Dodderi Chidanand #endif /* (IMAGE_BL1) || (IMAGE_BL31 && (!CTX_INCLUDE_EL2_REGS)) */ 115b515f541SZelalem Aweke 1162bbad1d1SZelalem Aweke /****************************************************************************** 1172bbad1d1SZelalem Aweke * This function performs initializations that are specific to SECURE state 1182bbad1d1SZelalem Aweke * and updates the cpu context specified by 'ctx'. 1192bbad1d1SZelalem Aweke *****************************************************************************/ 1202bbad1d1SZelalem Aweke static void setup_secure_context(cpu_context_t *ctx, const struct entry_point_info *ep) 121532ed618SSoby Mathew { 1222bbad1d1SZelalem Aweke u_register_t scr_el3; 1232bbad1d1SZelalem Aweke el3_state_t *state; 1242bbad1d1SZelalem Aweke 1252bbad1d1SZelalem Aweke state = get_el3state_ctx(ctx); 1262bbad1d1SZelalem Aweke scr_el3 = read_ctx_reg(state, CTX_SCR_EL3); 1272bbad1d1SZelalem Aweke 1282bbad1d1SZelalem Aweke #if defined(IMAGE_BL31) && !defined(SPD_spmd) 129532ed618SSoby Mathew /* 1302bbad1d1SZelalem Aweke * SCR_EL3.IRQ, SCR_EL3.FIQ: Enable the physical FIQ and IRQ routing as 1312bbad1d1SZelalem Aweke * indicated by the interrupt routing model for BL31. 132532ed618SSoby Mathew */ 1332bbad1d1SZelalem Aweke scr_el3 |= get_scr_el3_from_routing_model(SECURE); 1342bbad1d1SZelalem Aweke #endif 1352bbad1d1SZelalem Aweke 136ef0d0e54SGovindraj Raja /* Allow access to Allocation Tags when FEAT_MTE2 is implemented and enabled. */ 137ef0d0e54SGovindraj Raja if (is_feat_mte2_supported()) { 1382bbad1d1SZelalem Aweke scr_el3 |= SCR_ATA_BIT; 1392bbad1d1SZelalem Aweke } 1402bbad1d1SZelalem Aweke 1412bbad1d1SZelalem Aweke write_ctx_reg(state, CTX_SCR_EL3, scr_el3); 1422bbad1d1SZelalem Aweke 143b515f541SZelalem Aweke /* 144b515f541SZelalem Aweke * Initialize EL1 context registers unless SPMC is running 145b515f541SZelalem Aweke * at S-EL2. 146b515f541SZelalem Aweke */ 147a0674ab0SJayanth Dodderi Chidanand #if (!SPMD_SPM_AT_SEL2) 148b515f541SZelalem Aweke setup_el1_context(ctx, ep); 149b515f541SZelalem Aweke #endif 150b515f541SZelalem Aweke 1512bbad1d1SZelalem Aweke manage_extensions_secure(ctx); 1522bbad1d1SZelalem Aweke } 1532bbad1d1SZelalem Aweke 154284c01c6SBoyan Karatotev #if ENABLE_RME && IMAGE_BL31 1552bbad1d1SZelalem Aweke /****************************************************************************** 1562bbad1d1SZelalem Aweke * This function performs initializations that are specific to REALM state 1572bbad1d1SZelalem Aweke * and updates the cpu context specified by 'ctx'. 158284c01c6SBoyan Karatotev * 159284c01c6SBoyan Karatotev * NOTE: any changes to this function must be verified by an RMMD maintainer. 1602bbad1d1SZelalem Aweke *****************************************************************************/ 1612bbad1d1SZelalem Aweke static void setup_realm_context(cpu_context_t *ctx, const struct entry_point_info *ep) 1622bbad1d1SZelalem Aweke { 1632bbad1d1SZelalem Aweke u_register_t scr_el3; 1642bbad1d1SZelalem Aweke el3_state_t *state; 165284c01c6SBoyan Karatotev el2_sysregs_t *el2_ctx; 1662bbad1d1SZelalem Aweke 1672bbad1d1SZelalem Aweke state = get_el3state_ctx(ctx); 1682bbad1d1SZelalem Aweke scr_el3 = read_ctx_reg(state, CTX_SCR_EL3); 169284c01c6SBoyan Karatotev el2_ctx = get_el2_sysregs_ctx(ctx); 1702bbad1d1SZelalem Aweke 17101cf14ddSMaksims Svecovs scr_el3 |= SCR_NS_BIT | SCR_NSE_BIT; 17201cf14ddSMaksims Svecovs 173284c01c6SBoyan Karatotev write_el2_ctx_common(el2_ctx, spsr_el2, SPSR_EL2_REALM); 174284c01c6SBoyan Karatotev 17530019d86SSona Mathew /* CSV2 version 2 and above */ 1767db710f0SAndre Przywara if (is_feat_csv2_2_supported()) { 17701cf14ddSMaksims Svecovs /* Enable access to the SCXTNUM_ELx registers. */ 17801cf14ddSMaksims Svecovs scr_el3 |= SCR_EnSCXT_BIT; 1797db710f0SAndre Przywara } 1802bbad1d1SZelalem Aweke 181b17fecd6SJavier Almansa Sobrino if (is_feat_sctlr2_supported()) { 182b17fecd6SJavier Almansa Sobrino /* Set the SCTLR2En bit in SCR_EL3 to enable access to 183b17fecd6SJavier Almansa Sobrino * SCTLR2_ELx registers. 184b17fecd6SJavier Almansa Sobrino */ 185b17fecd6SJavier Almansa Sobrino scr_el3 |= SCR_SCTLR2En_BIT; 186b17fecd6SJavier Almansa Sobrino } 187b17fecd6SJavier Almansa Sobrino 188a3effe0aSJavier Almansa Sobrino if (is_feat_d128_supported()) { 189a3effe0aSJavier Almansa Sobrino /* 190a3effe0aSJavier Almansa Sobrino * Set the D128En bit in SCR_EL3 to enable access to 128-bit 191a3effe0aSJavier Almansa Sobrino * versions of TTBR0_EL1, TTBR1_EL1, RCWMASK_EL1, RCWSMASK_EL1, 192a3effe0aSJavier Almansa Sobrino * PAR_EL1 and TTBR1_EL2, TTBR0_EL2 and VTTBR_EL2 registers. 193a3effe0aSJavier Almansa Sobrino */ 194a3effe0aSJavier Almansa Sobrino scr_el3 |= SCR_D128En_BIT; 195a3effe0aSJavier Almansa Sobrino } 196a3effe0aSJavier Almansa Sobrino 1972bbad1d1SZelalem Aweke write_ctx_reg(state, CTX_SCR_EL3, scr_el3); 1988c52ca8cSSona Mathew 1998c52ca8cSSona Mathew if (is_feat_fgt2_supported()) { 2008c52ca8cSSona Mathew fgt2_enable(ctx); 2018c52ca8cSSona Mathew } 2028c52ca8cSSona Mathew 2038c52ca8cSSona Mathew if (is_feat_debugv8p9_supported()) { 2048c52ca8cSSona Mathew debugv8p9_extended_bp_wp_enable(ctx); 2058c52ca8cSSona Mathew } 2068c52ca8cSSona Mathew 20741ae0473SSona Mathew if (is_feat_brbe_supported()) { 20841ae0473SSona Mathew brbe_enable(ctx); 20941ae0473SSona Mathew } 2108c52ca8cSSona Mathew 211284c01c6SBoyan Karatotev /* 212284c01c6SBoyan Karatotev * Enable access to TPIDR2_EL0 if SME/SME2 is enabled for Non Secure world. 213284c01c6SBoyan Karatotev */ 214284c01c6SBoyan Karatotev if (is_feat_sme_supported()) { 215284c01c6SBoyan Karatotev sme_enable(ctx); 2162bbad1d1SZelalem Aweke } 217284c01c6SBoyan Karatotev 218284c01c6SBoyan Karatotev if (is_feat_spe_supported()) { 219985b6a6bSBoyan Karatotev spe_disable_realm(ctx); 220284c01c6SBoyan Karatotev } 221284c01c6SBoyan Karatotev 222284c01c6SBoyan Karatotev if (is_feat_trbe_supported()) { 223985b6a6bSBoyan Karatotev trbe_disable_realm(ctx); 224284c01c6SBoyan Karatotev } 225284c01c6SBoyan Karatotev } 226284c01c6SBoyan Karatotev #endif /* ENABLE_RME && IMAGE_BL31 */ 2272bbad1d1SZelalem Aweke 2282bbad1d1SZelalem Aweke /****************************************************************************** 2292bbad1d1SZelalem Aweke * This function performs initializations that are specific to NON-SECURE state 2302bbad1d1SZelalem Aweke * and updates the cpu context specified by 'ctx'. 2312bbad1d1SZelalem Aweke *****************************************************************************/ 2322bbad1d1SZelalem Aweke static void setup_ns_context(cpu_context_t *ctx, const struct entry_point_info *ep) 2332bbad1d1SZelalem Aweke { 2342bbad1d1SZelalem Aweke u_register_t scr_el3; 2352bbad1d1SZelalem Aweke el3_state_t *state; 2362bbad1d1SZelalem Aweke 2372bbad1d1SZelalem Aweke state = get_el3state_ctx(ctx); 2382bbad1d1SZelalem Aweke scr_el3 = read_ctx_reg(state, CTX_SCR_EL3); 2392bbad1d1SZelalem Aweke 2402bbad1d1SZelalem Aweke /* SCR_NS: Set the NS bit */ 2412bbad1d1SZelalem Aweke scr_el3 |= SCR_NS_BIT; 2422bbad1d1SZelalem Aweke 243ef0d0e54SGovindraj Raja /* Allow access to Allocation Tags when FEAT_MTE2 is implemented and enabled. */ 244ef0d0e54SGovindraj Raja if (is_feat_mte2_supported()) { 2452bbad1d1SZelalem Aweke scr_el3 |= SCR_ATA_BIT; 246ef0d0e54SGovindraj Raja } 2472bbad1d1SZelalem Aweke 248f0c96a2eSBoyan Karatotev /* 249b0b7609eSBoyan Karatotev * Pointer Authentication feature, if present, is always enabled by 250b0b7609eSBoyan Karatotev * default for Non secure lower exception levels. We do not have an 251b0b7609eSBoyan Karatotev * explicit flag to set it. To prevent the leakage between the worlds 252b0b7609eSBoyan Karatotev * during world switch, we enable it only for the non-secure world. 253b0b7609eSBoyan Karatotev * 254f0c96a2eSBoyan Karatotev * CTX_INCLUDE_PAUTH_REGS flag, is explicitly used to enable for lower 255f0c96a2eSBoyan Karatotev * exception levels of secure and realm worlds. 256f0c96a2eSBoyan Karatotev * 257f0c96a2eSBoyan Karatotev * If the Secure/realm world wants to use pointer authentication, 258f0c96a2eSBoyan Karatotev * CTX_INCLUDE_PAUTH_REGS must be explicitly set to 1, in which case 259f0c96a2eSBoyan Karatotev * it will be enabled globally for all the contexts. 260f0c96a2eSBoyan Karatotev * 261f0c96a2eSBoyan Karatotev * SCR_EL3.API: Set to one to not trap any PAuth instructions at ELs 262f0c96a2eSBoyan Karatotev * other than EL3 263f0c96a2eSBoyan Karatotev * 264f0c96a2eSBoyan Karatotev * SCR_EL3.APK: Set to one to not trap any PAuth key values at ELs other 265f0c96a2eSBoyan Karatotev * than EL3 266f0c96a2eSBoyan Karatotev */ 267b0b7609eSBoyan Karatotev if (!is_ctx_pauth_supported()) { 268f0c96a2eSBoyan Karatotev scr_el3 |= SCR_API_BIT | SCR_APK_BIT; 26979c0c7faSBoyan Karatotev } 270f0c96a2eSBoyan Karatotev 27146cc41d5SManish Pandey #if HANDLE_EA_EL3_FIRST_NS 27246cc41d5SManish Pandey /* SCR_EL3.EA: Route External Abort and SError Interrupt to EL3. */ 27346cc41d5SManish Pandey scr_el3 |= SCR_EA_BIT; 27446cc41d5SManish Pandey #endif 27546cc41d5SManish Pandey 27600e8f79cSManish Pandey #if RAS_TRAP_NS_ERR_REC_ACCESS 27700e8f79cSManish Pandey /* 27800e8f79cSManish Pandey * SCR_EL3.TERR: Trap Error record accesses. Accesses to the RAS ERR 27900e8f79cSManish Pandey * and RAS ERX registers from EL1 and EL2(from any security state) 28000e8f79cSManish Pandey * are trapped to EL3. 28100e8f79cSManish Pandey * Set here to trap only for NS EL1/EL2 28200e8f79cSManish Pandey */ 28300e8f79cSManish Pandey scr_el3 |= SCR_TERR_BIT; 28400e8f79cSManish Pandey #endif 28500e8f79cSManish Pandey 28630019d86SSona Mathew /* CSV2 version 2 and above */ 2877db710f0SAndre Przywara if (is_feat_csv2_2_supported()) { 28801cf14ddSMaksims Svecovs /* Enable access to the SCXTNUM_ELx registers. */ 28901cf14ddSMaksims Svecovs scr_el3 |= SCR_EnSCXT_BIT; 2907db710f0SAndre Przywara } 29101cf14ddSMaksims Svecovs 2922bbad1d1SZelalem Aweke #ifdef IMAGE_BL31 2932bbad1d1SZelalem Aweke /* 2942bbad1d1SZelalem Aweke * SCR_EL3.IRQ, SCR_EL3.FIQ: Enable the physical FIQ and IRQ routing as 2952bbad1d1SZelalem Aweke * indicated by the interrupt routing model for BL31. 2962bbad1d1SZelalem Aweke */ 2972bbad1d1SZelalem Aweke scr_el3 |= get_scr_el3_from_routing_model(NON_SECURE); 2982bbad1d1SZelalem Aweke #endif 2996d0433f0SJayanth Dodderi Chidanand 3006d0433f0SJayanth Dodderi Chidanand if (is_feat_the_supported()) { 3016d0433f0SJayanth Dodderi Chidanand /* Set the RCWMASKEn bit in SCR_EL3 to enable access to 3026d0433f0SJayanth Dodderi Chidanand * RCWMASK_EL1 and RCWSMASK_EL1 registers. 3036d0433f0SJayanth Dodderi Chidanand */ 3046d0433f0SJayanth Dodderi Chidanand scr_el3 |= SCR_RCWMASKEn_BIT; 3056d0433f0SJayanth Dodderi Chidanand } 3066d0433f0SJayanth Dodderi Chidanand 3074ec4e545SJayanth Dodderi Chidanand if (is_feat_sctlr2_supported()) { 3084ec4e545SJayanth Dodderi Chidanand /* Set the SCTLR2En bit in SCR_EL3 to enable access to 3094ec4e545SJayanth Dodderi Chidanand * SCTLR2_ELx registers. 3104ec4e545SJayanth Dodderi Chidanand */ 3114ec4e545SJayanth Dodderi Chidanand scr_el3 |= SCR_SCTLR2En_BIT; 3124ec4e545SJayanth Dodderi Chidanand } 3134ec4e545SJayanth Dodderi Chidanand 31430655136SGovindraj Raja if (is_feat_d128_supported()) { 31530655136SGovindraj Raja /* Set the D128En bit in SCR_EL3 to enable access to 128-bit 31630655136SGovindraj Raja * versions of TTBR0_EL1, TTBR1_EL1, RCWMASK_EL1, RCWSMASK_EL1, 31730655136SGovindraj Raja * PAR_EL1 and TTBR1_EL2, TTBR0_EL2 and VTTBR_EL2 registers. 31830655136SGovindraj Raja */ 31930655136SGovindraj Raja scr_el3 |= SCR_D128En_BIT; 32030655136SGovindraj Raja } 32130655136SGovindraj Raja 322a57e18e4SArvind Ram Prakash if (is_feat_fpmr_supported()) { 323a57e18e4SArvind Ram Prakash /* Set the EnFPM bit in SCR_EL3 to enable access to FPMR 324a57e18e4SArvind Ram Prakash * register. 325a57e18e4SArvind Ram Prakash */ 326a57e18e4SArvind Ram Prakash scr_el3 |= SCR_EnFPM_BIT; 327a57e18e4SArvind Ram Prakash } 328a57e18e4SArvind Ram Prakash 3292bbad1d1SZelalem Aweke write_ctx_reg(state, CTX_SCR_EL3, scr_el3); 3308b95e848SZelalem Aweke 3318b95e848SZelalem Aweke /* Initialize EL2 context registers */ 332a0674ab0SJayanth Dodderi Chidanand #if (CTX_INCLUDE_EL2_REGS && IMAGE_BL31) 333ddb615b4SJuan Pablo Conde if (is_feat_hcx_supported()) { 334ddb615b4SJuan Pablo Conde /* 335ddb615b4SJuan Pablo Conde * Initialize register HCRX_EL2 with its init value. 336ddb615b4SJuan Pablo Conde * As the value of HCRX_EL2 is UNKNOWN on reset, there is a 337ddb615b4SJuan Pablo Conde * chance that this can lead to unexpected behavior in lower 338ddb615b4SJuan Pablo Conde * ELs that have not been updated since the introduction of 339ddb615b4SJuan Pablo Conde * this feature if not properly initialized, especially when 340ddb615b4SJuan Pablo Conde * it comes to those bits that enable/disable traps. 341ddb615b4SJuan Pablo Conde */ 342d6af2344SJayanth Dodderi Chidanand write_el2_ctx_hcx(get_el2_sysregs_ctx(ctx), hcrx_el2, 343ddb615b4SJuan Pablo Conde HCRX_EL2_INIT_VAL); 344ddb615b4SJuan Pablo Conde } 3454a530b4cSJuan Pablo Conde 3464a530b4cSJuan Pablo Conde if (is_feat_fgt_supported()) { 3474a530b4cSJuan Pablo Conde /* 3484a530b4cSJuan Pablo Conde * Initialize HFG*_EL2 registers with a default value so legacy 3494a530b4cSJuan Pablo Conde * systems unaware of FEAT_FGT do not get trapped due to their lack 3504a530b4cSJuan Pablo Conde * of initialization for this feature. 3514a530b4cSJuan Pablo Conde */ 352d6af2344SJayanth Dodderi Chidanand write_el2_ctx_fgt(get_el2_sysregs_ctx(ctx), hfgitr_el2, 3534a530b4cSJuan Pablo Conde HFGITR_EL2_INIT_VAL); 354d6af2344SJayanth Dodderi Chidanand write_el2_ctx_fgt(get_el2_sysregs_ctx(ctx), hfgrtr_el2, 3554a530b4cSJuan Pablo Conde HFGRTR_EL2_INIT_VAL); 356d6af2344SJayanth Dodderi Chidanand write_el2_ctx_fgt(get_el2_sysregs_ctx(ctx), hfgwtr_el2, 3574a530b4cSJuan Pablo Conde HFGWTR_EL2_INIT_VAL); 3584a530b4cSJuan Pablo Conde } 359a0674ab0SJayanth Dodderi Chidanand #else 360a0674ab0SJayanth Dodderi Chidanand /* Initialize EL1 context registers */ 361a0674ab0SJayanth Dodderi Chidanand setup_el1_context(ctx, ep); 362a0674ab0SJayanth Dodderi Chidanand #endif /* (CTX_INCLUDE_EL2_REGS && IMAGE_BL31) */ 36324a70738SBoyan Karatotev 36424a70738SBoyan Karatotev manage_extensions_nonsecure(ctx); 365532ed618SSoby Mathew } 366532ed618SSoby Mathew 367532ed618SSoby Mathew /******************************************************************************* 3682bbad1d1SZelalem Aweke * The following function performs initialization of the cpu_context 'ctx' 3692bbad1d1SZelalem Aweke * for first use that is common to all security states, and sets the 3702bbad1d1SZelalem Aweke * initial entrypoint state as specified by the entry_point_info structure. 371532ed618SSoby Mathew * 3728aabea33SPaul Beesley * The EE and ST attributes are used to configure the endianness and secure 373532ed618SSoby Mathew * timer availability for the new execution context. 374532ed618SSoby Mathew ******************************************************************************/ 3752bbad1d1SZelalem Aweke static void setup_context_common(cpu_context_t *ctx, const entry_point_info_t *ep) 376532ed618SSoby Mathew { 377f1be00daSLouis Mayencourt u_register_t scr_el3; 378123002f9SJayanth Dodderi Chidanand u_register_t mdcr_el3; 379532ed618SSoby Mathew el3_state_t *state; 380532ed618SSoby Mathew gp_regs_t *gp_regs; 381532ed618SSoby Mathew 382f0c96a2eSBoyan Karatotev state = get_el3state_ctx(ctx); 383f0c96a2eSBoyan Karatotev 384532ed618SSoby Mathew /* Clear any residual register values from the context */ 38532f0d3c6SDouglas Raillard zeromem(ctx, sizeof(*ctx)); 386532ed618SSoby Mathew 387532ed618SSoby Mathew /* 3885e8cc727SBoyan Karatotev * The lower-EL context is zeroed so that no stale values leak to a world. 3895e8cc727SBoyan Karatotev * It is assumed that an all-zero lower-EL context is good enough for it 3905e8cc727SBoyan Karatotev * to boot correctly. However, there are very few registers where this 3915e8cc727SBoyan Karatotev * is not true and some values need to be recreated. 3925e8cc727SBoyan Karatotev */ 393a0674ab0SJayanth Dodderi Chidanand #if (CTX_INCLUDE_EL2_REGS && IMAGE_BL31) 3945e8cc727SBoyan Karatotev el2_sysregs_t *el2_ctx = get_el2_sysregs_ctx(ctx); 3955e8cc727SBoyan Karatotev 3965e8cc727SBoyan Karatotev /* 3975e8cc727SBoyan Karatotev * These bits are set in the gicv3 driver. Losing them (especially the 3985e8cc727SBoyan Karatotev * SRE bit) is problematic for all worlds. Henceforth recreate them. 3995e8cc727SBoyan Karatotev */ 400d6af2344SJayanth Dodderi Chidanand u_register_t icc_sre_el2_val = ICC_SRE_DIB_BIT | ICC_SRE_DFB_BIT | 4015e8cc727SBoyan Karatotev ICC_SRE_EN_BIT | ICC_SRE_SRE_BIT; 402d6af2344SJayanth Dodderi Chidanand write_el2_ctx_common(el2_ctx, icc_sre_el2, icc_sre_el2_val); 4030aa3284aSJagdish Gediya 4040aa3284aSJagdish Gediya /* 4050aa3284aSJagdish Gediya * The actlr_el2 register can be initialized in platform's reset handler 4060aa3284aSJagdish Gediya * and it may contain access control bits (e.g. CLUSTERPMUEN bit). 4070aa3284aSJagdish Gediya */ 4080aa3284aSJagdish Gediya write_el2_ctx_common(el2_ctx, actlr_el2, read_actlr_el2()); 409a0674ab0SJayanth Dodderi Chidanand #endif /* (CTX_INCLUDE_EL2_REGS && IMAGE_BL31) */ 4105e8cc727SBoyan Karatotev 4115c52d7e5SBoyan Karatotev /* Start with a clean SCR_EL3 copy as all relevant values are set */ 4125c52d7e5SBoyan Karatotev scr_el3 = SCR_RESET_VAL; 413c5ea4f8aSZelalem Aweke 41418f2efd6SDavid Cunado /* 415f0c96a2eSBoyan Karatotev * SCR_EL3.TWE: Set to zero so that execution of WFE instructions at 416f0c96a2eSBoyan Karatotev * EL2, EL1 and EL0 are not trapped to EL3. 417f0c96a2eSBoyan Karatotev * 418f0c96a2eSBoyan Karatotev * SCR_EL3.TWI: Set to zero so that execution of WFI instructions at 419f0c96a2eSBoyan Karatotev * EL2, EL1 and EL0 are not trapped to EL3. 420f0c96a2eSBoyan Karatotev * 421f0c96a2eSBoyan Karatotev * SCR_EL3.SMD: Set to zero to enable SMC calls at EL1 and above, from 422f0c96a2eSBoyan Karatotev * both Security states and both Execution states. 423f0c96a2eSBoyan Karatotev * 424f0c96a2eSBoyan Karatotev * SCR_EL3.SIF: Set to one to disable secure instruction execution from 425f0c96a2eSBoyan Karatotev * Non-secure memory. 426f0c96a2eSBoyan Karatotev */ 427f0c96a2eSBoyan Karatotev scr_el3 &= ~(SCR_TWE_BIT | SCR_TWI_BIT | SCR_SMD_BIT); 428f0c96a2eSBoyan Karatotev 429f0c96a2eSBoyan Karatotev scr_el3 |= SCR_SIF_BIT; 430f0c96a2eSBoyan Karatotev 431f0c96a2eSBoyan Karatotev /* 43218f2efd6SDavid Cunado * SCR_EL3.RW: Set the execution state, AArch32 or AArch64, for next 43318f2efd6SDavid Cunado * Exception level as specified by SPSR. 43418f2efd6SDavid Cunado */ 435c5ea4f8aSZelalem Aweke if (GET_RW(ep->spsr) == MODE_RW_64) { 436532ed618SSoby Mathew scr_el3 |= SCR_RW_BIT; 437c5ea4f8aSZelalem Aweke } 4382bbad1d1SZelalem Aweke 43918f2efd6SDavid Cunado /* 44018f2efd6SDavid Cunado * SCR_EL3.ST: Traps Secure EL1 accesses to the Counter-timer Physical 44118f2efd6SDavid Cunado * Secure timer registers to EL3, from AArch64 state only, if specified 442b515f541SZelalem Aweke * by the entrypoint attributes. If SEL2 is present and enabled, the ST 443b515f541SZelalem Aweke * bit always behaves as 1 (i.e. secure physical timer register access 444b515f541SZelalem Aweke * is not trapped) 44518f2efd6SDavid Cunado */ 446c5ea4f8aSZelalem Aweke if (EP_GET_ST(ep->h.attr) != 0U) { 447532ed618SSoby Mathew scr_el3 |= SCR_ST_BIT; 448c5ea4f8aSZelalem Aweke } 449532ed618SSoby Mathew 450cb4ec47bSjohpow01 /* 451cb4ec47bSjohpow01 * If FEAT_HCX is enabled, enable access to HCRX_EL2 by setting 452cb4ec47bSjohpow01 * SCR_EL3.HXEn. 453cb4ec47bSjohpow01 */ 454c5a3ebbdSAndre Przywara if (is_feat_hcx_supported()) { 455cb4ec47bSjohpow01 scr_el3 |= SCR_HXEn_BIT; 456c5a3ebbdSAndre Przywara } 457cb4ec47bSjohpow01 458ff86e0b4SJuan Pablo Conde /* 45919d52a83SAndre Przywara * If FEAT_LS64_ACCDATA is enabled, enable access to ACCDATA_EL1 by 46019d52a83SAndre Przywara * setting SCR_EL3.ADEn and allow the ST64BV0 instruction by setting 46119d52a83SAndre Przywara * SCR_EL3.EnAS0. 46219d52a83SAndre Przywara */ 46319d52a83SAndre Przywara if (is_feat_ls64_accdata_supported()) { 46419d52a83SAndre Przywara scr_el3 |= SCR_ADEn_BIT | SCR_EnAS0_BIT; 46519d52a83SAndre Przywara } 46619d52a83SAndre Przywara 46719d52a83SAndre Przywara /* 468ff86e0b4SJuan Pablo Conde * If FEAT_RNG_TRAP is enabled, all reads of the RNDR and RNDRRS 469ff86e0b4SJuan Pablo Conde * registers are trapped to EL3. 470ff86e0b4SJuan Pablo Conde */ 47179c0c7faSBoyan Karatotev if (is_feat_rng_trap_supported()) { 472ff86e0b4SJuan Pablo Conde scr_el3 |= SCR_TRNDR_BIT; 47379c0c7faSBoyan Karatotev } 474ff86e0b4SJuan Pablo Conde 4751a7c1cfeSJeenu Viswambharan #if FAULT_INJECTION_SUPPORT 4761a7c1cfeSJeenu Viswambharan /* Enable fault injection from lower ELs */ 4771a7c1cfeSJeenu Viswambharan scr_el3 |= SCR_FIEN_BIT; 4781a7c1cfeSJeenu Viswambharan #endif 4791a7c1cfeSJeenu Viswambharan 480f0c96a2eSBoyan Karatotev /* 481f0c96a2eSBoyan Karatotev * Enable Pointer Authentication globally for all the worlds. 482f0c96a2eSBoyan Karatotev * 483f0c96a2eSBoyan Karatotev * SCR_EL3.API: Set to one to not trap any PAuth instructions at ELs 484f0c96a2eSBoyan Karatotev * other than EL3 485f0c96a2eSBoyan Karatotev * 486f0c96a2eSBoyan Karatotev * SCR_EL3.APK: Set to one to not trap any PAuth key values at ELs other 487f0c96a2eSBoyan Karatotev * than EL3 488f0c96a2eSBoyan Karatotev */ 489b0b7609eSBoyan Karatotev if (is_ctx_pauth_supported()) { 490f0c96a2eSBoyan Karatotev scr_el3 |= SCR_API_BIT | SCR_APK_BIT; 49179c0c7faSBoyan Karatotev } 492f0c96a2eSBoyan Karatotev 4935283962eSAntonio Nino Diaz /* 494062b6c6bSMark Brown * SCR_EL3.PIEN: Enable permission indirection and overlay 495062b6c6bSMark Brown * registers for AArch64 if present. 496062b6c6bSMark Brown */ 497062b6c6bSMark Brown if (is_feat_sxpie_supported() || is_feat_sxpoe_supported()) { 498062b6c6bSMark Brown scr_el3 |= SCR_PIEN_BIT; 499062b6c6bSMark Brown } 500062b6c6bSMark Brown 501062b6c6bSMark Brown /* 502688ab57bSMark Brown * SCR_EL3.GCSEn: Enable GCS registers for AArch64 if present. 503688ab57bSMark Brown */ 504688ab57bSMark Brown if ((is_feat_gcs_supported()) && (GET_RW(ep->spsr) == MODE_RW_64)) { 505688ab57bSMark Brown scr_el3 |= SCR_GCSEn_BIT; 506688ab57bSMark Brown } 507688ab57bSMark Brown 508688ab57bSMark Brown /* 50918f2efd6SDavid Cunado * SCR_EL3.HCE: Enable HVC instructions if next execution state is 51018f2efd6SDavid Cunado * AArch64 and next EL is EL2, or if next execution state is AArch32 and 51118f2efd6SDavid Cunado * next mode is Hyp. 512110ee433SJimmy Brisson * SCR_EL3.FGTEn: Enable Fine Grained Virtualization Traps under the 513110ee433SJimmy Brisson * same conditions as HVC instructions and when the processor supports 514110ee433SJimmy Brisson * ARMv8.6-FGT. 51529d0ee54SJimmy Brisson * SCR_EL3.ECVEn: Enable Enhanced Counter Virtualization (ECV) 51629d0ee54SJimmy Brisson * CNTPOFF_EL2 register under the same conditions as HVC instructions 51729d0ee54SJimmy Brisson * and when the processor supports ECV. 518532ed618SSoby Mathew */ 519a0fee747SAntonio Nino Diaz if (((GET_RW(ep->spsr) == MODE_RW_64) && (GET_EL(ep->spsr) == MODE_EL2)) 520a0fee747SAntonio Nino Diaz || ((GET_RW(ep->spsr) != MODE_RW_64) 521a0fee747SAntonio Nino Diaz && (GET_M32(ep->spsr) == MODE32_hyp))) { 522532ed618SSoby Mathew scr_el3 |= SCR_HCE_BIT; 523110ee433SJimmy Brisson 524ce485955SAndre Przywara if (is_feat_fgt_supported()) { 525110ee433SJimmy Brisson scr_el3 |= SCR_FGTEN_BIT; 526110ee433SJimmy Brisson } 52729d0ee54SJimmy Brisson 528b8f03d29SAndre Przywara if (is_feat_ecv_supported()) { 52929d0ee54SJimmy Brisson scr_el3 |= SCR_ECVEN_BIT; 53029d0ee54SJimmy Brisson } 531532ed618SSoby Mathew } 532532ed618SSoby Mathew 5336cac724dSjohpow01 /* Enable WFE trap delay in SCR_EL3 if supported and configured */ 5341223d2a0SAndre Przywara if (is_feat_twed_supported()) { 5356cac724dSjohpow01 /* Set delay in SCR_EL3 */ 5366cac724dSjohpow01 scr_el3 &= ~(SCR_TWEDEL_MASK << SCR_TWEDEL_SHIFT); 537781d07a4SJayanth Dodderi Chidanand scr_el3 |= ((TWED_DELAY & SCR_TWEDEL_MASK) 5386cac724dSjohpow01 << SCR_TWEDEL_SHIFT); 5396cac724dSjohpow01 5406cac724dSjohpow01 /* Enable WFE delay */ 5416cac724dSjohpow01 scr_el3 |= SCR_TWEDEn_BIT; 5421223d2a0SAndre Przywara } 5436cac724dSjohpow01 5449f4b6259SJayanth Dodderi Chidanand #if IMAGE_BL31 && defined(SPD_spmd) && SPMD_SPM_AT_SEL2 5459f4b6259SJayanth Dodderi Chidanand /* Enable S-EL2 if FEAT_SEL2 is implemented for all the contexts. */ 5469f4b6259SJayanth Dodderi Chidanand if (is_feat_sel2_supported()) { 5479f4b6259SJayanth Dodderi Chidanand scr_el3 |= SCR_EEL2_BIT; 5489f4b6259SJayanth Dodderi Chidanand } 5499f4b6259SJayanth Dodderi Chidanand #endif /* (IMAGE_BL31 && defined(SPD_spmd) && SPMD_SPM_AT_SEL2) */ 5509f4b6259SJayanth Dodderi Chidanand 5517e84f3cfSTushar Khandelwal if (is_feat_mec_supported()) { 5527e84f3cfSTushar Khandelwal scr_el3 |= SCR_MECEn_BIT; 5537e84f3cfSTushar Khandelwal } 5547e84f3cfSTushar Khandelwal 55518f2efd6SDavid Cunado /* 556e290a8fcSAlexei Fedorov * Populate EL3 state so that we've the right context 557e290a8fcSAlexei Fedorov * before doing ERET 5583e61b2b5SDavid Cunado */ 559532ed618SSoby Mathew write_ctx_reg(state, CTX_SCR_EL3, scr_el3); 560532ed618SSoby Mathew write_ctx_reg(state, CTX_ELR_EL3, ep->pc); 561532ed618SSoby Mathew write_ctx_reg(state, CTX_SPSR_EL3, ep->spsr); 562532ed618SSoby Mathew 563123002f9SJayanth Dodderi Chidanand /* Start with a clean MDCR_EL3 copy as all relevant values are set */ 564123002f9SJayanth Dodderi Chidanand mdcr_el3 = MDCR_EL3_RESET_VAL; 565123002f9SJayanth Dodderi Chidanand 566123002f9SJayanth Dodderi Chidanand /* --------------------------------------------------------------------- 567123002f9SJayanth Dodderi Chidanand * Initialise MDCR_EL3, setting all fields rather than relying on hw. 568123002f9SJayanth Dodderi Chidanand * Some fields are architecturally UNKNOWN on reset. 569123002f9SJayanth Dodderi Chidanand * 570123002f9SJayanth Dodderi Chidanand * MDCR_EL3.SDD: Set to one to disable AArch64 Secure self-hosted debug. 571123002f9SJayanth Dodderi Chidanand * Debug exceptions, other than Breakpoint Instruction exceptions, are 572123002f9SJayanth Dodderi Chidanand * disabled from all ELs in Secure state. 573123002f9SJayanth Dodderi Chidanand * 574123002f9SJayanth Dodderi Chidanand * MDCR_EL3.SPD32: Set to 0b10 to disable AArch32 Secure self-hosted 575123002f9SJayanth Dodderi Chidanand * privileged debug from S-EL1. 576123002f9SJayanth Dodderi Chidanand * 577123002f9SJayanth Dodderi Chidanand * MDCR_EL3.TDOSA: Set to zero so that EL2 and EL2 System register 578123002f9SJayanth Dodderi Chidanand * access to the powerdown debug registers do not trap to EL3. 579123002f9SJayanth Dodderi Chidanand * 580123002f9SJayanth Dodderi Chidanand * MDCR_EL3.TDA: Set to zero to allow EL0, EL1 and EL2 access to the 581123002f9SJayanth Dodderi Chidanand * debug registers, other than those registers that are controlled by 582123002f9SJayanth Dodderi Chidanand * MDCR_EL3.TDOSA. 583123002f9SJayanth Dodderi Chidanand */ 584123002f9SJayanth Dodderi Chidanand mdcr_el3 |= ((MDCR_SDD_BIT | MDCR_SPD32(MDCR_SPD32_DISABLE)) 585123002f9SJayanth Dodderi Chidanand & ~(MDCR_TDA_BIT | MDCR_TDOSA_BIT)) ; 586123002f9SJayanth Dodderi Chidanand write_ctx_reg(state, CTX_MDCR_EL3, mdcr_el3); 587123002f9SJayanth Dodderi Chidanand 58879c0c7faSBoyan Karatotev #if IMAGE_BL31 58979c0c7faSBoyan Karatotev /* Enable FEAT_TRF for Non-Secure and prohibit for Secure state. */ 59079c0c7faSBoyan Karatotev if (is_feat_trf_supported()) { 59179c0c7faSBoyan Karatotev trf_enable(ctx); 59279c0c7faSBoyan Karatotev } 593c95aa2ebSMateusz Sulimowicz 594ef738d19SManish Pandey if (is_feat_tcr2_supported()) { 595ef738d19SManish Pandey tcr2_enable(ctx); 596ef738d19SManish Pandey } 597ef738d19SManish Pandey 598c95aa2ebSMateusz Sulimowicz pmuv3_enable(ctx); 599284c01c6SBoyan Karatotev 600284c01c6SBoyan Karatotev #if CTX_INCLUDE_EL2_REGS 601284c01c6SBoyan Karatotev /* 602284c01c6SBoyan Karatotev * Initialize SCTLR_EL2 context register with reset value. 603284c01c6SBoyan Karatotev */ 604284c01c6SBoyan Karatotev write_el2_ctx_common(get_el2_sysregs_ctx(ctx), sctlr_el2, SCTLR_EL2_RES1); 605284c01c6SBoyan Karatotev #endif /* CTX_INCLUDE_EL2_REGS */ 60679c0c7faSBoyan Karatotev #endif /* IMAGE_BL31 */ 607123002f9SJayanth Dodderi Chidanand 608532ed618SSoby Mathew /* 609532ed618SSoby Mathew * Store the X0-X7 value from the entrypoint into the context 610532ed618SSoby Mathew * Use memcpy as we are in control of the layout of the structures 611532ed618SSoby Mathew */ 612532ed618SSoby Mathew gp_regs = get_gpregs_ctx(ctx); 613ea5a4e98SSaivardhan Thatikonda memcpy((void *)gp_regs, (void *)&ep->args, sizeof(aapcs64_params_t)); 614532ed618SSoby Mathew } 615532ed618SSoby Mathew 616532ed618SSoby Mathew /******************************************************************************* 6172bbad1d1SZelalem Aweke * Context management library initialization routine. This library is used by 6182bbad1d1SZelalem Aweke * runtime services to share pointers to 'cpu_context' structures for secure 6192bbad1d1SZelalem Aweke * non-secure and realm states. Management of the structures and their associated 6202bbad1d1SZelalem Aweke * memory is not done by the context management library e.g. the PSCI service 6212bbad1d1SZelalem Aweke * manages the cpu context used for entry from and exit to the non-secure state. 6222bbad1d1SZelalem Aweke * The Secure payload dispatcher service manages the context(s) corresponding to 6232bbad1d1SZelalem Aweke * the secure state. It also uses this library to get access to the non-secure 6242bbad1d1SZelalem Aweke * state cpu context pointers. 6252bbad1d1SZelalem Aweke * Lastly, this library provides the API to make SP_EL3 point to the cpu context 6262bbad1d1SZelalem Aweke * which will be used for programming an entry into a lower EL. The same context 6272bbad1d1SZelalem Aweke * will be used to save state upon exception entry from that EL. 6282bbad1d1SZelalem Aweke ******************************************************************************/ 6292bbad1d1SZelalem Aweke void __init cm_init(void) 6302bbad1d1SZelalem Aweke { 6312bbad1d1SZelalem Aweke /* 6321b491eeaSElyes Haouas * The context management library has only global data to initialize, but 6332bbad1d1SZelalem Aweke * that will be done when the BSS is zeroed out. 6342bbad1d1SZelalem Aweke */ 6352bbad1d1SZelalem Aweke } 6362bbad1d1SZelalem Aweke 6372bbad1d1SZelalem Aweke /******************************************************************************* 6382bbad1d1SZelalem Aweke * This is the high-level function used to initialize the cpu_context 'ctx' for 6392bbad1d1SZelalem Aweke * first use. It performs initializations that are common to all security states 6402bbad1d1SZelalem Aweke * and initializations specific to the security state specified in 'ep' 6412bbad1d1SZelalem Aweke ******************************************************************************/ 6422bbad1d1SZelalem Aweke void cm_setup_context(cpu_context_t *ctx, const entry_point_info_t *ep) 6432bbad1d1SZelalem Aweke { 644f05b4894SMaheedhar Bollapalli size_t security_state; 6452bbad1d1SZelalem Aweke 6462bbad1d1SZelalem Aweke assert(ctx != NULL); 6472bbad1d1SZelalem Aweke 6482bbad1d1SZelalem Aweke /* 6492bbad1d1SZelalem Aweke * Perform initializations that are common 6502bbad1d1SZelalem Aweke * to all security states 6512bbad1d1SZelalem Aweke */ 6522bbad1d1SZelalem Aweke setup_context_common(ctx, ep); 6532bbad1d1SZelalem Aweke 6542bbad1d1SZelalem Aweke security_state = GET_SECURITY_STATE(ep->h.attr); 6552bbad1d1SZelalem Aweke 6562bbad1d1SZelalem Aweke /* Perform security state specific initializations */ 6572bbad1d1SZelalem Aweke switch (security_state) { 6582bbad1d1SZelalem Aweke case SECURE: 6592bbad1d1SZelalem Aweke setup_secure_context(ctx, ep); 6602bbad1d1SZelalem Aweke break; 661284c01c6SBoyan Karatotev #if ENABLE_RME && IMAGE_BL31 6622bbad1d1SZelalem Aweke case REALM: 6632bbad1d1SZelalem Aweke setup_realm_context(ctx, ep); 6642bbad1d1SZelalem Aweke break; 6652bbad1d1SZelalem Aweke #endif 6662bbad1d1SZelalem Aweke case NON_SECURE: 6672bbad1d1SZelalem Aweke setup_ns_context(ctx, ep); 6682bbad1d1SZelalem Aweke break; 6692bbad1d1SZelalem Aweke default: 6702bbad1d1SZelalem Aweke ERROR("Invalid security state\n"); 6712bbad1d1SZelalem Aweke panic(); 6722bbad1d1SZelalem Aweke break; 6732bbad1d1SZelalem Aweke } 6742bbad1d1SZelalem Aweke } 6752bbad1d1SZelalem Aweke 6762bbad1d1SZelalem Aweke /******************************************************************************* 67724a70738SBoyan Karatotev * Enable architecture extensions for EL3 execution. This function only updates 67824a70738SBoyan Karatotev * registers in-place which are expected to either never change or be 67983ec7e45SBoyan Karatotev * overwritten by el3_exit. Expects the core_pos of the current core as argument. 68024a70738SBoyan Karatotev ******************************************************************************/ 68124a70738SBoyan Karatotev #if IMAGE_BL31 68263900851SBoyan Karatotev void __no_pauth cm_manage_extensions_el3(unsigned int my_idx) 68324a70738SBoyan Karatotev { 68463900851SBoyan Karatotev if (is_feat_pauth_supported()) { 68563900851SBoyan Karatotev pauth_init_enable_el3(); 68663900851SBoyan Karatotev } 68763900851SBoyan Karatotev 6880a580b51SBoyan Karatotev if (is_feat_sve_supported()) { 6890a580b51SBoyan Karatotev sve_init_el3(); 6900a580b51SBoyan Karatotev } 6910a580b51SBoyan Karatotev 6924085a02cSBoyan Karatotev if (is_feat_amu_supported()) { 69383ec7e45SBoyan Karatotev amu_init_el3(my_idx); 6944085a02cSBoyan Karatotev } 6954085a02cSBoyan Karatotev 69660d330dcSBoyan Karatotev if (is_feat_sme_supported()) { 69760d330dcSBoyan Karatotev sme_init_el3(); 69860d330dcSBoyan Karatotev } 69960d330dcSBoyan Karatotev 7004274b526SArvind Ram Prakash if (is_feat_fgwte3_supported()) { 7014274b526SArvind Ram Prakash write_fgwte3_el3(FGWTE3_EL3_EARLY_INIT_VAL); 7024274b526SArvind Ram Prakash } 703c42aefd3SArvind Ram Prakash 704c42aefd3SArvind Ram Prakash if (is_feat_mpam_supported()) { 705c42aefd3SArvind Ram Prakash mpam_init_el3(); 706c42aefd3SArvind Ram Prakash } 707c42aefd3SArvind Ram Prakash 708*a1032bebSJohn Powell if (is_feat_cpa2_supported()) { 709*a1032bebSJohn Powell cpa2_enable_el3(); 710*a1032bebSJohn Powell } 711*a1032bebSJohn Powell 71260d330dcSBoyan Karatotev pmuv3_init_el3(); 71324a70738SBoyan Karatotev } 71424a70738SBoyan Karatotev 7154087ed6cSJayanth Dodderi Chidanand /****************************************************************************** 7164087ed6cSJayanth Dodderi Chidanand * Function to initialise the registers with the RESET values in the context 7174087ed6cSJayanth Dodderi Chidanand * memory, which are maintained per world. 7184087ed6cSJayanth Dodderi Chidanand ******************************************************************************/ 7196eafc060SBoyan Karatotev static void cm_el3_arch_init_per_world(per_world_context_t *per_world_ctx) 7204087ed6cSJayanth Dodderi Chidanand { 7214087ed6cSJayanth Dodderi Chidanand /* 7224087ed6cSJayanth Dodderi Chidanand * Initialise CPTR_EL3, setting all fields rather than relying on hw. 7234087ed6cSJayanth Dodderi Chidanand * 7244087ed6cSJayanth Dodderi Chidanand * CPTR_EL3.TFP: Set to zero so that accesses to the V- or Z- registers 7254087ed6cSJayanth Dodderi Chidanand * by Advanced SIMD, floating-point or SVE instructions (if 7264087ed6cSJayanth Dodderi Chidanand * implemented) do not trap to EL3. 7274087ed6cSJayanth Dodderi Chidanand * 7284087ed6cSJayanth Dodderi Chidanand * CPTR_EL3.TCPAC: Set to zero so that accesses to CPACR_EL1, 7294087ed6cSJayanth Dodderi Chidanand * CPTR_EL2,CPACR, or HCPTR do not trap to EL3. 7304087ed6cSJayanth Dodderi Chidanand */ 7314087ed6cSJayanth Dodderi Chidanand uint64_t cptr_el3 = CPTR_EL3_RESET_VAL & ~(TCPAC_BIT | TFP_BIT); 732ac4f6aafSArvind Ram Prakash 7334087ed6cSJayanth Dodderi Chidanand per_world_ctx->ctx_cptr_el3 = cptr_el3; 734ac4f6aafSArvind Ram Prakash 735ac4f6aafSArvind Ram Prakash /* 736ac4f6aafSArvind Ram Prakash * Initialize MPAM3_EL3 to its default reset value 737ac4f6aafSArvind Ram Prakash * 738ac4f6aafSArvind Ram Prakash * MPAM3_EL3_RESET_VAL sets the MPAM3_EL3.TRAPLOWER bit that forces 739ac4f6aafSArvind Ram Prakash * all lower ELn MPAM3_EL3 register access to, trap to EL3 740ac4f6aafSArvind Ram Prakash */ 741ac4f6aafSArvind Ram Prakash 742ac4f6aafSArvind Ram Prakash per_world_ctx->ctx_mpam3_el3 = MPAM3_EL3_RESET_VAL; 7434087ed6cSJayanth Dodderi Chidanand } 7444087ed6cSJayanth Dodderi Chidanand 74524a70738SBoyan Karatotev /******************************************************************************* 746461c0a5dSElizabeth Ho * Initialise per_world_context for Non-Secure world. 747461c0a5dSElizabeth Ho * This function enables the architecture extensions, which have same value 748461c0a5dSElizabeth Ho * across the cores for the non-secure world. 749461c0a5dSElizabeth Ho ******************************************************************************/ 7506eafc060SBoyan Karatotev static void manage_extensions_nonsecure_per_world(void) 751461c0a5dSElizabeth Ho { 7524087ed6cSJayanth Dodderi Chidanand cm_el3_arch_init_per_world(&per_world_context[CPU_CONTEXT_NS]); 7534087ed6cSJayanth Dodderi Chidanand 754461c0a5dSElizabeth Ho if (is_feat_sme_supported()) { 755461c0a5dSElizabeth Ho sme_enable_per_world(&per_world_context[CPU_CONTEXT_NS]); 756461c0a5dSElizabeth Ho } 757461c0a5dSElizabeth Ho 758461c0a5dSElizabeth Ho if (is_feat_sve_supported()) { 759461c0a5dSElizabeth Ho sve_enable_per_world(&per_world_context[CPU_CONTEXT_NS]); 760461c0a5dSElizabeth Ho } 761461c0a5dSElizabeth Ho 762461c0a5dSElizabeth Ho if (is_feat_amu_supported()) { 763461c0a5dSElizabeth Ho amu_enable_per_world(&per_world_context[CPU_CONTEXT_NS]); 764461c0a5dSElizabeth Ho } 765461c0a5dSElizabeth Ho 766461c0a5dSElizabeth Ho if (is_feat_sys_reg_trace_supported()) { 767461c0a5dSElizabeth Ho sys_reg_trace_enable_per_world(&per_world_context[CPU_CONTEXT_NS]); 768461c0a5dSElizabeth Ho } 769ac4f6aafSArvind Ram Prakash 770ac4f6aafSArvind Ram Prakash if (is_feat_mpam_supported()) { 771ac4f6aafSArvind Ram Prakash mpam_enable_per_world(&per_world_context[CPU_CONTEXT_NS]); 772ac4f6aafSArvind Ram Prakash } 773a57e18e4SArvind Ram Prakash 774a57e18e4SArvind Ram Prakash if (is_feat_fpmr_supported()) { 775a57e18e4SArvind Ram Prakash fpmr_enable_per_world(&per_world_context[CPU_CONTEXT_NS]); 776a57e18e4SArvind Ram Prakash } 777461c0a5dSElizabeth Ho } 778461c0a5dSElizabeth Ho 779461c0a5dSElizabeth Ho /******************************************************************************* 780461c0a5dSElizabeth Ho * Initialise per_world_context for Secure world. 781461c0a5dSElizabeth Ho * This function enables the architecture extensions, which have same value 782461c0a5dSElizabeth Ho * across the cores for the secure world. 783461c0a5dSElizabeth Ho ******************************************************************************/ 784461c0a5dSElizabeth Ho static void manage_extensions_secure_per_world(void) 785461c0a5dSElizabeth Ho { 7864087ed6cSJayanth Dodderi Chidanand cm_el3_arch_init_per_world(&per_world_context[CPU_CONTEXT_SECURE]); 7874087ed6cSJayanth Dodderi Chidanand 788461c0a5dSElizabeth Ho if (is_feat_sme_supported()) { 789461c0a5dSElizabeth Ho 790461c0a5dSElizabeth Ho if (ENABLE_SME_FOR_SWD) { 791461c0a5dSElizabeth Ho /* 792461c0a5dSElizabeth Ho * Enable SME, SVE, FPU/SIMD in secure context, SPM must ensure 793461c0a5dSElizabeth Ho * SME, SVE, and FPU/SIMD context properly managed. 794461c0a5dSElizabeth Ho */ 795461c0a5dSElizabeth Ho sme_enable_per_world(&per_world_context[CPU_CONTEXT_SECURE]); 796461c0a5dSElizabeth Ho } else { 797461c0a5dSElizabeth Ho /* 798461c0a5dSElizabeth Ho * Disable SME, SVE, FPU/SIMD in secure context so non-secure 799461c0a5dSElizabeth Ho * world can safely use the associated registers. 800461c0a5dSElizabeth Ho */ 801461c0a5dSElizabeth Ho sme_disable_per_world(&per_world_context[CPU_CONTEXT_SECURE]); 802461c0a5dSElizabeth Ho } 803461c0a5dSElizabeth Ho } 804461c0a5dSElizabeth Ho if (is_feat_sve_supported()) { 805461c0a5dSElizabeth Ho if (ENABLE_SVE_FOR_SWD) { 806461c0a5dSElizabeth Ho /* 807461c0a5dSElizabeth Ho * Enable SVE and FPU in secure context, SPM must ensure 808461c0a5dSElizabeth Ho * that the SVE and FPU register contexts are properly managed. 809461c0a5dSElizabeth Ho */ 810461c0a5dSElizabeth Ho sve_enable_per_world(&per_world_context[CPU_CONTEXT_SECURE]); 811461c0a5dSElizabeth Ho } else { 812461c0a5dSElizabeth Ho /* 813461c0a5dSElizabeth Ho * Disable SVE and FPU in secure context so non-secure world 814461c0a5dSElizabeth Ho * can safely use them. 815461c0a5dSElizabeth Ho */ 816461c0a5dSElizabeth Ho sve_disable_per_world(&per_world_context[CPU_CONTEXT_SECURE]); 817461c0a5dSElizabeth Ho } 818461c0a5dSElizabeth Ho } 819461c0a5dSElizabeth Ho 820461c0a5dSElizabeth Ho /* NS can access this but Secure shouldn't */ 821461c0a5dSElizabeth Ho if (is_feat_sys_reg_trace_supported()) { 822461c0a5dSElizabeth Ho sys_reg_trace_disable_per_world(&per_world_context[CPU_CONTEXT_SECURE]); 823461c0a5dSElizabeth Ho } 824461c0a5dSElizabeth Ho } 825461c0a5dSElizabeth Ho 8266eafc060SBoyan Karatotev static void manage_extensions_realm_per_world(void) 8276eafc060SBoyan Karatotev { 8286eafc060SBoyan Karatotev #if ENABLE_RME 8296eafc060SBoyan Karatotev cm_el3_arch_init_per_world(&per_world_context[CPU_CONTEXT_REALM]); 8306eafc060SBoyan Karatotev 8316eafc060SBoyan Karatotev if (is_feat_sve_supported()) { 8326eafc060SBoyan Karatotev /* 8336eafc060SBoyan Karatotev * Enable SVE and FPU in realm context when it is enabled for NS. 8346eafc060SBoyan Karatotev * Realm manager must ensure that the SVE and FPU register 8356eafc060SBoyan Karatotev * contexts are properly managed. 8366eafc060SBoyan Karatotev */ 8376eafc060SBoyan Karatotev sve_enable_per_world(&per_world_context[CPU_CONTEXT_REALM]); 8386eafc060SBoyan Karatotev } 8396eafc060SBoyan Karatotev 8406eafc060SBoyan Karatotev /* NS can access this but Realm shouldn't */ 8416eafc060SBoyan Karatotev if (is_feat_sys_reg_trace_supported()) { 8426eafc060SBoyan Karatotev sys_reg_trace_disable_per_world(&per_world_context[CPU_CONTEXT_REALM]); 8436eafc060SBoyan Karatotev } 8446eafc060SBoyan Karatotev 8456eafc060SBoyan Karatotev /* 8466eafc060SBoyan Karatotev * If SME/SME2 is supported and enabled for NS world, then disable trapping 8476eafc060SBoyan Karatotev * of SME instructions for Realm world. RMM will save/restore required 8486eafc060SBoyan Karatotev * registers that are shared with SVE/FPU so that Realm can use FPU or SVE. 8496eafc060SBoyan Karatotev */ 8506eafc060SBoyan Karatotev if (is_feat_sme_supported()) { 8516eafc060SBoyan Karatotev sme_enable_per_world(&per_world_context[CPU_CONTEXT_REALM]); 8526eafc060SBoyan Karatotev } 8536eafc060SBoyan Karatotev 8546eafc060SBoyan Karatotev /* 8556eafc060SBoyan Karatotev * If FEAT_MPAM is supported and enabled, then disable trapping access 8566eafc060SBoyan Karatotev * to the MPAM registers for Realm world. Instead, RMM will configure 8576eafc060SBoyan Karatotev * the access to be trapped by itself so it can inject undefined aborts 8586eafc060SBoyan Karatotev * back to the Realm. 8596eafc060SBoyan Karatotev */ 8606eafc060SBoyan Karatotev if (is_feat_mpam_supported()) { 8616eafc060SBoyan Karatotev mpam_enable_per_world(&per_world_context[CPU_CONTEXT_REALM]); 8626eafc060SBoyan Karatotev } 8636eafc060SBoyan Karatotev #endif /* ENABLE_RME */ 8646eafc060SBoyan Karatotev } 8656eafc060SBoyan Karatotev 8666eafc060SBoyan Karatotev void cm_manage_extensions_per_world(void) 8676eafc060SBoyan Karatotev { 8686eafc060SBoyan Karatotev manage_extensions_nonsecure_per_world(); 8696eafc060SBoyan Karatotev manage_extensions_secure_per_world(); 8706eafc060SBoyan Karatotev manage_extensions_realm_per_world(); 8716eafc060SBoyan Karatotev } 8726eafc060SBoyan Karatotev #endif /* IMAGE_BL31 */ 8736eafc060SBoyan Karatotev 874461c0a5dSElizabeth Ho /******************************************************************************* 87524a70738SBoyan Karatotev * Enable architecture extensions on first entry to Non-secure world. 87624a70738SBoyan Karatotev ******************************************************************************/ 87724a70738SBoyan Karatotev static void manage_extensions_nonsecure(cpu_context_t *ctx) 87824a70738SBoyan Karatotev { 87924a70738SBoyan Karatotev #if IMAGE_BL31 88083ec7e45SBoyan Karatotev /* NOTE: registers are not context switched */ 8814085a02cSBoyan Karatotev if (is_feat_amu_supported()) { 8824085a02cSBoyan Karatotev amu_enable(ctx); 8834085a02cSBoyan Karatotev } 8844085a02cSBoyan Karatotev 88560d330dcSBoyan Karatotev if (is_feat_sme_supported()) { 88660d330dcSBoyan Karatotev sme_enable(ctx); 88760d330dcSBoyan Karatotev } 88860d330dcSBoyan Karatotev 88933e6aaacSArvind Ram Prakash if (is_feat_fgt2_supported()) { 89033e6aaacSArvind Ram Prakash fgt2_enable(ctx); 89133e6aaacSArvind Ram Prakash } 89233e6aaacSArvind Ram Prakash 89383271d5aSArvind Ram Prakash if (is_feat_debugv8p9_supported()) { 89483271d5aSArvind Ram Prakash debugv8p9_extended_bp_wp_enable(ctx); 89583271d5aSArvind Ram Prakash } 89683271d5aSArvind Ram Prakash 89779c0c7faSBoyan Karatotev if (is_feat_spe_supported()) { 898985b6a6bSBoyan Karatotev spe_enable_ns(ctx); 89979c0c7faSBoyan Karatotev } 90079c0c7faSBoyan Karatotev 90179c0c7faSBoyan Karatotev if (is_feat_trbe_supported()) { 902985b6a6bSBoyan Karatotev if (check_if_trbe_disable_affected_core()) { 903985b6a6bSBoyan Karatotev trbe_disable_ns(ctx); 904985b6a6bSBoyan Karatotev } else { 905985b6a6bSBoyan Karatotev trbe_enable_ns(ctx); 90679c0c7faSBoyan Karatotev } 907ef738d19SManish Pandey } 90879c0c7faSBoyan Karatotev 9099890eab5SBoyan Karatotev if (is_feat_brbe_supported()) { 9109890eab5SBoyan Karatotev brbe_enable(ctx); 9119890eab5SBoyan Karatotev } 91224a70738SBoyan Karatotev #endif /* IMAGE_BL31 */ 91324a70738SBoyan Karatotev } 91424a70738SBoyan Karatotev 915183329a5SArvind Ram Prakash #if INIT_UNUSED_NS_EL2 91624a70738SBoyan Karatotev /******************************************************************************* 91724a70738SBoyan Karatotev * Enable architecture extensions in-place at EL2 on first entry to Non-secure 91824a70738SBoyan Karatotev * world when EL2 is empty and unused. 91924a70738SBoyan Karatotev ******************************************************************************/ 92024a70738SBoyan Karatotev static void manage_extensions_nonsecure_el2_unused(void) 92124a70738SBoyan Karatotev { 92224a70738SBoyan Karatotev #if IMAGE_BL31 92360d330dcSBoyan Karatotev if (is_feat_spe_supported()) { 92460d330dcSBoyan Karatotev spe_init_el2_unused(); 92560d330dcSBoyan Karatotev } 92660d330dcSBoyan Karatotev 9274085a02cSBoyan Karatotev if (is_feat_amu_supported()) { 9284085a02cSBoyan Karatotev amu_init_el2_unused(); 9294085a02cSBoyan Karatotev } 9304085a02cSBoyan Karatotev 93160d330dcSBoyan Karatotev if (is_feat_mpam_supported()) { 93260d330dcSBoyan Karatotev mpam_init_el2_unused(); 93360d330dcSBoyan Karatotev } 93460d330dcSBoyan Karatotev 93560d330dcSBoyan Karatotev if (is_feat_trbe_supported()) { 93660d330dcSBoyan Karatotev trbe_init_el2_unused(); 93760d330dcSBoyan Karatotev } 93860d330dcSBoyan Karatotev 93960d330dcSBoyan Karatotev if (is_feat_sys_reg_trace_supported()) { 94060d330dcSBoyan Karatotev sys_reg_trace_init_el2_unused(); 94160d330dcSBoyan Karatotev } 94260d330dcSBoyan Karatotev 94360d330dcSBoyan Karatotev if (is_feat_trf_supported()) { 94460d330dcSBoyan Karatotev trf_init_el2_unused(); 94560d330dcSBoyan Karatotev } 94660d330dcSBoyan Karatotev 947c73686a1SBoyan Karatotev pmuv3_init_el2_unused(); 94860d330dcSBoyan Karatotev 94960d330dcSBoyan Karatotev if (is_feat_sve_supported()) { 95060d330dcSBoyan Karatotev sve_init_el2_unused(); 95160d330dcSBoyan Karatotev } 95260d330dcSBoyan Karatotev 95360d330dcSBoyan Karatotev if (is_feat_sme_supported()) { 95460d330dcSBoyan Karatotev sme_init_el2_unused(); 95560d330dcSBoyan Karatotev } 956b48bd790SBoyan Karatotev 957484befbfSArvind Ram Prakash if (is_feat_mops_supported() && is_feat_hcx_supported()) { 9586b8df7b9SArvind Ram Prakash write_hcrx_el2(read_hcrx_el2() | HCRX_EL2_MSCEn_BIT); 9596b8df7b9SArvind Ram Prakash } 9606b8df7b9SArvind Ram Prakash 961f8138056SBoyan Karatotev if (is_feat_pauth_supported()) { 962f8138056SBoyan Karatotev pauth_enable_el2(); 963f8138056SBoyan Karatotev } 96424a70738SBoyan Karatotev #endif /* IMAGE_BL31 */ 96524a70738SBoyan Karatotev } 966183329a5SArvind Ram Prakash #endif /* INIT_UNUSED_NS_EL2 */ 96724a70738SBoyan Karatotev 96824a70738SBoyan Karatotev /******************************************************************************* 96968ac5ed0SArunachalam Ganapathy * Enable architecture extensions on first entry to Secure world. 97068ac5ed0SArunachalam Ganapathy ******************************************************************************/ 971dc78e62dSjohpow01 static void manage_extensions_secure(cpu_context_t *ctx) 97268ac5ed0SArunachalam Ganapathy { 97368ac5ed0SArunachalam Ganapathy #if IMAGE_BL31 9740d122947SBoyan Karatotev if (is_feat_sme_supported()) { 9750d122947SBoyan Karatotev if (ENABLE_SME_FOR_SWD) { 9760d122947SBoyan Karatotev /* 9770d122947SBoyan Karatotev * Enable SME, SVE, FPU/SIMD in secure context, secure manager 9780d122947SBoyan Karatotev * must ensure SME, SVE, and FPU/SIMD context properly managed. 9790d122947SBoyan Karatotev */ 98060d330dcSBoyan Karatotev sme_init_el3(); 9810d122947SBoyan Karatotev sme_enable(ctx); 9820d122947SBoyan Karatotev } else { 9830d122947SBoyan Karatotev /* 9840d122947SBoyan Karatotev * Disable SME, SVE, FPU/SIMD in secure context so non-secure 9850d122947SBoyan Karatotev * world can safely use the associated registers. 9860d122947SBoyan Karatotev */ 9870d122947SBoyan Karatotev sme_disable(ctx); 9880d122947SBoyan Karatotev } 9890d122947SBoyan Karatotev } 99079c0c7faSBoyan Karatotev 99179c0c7faSBoyan Karatotev if (is_feat_spe_supported()) { 992985b6a6bSBoyan Karatotev spe_disable_secure(ctx); 99379c0c7faSBoyan Karatotev } 99479c0c7faSBoyan Karatotev 99579c0c7faSBoyan Karatotev if (is_feat_trbe_supported()) { 996985b6a6bSBoyan Karatotev trbe_disable_secure(ctx); 99779c0c7faSBoyan Karatotev } 998dc78e62dSjohpow01 #endif /* IMAGE_BL31 */ 99968ac5ed0SArunachalam Ganapathy } 100068ac5ed0SArunachalam Ganapathy 1001532ed618SSoby Mathew /******************************************************************************* 1002532ed618SSoby Mathew * The following function initializes the cpu_context for the current CPU 1003532ed618SSoby Mathew * for first use, and sets the initial entrypoint state as specified by the 1004532ed618SSoby Mathew * entry_point_info structure. 1005532ed618SSoby Mathew ******************************************************************************/ 1006532ed618SSoby Mathew void cm_init_my_context(const entry_point_info_t *ep) 1007532ed618SSoby Mathew { 1008532ed618SSoby Mathew cpu_context_t *ctx; 1009532ed618SSoby Mathew ctx = cm_get_context(GET_SECURITY_STATE(ep->h.attr)); 10101634cae8SAntonio Nino Diaz cm_setup_context(ctx, ep); 1011532ed618SSoby Mathew } 1012532ed618SSoby Mathew 1013b48bd790SBoyan Karatotev /* EL2 present but unused, need to disable safely. SCTLR_EL2 can be ignored */ 1014183329a5SArvind Ram Prakash static void init_nonsecure_el2_unused(cpu_context_t *ctx) 1015b48bd790SBoyan Karatotev { 1016183329a5SArvind Ram Prakash #if INIT_UNUSED_NS_EL2 1017b48bd790SBoyan Karatotev u_register_t hcr_el2 = HCR_RESET_VAL; 1018b48bd790SBoyan Karatotev u_register_t mdcr_el2; 1019b48bd790SBoyan Karatotev u_register_t scr_el3; 1020b48bd790SBoyan Karatotev 1021b48bd790SBoyan Karatotev scr_el3 = read_ctx_reg(get_el3state_ctx(ctx), CTX_SCR_EL3); 1022b48bd790SBoyan Karatotev 1023b48bd790SBoyan Karatotev /* Set EL2 register width: Set HCR_EL2.RW to match SCR_EL3.RW */ 1024b48bd790SBoyan Karatotev if ((scr_el3 & SCR_RW_BIT) != 0U) { 1025b48bd790SBoyan Karatotev hcr_el2 |= HCR_RW_BIT; 1026b48bd790SBoyan Karatotev } 1027b48bd790SBoyan Karatotev 1028b48bd790SBoyan Karatotev write_hcr_el2(hcr_el2); 1029b48bd790SBoyan Karatotev 1030b48bd790SBoyan Karatotev /* 1031b48bd790SBoyan Karatotev * Initialise CPTR_EL2 setting all fields rather than relying on the hw. 1032b48bd790SBoyan Karatotev * All fields have architecturally UNKNOWN reset values. 1033b48bd790SBoyan Karatotev */ 1034b48bd790SBoyan Karatotev write_cptr_el2(CPTR_EL2_RESET_VAL); 1035b48bd790SBoyan Karatotev 1036b48bd790SBoyan Karatotev /* 1037b48bd790SBoyan Karatotev * Initialise CNTHCTL_EL2. All fields are architecturally UNKNOWN on 1038b48bd790SBoyan Karatotev * reset and are set to zero except for field(s) listed below. 1039b48bd790SBoyan Karatotev * 1040b48bd790SBoyan Karatotev * CNTHCTL_EL2.EL1PTEN: Set to one to disable traps to Hyp mode of 1041b48bd790SBoyan Karatotev * Non-secure EL0 and EL1 accesses to the physical timer registers. 1042b48bd790SBoyan Karatotev * 1043b48bd790SBoyan Karatotev * CNTHCTL_EL2.EL1PCTEN: Set to one to disable traps to Hyp mode of 1044b48bd790SBoyan Karatotev * Non-secure EL0 and EL1 accesses to the physical counter registers. 1045b48bd790SBoyan Karatotev */ 1046b48bd790SBoyan Karatotev write_cnthctl_el2(CNTHCTL_RESET_VAL | EL1PCEN_BIT | EL1PCTEN_BIT); 1047b48bd790SBoyan Karatotev 1048b48bd790SBoyan Karatotev /* 1049b48bd790SBoyan Karatotev * Initialise CNTVOFF_EL2 to zero as it resets to an architecturally 1050b48bd790SBoyan Karatotev * UNKNOWN value. 1051b48bd790SBoyan Karatotev */ 1052b48bd790SBoyan Karatotev write_cntvoff_el2(0); 1053b48bd790SBoyan Karatotev 1054b48bd790SBoyan Karatotev /* 1055b48bd790SBoyan Karatotev * Set VPIDR_EL2 and VMPIDR_EL2 to match MIDR_EL1 and MPIDR_EL1 1056b48bd790SBoyan Karatotev * respectively. 1057b48bd790SBoyan Karatotev */ 1058b48bd790SBoyan Karatotev write_vpidr_el2(read_midr_el1()); 1059b48bd790SBoyan Karatotev write_vmpidr_el2(read_mpidr_el1()); 1060b48bd790SBoyan Karatotev 1061b48bd790SBoyan Karatotev /* 1062b48bd790SBoyan Karatotev * Initialise VTTBR_EL2. All fields are architecturally UNKNOWN on reset. 1063b48bd790SBoyan Karatotev * 1064b48bd790SBoyan Karatotev * VTTBR_EL2.VMID: Set to zero. Even though EL1&0 stage 2 address 1065b48bd790SBoyan Karatotev * translation is disabled, cache maintenance operations depend on the 1066b48bd790SBoyan Karatotev * VMID. 1067b48bd790SBoyan Karatotev * 1068b48bd790SBoyan Karatotev * VTTBR_EL2.BADDR: Set to zero as EL1&0 stage 2 address translation is 1069b48bd790SBoyan Karatotev * disabled. 1070b48bd790SBoyan Karatotev */ 1071b48bd790SBoyan Karatotev write_vttbr_el2(VTTBR_RESET_VAL & 1072b48bd790SBoyan Karatotev ~((VTTBR_VMID_MASK << VTTBR_VMID_SHIFT) | 1073b48bd790SBoyan Karatotev (VTTBR_BADDR_MASK << VTTBR_BADDR_SHIFT))); 1074b48bd790SBoyan Karatotev 1075b48bd790SBoyan Karatotev /* 1076b48bd790SBoyan Karatotev * Initialise MDCR_EL2, setting all fields rather than relying on hw. 1077b48bd790SBoyan Karatotev * Some fields are architecturally UNKNOWN on reset. 1078b48bd790SBoyan Karatotev * 1079b48bd790SBoyan Karatotev * MDCR_EL2.TDRA: Set to zero so that Non-secure EL0 and EL1 System 1080b48bd790SBoyan Karatotev * register accesses to the Debug ROM registers are not trapped to EL2. 1081b48bd790SBoyan Karatotev * 1082b48bd790SBoyan Karatotev * MDCR_EL2.TDOSA: Set to zero so that Non-secure EL1 System register 1083b48bd790SBoyan Karatotev * accesses to the powerdown debug registers are not trapped to EL2. 1084b48bd790SBoyan Karatotev * 1085b48bd790SBoyan Karatotev * MDCR_EL2.TDA: Set to zero so that System register accesses to the 1086b48bd790SBoyan Karatotev * debug registers do not trap to EL2. 1087b48bd790SBoyan Karatotev * 1088b48bd790SBoyan Karatotev * MDCR_EL2.TDE: Set to zero so that debug exceptions are not routed to 1089b48bd790SBoyan Karatotev * EL2. 1090b48bd790SBoyan Karatotev */ 1091b48bd790SBoyan Karatotev mdcr_el2 = MDCR_EL2_RESET_VAL & 1092b48bd790SBoyan Karatotev ~(MDCR_EL2_TDRA_BIT | MDCR_EL2_TDOSA_BIT | MDCR_EL2_TDA_BIT | 1093b48bd790SBoyan Karatotev MDCR_EL2_TDE_BIT); 1094b48bd790SBoyan Karatotev 1095b48bd790SBoyan Karatotev write_mdcr_el2(mdcr_el2); 1096b48bd790SBoyan Karatotev 1097b48bd790SBoyan Karatotev /* 1098b48bd790SBoyan Karatotev * Initialise HSTR_EL2. All fields are architecturally UNKNOWN on reset. 1099b48bd790SBoyan Karatotev * 1100b48bd790SBoyan Karatotev * HSTR_EL2.T<n>: Set all these fields to zero so that Non-secure EL0 or 1101b48bd790SBoyan Karatotev * EL1 accesses to System registers do not trap to EL2. 1102b48bd790SBoyan Karatotev */ 1103b48bd790SBoyan Karatotev write_hstr_el2(HSTR_EL2_RESET_VAL & ~(HSTR_EL2_T_MASK)); 1104b48bd790SBoyan Karatotev 1105b48bd790SBoyan Karatotev /* 1106b48bd790SBoyan Karatotev * Initialise CNTHP_CTL_EL2. All fields are architecturally UNKNOWN on 1107b48bd790SBoyan Karatotev * reset. 1108b48bd790SBoyan Karatotev * 1109b48bd790SBoyan Karatotev * CNTHP_CTL_EL2:ENABLE: Set to zero to disable the EL2 physical timer 1110b48bd790SBoyan Karatotev * and prevent timer interrupts. 1111b48bd790SBoyan Karatotev */ 1112b48bd790SBoyan Karatotev write_cnthp_ctl_el2(CNTHP_CTL_RESET_VAL & ~(CNTHP_CTL_ENABLE_BIT)); 1113b48bd790SBoyan Karatotev 1114b48bd790SBoyan Karatotev manage_extensions_nonsecure_el2_unused(); 1115183329a5SArvind Ram Prakash #endif /* INIT_UNUSED_NS_EL2 */ 1116b48bd790SBoyan Karatotev } 1117b48bd790SBoyan Karatotev 1118532ed618SSoby Mathew /******************************************************************************* 1119c5ea4f8aSZelalem Aweke * Prepare the CPU system registers for first entry into realm, secure, or 1120c5ea4f8aSZelalem Aweke * normal world. 1121532ed618SSoby Mathew * 1122532ed618SSoby Mathew * If execution is requested to EL2 or hyp mode, SCTLR_EL2 is initialized 1123532ed618SSoby Mathew * If execution is requested to non-secure EL1 or svc mode, and the CPU supports 1124532ed618SSoby Mathew * EL2 then EL2 is disabled by configuring all necessary EL2 registers. 1125532ed618SSoby Mathew * For all entries, the EL1 registers are initialized from the cpu_context 1126532ed618SSoby Mathew ******************************************************************************/ 1127f05b4894SMaheedhar Bollapalli void cm_prepare_el3_exit(size_t security_state) 1128532ed618SSoby Mathew { 1129da1a4591SJayanth Dodderi Chidanand u_register_t sctlr_el2, scr_el3; 1130532ed618SSoby Mathew cpu_context_t *ctx = cm_get_context(security_state); 1131532ed618SSoby Mathew 1132a0fee747SAntonio Nino Diaz assert(ctx != NULL); 1133532ed618SSoby Mathew 1134532ed618SSoby Mathew if (security_state == NON_SECURE) { 1135ddb615b4SJuan Pablo Conde uint64_t el2_implemented = el_implemented(2); 1136ddb615b4SJuan Pablo Conde 1137f1be00daSLouis Mayencourt scr_el3 = read_ctx_reg(get_el3state_ctx(ctx), 1138a0fee747SAntonio Nino Diaz CTX_SCR_EL3); 1139ddb615b4SJuan Pablo Conde 1140d39b1236SJayanth Dodderi Chidanand if (el2_implemented != EL_IMPL_NONE) { 1141d39b1236SJayanth Dodderi Chidanand 1142ddb615b4SJuan Pablo Conde /* 1143ddb615b4SJuan Pablo Conde * If context is not being used for EL2, initialize 1144ddb615b4SJuan Pablo Conde * HCRX_EL2 with its init value here. 1145ddb615b4SJuan Pablo Conde */ 1146ddb615b4SJuan Pablo Conde if (is_feat_hcx_supported()) { 1147ddb615b4SJuan Pablo Conde write_hcrx_el2(HCRX_EL2_INIT_VAL); 1148ddb615b4SJuan Pablo Conde } 11494a530b4cSJuan Pablo Conde 11504a530b4cSJuan Pablo Conde /* 11514a530b4cSJuan Pablo Conde * Initialize Fine-grained trap registers introduced 11524a530b4cSJuan Pablo Conde * by FEAT_FGT so all traps are initially disabled when 11534a530b4cSJuan Pablo Conde * switching to EL2 or a lower EL, preventing undesired 11544a530b4cSJuan Pablo Conde * behavior. 11554a530b4cSJuan Pablo Conde */ 11564a530b4cSJuan Pablo Conde if (is_feat_fgt_supported()) { 11574a530b4cSJuan Pablo Conde /* 11584a530b4cSJuan Pablo Conde * Initialize HFG*_EL2 registers with a default 11594a530b4cSJuan Pablo Conde * value so legacy systems unaware of FEAT_FGT 11604a530b4cSJuan Pablo Conde * do not get trapped due to their lack of 11614a530b4cSJuan Pablo Conde * initialization for this feature. 11624a530b4cSJuan Pablo Conde */ 11634a530b4cSJuan Pablo Conde write_hfgitr_el2(HFGITR_EL2_INIT_VAL); 11644a530b4cSJuan Pablo Conde write_hfgrtr_el2(HFGRTR_EL2_INIT_VAL); 11654a530b4cSJuan Pablo Conde write_hfgwtr_el2(HFGWTR_EL2_INIT_VAL); 1166ddb615b4SJuan Pablo Conde } 11674a530b4cSJuan Pablo Conde 1168d39b1236SJayanth Dodderi Chidanand /* Condition to ensure EL2 is being used. */ 1169a0fee747SAntonio Nino Diaz if ((scr_el3 & SCR_HCE_BIT) != 0U) { 1170da1a4591SJayanth Dodderi Chidanand /* Initialize SCTLR_EL2 register with reset value. */ 1171da1a4591SJayanth Dodderi Chidanand sctlr_el2 = SCTLR_EL2_RES1; 11727f152ea6SSona Mathew 11735f5d1ed7SLouis Mayencourt /* 1174d39b1236SJayanth Dodderi Chidanand * If workaround of errata 764081 for Cortex-A75 1175d39b1236SJayanth Dodderi Chidanand * is used then set SCTLR_EL2.IESB to enable 1176d39b1236SJayanth Dodderi Chidanand * Implicit Error Synchronization Barrier. 11775f5d1ed7SLouis Mayencourt */ 11787f152ea6SSona Mathew if (errata_a75_764081_applies()) { 1179da1a4591SJayanth Dodderi Chidanand sctlr_el2 |= SCTLR_IESB_BIT; 11807f152ea6SSona Mathew } 11817f152ea6SSona Mathew 1182da1a4591SJayanth Dodderi Chidanand write_sctlr_el2(sctlr_el2); 1183d39b1236SJayanth Dodderi Chidanand } else { 1184d39b1236SJayanth Dodderi Chidanand /* 1185d39b1236SJayanth Dodderi Chidanand * (scr_el3 & SCR_HCE_BIT==0) 1186d39b1236SJayanth Dodderi Chidanand * EL2 implemented but unused. 1187d39b1236SJayanth Dodderi Chidanand */ 1188b48bd790SBoyan Karatotev init_nonsecure_el2_unused(ctx); 1189532ed618SSoby Mathew } 1190532ed618SSoby Mathew } 11914274b526SArvind Ram Prakash 11924274b526SArvind Ram Prakash if (is_feat_fgwte3_supported()) { 11934274b526SArvind Ram Prakash /* 11944274b526SArvind Ram Prakash * TCR_EL3 and ACTLR_EL3 could be overwritten 11954274b526SArvind Ram Prakash * by platforms and hence is locked a bit late. 11964274b526SArvind Ram Prakash */ 11974274b526SArvind Ram Prakash write_fgwte3_el3(FGWTE3_EL3_LATE_INIT_VAL); 11984274b526SArvind Ram Prakash } 1199d39b1236SJayanth Dodderi Chidanand } 1200a0674ab0SJayanth Dodderi Chidanand #if (!CTX_INCLUDE_EL2_REGS) 1201a0674ab0SJayanth Dodderi Chidanand /* Restore EL1 system registers, only when CTX_INCLUDE_EL2_REGS=0 */ 120217b4c0ddSDimitris Papastamos cm_el1_sysregs_context_restore(security_state); 1203a0674ab0SJayanth Dodderi Chidanand #endif 120417b4c0ddSDimitris Papastamos cm_set_next_eret_context(security_state); 1205532ed618SSoby Mathew } 1206532ed618SSoby Mathew 1207a0674ab0SJayanth Dodderi Chidanand #if (CTX_INCLUDE_EL2_REGS && IMAGE_BL31) 1208bb7b85a3SAndre Przywara 1209bb7b85a3SAndre Przywara static void el2_sysregs_context_save_fgt(el2_sysregs_t *ctx) 1210bb7b85a3SAndre Przywara { 1211d6af2344SJayanth Dodderi Chidanand write_el2_ctx_fgt(ctx, hdfgrtr_el2, read_hdfgrtr_el2()); 1212bb7b85a3SAndre Przywara if (is_feat_amu_supported()) { 1213d6af2344SJayanth Dodderi Chidanand write_el2_ctx_fgt(ctx, hafgrtr_el2, read_hafgrtr_el2()); 1214bb7b85a3SAndre Przywara } 1215d6af2344SJayanth Dodderi Chidanand write_el2_ctx_fgt(ctx, hdfgwtr_el2, read_hdfgwtr_el2()); 1216d6af2344SJayanth Dodderi Chidanand write_el2_ctx_fgt(ctx, hfgitr_el2, read_hfgitr_el2()); 1217d6af2344SJayanth Dodderi Chidanand write_el2_ctx_fgt(ctx, hfgrtr_el2, read_hfgrtr_el2()); 1218d6af2344SJayanth Dodderi Chidanand write_el2_ctx_fgt(ctx, hfgwtr_el2, read_hfgwtr_el2()); 1219bb7b85a3SAndre Przywara } 1220bb7b85a3SAndre Przywara 1221bb7b85a3SAndre Przywara static void el2_sysregs_context_restore_fgt(el2_sysregs_t *ctx) 1222bb7b85a3SAndre Przywara { 1223d6af2344SJayanth Dodderi Chidanand write_hdfgrtr_el2(read_el2_ctx_fgt(ctx, hdfgrtr_el2)); 1224bb7b85a3SAndre Przywara if (is_feat_amu_supported()) { 1225d6af2344SJayanth Dodderi Chidanand write_hafgrtr_el2(read_el2_ctx_fgt(ctx, hafgrtr_el2)); 1226bb7b85a3SAndre Przywara } 1227d6af2344SJayanth Dodderi Chidanand write_hdfgwtr_el2(read_el2_ctx_fgt(ctx, hdfgwtr_el2)); 1228d6af2344SJayanth Dodderi Chidanand write_hfgitr_el2(read_el2_ctx_fgt(ctx, hfgitr_el2)); 1229d6af2344SJayanth Dodderi Chidanand write_hfgrtr_el2(read_el2_ctx_fgt(ctx, hfgrtr_el2)); 1230d6af2344SJayanth Dodderi Chidanand write_hfgwtr_el2(read_el2_ctx_fgt(ctx, hfgwtr_el2)); 1231bb7b85a3SAndre Przywara } 1232bb7b85a3SAndre Przywara 123333e6aaacSArvind Ram Prakash static void el2_sysregs_context_save_fgt2(el2_sysregs_t *ctx) 123433e6aaacSArvind Ram Prakash { 123533e6aaacSArvind Ram Prakash write_el2_ctx_fgt2(ctx, hdfgrtr2_el2, read_hdfgrtr2_el2()); 123633e6aaacSArvind Ram Prakash write_el2_ctx_fgt2(ctx, hdfgwtr2_el2, read_hdfgwtr2_el2()); 123733e6aaacSArvind Ram Prakash write_el2_ctx_fgt2(ctx, hfgitr2_el2, read_hfgitr2_el2()); 123833e6aaacSArvind Ram Prakash write_el2_ctx_fgt2(ctx, hfgrtr2_el2, read_hfgrtr2_el2()); 123933e6aaacSArvind Ram Prakash write_el2_ctx_fgt2(ctx, hfgwtr2_el2, read_hfgwtr2_el2()); 124033e6aaacSArvind Ram Prakash } 124133e6aaacSArvind Ram Prakash 124233e6aaacSArvind Ram Prakash static void el2_sysregs_context_restore_fgt2(el2_sysregs_t *ctx) 124333e6aaacSArvind Ram Prakash { 124433e6aaacSArvind Ram Prakash write_hdfgrtr2_el2(read_el2_ctx_fgt2(ctx, hdfgrtr2_el2)); 124533e6aaacSArvind Ram Prakash write_hdfgwtr2_el2(read_el2_ctx_fgt2(ctx, hdfgwtr2_el2)); 124633e6aaacSArvind Ram Prakash write_hfgitr2_el2(read_el2_ctx_fgt2(ctx, hfgitr2_el2)); 124733e6aaacSArvind Ram Prakash write_hfgrtr2_el2(read_el2_ctx_fgt2(ctx, hfgrtr2_el2)); 124833e6aaacSArvind Ram Prakash write_hfgwtr2_el2(read_el2_ctx_fgt2(ctx, hfgwtr2_el2)); 124933e6aaacSArvind Ram Prakash } 125033e6aaacSArvind Ram Prakash 12517d930c7eSJayanth Dodderi Chidanand static void el2_sysregs_context_save_mpam(el2_sysregs_t *ctx) 12529448f2b8SAndre Przywara { 12539448f2b8SAndre Przywara u_register_t mpam_idr = read_mpamidr_el1(); 12549448f2b8SAndre Przywara 12557d930c7eSJayanth Dodderi Chidanand write_el2_ctx_mpam(ctx, mpam2_el2, read_mpam2_el2()); 12569448f2b8SAndre Przywara 12579448f2b8SAndre Przywara /* 12589448f2b8SAndre Przywara * The context registers that we intend to save would be part of the 12599448f2b8SAndre Przywara * PE's system register frame only if MPAMIDR_EL1.HAS_HCR == 1. 12609448f2b8SAndre Przywara */ 12619448f2b8SAndre Przywara if ((mpam_idr & MPAMIDR_HAS_HCR_BIT) == 0U) { 12629448f2b8SAndre Przywara return; 12639448f2b8SAndre Przywara } 12649448f2b8SAndre Przywara 12659448f2b8SAndre Przywara /* 12669448f2b8SAndre Przywara * MPAMHCR_EL2, MPAMVPMV_EL2 and MPAMVPM0_EL2 are always present if 12679448f2b8SAndre Przywara * MPAMIDR_HAS_HCR_BIT == 1. 12689448f2b8SAndre Przywara */ 12697d930c7eSJayanth Dodderi Chidanand write_el2_ctx_mpam(ctx, mpamhcr_el2, read_mpamhcr_el2()); 12707d930c7eSJayanth Dodderi Chidanand write_el2_ctx_mpam(ctx, mpamvpm0_el2, read_mpamvpm0_el2()); 12717d930c7eSJayanth Dodderi Chidanand write_el2_ctx_mpam(ctx, mpamvpmv_el2, read_mpamvpmv_el2()); 12729448f2b8SAndre Przywara 12739448f2b8SAndre Przywara /* 12749448f2b8SAndre Przywara * The number of MPAMVPM registers is implementation defined, their 12759448f2b8SAndre Przywara * number is stored in the MPAMIDR_EL1 register. 12769448f2b8SAndre Przywara */ 12779448f2b8SAndre Przywara switch ((mpam_idr >> MPAMIDR_EL1_VPMR_MAX_SHIFT) & MPAMIDR_EL1_VPMR_MAX_MASK) { 12789448f2b8SAndre Przywara case 7: 12797d930c7eSJayanth Dodderi Chidanand write_el2_ctx_mpam(ctx, mpamvpm7_el2, read_mpamvpm7_el2()); 12809448f2b8SAndre Przywara __fallthrough; 12819448f2b8SAndre Przywara case 6: 12827d930c7eSJayanth Dodderi Chidanand write_el2_ctx_mpam(ctx, mpamvpm6_el2, read_mpamvpm6_el2()); 12839448f2b8SAndre Przywara __fallthrough; 12849448f2b8SAndre Przywara case 5: 12857d930c7eSJayanth Dodderi Chidanand write_el2_ctx_mpam(ctx, mpamvpm5_el2, read_mpamvpm5_el2()); 12869448f2b8SAndre Przywara __fallthrough; 12879448f2b8SAndre Przywara case 4: 12887d930c7eSJayanth Dodderi Chidanand write_el2_ctx_mpam(ctx, mpamvpm4_el2, read_mpamvpm4_el2()); 12899448f2b8SAndre Przywara __fallthrough; 12909448f2b8SAndre Przywara case 3: 12917d930c7eSJayanth Dodderi Chidanand write_el2_ctx_mpam(ctx, mpamvpm3_el2, read_mpamvpm3_el2()); 12929448f2b8SAndre Przywara __fallthrough; 12939448f2b8SAndre Przywara case 2: 12947d930c7eSJayanth Dodderi Chidanand write_el2_ctx_mpam(ctx, mpamvpm2_el2, read_mpamvpm2_el2()); 12959448f2b8SAndre Przywara __fallthrough; 12969448f2b8SAndre Przywara case 1: 12977d930c7eSJayanth Dodderi Chidanand write_el2_ctx_mpam(ctx, mpamvpm1_el2, read_mpamvpm1_el2()); 12989448f2b8SAndre Przywara break; 12999448f2b8SAndre Przywara } 13009448f2b8SAndre Przywara } 13019448f2b8SAndre Przywara 13027d930c7eSJayanth Dodderi Chidanand static void el2_sysregs_context_restore_mpam(el2_sysregs_t *ctx) 13039448f2b8SAndre Przywara { 13049448f2b8SAndre Przywara u_register_t mpam_idr = read_mpamidr_el1(); 13059448f2b8SAndre Przywara 13067d930c7eSJayanth Dodderi Chidanand write_mpam2_el2(read_el2_ctx_mpam(ctx, mpam2_el2)); 13079448f2b8SAndre Przywara 13089448f2b8SAndre Przywara if ((mpam_idr & MPAMIDR_HAS_HCR_BIT) == 0U) { 13099448f2b8SAndre Przywara return; 13109448f2b8SAndre Przywara } 13119448f2b8SAndre Przywara 13127d930c7eSJayanth Dodderi Chidanand write_mpamhcr_el2(read_el2_ctx_mpam(ctx, mpamhcr_el2)); 13137d930c7eSJayanth Dodderi Chidanand write_mpamvpm0_el2(read_el2_ctx_mpam(ctx, mpamvpm0_el2)); 13147d930c7eSJayanth Dodderi Chidanand write_mpamvpmv_el2(read_el2_ctx_mpam(ctx, mpamvpmv_el2)); 13159448f2b8SAndre Przywara 13169448f2b8SAndre Przywara switch ((mpam_idr >> MPAMIDR_EL1_VPMR_MAX_SHIFT) & MPAMIDR_EL1_VPMR_MAX_MASK) { 13179448f2b8SAndre Przywara case 7: 13187d930c7eSJayanth Dodderi Chidanand write_mpamvpm7_el2(read_el2_ctx_mpam(ctx, mpamvpm7_el2)); 13199448f2b8SAndre Przywara __fallthrough; 13209448f2b8SAndre Przywara case 6: 13217d930c7eSJayanth Dodderi Chidanand write_mpamvpm6_el2(read_el2_ctx_mpam(ctx, mpamvpm6_el2)); 13229448f2b8SAndre Przywara __fallthrough; 13239448f2b8SAndre Przywara case 5: 13247d930c7eSJayanth Dodderi Chidanand write_mpamvpm5_el2(read_el2_ctx_mpam(ctx, mpamvpm5_el2)); 13259448f2b8SAndre Przywara __fallthrough; 13269448f2b8SAndre Przywara case 4: 13277d930c7eSJayanth Dodderi Chidanand write_mpamvpm4_el2(read_el2_ctx_mpam(ctx, mpamvpm4_el2)); 13289448f2b8SAndre Przywara __fallthrough; 13299448f2b8SAndre Przywara case 3: 13307d930c7eSJayanth Dodderi Chidanand write_mpamvpm3_el2(read_el2_ctx_mpam(ctx, mpamvpm3_el2)); 13319448f2b8SAndre Przywara __fallthrough; 13329448f2b8SAndre Przywara case 2: 13337d930c7eSJayanth Dodderi Chidanand write_mpamvpm2_el2(read_el2_ctx_mpam(ctx, mpamvpm2_el2)); 13349448f2b8SAndre Przywara __fallthrough; 13359448f2b8SAndre Przywara case 1: 13367d930c7eSJayanth Dodderi Chidanand write_mpamvpm1_el2(read_el2_ctx_mpam(ctx, mpamvpm1_el2)); 13379448f2b8SAndre Przywara break; 13389448f2b8SAndre Przywara } 13399448f2b8SAndre Przywara } 13409448f2b8SAndre Przywara 1341937d6fdbSManish Pandey /* --------------------------------------------------------------------------- 1342937d6fdbSManish Pandey * The following registers are not added: 1343937d6fdbSManish Pandey * ICH_AP0R<n>_EL2 1344937d6fdbSManish Pandey * ICH_AP1R<n>_EL2 1345937d6fdbSManish Pandey * ICH_LR<n>_EL2 1346937d6fdbSManish Pandey * 1347937d6fdbSManish Pandey * NOTE: For a system with S-EL2 present but not enabled, accessing 1348937d6fdbSManish Pandey * ICC_SRE_EL2 is undefined from EL3. To workaround this change the 1349937d6fdbSManish Pandey * SCR_EL3.NS = 1 before accessing this register. 1350937d6fdbSManish Pandey * --------------------------------------------------------------------------- 1351937d6fdbSManish Pandey */ 13527455cd17SGovindraj Raja static void el2_sysregs_context_save_gic(el2_sysregs_t *ctx, uint32_t security_state) 1353937d6fdbSManish Pandey { 13547455cd17SGovindraj Raja u_register_t scr_el3 = read_scr_el3(); 13557455cd17SGovindraj Raja 1356937d6fdbSManish Pandey #if defined(SPD_spmd) && SPMD_SPM_AT_SEL2 1357d6af2344SJayanth Dodderi Chidanand write_el2_ctx_common(ctx, icc_sre_el2, read_icc_sre_el2()); 1358937d6fdbSManish Pandey #else 1359937d6fdbSManish Pandey write_scr_el3(scr_el3 | SCR_NS_BIT); 1360937d6fdbSManish Pandey isb(); 1361937d6fdbSManish Pandey 1362d6af2344SJayanth Dodderi Chidanand write_el2_ctx_common(ctx, icc_sre_el2, read_icc_sre_el2()); 1363937d6fdbSManish Pandey 1364937d6fdbSManish Pandey write_scr_el3(scr_el3); 1365937d6fdbSManish Pandey isb(); 1366937d6fdbSManish Pandey #endif 1367d6af2344SJayanth Dodderi Chidanand write_el2_ctx_common(ctx, ich_hcr_el2, read_ich_hcr_el2()); 13687455cd17SGovindraj Raja 13697455cd17SGovindraj Raja if (errata_ich_vmcr_el2_applies()) { 13707455cd17SGovindraj Raja if (security_state == SECURE) { 13717455cd17SGovindraj Raja write_scr_el3(scr_el3 & ~SCR_NS_BIT); 13727455cd17SGovindraj Raja } else { 13737455cd17SGovindraj Raja write_scr_el3(scr_el3 | SCR_NS_BIT); 13747455cd17SGovindraj Raja } 13757455cd17SGovindraj Raja isb(); 1376937d6fdbSManish Pandey } 1377937d6fdbSManish Pandey 13787455cd17SGovindraj Raja write_el2_ctx_common(ctx, ich_vmcr_el2, read_ich_vmcr_el2()); 13797455cd17SGovindraj Raja 13807455cd17SGovindraj Raja if (errata_ich_vmcr_el2_applies()) { 13817455cd17SGovindraj Raja write_scr_el3(scr_el3); 13827455cd17SGovindraj Raja isb(); 13837455cd17SGovindraj Raja } 13847455cd17SGovindraj Raja } 13857455cd17SGovindraj Raja 13867455cd17SGovindraj Raja static void el2_sysregs_context_restore_gic(el2_sysregs_t *ctx, uint32_t security_state) 1387937d6fdbSManish Pandey { 13887455cd17SGovindraj Raja u_register_t scr_el3 = read_scr_el3(); 13897455cd17SGovindraj Raja 1390937d6fdbSManish Pandey #if defined(SPD_spmd) && SPMD_SPM_AT_SEL2 1391d6af2344SJayanth Dodderi Chidanand write_icc_sre_el2(read_el2_ctx_common(ctx, icc_sre_el2)); 1392937d6fdbSManish Pandey #else 1393937d6fdbSManish Pandey write_scr_el3(scr_el3 | SCR_NS_BIT); 1394937d6fdbSManish Pandey isb(); 1395937d6fdbSManish Pandey 1396d6af2344SJayanth Dodderi Chidanand write_icc_sre_el2(read_el2_ctx_common(ctx, icc_sre_el2)); 1397937d6fdbSManish Pandey 1398937d6fdbSManish Pandey write_scr_el3(scr_el3); 1399937d6fdbSManish Pandey isb(); 1400937d6fdbSManish Pandey #endif 1401d6af2344SJayanth Dodderi Chidanand write_ich_hcr_el2(read_el2_ctx_common(ctx, ich_hcr_el2)); 14027455cd17SGovindraj Raja 14037455cd17SGovindraj Raja if (errata_ich_vmcr_el2_applies()) { 14047455cd17SGovindraj Raja if (security_state == SECURE) { 14057455cd17SGovindraj Raja write_scr_el3(scr_el3 & ~SCR_NS_BIT); 14067455cd17SGovindraj Raja } else { 14077455cd17SGovindraj Raja write_scr_el3(scr_el3 | SCR_NS_BIT); 14087455cd17SGovindraj Raja } 14097455cd17SGovindraj Raja isb(); 14107455cd17SGovindraj Raja } 14117455cd17SGovindraj Raja 1412d6af2344SJayanth Dodderi Chidanand write_ich_vmcr_el2(read_el2_ctx_common(ctx, ich_vmcr_el2)); 14137455cd17SGovindraj Raja 14147455cd17SGovindraj Raja if (errata_ich_vmcr_el2_applies()) { 14157455cd17SGovindraj Raja write_scr_el3(scr_el3); 14167455cd17SGovindraj Raja isb(); 14177455cd17SGovindraj Raja } 1418937d6fdbSManish Pandey } 1419937d6fdbSManish Pandey 1420ac58e574SBoyan Karatotev /* ----------------------------------------------------- 1421ac58e574SBoyan Karatotev * The following registers are not added: 1422ac58e574SBoyan Karatotev * AMEVCNTVOFF0<n>_EL2 1423ac58e574SBoyan Karatotev * AMEVCNTVOFF1<n>_EL2 1424ac58e574SBoyan Karatotev * ----------------------------------------------------- 1425ac58e574SBoyan Karatotev */ 1426ac58e574SBoyan Karatotev static void el2_sysregs_context_save_common(el2_sysregs_t *ctx) 1427ac58e574SBoyan Karatotev { 1428d6af2344SJayanth Dodderi Chidanand write_el2_ctx_common(ctx, actlr_el2, read_actlr_el2()); 1429d6af2344SJayanth Dodderi Chidanand write_el2_ctx_common(ctx, afsr0_el2, read_afsr0_el2()); 1430d6af2344SJayanth Dodderi Chidanand write_el2_ctx_common(ctx, afsr1_el2, read_afsr1_el2()); 1431d6af2344SJayanth Dodderi Chidanand write_el2_ctx_common(ctx, amair_el2, read_amair_el2()); 1432d6af2344SJayanth Dodderi Chidanand write_el2_ctx_common(ctx, cnthctl_el2, read_cnthctl_el2()); 1433d6af2344SJayanth Dodderi Chidanand write_el2_ctx_common(ctx, cntvoff_el2, read_cntvoff_el2()); 1434d6af2344SJayanth Dodderi Chidanand write_el2_ctx_common(ctx, cptr_el2, read_cptr_el2()); 1435ac58e574SBoyan Karatotev if (CTX_INCLUDE_AARCH32_REGS) { 1436d6af2344SJayanth Dodderi Chidanand write_el2_ctx_common(ctx, dbgvcr32_el2, read_dbgvcr32_el2()); 1437ac58e574SBoyan Karatotev } 1438d6af2344SJayanth Dodderi Chidanand write_el2_ctx_common(ctx, elr_el2, read_elr_el2()); 1439d6af2344SJayanth Dodderi Chidanand write_el2_ctx_common(ctx, esr_el2, read_esr_el2()); 1440d6af2344SJayanth Dodderi Chidanand write_el2_ctx_common(ctx, far_el2, read_far_el2()); 1441d6af2344SJayanth Dodderi Chidanand write_el2_ctx_common(ctx, hacr_el2, read_hacr_el2()); 1442d6af2344SJayanth Dodderi Chidanand write_el2_ctx_common(ctx, hcr_el2, read_hcr_el2()); 1443d6af2344SJayanth Dodderi Chidanand write_el2_ctx_common(ctx, hpfar_el2, read_hpfar_el2()); 1444d6af2344SJayanth Dodderi Chidanand write_el2_ctx_common(ctx, hstr_el2, read_hstr_el2()); 1445d6af2344SJayanth Dodderi Chidanand write_el2_ctx_common(ctx, mair_el2, read_mair_el2()); 1446d6af2344SJayanth Dodderi Chidanand write_el2_ctx_common(ctx, mdcr_el2, read_mdcr_el2()); 1447d6af2344SJayanth Dodderi Chidanand write_el2_ctx_common(ctx, sctlr_el2, read_sctlr_el2()); 1448d6af2344SJayanth Dodderi Chidanand write_el2_ctx_common(ctx, spsr_el2, read_spsr_el2()); 1449d6af2344SJayanth Dodderi Chidanand write_el2_ctx_common(ctx, sp_el2, read_sp_el2()); 1450d6af2344SJayanth Dodderi Chidanand write_el2_ctx_common(ctx, tcr_el2, read_tcr_el2()); 1451d6af2344SJayanth Dodderi Chidanand write_el2_ctx_common(ctx, tpidr_el2, read_tpidr_el2()); 1452d6af2344SJayanth Dodderi Chidanand write_el2_ctx_common(ctx, vbar_el2, read_vbar_el2()); 1453d6af2344SJayanth Dodderi Chidanand write_el2_ctx_common(ctx, vmpidr_el2, read_vmpidr_el2()); 1454d6af2344SJayanth Dodderi Chidanand write_el2_ctx_common(ctx, vpidr_el2, read_vpidr_el2()); 1455d6af2344SJayanth Dodderi Chidanand write_el2_ctx_common(ctx, vtcr_el2, read_vtcr_el2()); 145630655136SGovindraj Raja 14576595f4cbSIgor Podgainõi write_el2_ctx_common_sysreg128(ctx, ttbr0_el2, read_ttbr0_el2()); 14586595f4cbSIgor Podgainõi write_el2_ctx_common_sysreg128(ctx, vttbr_el2, read_vttbr_el2()); 1459ac58e574SBoyan Karatotev } 1460ac58e574SBoyan Karatotev 1461ac58e574SBoyan Karatotev static void el2_sysregs_context_restore_common(el2_sysregs_t *ctx) 1462ac58e574SBoyan Karatotev { 1463d6af2344SJayanth Dodderi Chidanand write_actlr_el2(read_el2_ctx_common(ctx, actlr_el2)); 1464d6af2344SJayanth Dodderi Chidanand write_afsr0_el2(read_el2_ctx_common(ctx, afsr0_el2)); 1465d6af2344SJayanth Dodderi Chidanand write_afsr1_el2(read_el2_ctx_common(ctx, afsr1_el2)); 1466d6af2344SJayanth Dodderi Chidanand write_amair_el2(read_el2_ctx_common(ctx, amair_el2)); 1467d6af2344SJayanth Dodderi Chidanand write_cnthctl_el2(read_el2_ctx_common(ctx, cnthctl_el2)); 1468d6af2344SJayanth Dodderi Chidanand write_cntvoff_el2(read_el2_ctx_common(ctx, cntvoff_el2)); 1469d6af2344SJayanth Dodderi Chidanand write_cptr_el2(read_el2_ctx_common(ctx, cptr_el2)); 1470ac58e574SBoyan Karatotev if (CTX_INCLUDE_AARCH32_REGS) { 1471d6af2344SJayanth Dodderi Chidanand write_dbgvcr32_el2(read_el2_ctx_common(ctx, dbgvcr32_el2)); 1472ac58e574SBoyan Karatotev } 1473d6af2344SJayanth Dodderi Chidanand write_elr_el2(read_el2_ctx_common(ctx, elr_el2)); 1474d6af2344SJayanth Dodderi Chidanand write_esr_el2(read_el2_ctx_common(ctx, esr_el2)); 1475d6af2344SJayanth Dodderi Chidanand write_far_el2(read_el2_ctx_common(ctx, far_el2)); 1476d6af2344SJayanth Dodderi Chidanand write_hacr_el2(read_el2_ctx_common(ctx, hacr_el2)); 1477d6af2344SJayanth Dodderi Chidanand write_hcr_el2(read_el2_ctx_common(ctx, hcr_el2)); 1478d6af2344SJayanth Dodderi Chidanand write_hpfar_el2(read_el2_ctx_common(ctx, hpfar_el2)); 1479d6af2344SJayanth Dodderi Chidanand write_hstr_el2(read_el2_ctx_common(ctx, hstr_el2)); 1480d6af2344SJayanth Dodderi Chidanand write_mair_el2(read_el2_ctx_common(ctx, mair_el2)); 1481d6af2344SJayanth Dodderi Chidanand write_mdcr_el2(read_el2_ctx_common(ctx, mdcr_el2)); 1482d6af2344SJayanth Dodderi Chidanand write_sctlr_el2(read_el2_ctx_common(ctx, sctlr_el2)); 1483d6af2344SJayanth Dodderi Chidanand write_spsr_el2(read_el2_ctx_common(ctx, spsr_el2)); 1484d6af2344SJayanth Dodderi Chidanand write_sp_el2(read_el2_ctx_common(ctx, sp_el2)); 1485d6af2344SJayanth Dodderi Chidanand write_tcr_el2(read_el2_ctx_common(ctx, tcr_el2)); 1486d6af2344SJayanth Dodderi Chidanand write_tpidr_el2(read_el2_ctx_common(ctx, tpidr_el2)); 1487d6af2344SJayanth Dodderi Chidanand write_ttbr0_el2(read_el2_ctx_common(ctx, ttbr0_el2)); 1488d6af2344SJayanth Dodderi Chidanand write_vbar_el2(read_el2_ctx_common(ctx, vbar_el2)); 1489d6af2344SJayanth Dodderi Chidanand write_vmpidr_el2(read_el2_ctx_common(ctx, vmpidr_el2)); 1490d6af2344SJayanth Dodderi Chidanand write_vpidr_el2(read_el2_ctx_common(ctx, vpidr_el2)); 1491d6af2344SJayanth Dodderi Chidanand write_vtcr_el2(read_el2_ctx_common(ctx, vtcr_el2)); 1492d6af2344SJayanth Dodderi Chidanand write_vttbr_el2(read_el2_ctx_common(ctx, vttbr_el2)); 1493ac58e574SBoyan Karatotev } 1494ac58e574SBoyan Karatotev 149528f39f02SMax Shvetsov /******************************************************************************* 149628f39f02SMax Shvetsov * Save EL2 sysreg context 149728f39f02SMax Shvetsov ******************************************************************************/ 149828f39f02SMax Shvetsov void cm_el2_sysregs_context_save(uint32_t security_state) 149928f39f02SMax Shvetsov { 150028f39f02SMax Shvetsov cpu_context_t *ctx; 1501d20052f3SZelalem Aweke el2_sysregs_t *el2_sysregs_ctx; 150228f39f02SMax Shvetsov 150328f39f02SMax Shvetsov ctx = cm_get_context(security_state); 150428f39f02SMax Shvetsov assert(ctx != NULL); 150528f39f02SMax Shvetsov 1506d20052f3SZelalem Aweke el2_sysregs_ctx = get_el2_sysregs_ctx(ctx); 1507d20052f3SZelalem Aweke 1508d20052f3SZelalem Aweke el2_sysregs_context_save_common(el2_sysregs_ctx); 15097455cd17SGovindraj Raja el2_sysregs_context_save_gic(el2_sysregs_ctx, security_state); 15100a33adc0SGovindraj Raja 1511c282384dSGovindraj Raja if (is_feat_mte2_supported()) { 1512a796d5aaSJayanth Dodderi Chidanand write_el2_ctx_mte2(el2_sysregs_ctx, tfsr_el2, read_tfsr_el2()); 15130a33adc0SGovindraj Raja } 15149acff28aSArvind Ram Prakash 15159448f2b8SAndre Przywara if (is_feat_mpam_supported()) { 15167d930c7eSJayanth Dodderi Chidanand el2_sysregs_context_save_mpam(el2_sysregs_ctx); 15179448f2b8SAndre Przywara } 1518bb7b85a3SAndre Przywara 1519de8c4892SAndre Przywara if (is_feat_fgt_supported()) { 1520d20052f3SZelalem Aweke el2_sysregs_context_save_fgt(el2_sysregs_ctx); 1521de8c4892SAndre Przywara } 1522bb7b85a3SAndre Przywara 152333e6aaacSArvind Ram Prakash if (is_feat_fgt2_supported()) { 152433e6aaacSArvind Ram Prakash el2_sysregs_context_save_fgt2(el2_sysregs_ctx); 152533e6aaacSArvind Ram Prakash } 152633e6aaacSArvind Ram Prakash 1527b8f03d29SAndre Przywara if (is_feat_ecv_v2_supported()) { 1528d6af2344SJayanth Dodderi Chidanand write_el2_ctx_ecv(el2_sysregs_ctx, cntpoff_el2, read_cntpoff_el2()); 1529b8f03d29SAndre Przywara } 1530b8f03d29SAndre Przywara 1531ea735bf5SAndre Przywara if (is_feat_vhe_supported()) { 1532d6af2344SJayanth Dodderi Chidanand write_el2_ctx_vhe(el2_sysregs_ctx, contextidr_el2, 1533d6af2344SJayanth Dodderi Chidanand read_contextidr_el2()); 153430655136SGovindraj Raja write_el2_ctx_vhe_sysreg128(el2_sysregs_ctx, ttbr1_el2, read_ttbr1_el2()); 1535ea735bf5SAndre Przywara } 15366503ff29SAndre Przywara 15376503ff29SAndre Przywara if (is_feat_ras_supported()) { 1538d6af2344SJayanth Dodderi Chidanand write_el2_ctx_ras(el2_sysregs_ctx, vdisr_el2, read_vdisr_el2()); 1539d6af2344SJayanth Dodderi Chidanand write_el2_ctx_ras(el2_sysregs_ctx, vsesr_el2, read_vsesr_el2()); 15406503ff29SAndre Przywara } 1541d5384b69SAndre Przywara 1542d5384b69SAndre Przywara if (is_feat_nv2_supported()) { 1543d6af2344SJayanth Dodderi Chidanand write_el2_ctx_neve(el2_sysregs_ctx, vncr_el2, read_vncr_el2()); 1544d5384b69SAndre Przywara } 1545d5384b69SAndre Przywara 1546fc8d2d39SAndre Przywara if (is_feat_trf_supported()) { 1547d6af2344SJayanth Dodderi Chidanand write_el2_ctx_trf(el2_sysregs_ctx, trfcr_el2, read_trfcr_el2()); 1548fc8d2d39SAndre Przywara } 15497db710f0SAndre Przywara 15507db710f0SAndre Przywara if (is_feat_csv2_2_supported()) { 1551d6af2344SJayanth Dodderi Chidanand write_el2_ctx_csv2_2(el2_sysregs_ctx, scxtnum_el2, 1552d6af2344SJayanth Dodderi Chidanand read_scxtnum_el2()); 15537db710f0SAndre Przywara } 15547db710f0SAndre Przywara 1555c5a3ebbdSAndre Przywara if (is_feat_hcx_supported()) { 1556d6af2344SJayanth Dodderi Chidanand write_el2_ctx_hcx(el2_sysregs_ctx, hcrx_el2, read_hcrx_el2()); 1557c5a3ebbdSAndre Przywara } 1558d6af2344SJayanth Dodderi Chidanand 1559d3331603SMark Brown if (is_feat_tcr2_supported()) { 1560d6af2344SJayanth Dodderi Chidanand write_el2_ctx_tcr2(el2_sysregs_ctx, tcr2_el2, read_tcr2_el2()); 1561d3331603SMark Brown } 1562d6af2344SJayanth Dodderi Chidanand 1563062b6c6bSMark Brown if (is_feat_sxpie_supported()) { 1564d6af2344SJayanth Dodderi Chidanand write_el2_ctx_sxpie(el2_sysregs_ctx, pire0_el2, read_pire0_el2()); 1565d6af2344SJayanth Dodderi Chidanand write_el2_ctx_sxpie(el2_sysregs_ctx, pir_el2, read_pir_el2()); 1566062b6c6bSMark Brown } 1567d6af2344SJayanth Dodderi Chidanand 1568062b6c6bSMark Brown if (is_feat_sxpoe_supported()) { 1569d6af2344SJayanth Dodderi Chidanand write_el2_ctx_sxpoe(el2_sysregs_ctx, por_el2, read_por_el2()); 1570062b6c6bSMark Brown } 1571d6af2344SJayanth Dodderi Chidanand 157241ae0473SSona Mathew if (is_feat_brbe_supported()) { 157341ae0473SSona Mathew write_el2_ctx_brbe(el2_sysregs_ctx, brbcr_el2, read_brbcr_el2()); 157441ae0473SSona Mathew } 157541ae0473SSona Mathew 1576d6af2344SJayanth Dodderi Chidanand if (is_feat_s2pie_supported()) { 1577d6af2344SJayanth Dodderi Chidanand write_el2_ctx_s2pie(el2_sysregs_ctx, s2pir_el2, read_s2pir_el2()); 1578d6af2344SJayanth Dodderi Chidanand } 1579d6af2344SJayanth Dodderi Chidanand 1580688ab57bSMark Brown if (is_feat_gcs_supported()) { 15816aae3acfSMadhukar Pappireddy write_el2_ctx_gcs(el2_sysregs_ctx, gcscr_el2, read_gcscr_el2()); 15826aae3acfSMadhukar Pappireddy write_el2_ctx_gcs(el2_sysregs_ctx, gcspr_el2, read_gcspr_el2()); 1583688ab57bSMark Brown } 15844ec4e545SJayanth Dodderi Chidanand 15854ec4e545SJayanth Dodderi Chidanand if (is_feat_sctlr2_supported()) { 15864ec4e545SJayanth Dodderi Chidanand write_el2_ctx_sctlr2(el2_sysregs_ctx, sctlr2_el2, read_sctlr2_el2()); 15874ec4e545SJayanth Dodderi Chidanand } 158828f39f02SMax Shvetsov } 158928f39f02SMax Shvetsov 159028f39f02SMax Shvetsov /******************************************************************************* 159128f39f02SMax Shvetsov * Restore EL2 sysreg context 159228f39f02SMax Shvetsov ******************************************************************************/ 159328f39f02SMax Shvetsov void cm_el2_sysregs_context_restore(uint32_t security_state) 159428f39f02SMax Shvetsov { 159528f39f02SMax Shvetsov cpu_context_t *ctx; 1596d20052f3SZelalem Aweke el2_sysregs_t *el2_sysregs_ctx; 159728f39f02SMax Shvetsov 159828f39f02SMax Shvetsov ctx = cm_get_context(security_state); 159928f39f02SMax Shvetsov assert(ctx != NULL); 160028f39f02SMax Shvetsov 1601d20052f3SZelalem Aweke el2_sysregs_ctx = get_el2_sysregs_ctx(ctx); 1602d20052f3SZelalem Aweke 1603d20052f3SZelalem Aweke el2_sysregs_context_restore_common(el2_sysregs_ctx); 16047455cd17SGovindraj Raja el2_sysregs_context_restore_gic(el2_sysregs_ctx, security_state); 160530788a84SGovindraj Raja 1606c282384dSGovindraj Raja if (is_feat_mte2_supported()) { 1607a796d5aaSJayanth Dodderi Chidanand write_tfsr_el2(read_el2_ctx_mte2(el2_sysregs_ctx, tfsr_el2)); 160830788a84SGovindraj Raja } 16099acff28aSArvind Ram Prakash 16109448f2b8SAndre Przywara if (is_feat_mpam_supported()) { 16117d930c7eSJayanth Dodderi Chidanand el2_sysregs_context_restore_mpam(el2_sysregs_ctx); 16129448f2b8SAndre Przywara } 1613bb7b85a3SAndre Przywara 1614de8c4892SAndre Przywara if (is_feat_fgt_supported()) { 1615d20052f3SZelalem Aweke el2_sysregs_context_restore_fgt(el2_sysregs_ctx); 1616de8c4892SAndre Przywara } 1617bb7b85a3SAndre Przywara 161833e6aaacSArvind Ram Prakash if (is_feat_fgt2_supported()) { 161933e6aaacSArvind Ram Prakash el2_sysregs_context_restore_fgt2(el2_sysregs_ctx); 162033e6aaacSArvind Ram Prakash } 162133e6aaacSArvind Ram Prakash 1622b8f03d29SAndre Przywara if (is_feat_ecv_v2_supported()) { 1623d6af2344SJayanth Dodderi Chidanand write_cntpoff_el2(read_el2_ctx_ecv(el2_sysregs_ctx, cntpoff_el2)); 1624b8f03d29SAndre Przywara } 1625b8f03d29SAndre Przywara 1626ea735bf5SAndre Przywara if (is_feat_vhe_supported()) { 1627d6af2344SJayanth Dodderi Chidanand write_contextidr_el2(read_el2_ctx_vhe(el2_sysregs_ctx, 1628d6af2344SJayanth Dodderi Chidanand contextidr_el2)); 1629d6af2344SJayanth Dodderi Chidanand write_ttbr1_el2(read_el2_ctx_vhe(el2_sysregs_ctx, ttbr1_el2)); 1630ea735bf5SAndre Przywara } 16316503ff29SAndre Przywara 16326503ff29SAndre Przywara if (is_feat_ras_supported()) { 1633d6af2344SJayanth Dodderi Chidanand write_vdisr_el2(read_el2_ctx_ras(el2_sysregs_ctx, vdisr_el2)); 1634d6af2344SJayanth Dodderi Chidanand write_vsesr_el2(read_el2_ctx_ras(el2_sysregs_ctx, vsesr_el2)); 16356503ff29SAndre Przywara } 1636d5384b69SAndre Przywara 1637d5384b69SAndre Przywara if (is_feat_nv2_supported()) { 1638d6af2344SJayanth Dodderi Chidanand write_vncr_el2(read_el2_ctx_neve(el2_sysregs_ctx, vncr_el2)); 1639fc8d2d39SAndre Przywara } 16407db710f0SAndre Przywara 1641d6af2344SJayanth Dodderi Chidanand if (is_feat_trf_supported()) { 1642d6af2344SJayanth Dodderi Chidanand write_trfcr_el2(read_el2_ctx_trf(el2_sysregs_ctx, trfcr_el2)); 1643d6af2344SJayanth Dodderi Chidanand } 1644d6af2344SJayanth Dodderi Chidanand 16457db710f0SAndre Przywara if (is_feat_csv2_2_supported()) { 1646d6af2344SJayanth Dodderi Chidanand write_scxtnum_el2(read_el2_ctx_csv2_2(el2_sysregs_ctx, 1647d6af2344SJayanth Dodderi Chidanand scxtnum_el2)); 16487db710f0SAndre Przywara } 16497db710f0SAndre Przywara 1650c5a3ebbdSAndre Przywara if (is_feat_hcx_supported()) { 1651d6af2344SJayanth Dodderi Chidanand write_hcrx_el2(read_el2_ctx_hcx(el2_sysregs_ctx, hcrx_el2)); 1652c5a3ebbdSAndre Przywara } 1653d6af2344SJayanth Dodderi Chidanand 1654d3331603SMark Brown if (is_feat_tcr2_supported()) { 1655d6af2344SJayanth Dodderi Chidanand write_tcr2_el2(read_el2_ctx_tcr2(el2_sysregs_ctx, tcr2_el2)); 1656d3331603SMark Brown } 1657d6af2344SJayanth Dodderi Chidanand 1658062b6c6bSMark Brown if (is_feat_sxpie_supported()) { 1659d6af2344SJayanth Dodderi Chidanand write_pire0_el2(read_el2_ctx_sxpie(el2_sysregs_ctx, pire0_el2)); 1660d6af2344SJayanth Dodderi Chidanand write_pir_el2(read_el2_ctx_sxpie(el2_sysregs_ctx, pir_el2)); 1661062b6c6bSMark Brown } 1662d6af2344SJayanth Dodderi Chidanand 1663062b6c6bSMark Brown if (is_feat_sxpoe_supported()) { 1664d6af2344SJayanth Dodderi Chidanand write_por_el2(read_el2_ctx_sxpoe(el2_sysregs_ctx, por_el2)); 1665062b6c6bSMark Brown } 1666d6af2344SJayanth Dodderi Chidanand 1667d6af2344SJayanth Dodderi Chidanand if (is_feat_s2pie_supported()) { 1668d6af2344SJayanth Dodderi Chidanand write_s2pir_el2(read_el2_ctx_s2pie(el2_sysregs_ctx, s2pir_el2)); 1669d6af2344SJayanth Dodderi Chidanand } 1670d6af2344SJayanth Dodderi Chidanand 1671688ab57bSMark Brown if (is_feat_gcs_supported()) { 1672d6af2344SJayanth Dodderi Chidanand write_gcscr_el2(read_el2_ctx_gcs(el2_sysregs_ctx, gcscr_el2)); 1673d6af2344SJayanth Dodderi Chidanand write_gcspr_el2(read_el2_ctx_gcs(el2_sysregs_ctx, gcspr_el2)); 1674688ab57bSMark Brown } 16754ec4e545SJayanth Dodderi Chidanand 16764ec4e545SJayanth Dodderi Chidanand if (is_feat_sctlr2_supported()) { 16774ec4e545SJayanth Dodderi Chidanand write_sctlr2_el2(read_el2_ctx_sctlr2(el2_sysregs_ctx, sctlr2_el2)); 16784ec4e545SJayanth Dodderi Chidanand } 167941ae0473SSona Mathew 168041ae0473SSona Mathew if (is_feat_brbe_supported()) { 168141ae0473SSona Mathew write_brbcr_el2(read_el2_ctx_brbe(el2_sysregs_ctx, brbcr_el2)); 168241ae0473SSona Mathew } 168328f39f02SMax Shvetsov } 1684a0674ab0SJayanth Dodderi Chidanand #endif /* (CTX_INCLUDE_EL2_REGS && IMAGE_BL31) */ 168528f39f02SMax Shvetsov 1686532ed618SSoby Mathew /******************************************************************************* 16878b95e848SZelalem Aweke * This function is used to exit to Non-secure world. If CTX_INCLUDE_EL2_REGS 16888b95e848SZelalem Aweke * is enabled, it restores EL1 and EL2 sysreg contexts instead of directly 16898b95e848SZelalem Aweke * updating EL1 and EL2 registers. Otherwise, it calls the generic 16908b95e848SZelalem Aweke * cm_prepare_el3_exit function. 16918b95e848SZelalem Aweke ******************************************************************************/ 16928b95e848SZelalem Aweke void cm_prepare_el3_exit_ns(void) 16938b95e848SZelalem Aweke { 1694a0674ab0SJayanth Dodderi Chidanand #if (CTX_INCLUDE_EL2_REGS && IMAGE_BL31) 16954085a02cSBoyan Karatotev #if ENABLE_ASSERTIONS 16968b95e848SZelalem Aweke cpu_context_t *ctx = cm_get_context(NON_SECURE); 16978b95e848SZelalem Aweke assert(ctx != NULL); 16988b95e848SZelalem Aweke 1699b515f541SZelalem Aweke /* Assert that EL2 is used. */ 17004085a02cSBoyan Karatotev u_register_t scr_el3 = read_ctx_reg(get_el3state_ctx(ctx), CTX_SCR_EL3); 1701b515f541SZelalem Aweke assert(((scr_el3 & SCR_HCE_BIT) != 0UL) && 1702b515f541SZelalem Aweke (el_implemented(2U) != EL_IMPL_NONE)); 17034085a02cSBoyan Karatotev #endif /* ENABLE_ASSERTIONS */ 17048b95e848SZelalem Aweke 1705a0674ab0SJayanth Dodderi Chidanand /* Restore EL2 sysreg contexts */ 17068b95e848SZelalem Aweke cm_el2_sysregs_context_restore(NON_SECURE); 17078b95e848SZelalem Aweke cm_set_next_eret_context(NON_SECURE); 17088b95e848SZelalem Aweke #else 17098b95e848SZelalem Aweke cm_prepare_el3_exit(NON_SECURE); 1710a0674ab0SJayanth Dodderi Chidanand #endif /* (CTX_INCLUDE_EL2_REGS && IMAGE_BL31) */ 17118b95e848SZelalem Aweke } 17128b95e848SZelalem Aweke 1713a0674ab0SJayanth Dodderi Chidanand #if ((IMAGE_BL1) || (IMAGE_BL31 && (!CTX_INCLUDE_EL2_REGS))) 1714a0674ab0SJayanth Dodderi Chidanand /******************************************************************************* 1715a0674ab0SJayanth Dodderi Chidanand * The next set of six functions are used by runtime services to save and restore 1716a0674ab0SJayanth Dodderi Chidanand * EL1 context on the 'cpu_context' structure for the specified security state. 1717a0674ab0SJayanth Dodderi Chidanand ******************************************************************************/ 171859f8882bSJayanth Dodderi Chidanand static void el1_sysregs_context_save(el1_sysregs_t *ctx) 171959f8882bSJayanth Dodderi Chidanand { 172042e35d2fSJayanth Dodderi Chidanand write_el1_ctx_common(ctx, spsr_el1, read_spsr_el1()); 172142e35d2fSJayanth Dodderi Chidanand write_el1_ctx_common(ctx, elr_el1, read_elr_el1()); 172259f8882bSJayanth Dodderi Chidanand 172359b7c0a0SJayanth Dodderi Chidanand #if (!ERRATA_SPECULATIVE_AT) 172442e35d2fSJayanth Dodderi Chidanand write_el1_ctx_common(ctx, sctlr_el1, read_sctlr_el1()); 172542e35d2fSJayanth Dodderi Chidanand write_el1_ctx_common(ctx, tcr_el1, read_tcr_el1()); 172659f8882bSJayanth Dodderi Chidanand #endif /* (!ERRATA_SPECULATIVE_AT) */ 172759f8882bSJayanth Dodderi Chidanand 172842e35d2fSJayanth Dodderi Chidanand write_el1_ctx_common(ctx, cpacr_el1, read_cpacr_el1()); 172942e35d2fSJayanth Dodderi Chidanand write_el1_ctx_common(ctx, csselr_el1, read_csselr_el1()); 173042e35d2fSJayanth Dodderi Chidanand write_el1_ctx_common(ctx, sp_el1, read_sp_el1()); 173142e35d2fSJayanth Dodderi Chidanand write_el1_ctx_common(ctx, esr_el1, read_esr_el1()); 173242e35d2fSJayanth Dodderi Chidanand write_el1_ctx_common(ctx, mair_el1, read_mair_el1()); 173342e35d2fSJayanth Dodderi Chidanand write_el1_ctx_common(ctx, amair_el1, read_amair_el1()); 173442e35d2fSJayanth Dodderi Chidanand write_el1_ctx_common(ctx, actlr_el1, read_actlr_el1()); 173542e35d2fSJayanth Dodderi Chidanand write_el1_ctx_common(ctx, tpidr_el1, read_tpidr_el1()); 173642e35d2fSJayanth Dodderi Chidanand write_el1_ctx_common(ctx, tpidr_el0, read_tpidr_el0()); 173742e35d2fSJayanth Dodderi Chidanand write_el1_ctx_common(ctx, tpidrro_el0, read_tpidrro_el0()); 173842e35d2fSJayanth Dodderi Chidanand write_el1_ctx_common(ctx, far_el1, read_far_el1()); 173942e35d2fSJayanth Dodderi Chidanand write_el1_ctx_common(ctx, afsr0_el1, read_afsr0_el1()); 174042e35d2fSJayanth Dodderi Chidanand write_el1_ctx_common(ctx, afsr1_el1, read_afsr1_el1()); 174142e35d2fSJayanth Dodderi Chidanand write_el1_ctx_common(ctx, contextidr_el1, read_contextidr_el1()); 174242e35d2fSJayanth Dodderi Chidanand write_el1_ctx_common(ctx, vbar_el1, read_vbar_el1()); 174342e35d2fSJayanth Dodderi Chidanand write_el1_ctx_common(ctx, mdccint_el1, read_mdccint_el1()); 174442e35d2fSJayanth Dodderi Chidanand write_el1_ctx_common(ctx, mdscr_el1, read_mdscr_el1()); 174559f8882bSJayanth Dodderi Chidanand 17466595f4cbSIgor Podgainõi write_el1_ctx_common_sysreg128(ctx, par_el1, read_par_el1()); 17476595f4cbSIgor Podgainõi write_el1_ctx_common_sysreg128(ctx, ttbr0_el1, read_ttbr0_el1()); 17486595f4cbSIgor Podgainõi write_el1_ctx_common_sysreg128(ctx, ttbr1_el1, read_ttbr1_el1()); 17496595f4cbSIgor Podgainõi 175042e35d2fSJayanth Dodderi Chidanand if (CTX_INCLUDE_AARCH32_REGS) { 175142e35d2fSJayanth Dodderi Chidanand /* Save Aarch32 registers */ 175242e35d2fSJayanth Dodderi Chidanand write_el1_ctx_aarch32(ctx, spsr_abt, read_spsr_abt()); 175342e35d2fSJayanth Dodderi Chidanand write_el1_ctx_aarch32(ctx, spsr_und, read_spsr_und()); 175442e35d2fSJayanth Dodderi Chidanand write_el1_ctx_aarch32(ctx, spsr_irq, read_spsr_irq()); 175542e35d2fSJayanth Dodderi Chidanand write_el1_ctx_aarch32(ctx, spsr_fiq, read_spsr_fiq()); 175642e35d2fSJayanth Dodderi Chidanand write_el1_ctx_aarch32(ctx, dacr32_el2, read_dacr32_el2()); 175742e35d2fSJayanth Dodderi Chidanand write_el1_ctx_aarch32(ctx, ifsr32_el2, read_ifsr32_el2()); 175842e35d2fSJayanth Dodderi Chidanand } 175959f8882bSJayanth Dodderi Chidanand 176042e35d2fSJayanth Dodderi Chidanand if (NS_TIMER_SWITCH) { 176142e35d2fSJayanth Dodderi Chidanand /* Save NS Timer registers */ 176242e35d2fSJayanth Dodderi Chidanand write_el1_ctx_arch_timer(ctx, cntp_ctl_el0, read_cntp_ctl_el0()); 176342e35d2fSJayanth Dodderi Chidanand write_el1_ctx_arch_timer(ctx, cntp_cval_el0, read_cntp_cval_el0()); 176442e35d2fSJayanth Dodderi Chidanand write_el1_ctx_arch_timer(ctx, cntv_ctl_el0, read_cntv_ctl_el0()); 176542e35d2fSJayanth Dodderi Chidanand write_el1_ctx_arch_timer(ctx, cntv_cval_el0, read_cntv_cval_el0()); 176642e35d2fSJayanth Dodderi Chidanand write_el1_ctx_arch_timer(ctx, cntkctl_el1, read_cntkctl_el1()); 176742e35d2fSJayanth Dodderi Chidanand } 176859f8882bSJayanth Dodderi Chidanand 176942e35d2fSJayanth Dodderi Chidanand if (is_feat_mte2_supported()) { 177042e35d2fSJayanth Dodderi Chidanand write_el1_ctx_mte2(ctx, tfsre0_el1, read_tfsre0_el1()); 177142e35d2fSJayanth Dodderi Chidanand write_el1_ctx_mte2(ctx, tfsr_el1, read_tfsr_el1()); 177242e35d2fSJayanth Dodderi Chidanand write_el1_ctx_mte2(ctx, rgsr_el1, read_rgsr_el1()); 177342e35d2fSJayanth Dodderi Chidanand write_el1_ctx_mte2(ctx, gcr_el1, read_gcr_el1()); 177442e35d2fSJayanth Dodderi Chidanand } 177559f8882bSJayanth Dodderi Chidanand 1776ed9bb824SMadhukar Pappireddy if (is_feat_ras_supported()) { 177742e35d2fSJayanth Dodderi Chidanand write_el1_ctx_ras(ctx, disr_el1, read_disr_el1()); 1778ed9bb824SMadhukar Pappireddy } 1779ed9bb824SMadhukar Pappireddy 1780ed9bb824SMadhukar Pappireddy if (is_feat_s1pie_supported()) { 178142e35d2fSJayanth Dodderi Chidanand write_el1_ctx_s1pie(ctx, pire0_el1, read_pire0_el1()); 178242e35d2fSJayanth Dodderi Chidanand write_el1_ctx_s1pie(ctx, pir_el1, read_pir_el1()); 1783ed9bb824SMadhukar Pappireddy } 1784ed9bb824SMadhukar Pappireddy 1785ed9bb824SMadhukar Pappireddy if (is_feat_s1poe_supported()) { 178642e35d2fSJayanth Dodderi Chidanand write_el1_ctx_s1poe(ctx, por_el1, read_por_el1()); 1787ed9bb824SMadhukar Pappireddy } 1788ed9bb824SMadhukar Pappireddy 1789ed9bb824SMadhukar Pappireddy if (is_feat_s2poe_supported()) { 179042e35d2fSJayanth Dodderi Chidanand write_el1_ctx_s2poe(ctx, s2por_el1, read_s2por_el1()); 1791ed9bb824SMadhukar Pappireddy } 1792ed9bb824SMadhukar Pappireddy 1793ed9bb824SMadhukar Pappireddy if (is_feat_tcr2_supported()) { 179442e35d2fSJayanth Dodderi Chidanand write_el1_ctx_tcr2(ctx, tcr2_el1, read_tcr2_el1()); 1795ed9bb824SMadhukar Pappireddy } 1796d6c76e6cSMadhukar Pappireddy 1797d6c76e6cSMadhukar Pappireddy if (is_feat_trf_supported()) { 179842e35d2fSJayanth Dodderi Chidanand write_el1_ctx_trf(ctx, trfcr_el1, read_trfcr_el1()); 1799d6c76e6cSMadhukar Pappireddy } 1800d6c76e6cSMadhukar Pappireddy 1801d6c76e6cSMadhukar Pappireddy if (is_feat_csv2_2_supported()) { 180242e35d2fSJayanth Dodderi Chidanand write_el1_ctx_csv2_2(ctx, scxtnum_el0, read_scxtnum_el0()); 180342e35d2fSJayanth Dodderi Chidanand write_el1_ctx_csv2_2(ctx, scxtnum_el1, read_scxtnum_el1()); 1804d6c76e6cSMadhukar Pappireddy } 1805d6c76e6cSMadhukar Pappireddy 1806d6c76e6cSMadhukar Pappireddy if (is_feat_gcs_supported()) { 180742e35d2fSJayanth Dodderi Chidanand write_el1_ctx_gcs(ctx, gcscr_el1, read_gcscr_el1()); 180842e35d2fSJayanth Dodderi Chidanand write_el1_ctx_gcs(ctx, gcscre0_el1, read_gcscre0_el1()); 180942e35d2fSJayanth Dodderi Chidanand write_el1_ctx_gcs(ctx, gcspr_el1, read_gcspr_el1()); 181042e35d2fSJayanth Dodderi Chidanand write_el1_ctx_gcs(ctx, gcspr_el0, read_gcspr_el0()); 1811d6c76e6cSMadhukar Pappireddy } 18126d0433f0SJayanth Dodderi Chidanand 18136d0433f0SJayanth Dodderi Chidanand if (is_feat_the_supported()) { 18146595f4cbSIgor Podgainõi write_el1_ctx_the_sysreg128(ctx, rcwmask_el1, read_rcwmask_el1()); 18156595f4cbSIgor Podgainõi write_el1_ctx_the_sysreg128(ctx, rcwsmask_el1, read_rcwsmask_el1()); 18166d0433f0SJayanth Dodderi Chidanand } 18176d0433f0SJayanth Dodderi Chidanand 18184ec4e545SJayanth Dodderi Chidanand if (is_feat_sctlr2_supported()) { 18194ec4e545SJayanth Dodderi Chidanand write_el1_ctx_sctlr2(ctx, sctlr2_el1, read_sctlr2_el1()); 18204ec4e545SJayanth Dodderi Chidanand } 18214ec4e545SJayanth Dodderi Chidanand 182219d52a83SAndre Przywara if (is_feat_ls64_accdata_supported()) { 182319d52a83SAndre Przywara write_el1_ctx_ls64(ctx, accdata_el1, read_accdata_el1()); 182419d52a83SAndre Przywara } 182559f8882bSJayanth Dodderi Chidanand } 182659f8882bSJayanth Dodderi Chidanand 182759f8882bSJayanth Dodderi Chidanand static void el1_sysregs_context_restore(el1_sysregs_t *ctx) 182859f8882bSJayanth Dodderi Chidanand { 182942e35d2fSJayanth Dodderi Chidanand write_spsr_el1(read_el1_ctx_common(ctx, spsr_el1)); 183042e35d2fSJayanth Dodderi Chidanand write_elr_el1(read_el1_ctx_common(ctx, elr_el1)); 183159f8882bSJayanth Dodderi Chidanand 183259b7c0a0SJayanth Dodderi Chidanand #if (!ERRATA_SPECULATIVE_AT) 183342e35d2fSJayanth Dodderi Chidanand write_sctlr_el1(read_el1_ctx_common(ctx, sctlr_el1)); 183442e35d2fSJayanth Dodderi Chidanand write_tcr_el1(read_el1_ctx_common(ctx, tcr_el1)); 183559f8882bSJayanth Dodderi Chidanand #endif /* (!ERRATA_SPECULATIVE_AT) */ 183659f8882bSJayanth Dodderi Chidanand 183742e35d2fSJayanth Dodderi Chidanand write_cpacr_el1(read_el1_ctx_common(ctx, cpacr_el1)); 183842e35d2fSJayanth Dodderi Chidanand write_csselr_el1(read_el1_ctx_common(ctx, csselr_el1)); 183942e35d2fSJayanth Dodderi Chidanand write_sp_el1(read_el1_ctx_common(ctx, sp_el1)); 184042e35d2fSJayanth Dodderi Chidanand write_esr_el1(read_el1_ctx_common(ctx, esr_el1)); 184142e35d2fSJayanth Dodderi Chidanand write_ttbr0_el1(read_el1_ctx_common(ctx, ttbr0_el1)); 184242e35d2fSJayanth Dodderi Chidanand write_ttbr1_el1(read_el1_ctx_common(ctx, ttbr1_el1)); 184342e35d2fSJayanth Dodderi Chidanand write_mair_el1(read_el1_ctx_common(ctx, mair_el1)); 184442e35d2fSJayanth Dodderi Chidanand write_amair_el1(read_el1_ctx_common(ctx, amair_el1)); 184542e35d2fSJayanth Dodderi Chidanand write_actlr_el1(read_el1_ctx_common(ctx, actlr_el1)); 184642e35d2fSJayanth Dodderi Chidanand write_tpidr_el1(read_el1_ctx_common(ctx, tpidr_el1)); 184742e35d2fSJayanth Dodderi Chidanand write_tpidr_el0(read_el1_ctx_common(ctx, tpidr_el0)); 184842e35d2fSJayanth Dodderi Chidanand write_tpidrro_el0(read_el1_ctx_common(ctx, tpidrro_el0)); 184942e35d2fSJayanth Dodderi Chidanand write_par_el1(read_el1_ctx_common(ctx, par_el1)); 185042e35d2fSJayanth Dodderi Chidanand write_far_el1(read_el1_ctx_common(ctx, far_el1)); 185142e35d2fSJayanth Dodderi Chidanand write_afsr0_el1(read_el1_ctx_common(ctx, afsr0_el1)); 185242e35d2fSJayanth Dodderi Chidanand write_afsr1_el1(read_el1_ctx_common(ctx, afsr1_el1)); 185342e35d2fSJayanth Dodderi Chidanand write_contextidr_el1(read_el1_ctx_common(ctx, contextidr_el1)); 185442e35d2fSJayanth Dodderi Chidanand write_vbar_el1(read_el1_ctx_common(ctx, vbar_el1)); 185542e35d2fSJayanth Dodderi Chidanand write_mdccint_el1(read_el1_ctx_common(ctx, mdccint_el1)); 185642e35d2fSJayanth Dodderi Chidanand write_mdscr_el1(read_el1_ctx_common(ctx, mdscr_el1)); 185759f8882bSJayanth Dodderi Chidanand 185842e35d2fSJayanth Dodderi Chidanand if (CTX_INCLUDE_AARCH32_REGS) { 185942e35d2fSJayanth Dodderi Chidanand /* Restore Aarch32 registers */ 186042e35d2fSJayanth Dodderi Chidanand write_spsr_abt(read_el1_ctx_aarch32(ctx, spsr_abt)); 186142e35d2fSJayanth Dodderi Chidanand write_spsr_und(read_el1_ctx_aarch32(ctx, spsr_und)); 186242e35d2fSJayanth Dodderi Chidanand write_spsr_irq(read_el1_ctx_aarch32(ctx, spsr_irq)); 186342e35d2fSJayanth Dodderi Chidanand write_spsr_fiq(read_el1_ctx_aarch32(ctx, spsr_fiq)); 186442e35d2fSJayanth Dodderi Chidanand write_dacr32_el2(read_el1_ctx_aarch32(ctx, dacr32_el2)); 186542e35d2fSJayanth Dodderi Chidanand write_ifsr32_el2(read_el1_ctx_aarch32(ctx, ifsr32_el2)); 186642e35d2fSJayanth Dodderi Chidanand } 186759f8882bSJayanth Dodderi Chidanand 186842e35d2fSJayanth Dodderi Chidanand if (NS_TIMER_SWITCH) { 186942e35d2fSJayanth Dodderi Chidanand /* Restore NS Timer registers */ 187042e35d2fSJayanth Dodderi Chidanand write_cntp_ctl_el0(read_el1_ctx_arch_timer(ctx, cntp_ctl_el0)); 187142e35d2fSJayanth Dodderi Chidanand write_cntp_cval_el0(read_el1_ctx_arch_timer(ctx, cntp_cval_el0)); 187242e35d2fSJayanth Dodderi Chidanand write_cntv_ctl_el0(read_el1_ctx_arch_timer(ctx, cntv_ctl_el0)); 187342e35d2fSJayanth Dodderi Chidanand write_cntv_cval_el0(read_el1_ctx_arch_timer(ctx, cntv_cval_el0)); 187442e35d2fSJayanth Dodderi Chidanand write_cntkctl_el1(read_el1_ctx_arch_timer(ctx, cntkctl_el1)); 187542e35d2fSJayanth Dodderi Chidanand } 187659f8882bSJayanth Dodderi Chidanand 187742e35d2fSJayanth Dodderi Chidanand if (is_feat_mte2_supported()) { 187842e35d2fSJayanth Dodderi Chidanand write_tfsre0_el1(read_el1_ctx_mte2(ctx, tfsre0_el1)); 187942e35d2fSJayanth Dodderi Chidanand write_tfsr_el1(read_el1_ctx_mte2(ctx, tfsr_el1)); 188042e35d2fSJayanth Dodderi Chidanand write_rgsr_el1(read_el1_ctx_mte2(ctx, rgsr_el1)); 188142e35d2fSJayanth Dodderi Chidanand write_gcr_el1(read_el1_ctx_mte2(ctx, gcr_el1)); 188242e35d2fSJayanth Dodderi Chidanand } 188359f8882bSJayanth Dodderi Chidanand 1884ed9bb824SMadhukar Pappireddy if (is_feat_ras_supported()) { 188542e35d2fSJayanth Dodderi Chidanand write_disr_el1(read_el1_ctx_ras(ctx, disr_el1)); 1886ed9bb824SMadhukar Pappireddy } 1887ed9bb824SMadhukar Pappireddy 1888ed9bb824SMadhukar Pappireddy if (is_feat_s1pie_supported()) { 188942e35d2fSJayanth Dodderi Chidanand write_pire0_el1(read_el1_ctx_s1pie(ctx, pire0_el1)); 189042e35d2fSJayanth Dodderi Chidanand write_pir_el1(read_el1_ctx_s1pie(ctx, pir_el1)); 1891ed9bb824SMadhukar Pappireddy } 1892ed9bb824SMadhukar Pappireddy 1893ed9bb824SMadhukar Pappireddy if (is_feat_s1poe_supported()) { 189442e35d2fSJayanth Dodderi Chidanand write_por_el1(read_el1_ctx_s1poe(ctx, por_el1)); 1895ed9bb824SMadhukar Pappireddy } 1896ed9bb824SMadhukar Pappireddy 1897ed9bb824SMadhukar Pappireddy if (is_feat_s2poe_supported()) { 189842e35d2fSJayanth Dodderi Chidanand write_s2por_el1(read_el1_ctx_s2poe(ctx, s2por_el1)); 1899ed9bb824SMadhukar Pappireddy } 1900ed9bb824SMadhukar Pappireddy 1901ed9bb824SMadhukar Pappireddy if (is_feat_tcr2_supported()) { 190242e35d2fSJayanth Dodderi Chidanand write_tcr2_el1(read_el1_ctx_tcr2(ctx, tcr2_el1)); 1903ed9bb824SMadhukar Pappireddy } 1904d6c76e6cSMadhukar Pappireddy 1905d6c76e6cSMadhukar Pappireddy if (is_feat_trf_supported()) { 190642e35d2fSJayanth Dodderi Chidanand write_trfcr_el1(read_el1_ctx_trf(ctx, trfcr_el1)); 1907d6c76e6cSMadhukar Pappireddy } 1908d6c76e6cSMadhukar Pappireddy 1909d6c76e6cSMadhukar Pappireddy if (is_feat_csv2_2_supported()) { 191042e35d2fSJayanth Dodderi Chidanand write_scxtnum_el0(read_el1_ctx_csv2_2(ctx, scxtnum_el0)); 191142e35d2fSJayanth Dodderi Chidanand write_scxtnum_el1(read_el1_ctx_csv2_2(ctx, scxtnum_el1)); 1912d6c76e6cSMadhukar Pappireddy } 1913d6c76e6cSMadhukar Pappireddy 1914d6c76e6cSMadhukar Pappireddy if (is_feat_gcs_supported()) { 191542e35d2fSJayanth Dodderi Chidanand write_gcscr_el1(read_el1_ctx_gcs(ctx, gcscr_el1)); 191642e35d2fSJayanth Dodderi Chidanand write_gcscre0_el1(read_el1_ctx_gcs(ctx, gcscre0_el1)); 191742e35d2fSJayanth Dodderi Chidanand write_gcspr_el1(read_el1_ctx_gcs(ctx, gcspr_el1)); 191842e35d2fSJayanth Dodderi Chidanand write_gcspr_el0(read_el1_ctx_gcs(ctx, gcspr_el0)); 1919d6c76e6cSMadhukar Pappireddy } 19206d0433f0SJayanth Dodderi Chidanand 19216d0433f0SJayanth Dodderi Chidanand if (is_feat_the_supported()) { 19226d0433f0SJayanth Dodderi Chidanand write_rcwmask_el1(read_el1_ctx_the(ctx, rcwmask_el1)); 19236d0433f0SJayanth Dodderi Chidanand write_rcwsmask_el1(read_el1_ctx_the(ctx, rcwsmask_el1)); 19246d0433f0SJayanth Dodderi Chidanand } 19254ec4e545SJayanth Dodderi Chidanand 19264ec4e545SJayanth Dodderi Chidanand if (is_feat_sctlr2_supported()) { 19274ec4e545SJayanth Dodderi Chidanand write_sctlr2_el1(read_el1_ctx_sctlr2(ctx, sctlr2_el1)); 19284ec4e545SJayanth Dodderi Chidanand } 19294ec4e545SJayanth Dodderi Chidanand 193019d52a83SAndre Przywara if (is_feat_ls64_accdata_supported()) { 193119d52a83SAndre Przywara write_accdata_el1(read_el1_ctx_ls64(ctx, accdata_el1)); 193219d52a83SAndre Przywara } 193359f8882bSJayanth Dodderi Chidanand } 193459f8882bSJayanth Dodderi Chidanand 19358b95e848SZelalem Aweke /******************************************************************************* 1936a0674ab0SJayanth Dodderi Chidanand * The next couple of functions are used by runtime services to save and restore 1937a0674ab0SJayanth Dodderi Chidanand * EL1 context on the 'cpu_context' structure for the specified security state. 1938532ed618SSoby Mathew ******************************************************************************/ 1939532ed618SSoby Mathew void cm_el1_sysregs_context_save(uint32_t security_state) 1940532ed618SSoby Mathew { 1941532ed618SSoby Mathew cpu_context_t *ctx; 1942532ed618SSoby Mathew 1943532ed618SSoby Mathew ctx = cm_get_context(security_state); 1944a0fee747SAntonio Nino Diaz assert(ctx != NULL); 1945532ed618SSoby Mathew 19462825946eSMax Shvetsov el1_sysregs_context_save(get_el1_sysregs_ctx(ctx)); 194717b4c0ddSDimitris Papastamos 194817b4c0ddSDimitris Papastamos #if IMAGE_BL31 1949858dc35cSMaheedhar Bollapalli if (security_state == SECURE) { 195017b4c0ddSDimitris Papastamos PUBLISH_EVENT(cm_exited_secure_world); 1951858dc35cSMaheedhar Bollapalli } else { 195217b4c0ddSDimitris Papastamos PUBLISH_EVENT(cm_exited_normal_world); 1953858dc35cSMaheedhar Bollapalli } 195417b4c0ddSDimitris Papastamos #endif 1955532ed618SSoby Mathew } 1956532ed618SSoby Mathew 1957532ed618SSoby Mathew void cm_el1_sysregs_context_restore(uint32_t security_state) 1958532ed618SSoby Mathew { 1959532ed618SSoby Mathew cpu_context_t *ctx; 1960532ed618SSoby Mathew 1961532ed618SSoby Mathew ctx = cm_get_context(security_state); 1962a0fee747SAntonio Nino Diaz assert(ctx != NULL); 1963532ed618SSoby Mathew 19642825946eSMax Shvetsov el1_sysregs_context_restore(get_el1_sysregs_ctx(ctx)); 196517b4c0ddSDimitris Papastamos 196617b4c0ddSDimitris Papastamos #if IMAGE_BL31 1967858dc35cSMaheedhar Bollapalli if (security_state == SECURE) { 196817b4c0ddSDimitris Papastamos PUBLISH_EVENT(cm_entering_secure_world); 1969858dc35cSMaheedhar Bollapalli } else { 197017b4c0ddSDimitris Papastamos PUBLISH_EVENT(cm_entering_normal_world); 1971858dc35cSMaheedhar Bollapalli } 197217b4c0ddSDimitris Papastamos #endif 1973532ed618SSoby Mathew } 1974532ed618SSoby Mathew 1975a0674ab0SJayanth Dodderi Chidanand #endif /* ((IMAGE_BL1) || (IMAGE_BL31 && (!CTX_INCLUDE_EL2_REGS))) */ 1976a0674ab0SJayanth Dodderi Chidanand 1977532ed618SSoby Mathew /******************************************************************************* 1978532ed618SSoby Mathew * This function populates ELR_EL3 member of 'cpu_context' pertaining to the 1979532ed618SSoby Mathew * given security state with the given entrypoint 1980532ed618SSoby Mathew ******************************************************************************/ 1981532ed618SSoby Mathew void cm_set_elr_el3(uint32_t security_state, uintptr_t entrypoint) 1982532ed618SSoby Mathew { 1983532ed618SSoby Mathew cpu_context_t *ctx; 1984532ed618SSoby Mathew el3_state_t *state; 1985532ed618SSoby Mathew 1986532ed618SSoby Mathew ctx = cm_get_context(security_state); 1987a0fee747SAntonio Nino Diaz assert(ctx != NULL); 1988532ed618SSoby Mathew 1989532ed618SSoby Mathew /* Populate EL3 state so that ERET jumps to the correct entry */ 1990532ed618SSoby Mathew state = get_el3state_ctx(ctx); 1991532ed618SSoby Mathew write_ctx_reg(state, CTX_ELR_EL3, entrypoint); 1992532ed618SSoby Mathew } 1993532ed618SSoby Mathew 1994532ed618SSoby Mathew /******************************************************************************* 1995532ed618SSoby Mathew * This function populates ELR_EL3 and SPSR_EL3 members of 'cpu_context' 1996532ed618SSoby Mathew * pertaining to the given security state 1997532ed618SSoby Mathew ******************************************************************************/ 1998532ed618SSoby Mathew void cm_set_elr_spsr_el3(uint32_t security_state, 1999532ed618SSoby Mathew uintptr_t entrypoint, uint32_t spsr) 2000532ed618SSoby Mathew { 2001532ed618SSoby Mathew cpu_context_t *ctx; 2002532ed618SSoby Mathew el3_state_t *state; 2003532ed618SSoby Mathew 2004532ed618SSoby Mathew ctx = cm_get_context(security_state); 2005a0fee747SAntonio Nino Diaz assert(ctx != NULL); 2006532ed618SSoby Mathew 2007532ed618SSoby Mathew /* Populate EL3 state so that ERET jumps to the correct entry */ 2008532ed618SSoby Mathew state = get_el3state_ctx(ctx); 2009532ed618SSoby Mathew write_ctx_reg(state, CTX_ELR_EL3, entrypoint); 2010532ed618SSoby Mathew write_ctx_reg(state, CTX_SPSR_EL3, spsr); 2011532ed618SSoby Mathew } 2012532ed618SSoby Mathew 2013532ed618SSoby Mathew /******************************************************************************* 2014532ed618SSoby Mathew * This function updates a single bit in the SCR_EL3 member of the 'cpu_context' 2015532ed618SSoby Mathew * pertaining to the given security state using the value and bit position 2016532ed618SSoby Mathew * specified in the parameters. It preserves all other bits. 2017532ed618SSoby Mathew ******************************************************************************/ 2018532ed618SSoby Mathew void cm_write_scr_el3_bit(uint32_t security_state, 2019532ed618SSoby Mathew uint32_t bit_pos, 2020532ed618SSoby Mathew uint32_t value) 2021532ed618SSoby Mathew { 2022532ed618SSoby Mathew cpu_context_t *ctx; 2023532ed618SSoby Mathew el3_state_t *state; 2024f1be00daSLouis Mayencourt u_register_t scr_el3; 2025532ed618SSoby Mathew 2026532ed618SSoby Mathew ctx = cm_get_context(security_state); 2027a0fee747SAntonio Nino Diaz assert(ctx != NULL); 2028532ed618SSoby Mathew 2029532ed618SSoby Mathew /* Ensure that the bit position is a valid one */ 2030d7b5f408SJimmy Brisson assert(((1UL << bit_pos) & SCR_VALID_BIT_MASK) != 0U); 2031532ed618SSoby Mathew 2032532ed618SSoby Mathew /* Ensure that the 'value' is only a bit wide */ 2033a0fee747SAntonio Nino Diaz assert(value <= 1U); 2034532ed618SSoby Mathew 2035532ed618SSoby Mathew /* 2036532ed618SSoby Mathew * Get the SCR_EL3 value from the cpu context, clear the desired bit 2037532ed618SSoby Mathew * and set it to its new value. 2038532ed618SSoby Mathew */ 2039532ed618SSoby Mathew state = get_el3state_ctx(ctx); 2040f1be00daSLouis Mayencourt scr_el3 = read_ctx_reg(state, CTX_SCR_EL3); 2041d7b5f408SJimmy Brisson scr_el3 &= ~(1UL << bit_pos); 2042f1be00daSLouis Mayencourt scr_el3 |= (u_register_t)value << bit_pos; 2043532ed618SSoby Mathew write_ctx_reg(state, CTX_SCR_EL3, scr_el3); 2044532ed618SSoby Mathew } 2045532ed618SSoby Mathew 2046532ed618SSoby Mathew /******************************************************************************* 2047532ed618SSoby Mathew * This function retrieves SCR_EL3 member of 'cpu_context' pertaining to the 2048532ed618SSoby Mathew * given security state. 2049532ed618SSoby Mathew ******************************************************************************/ 2050f1be00daSLouis Mayencourt u_register_t cm_get_scr_el3(uint32_t security_state) 2051532ed618SSoby Mathew { 205254c9c68aSNithin G const cpu_context_t *ctx; 205354c9c68aSNithin G const el3_state_t *state; 2054532ed618SSoby Mathew 2055532ed618SSoby Mathew ctx = cm_get_context(security_state); 2056a0fee747SAntonio Nino Diaz assert(ctx != NULL); 2057532ed618SSoby Mathew 2058532ed618SSoby Mathew /* Populate EL3 state so that ERET jumps to the correct entry */ 2059532ed618SSoby Mathew state = get_el3state_ctx(ctx); 2060f1be00daSLouis Mayencourt return read_ctx_reg(state, CTX_SCR_EL3); 2061532ed618SSoby Mathew } 2062532ed618SSoby Mathew 2063532ed618SSoby Mathew /******************************************************************************* 2064532ed618SSoby Mathew * This function is used to program the context that's used for exception 2065532ed618SSoby Mathew * return. This initializes the SP_EL3 to a pointer to a 'cpu_context' set for 2066532ed618SSoby Mathew * the required security state 2067532ed618SSoby Mathew ******************************************************************************/ 2068532ed618SSoby Mathew void cm_set_next_eret_context(uint32_t security_state) 2069532ed618SSoby Mathew { 2070532ed618SSoby Mathew cpu_context_t *ctx; 2071532ed618SSoby Mathew 2072532ed618SSoby Mathew ctx = cm_get_context(security_state); 2073a0fee747SAntonio Nino Diaz assert(ctx != NULL); 2074532ed618SSoby Mathew 2075532ed618SSoby Mathew cm_set_next_context(ctx); 2076532ed618SSoby Mathew } 2077