1532ed618SSoby Mathew /* 2873d4241Sjohpow01 * Copyright (c) 2013-2021, ARM Limited and Contributors. All rights reserved. 3532ed618SSoby Mathew * 482cb2c1aSdp-arm * SPDX-License-Identifier: BSD-3-Clause 5532ed618SSoby Mathew */ 6532ed618SSoby Mathew 7532ed618SSoby Mathew #include <assert.h> 840daecc1SAntonio Nino Diaz #include <stdbool.h> 9532ed618SSoby Mathew #include <string.h> 1009d40e0eSAntonio Nino Diaz 1109d40e0eSAntonio Nino Diaz #include <platform_def.h> 1209d40e0eSAntonio Nino Diaz 1309d40e0eSAntonio Nino Diaz #include <arch.h> 1409d40e0eSAntonio Nino Diaz #include <arch_helpers.h> 15b7e398d6SSoby Mathew #include <arch_features.h> 1609d40e0eSAntonio Nino Diaz #include <bl31/interrupt_mgmt.h> 1709d40e0eSAntonio Nino Diaz #include <common/bl_common.h> 1809d40e0eSAntonio Nino Diaz #include <context.h> 1909d40e0eSAntonio Nino Diaz #include <lib/el3_runtime/context_mgmt.h> 2009d40e0eSAntonio Nino Diaz #include <lib/el3_runtime/pubsub_events.h> 2109d40e0eSAntonio Nino Diaz #include <lib/extensions/amu.h> 2209d40e0eSAntonio Nino Diaz #include <lib/extensions/mpam.h> 2309d40e0eSAntonio Nino Diaz #include <lib/extensions/spe.h> 2409d40e0eSAntonio Nino Diaz #include <lib/extensions/sve.h> 25*813524eaSManish V Badarkhe #include <lib/extensions/trbe.h> 266cac724dSjohpow01 #include <lib/extensions/twed.h> 2709d40e0eSAntonio Nino Diaz #include <lib/utils.h> 28532ed618SSoby Mathew 2968ac5ed0SArunachalam Ganapathy static void enable_extensions_secure(cpu_context_t *ctx); 30532ed618SSoby Mathew 31532ed618SSoby Mathew /******************************************************************************* 32532ed618SSoby Mathew * Context management library initialisation routine. This library is used by 33532ed618SSoby Mathew * runtime services to share pointers to 'cpu_context' structures for the secure 34532ed618SSoby Mathew * and non-secure states. Management of the structures and their associated 35532ed618SSoby Mathew * memory is not done by the context management library e.g. the PSCI service 36532ed618SSoby Mathew * manages the cpu context used for entry from and exit to the non-secure state. 37532ed618SSoby Mathew * The Secure payload dispatcher service manages the context(s) corresponding to 38532ed618SSoby Mathew * the secure state. It also uses this library to get access to the non-secure 39532ed618SSoby Mathew * state cpu context pointers. 40532ed618SSoby Mathew * Lastly, this library provides the api to make SP_EL3 point to the cpu context 41532ed618SSoby Mathew * which will used for programming an entry into a lower EL. The same context 42532ed618SSoby Mathew * will used to save state upon exception entry from that EL. 43532ed618SSoby Mathew ******************************************************************************/ 4487c85134SDaniel Boulby void __init cm_init(void) 45532ed618SSoby Mathew { 46532ed618SSoby Mathew /* 47532ed618SSoby Mathew * The context management library has only global data to intialize, but 48532ed618SSoby Mathew * that will be done when the BSS is zeroed out 49532ed618SSoby Mathew */ 50532ed618SSoby Mathew } 51532ed618SSoby Mathew 52532ed618SSoby Mathew /******************************************************************************* 53532ed618SSoby Mathew * The following function initializes the cpu_context 'ctx' for 54532ed618SSoby Mathew * first use, and sets the initial entrypoint state as specified by the 55532ed618SSoby Mathew * entry_point_info structure. 56532ed618SSoby Mathew * 57532ed618SSoby Mathew * The security state to initialize is determined by the SECURE attribute 581634cae8SAntonio Nino Diaz * of the entry_point_info. 59532ed618SSoby Mathew * 608aabea33SPaul Beesley * The EE and ST attributes are used to configure the endianness and secure 61532ed618SSoby Mathew * timer availability for the new execution context. 62532ed618SSoby Mathew * 63532ed618SSoby Mathew * To prepare the register state for entry call cm_prepare_el3_exit() and 64532ed618SSoby Mathew * el3_exit(). For Secure-EL1 cm_prepare_el3_exit() is equivalent to 652e61d687SOlivier Deprez * cm_el1_sysregs_context_restore(). 66532ed618SSoby Mathew ******************************************************************************/ 671634cae8SAntonio Nino Diaz void cm_setup_context(cpu_context_t *ctx, const entry_point_info_t *ep) 68532ed618SSoby Mathew { 69532ed618SSoby Mathew unsigned int security_state; 70f1be00daSLouis Mayencourt u_register_t scr_el3; 71532ed618SSoby Mathew el3_state_t *state; 72532ed618SSoby Mathew gp_regs_t *gp_regs; 73eeb5a7b5SDeepika Bhavnani u_register_t sctlr_elx, actlr_elx; 74532ed618SSoby Mathew 75a0fee747SAntonio Nino Diaz assert(ctx != NULL); 76532ed618SSoby Mathew 77532ed618SSoby Mathew security_state = GET_SECURITY_STATE(ep->h.attr); 78532ed618SSoby Mathew 79532ed618SSoby Mathew /* Clear any residual register values from the context */ 8032f0d3c6SDouglas Raillard zeromem(ctx, sizeof(*ctx)); 81532ed618SSoby Mathew 82532ed618SSoby Mathew /* 8318f2efd6SDavid Cunado * SCR_EL3 was initialised during reset sequence in macro 8418f2efd6SDavid Cunado * el3_arch_init_common. This code modifies the SCR_EL3 fields that 8518f2efd6SDavid Cunado * affect the next EL. 8618f2efd6SDavid Cunado * 8718f2efd6SDavid Cunado * The following fields are initially set to zero and then updated to 8818f2efd6SDavid Cunado * the required value depending on the state of the SPSR_EL3 and the 8918f2efd6SDavid Cunado * Security state and entrypoint attributes of the next EL. 90532ed618SSoby Mathew */ 91f1be00daSLouis Mayencourt scr_el3 = read_scr(); 92532ed618SSoby Mathew scr_el3 &= ~(SCR_NS_BIT | SCR_RW_BIT | SCR_FIQ_BIT | SCR_IRQ_BIT | 93532ed618SSoby Mathew SCR_ST_BIT | SCR_HCE_BIT); 9418f2efd6SDavid Cunado /* 9518f2efd6SDavid Cunado * SCR_NS: Set the security state of the next EL. 9618f2efd6SDavid Cunado */ 97532ed618SSoby Mathew if (security_state != SECURE) 98532ed618SSoby Mathew scr_el3 |= SCR_NS_BIT; 9918f2efd6SDavid Cunado /* 10018f2efd6SDavid Cunado * SCR_EL3.RW: Set the execution state, AArch32 or AArch64, for next 10118f2efd6SDavid Cunado * Exception level as specified by SPSR. 10218f2efd6SDavid Cunado */ 103532ed618SSoby Mathew if (GET_RW(ep->spsr) == MODE_RW_64) 104532ed618SSoby Mathew scr_el3 |= SCR_RW_BIT; 10518f2efd6SDavid Cunado /* 10618f2efd6SDavid Cunado * SCR_EL3.ST: Traps Secure EL1 accesses to the Counter-timer Physical 10718f2efd6SDavid Cunado * Secure timer registers to EL3, from AArch64 state only, if specified 10818f2efd6SDavid Cunado * by the entrypoint attributes. 10918f2efd6SDavid Cunado */ 110a0fee747SAntonio Nino Diaz if (EP_GET_ST(ep->h.attr) != 0U) 111532ed618SSoby Mathew scr_el3 |= SCR_ST_BIT; 112532ed618SSoby Mathew 113fbc44bd1SVarun Wadekar #if RAS_TRAP_LOWER_EL_ERR_ACCESS 114fbc44bd1SVarun Wadekar /* 115fbc44bd1SVarun Wadekar * SCR_EL3.TERR: Trap Error record accesses. Accesses to the RAS ERR 116fbc44bd1SVarun Wadekar * and RAS ERX registers from EL1 and EL2 are trapped to EL3. 117fbc44bd1SVarun Wadekar */ 118fbc44bd1SVarun Wadekar scr_el3 |= SCR_TERR_BIT; 119fbc44bd1SVarun Wadekar #endif 120fbc44bd1SVarun Wadekar 12124f671f3SJulius Werner #if !HANDLE_EA_EL3_FIRST 12218f2efd6SDavid Cunado /* 12318f2efd6SDavid Cunado * SCR_EL3.EA: Do not route External Abort and SError Interrupt External 12418f2efd6SDavid Cunado * to EL3 when executing at a lower EL. When executing at EL3, External 12518f2efd6SDavid Cunado * Aborts are taken to EL3. 12618f2efd6SDavid Cunado */ 127532ed618SSoby Mathew scr_el3 &= ~SCR_EA_BIT; 128532ed618SSoby Mathew #endif 129532ed618SSoby Mathew 1301a7c1cfeSJeenu Viswambharan #if FAULT_INJECTION_SUPPORT 1311a7c1cfeSJeenu Viswambharan /* Enable fault injection from lower ELs */ 1321a7c1cfeSJeenu Viswambharan scr_el3 |= SCR_FIEN_BIT; 1331a7c1cfeSJeenu Viswambharan #endif 1341a7c1cfeSJeenu Viswambharan 1355283962eSAntonio Nino Diaz #if !CTX_INCLUDE_PAUTH_REGS 1365283962eSAntonio Nino Diaz /* 1375283962eSAntonio Nino Diaz * If the pointer authentication registers aren't saved during world 1385283962eSAntonio Nino Diaz * switches the value of the registers can be leaked from the Secure to 1395283962eSAntonio Nino Diaz * the Non-secure world. To prevent this, rather than enabling pointer 1405283962eSAntonio Nino Diaz * authentication everywhere, we only enable it in the Non-secure world. 1415283962eSAntonio Nino Diaz * 1425283962eSAntonio Nino Diaz * If the Secure world wants to use pointer authentication, 1435283962eSAntonio Nino Diaz * CTX_INCLUDE_PAUTH_REGS must be set to 1. 1445283962eSAntonio Nino Diaz */ 1455283962eSAntonio Nino Diaz if (security_state == NON_SECURE) 1465283962eSAntonio Nino Diaz scr_el3 |= SCR_API_BIT | SCR_APK_BIT; 1475283962eSAntonio Nino Diaz #endif /* !CTX_INCLUDE_PAUTH_REGS */ 1485283962eSAntonio Nino Diaz 1490563ab08SAlexei Fedorov #if !CTX_INCLUDE_MTE_REGS || ENABLE_ASSERTIONS 1500563ab08SAlexei Fedorov /* Get Memory Tagging Extension support level */ 1510563ab08SAlexei Fedorov unsigned int mte = get_armv8_5_mte_support(); 1520563ab08SAlexei Fedorov #endif 153b7e398d6SSoby Mathew /* 1549dd94382SJustin Chadwell * Enable MTE support. Support is enabled unilaterally for the normal 1559dd94382SJustin Chadwell * world, and only for the secure world when CTX_INCLUDE_MTE_REGS is 1569dd94382SJustin Chadwell * set. 157b7e398d6SSoby Mathew */ 1589dd94382SJustin Chadwell #if CTX_INCLUDE_MTE_REGS 1590563ab08SAlexei Fedorov assert((mte == MTE_IMPLEMENTED_ELX) || (mte == MTE_IMPLEMENTED_ASY)); 1609dd94382SJustin Chadwell scr_el3 |= SCR_ATA_BIT; 1619dd94382SJustin Chadwell #else 1629dd94382SJustin Chadwell /* 1630563ab08SAlexei Fedorov * When MTE is only implemented at EL0, it can be enabled 1640563ab08SAlexei Fedorov * across both worlds as no MTE registers are used. 1659dd94382SJustin Chadwell */ 1660563ab08SAlexei Fedorov if ((mte == MTE_IMPLEMENTED_EL0) || 1679dd94382SJustin Chadwell /* 1680563ab08SAlexei Fedorov * When MTE is implemented at all ELs, it can be only enabled 1690563ab08SAlexei Fedorov * in Non-Secure world without register saving. 1709dd94382SJustin Chadwell */ 1710563ab08SAlexei Fedorov (((mte == MTE_IMPLEMENTED_ELX) || (mte == MTE_IMPLEMENTED_ASY)) && 1720563ab08SAlexei Fedorov (security_state == NON_SECURE))) { 173b7e398d6SSoby Mathew scr_el3 |= SCR_ATA_BIT; 174b7e398d6SSoby Mathew } 1750563ab08SAlexei Fedorov #endif /* CTX_INCLUDE_MTE_REGS */ 176b7e398d6SSoby Mathew 1773d8256b2SMasahiro Yamada #ifdef IMAGE_BL31 178532ed618SSoby Mathew /* 1798aabea33SPaul Beesley * SCR_EL3.IRQ, SCR_EL3.FIQ: Enable the physical FIQ and IRQ routing as 18018f2efd6SDavid Cunado * indicated by the interrupt routing model for BL31. 181532ed618SSoby Mathew */ 182532ed618SSoby Mathew scr_el3 |= get_scr_el3_from_routing_model(security_state); 1830c5e7d1cSMax Shvetsov #endif 18468ac5ed0SArunachalam Ganapathy 18568ac5ed0SArunachalam Ganapathy /* Save the initialized value of CPTR_EL3 register */ 18668ac5ed0SArunachalam Ganapathy write_ctx_reg(get_el3state_ctx(ctx), CTX_CPTR_EL3, read_cptr_el3()); 1870c5e7d1cSMax Shvetsov if (security_state == SECURE) { 18868ac5ed0SArunachalam Ganapathy enable_extensions_secure(ctx); 1890c5e7d1cSMax Shvetsov } 190532ed618SSoby Mathew 191532ed618SSoby Mathew /* 19218f2efd6SDavid Cunado * SCR_EL3.HCE: Enable HVC instructions if next execution state is 19318f2efd6SDavid Cunado * AArch64 and next EL is EL2, or if next execution state is AArch32 and 19418f2efd6SDavid Cunado * next mode is Hyp. 195110ee433SJimmy Brisson * SCR_EL3.FGTEn: Enable Fine Grained Virtualization Traps under the 196110ee433SJimmy Brisson * same conditions as HVC instructions and when the processor supports 197110ee433SJimmy Brisson * ARMv8.6-FGT. 19829d0ee54SJimmy Brisson * SCR_EL3.ECVEn: Enable Enhanced Counter Virtualization (ECV) 19929d0ee54SJimmy Brisson * CNTPOFF_EL2 register under the same conditions as HVC instructions 20029d0ee54SJimmy Brisson * and when the processor supports ECV. 201532ed618SSoby Mathew */ 202a0fee747SAntonio Nino Diaz if (((GET_RW(ep->spsr) == MODE_RW_64) && (GET_EL(ep->spsr) == MODE_EL2)) 203a0fee747SAntonio Nino Diaz || ((GET_RW(ep->spsr) != MODE_RW_64) 204a0fee747SAntonio Nino Diaz && (GET_M32(ep->spsr) == MODE32_hyp))) { 205532ed618SSoby Mathew scr_el3 |= SCR_HCE_BIT; 206110ee433SJimmy Brisson 207110ee433SJimmy Brisson if (is_armv8_6_fgt_present()) { 208110ee433SJimmy Brisson scr_el3 |= SCR_FGTEN_BIT; 209110ee433SJimmy Brisson } 21029d0ee54SJimmy Brisson 21129d0ee54SJimmy Brisson if (get_armv8_6_ecv_support() 21229d0ee54SJimmy Brisson == ID_AA64MMFR0_EL1_ECV_SELF_SYNCH) { 21329d0ee54SJimmy Brisson scr_el3 |= SCR_ECVEN_BIT; 21429d0ee54SJimmy Brisson } 215532ed618SSoby Mathew } 216532ed618SSoby Mathew 2170376e7c4SAchin Gupta /* Enable S-EL2 if the next EL is EL2 and security state is secure */ 218db3ae853SArtsem Artsemenka if ((security_state == SECURE) && (GET_EL(ep->spsr) == MODE_EL2)) { 219db3ae853SArtsem Artsemenka if (GET_RW(ep->spsr) != MODE_RW_64) { 220db3ae853SArtsem Artsemenka ERROR("S-EL2 can not be used in AArch32."); 221db3ae853SArtsem Artsemenka panic(); 222db3ae853SArtsem Artsemenka } 223db3ae853SArtsem Artsemenka 2240376e7c4SAchin Gupta scr_el3 |= SCR_EEL2_BIT; 225db3ae853SArtsem Artsemenka } 2260376e7c4SAchin Gupta 22718f2efd6SDavid Cunado /* 228873d4241Sjohpow01 * FEAT_AMUv1p1 virtual offset registers are only accessible from EL3 229873d4241Sjohpow01 * and EL2, when clear, this bit traps accesses from EL2 so we set it 230873d4241Sjohpow01 * to 1 when EL2 is present. 231873d4241Sjohpow01 */ 232873d4241Sjohpow01 if (is_armv8_6_feat_amuv1p1_present() && 233873d4241Sjohpow01 (el_implemented(2) != EL_IMPL_NONE)) { 234873d4241Sjohpow01 scr_el3 |= SCR_AMVOFFEN_BIT; 235873d4241Sjohpow01 } 236873d4241Sjohpow01 237873d4241Sjohpow01 /* 23818f2efd6SDavid Cunado * Initialise SCTLR_EL1 to the reset value corresponding to the target 23918f2efd6SDavid Cunado * execution state setting all fields rather than relying of the hw. 24018f2efd6SDavid Cunado * Some fields have architecturally UNKNOWN reset values and these are 24118f2efd6SDavid Cunado * set to zero. 24218f2efd6SDavid Cunado * 24318f2efd6SDavid Cunado * SCTLR.EE: Endianness is taken from the entrypoint attributes. 24418f2efd6SDavid Cunado * 24518f2efd6SDavid Cunado * SCTLR.M, SCTLR.C and SCTLR.I: These fields must be zero (as 24618f2efd6SDavid Cunado * required by PSCI specification) 24718f2efd6SDavid Cunado */ 248a0fee747SAntonio Nino Diaz sctlr_elx = (EP_GET_EE(ep->h.attr) != 0U) ? SCTLR_EE_BIT : 0U; 24918f2efd6SDavid Cunado if (GET_RW(ep->spsr) == MODE_RW_64) 25018f2efd6SDavid Cunado sctlr_elx |= SCTLR_EL1_RES1; 25118f2efd6SDavid Cunado else { 25218f2efd6SDavid Cunado /* 25318f2efd6SDavid Cunado * If the target execution state is AArch32 then the following 25418f2efd6SDavid Cunado * fields need to be set. 25518f2efd6SDavid Cunado * 25618f2efd6SDavid Cunado * SCTRL_EL1.nTWE: Set to one so that EL0 execution of WFE 25718f2efd6SDavid Cunado * instructions are not trapped to EL1. 25818f2efd6SDavid Cunado * 25918f2efd6SDavid Cunado * SCTLR_EL1.nTWI: Set to one so that EL0 execution of WFI 26018f2efd6SDavid Cunado * instructions are not trapped to EL1. 26118f2efd6SDavid Cunado * 26218f2efd6SDavid Cunado * SCTLR_EL1.CP15BEN: Set to one to enable EL0 execution of the 26318f2efd6SDavid Cunado * CP15DMB, CP15DSB, and CP15ISB instructions. 26418f2efd6SDavid Cunado */ 26518f2efd6SDavid Cunado sctlr_elx |= SCTLR_AARCH32_EL1_RES1 | SCTLR_CP15BEN_BIT 26618f2efd6SDavid Cunado | SCTLR_NTWI_BIT | SCTLR_NTWE_BIT; 26718f2efd6SDavid Cunado } 26818f2efd6SDavid Cunado 2695f5d1ed7SLouis Mayencourt #if ERRATA_A75_764081 2705f5d1ed7SLouis Mayencourt /* 2715f5d1ed7SLouis Mayencourt * If workaround of errata 764081 for Cortex-A75 is used then set 2725f5d1ed7SLouis Mayencourt * SCTLR_EL1.IESB to enable Implicit Error Synchronization Barrier. 2735f5d1ed7SLouis Mayencourt */ 2745f5d1ed7SLouis Mayencourt sctlr_elx |= SCTLR_IESB_BIT; 2755f5d1ed7SLouis Mayencourt #endif 2765f5d1ed7SLouis Mayencourt 2776cac724dSjohpow01 /* Enable WFE trap delay in SCR_EL3 if supported and configured */ 2786cac724dSjohpow01 if (is_armv8_6_twed_present()) { 2796cac724dSjohpow01 uint32_t delay = plat_arm_set_twedel_scr_el3(); 2806cac724dSjohpow01 2816cac724dSjohpow01 if (delay != TWED_DISABLED) { 2826cac724dSjohpow01 /* Make sure delay value fits */ 2836cac724dSjohpow01 assert((delay & ~SCR_TWEDEL_MASK) == 0U); 2846cac724dSjohpow01 2856cac724dSjohpow01 /* Set delay in SCR_EL3 */ 2866cac724dSjohpow01 scr_el3 &= ~(SCR_TWEDEL_MASK << SCR_TWEDEL_SHIFT); 2876cac724dSjohpow01 scr_el3 |= ((delay & SCR_TWEDEL_MASK) 2886cac724dSjohpow01 << SCR_TWEDEL_SHIFT); 2896cac724dSjohpow01 2906cac724dSjohpow01 /* Enable WFE delay */ 2916cac724dSjohpow01 scr_el3 |= SCR_TWEDEn_BIT; 2926cac724dSjohpow01 } 2936cac724dSjohpow01 } 2946cac724dSjohpow01 29518f2efd6SDavid Cunado /* 29618f2efd6SDavid Cunado * Store the initialised SCTLR_EL1 value in the cpu_context - SCTLR_EL2 2972e61d687SOlivier Deprez * and other EL2 registers are set up by cm_prepare_el3_exit() as they 29818f2efd6SDavid Cunado * are not part of the stored cpu_context. 29918f2efd6SDavid Cunado */ 3002825946eSMax Shvetsov write_ctx_reg(get_el1_sysregs_ctx(ctx), CTX_SCTLR_EL1, sctlr_elx); 30118f2efd6SDavid Cunado 3022ab9617eSVarun Wadekar /* 3032ab9617eSVarun Wadekar * Base the context ACTLR_EL1 on the current value, as it is 3042ab9617eSVarun Wadekar * implementation defined. The context restore process will write 3052ab9617eSVarun Wadekar * the value from the context to the actual register and can cause 3062ab9617eSVarun Wadekar * problems for processor cores that don't expect certain bits to 3072ab9617eSVarun Wadekar * be zero. 3082ab9617eSVarun Wadekar */ 3092ab9617eSVarun Wadekar actlr_elx = read_actlr_el1(); 3102825946eSMax Shvetsov write_ctx_reg((get_el1_sysregs_ctx(ctx)), (CTX_ACTLR_EL1), (actlr_elx)); 3112ab9617eSVarun Wadekar 3123e61b2b5SDavid Cunado /* 313e290a8fcSAlexei Fedorov * Populate EL3 state so that we've the right context 314e290a8fcSAlexei Fedorov * before doing ERET 3153e61b2b5SDavid Cunado */ 316532ed618SSoby Mathew state = get_el3state_ctx(ctx); 317532ed618SSoby Mathew write_ctx_reg(state, CTX_SCR_EL3, scr_el3); 318532ed618SSoby Mathew write_ctx_reg(state, CTX_ELR_EL3, ep->pc); 319532ed618SSoby Mathew write_ctx_reg(state, CTX_SPSR_EL3, ep->spsr); 320532ed618SSoby Mathew 321532ed618SSoby Mathew /* 322532ed618SSoby Mathew * Store the X0-X7 value from the entrypoint into the context 323532ed618SSoby Mathew * Use memcpy as we are in control of the layout of the structures 324532ed618SSoby Mathew */ 325532ed618SSoby Mathew gp_regs = get_gpregs_ctx(ctx); 326532ed618SSoby Mathew memcpy(gp_regs, (void *)&ep->args, sizeof(aapcs64_params_t)); 327532ed618SSoby Mathew } 328532ed618SSoby Mathew 329532ed618SSoby Mathew /******************************************************************************* 3300fd0f222SDimitris Papastamos * Enable architecture extensions on first entry to Non-secure world. 3310fd0f222SDimitris Papastamos * When EL2 is implemented but unused `el2_unused` is non-zero, otherwise 3320fd0f222SDimitris Papastamos * it is zero. 3330fd0f222SDimitris Papastamos ******************************************************************************/ 33468ac5ed0SArunachalam Ganapathy static void enable_extensions_nonsecure(bool el2_unused, cpu_context_t *ctx) 3350fd0f222SDimitris Papastamos { 3360fd0f222SDimitris Papastamos #if IMAGE_BL31 337281a08ccSDimitris Papastamos #if ENABLE_SPE_FOR_LOWER_ELS 338281a08ccSDimitris Papastamos spe_enable(el2_unused); 339281a08ccSDimitris Papastamos #endif 340380559c1SDimitris Papastamos 341380559c1SDimitris Papastamos #if ENABLE_AMU 34268ac5ed0SArunachalam Ganapathy amu_enable(el2_unused, ctx); 34368ac5ed0SArunachalam Ganapathy #endif 34468ac5ed0SArunachalam Ganapathy 34568ac5ed0SArunachalam Ganapathy #if ENABLE_SVE_FOR_NS 34668ac5ed0SArunachalam Ganapathy sve_enable(ctx); 347380559c1SDimitris Papastamos #endif 3481a853370SDavid Cunado 3495f835918SJeenu Viswambharan #if ENABLE_MPAM_FOR_LOWER_ELS 3505f835918SJeenu Viswambharan mpam_enable(el2_unused); 3515f835918SJeenu Viswambharan #endif 352*813524eaSManish V Badarkhe 353*813524eaSManish V Badarkhe #if ENABLE_TRBE_FOR_NS 354*813524eaSManish V Badarkhe trbe_enable(); 355*813524eaSManish V Badarkhe #endif /* ENABLE_TRBE_FOR_NS */ 356*813524eaSManish V Badarkhe 3570fd0f222SDimitris Papastamos #endif 3580fd0f222SDimitris Papastamos } 3590fd0f222SDimitris Papastamos 3600fd0f222SDimitris Papastamos /******************************************************************************* 36168ac5ed0SArunachalam Ganapathy * Enable architecture extensions on first entry to Secure world. 36268ac5ed0SArunachalam Ganapathy ******************************************************************************/ 36368ac5ed0SArunachalam Ganapathy static void enable_extensions_secure(cpu_context_t *ctx) 36468ac5ed0SArunachalam Ganapathy { 36568ac5ed0SArunachalam Ganapathy #if IMAGE_BL31 36668ac5ed0SArunachalam Ganapathy #if ENABLE_SVE_FOR_SWD 36768ac5ed0SArunachalam Ganapathy sve_enable(ctx); 36868ac5ed0SArunachalam Ganapathy #endif 36968ac5ed0SArunachalam Ganapathy #endif 37068ac5ed0SArunachalam Ganapathy } 37168ac5ed0SArunachalam Ganapathy 37268ac5ed0SArunachalam Ganapathy /******************************************************************************* 373532ed618SSoby Mathew * The following function initializes the cpu_context for a CPU specified by 374532ed618SSoby Mathew * its `cpu_idx` for first use, and sets the initial entrypoint state as 375532ed618SSoby Mathew * specified by the entry_point_info structure. 376532ed618SSoby Mathew ******************************************************************************/ 377532ed618SSoby Mathew void cm_init_context_by_index(unsigned int cpu_idx, 378532ed618SSoby Mathew const entry_point_info_t *ep) 379532ed618SSoby Mathew { 380532ed618SSoby Mathew cpu_context_t *ctx; 381532ed618SSoby Mathew ctx = cm_get_context_by_index(cpu_idx, GET_SECURITY_STATE(ep->h.attr)); 3821634cae8SAntonio Nino Diaz cm_setup_context(ctx, ep); 383532ed618SSoby Mathew } 384532ed618SSoby Mathew 385532ed618SSoby Mathew /******************************************************************************* 386532ed618SSoby Mathew * The following function initializes the cpu_context for the current CPU 387532ed618SSoby Mathew * for first use, and sets the initial entrypoint state as specified by the 388532ed618SSoby Mathew * entry_point_info structure. 389532ed618SSoby Mathew ******************************************************************************/ 390532ed618SSoby Mathew void cm_init_my_context(const entry_point_info_t *ep) 391532ed618SSoby Mathew { 392532ed618SSoby Mathew cpu_context_t *ctx; 393532ed618SSoby Mathew ctx = cm_get_context(GET_SECURITY_STATE(ep->h.attr)); 3941634cae8SAntonio Nino Diaz cm_setup_context(ctx, ep); 395532ed618SSoby Mathew } 396532ed618SSoby Mathew 397532ed618SSoby Mathew /******************************************************************************* 398532ed618SSoby Mathew * Prepare the CPU system registers for first entry into secure or normal world 399532ed618SSoby Mathew * 400532ed618SSoby Mathew * If execution is requested to EL2 or hyp mode, SCTLR_EL2 is initialized 401532ed618SSoby Mathew * If execution is requested to non-secure EL1 or svc mode, and the CPU supports 402532ed618SSoby Mathew * EL2 then EL2 is disabled by configuring all necessary EL2 registers. 403532ed618SSoby Mathew * For all entries, the EL1 registers are initialized from the cpu_context 404532ed618SSoby Mathew ******************************************************************************/ 405532ed618SSoby Mathew void cm_prepare_el3_exit(uint32_t security_state) 406532ed618SSoby Mathew { 407f1be00daSLouis Mayencourt u_register_t sctlr_elx, scr_el3, mdcr_el2; 408532ed618SSoby Mathew cpu_context_t *ctx = cm_get_context(security_state); 40940daecc1SAntonio Nino Diaz bool el2_unused = false; 410a0fee747SAntonio Nino Diaz uint64_t hcr_el2 = 0U; 411532ed618SSoby Mathew 412a0fee747SAntonio Nino Diaz assert(ctx != NULL); 413532ed618SSoby Mathew 414532ed618SSoby Mathew if (security_state == NON_SECURE) { 415f1be00daSLouis Mayencourt scr_el3 = read_ctx_reg(get_el3state_ctx(ctx), 416a0fee747SAntonio Nino Diaz CTX_SCR_EL3); 417a0fee747SAntonio Nino Diaz if ((scr_el3 & SCR_HCE_BIT) != 0U) { 418532ed618SSoby Mathew /* Use SCTLR_EL1.EE value to initialise sctlr_el2 */ 4192825946eSMax Shvetsov sctlr_elx = read_ctx_reg(get_el1_sysregs_ctx(ctx), 420532ed618SSoby Mathew CTX_SCTLR_EL1); 4212e09d4f8SKen Kuang sctlr_elx &= SCTLR_EE_BIT; 422532ed618SSoby Mathew sctlr_elx |= SCTLR_EL2_RES1; 4235f5d1ed7SLouis Mayencourt #if ERRATA_A75_764081 4245f5d1ed7SLouis Mayencourt /* 4255f5d1ed7SLouis Mayencourt * If workaround of errata 764081 for Cortex-A75 is used 4265f5d1ed7SLouis Mayencourt * then set SCTLR_EL2.IESB to enable Implicit Error 4275f5d1ed7SLouis Mayencourt * Synchronization Barrier. 4285f5d1ed7SLouis Mayencourt */ 4295f5d1ed7SLouis Mayencourt sctlr_elx |= SCTLR_IESB_BIT; 4305f5d1ed7SLouis Mayencourt #endif 431532ed618SSoby Mathew write_sctlr_el2(sctlr_elx); 432a0fee747SAntonio Nino Diaz } else if (el_implemented(2) != EL_IMPL_NONE) { 43340daecc1SAntonio Nino Diaz el2_unused = true; 4340fd0f222SDimitris Papastamos 43518f2efd6SDavid Cunado /* 43618f2efd6SDavid Cunado * EL2 present but unused, need to disable safely. 43718f2efd6SDavid Cunado * SCTLR_EL2 can be ignored in this case. 43818f2efd6SDavid Cunado * 4393ff4aaacSJeenu Viswambharan * Set EL2 register width appropriately: Set HCR_EL2 4403ff4aaacSJeenu Viswambharan * field to match SCR_EL3.RW. 44118f2efd6SDavid Cunado */ 442a0fee747SAntonio Nino Diaz if ((scr_el3 & SCR_RW_BIT) != 0U) 4433ff4aaacSJeenu Viswambharan hcr_el2 |= HCR_RW_BIT; 4443ff4aaacSJeenu Viswambharan 4453ff4aaacSJeenu Viswambharan /* 4463ff4aaacSJeenu Viswambharan * For Armv8.3 pointer authentication feature, disable 4473ff4aaacSJeenu Viswambharan * traps to EL2 when accessing key registers or using 4483ff4aaacSJeenu Viswambharan * pointer authentication instructions from lower ELs. 4493ff4aaacSJeenu Viswambharan */ 4503ff4aaacSJeenu Viswambharan hcr_el2 |= (HCR_API_BIT | HCR_APK_BIT); 4513ff4aaacSJeenu Viswambharan 4523ff4aaacSJeenu Viswambharan write_hcr_el2(hcr_el2); 453532ed618SSoby Mathew 45418f2efd6SDavid Cunado /* 45518f2efd6SDavid Cunado * Initialise CPTR_EL2 setting all fields rather than 45618f2efd6SDavid Cunado * relying on the hw. All fields have architecturally 45718f2efd6SDavid Cunado * UNKNOWN reset values. 45818f2efd6SDavid Cunado * 45918f2efd6SDavid Cunado * CPTR_EL2.TCPAC: Set to zero so that Non-secure EL1 46018f2efd6SDavid Cunado * accesses to the CPACR_EL1 or CPACR from both 46118f2efd6SDavid Cunado * Execution states do not trap to EL2. 46218f2efd6SDavid Cunado * 46318f2efd6SDavid Cunado * CPTR_EL2.TTA: Set to zero so that Non-secure System 46418f2efd6SDavid Cunado * register accesses to the trace registers from both 46518f2efd6SDavid Cunado * Execution states do not trap to EL2. 46618f2efd6SDavid Cunado * 46718f2efd6SDavid Cunado * CPTR_EL2.TFP: Set to zero so that Non-secure accesses 46818f2efd6SDavid Cunado * to SIMD and floating-point functionality from both 46918f2efd6SDavid Cunado * Execution states do not trap to EL2. 47018f2efd6SDavid Cunado */ 47118f2efd6SDavid Cunado write_cptr_el2(CPTR_EL2_RESET_VAL & 47218f2efd6SDavid Cunado ~(CPTR_EL2_TCPAC_BIT | CPTR_EL2_TTA_BIT 47318f2efd6SDavid Cunado | CPTR_EL2_TFP_BIT)); 474532ed618SSoby Mathew 47518f2efd6SDavid Cunado /* 4768aabea33SPaul Beesley * Initialise CNTHCTL_EL2. All fields are 47718f2efd6SDavid Cunado * architecturally UNKNOWN on reset and are set to zero 47818f2efd6SDavid Cunado * except for field(s) listed below. 47918f2efd6SDavid Cunado * 48018f2efd6SDavid Cunado * CNTHCTL_EL2.EL1PCEN: Set to one to disable traps to 48118f2efd6SDavid Cunado * Hyp mode of Non-secure EL0 and EL1 accesses to the 48218f2efd6SDavid Cunado * physical timer registers. 48318f2efd6SDavid Cunado * 48418f2efd6SDavid Cunado * CNTHCTL_EL2.EL1PCTEN: Set to one to disable traps to 48518f2efd6SDavid Cunado * Hyp mode of Non-secure EL0 and EL1 accesses to the 48618f2efd6SDavid Cunado * physical counter registers. 48718f2efd6SDavid Cunado */ 48818f2efd6SDavid Cunado write_cnthctl_el2(CNTHCTL_RESET_VAL | 48918f2efd6SDavid Cunado EL1PCEN_BIT | EL1PCTEN_BIT); 490532ed618SSoby Mathew 49118f2efd6SDavid Cunado /* 49218f2efd6SDavid Cunado * Initialise CNTVOFF_EL2 to zero as it resets to an 49318f2efd6SDavid Cunado * architecturally UNKNOWN value. 49418f2efd6SDavid Cunado */ 495532ed618SSoby Mathew write_cntvoff_el2(0); 496532ed618SSoby Mathew 49718f2efd6SDavid Cunado /* 49818f2efd6SDavid Cunado * Set VPIDR_EL2 and VMPIDR_EL2 to match MIDR_EL1 and 49918f2efd6SDavid Cunado * MPIDR_EL1 respectively. 50018f2efd6SDavid Cunado */ 501532ed618SSoby Mathew write_vpidr_el2(read_midr_el1()); 502532ed618SSoby Mathew write_vmpidr_el2(read_mpidr_el1()); 503532ed618SSoby Mathew 504532ed618SSoby Mathew /* 50518f2efd6SDavid Cunado * Initialise VTTBR_EL2. All fields are architecturally 50618f2efd6SDavid Cunado * UNKNOWN on reset. 50718f2efd6SDavid Cunado * 50818f2efd6SDavid Cunado * VTTBR_EL2.VMID: Set to zero. Even though EL1&0 stage 50918f2efd6SDavid Cunado * 2 address translation is disabled, cache maintenance 51018f2efd6SDavid Cunado * operations depend on the VMID. 51118f2efd6SDavid Cunado * 51218f2efd6SDavid Cunado * VTTBR_EL2.BADDR: Set to zero as EL1&0 stage 2 address 51318f2efd6SDavid Cunado * translation is disabled. 514532ed618SSoby Mathew */ 51518f2efd6SDavid Cunado write_vttbr_el2(VTTBR_RESET_VAL & 51618f2efd6SDavid Cunado ~((VTTBR_VMID_MASK << VTTBR_VMID_SHIFT) 51718f2efd6SDavid Cunado | (VTTBR_BADDR_MASK << VTTBR_BADDR_SHIFT))); 51818f2efd6SDavid Cunado 519495f3d3cSDavid Cunado /* 52018f2efd6SDavid Cunado * Initialise MDCR_EL2, setting all fields rather than 52118f2efd6SDavid Cunado * relying on hw. Some fields are architecturally 52218f2efd6SDavid Cunado * UNKNOWN on reset. 52318f2efd6SDavid Cunado * 524e290a8fcSAlexei Fedorov * MDCR_EL2.HLP: Set to one so that event counter 525e290a8fcSAlexei Fedorov * overflow, that is recorded in PMOVSCLR_EL0[0-30], 526e290a8fcSAlexei Fedorov * occurs on the increment that changes 527e290a8fcSAlexei Fedorov * PMEVCNTR<n>_EL0[63] from 1 to 0, when ARMv8.5-PMU is 528e290a8fcSAlexei Fedorov * implemented. This bit is RES0 in versions of the 529e290a8fcSAlexei Fedorov * architecture earlier than ARMv8.5, setting it to 1 530e290a8fcSAlexei Fedorov * doesn't have any effect on them. 531e290a8fcSAlexei Fedorov * 532e290a8fcSAlexei Fedorov * MDCR_EL2.TTRF: Set to zero so that access to Trace 533e290a8fcSAlexei Fedorov * Filter Control register TRFCR_EL1 at EL1 is not 534e290a8fcSAlexei Fedorov * trapped to EL2. This bit is RES0 in versions of 535e290a8fcSAlexei Fedorov * the architecture earlier than ARMv8.4. 536e290a8fcSAlexei Fedorov * 537e290a8fcSAlexei Fedorov * MDCR_EL2.HPMD: Set to one so that event counting is 538e290a8fcSAlexei Fedorov * prohibited at EL2. This bit is RES0 in versions of 539e290a8fcSAlexei Fedorov * the architecture earlier than ARMv8.1, setting it 540e290a8fcSAlexei Fedorov * to 1 doesn't have any effect on them. 541e290a8fcSAlexei Fedorov * 542e290a8fcSAlexei Fedorov * MDCR_EL2.TPMS: Set to zero so that accesses to 543e290a8fcSAlexei Fedorov * Statistical Profiling control registers from EL1 544e290a8fcSAlexei Fedorov * do not trap to EL2. This bit is RES0 when SPE is 545e290a8fcSAlexei Fedorov * not implemented. 546e290a8fcSAlexei Fedorov * 54718f2efd6SDavid Cunado * MDCR_EL2.TDRA: Set to zero so that Non-secure EL0 and 54818f2efd6SDavid Cunado * EL1 System register accesses to the Debug ROM 54918f2efd6SDavid Cunado * registers are not trapped to EL2. 55018f2efd6SDavid Cunado * 55118f2efd6SDavid Cunado * MDCR_EL2.TDOSA: Set to zero so that Non-secure EL1 55218f2efd6SDavid Cunado * System register accesses to the powerdown debug 55318f2efd6SDavid Cunado * registers are not trapped to EL2. 55418f2efd6SDavid Cunado * 55518f2efd6SDavid Cunado * MDCR_EL2.TDA: Set to zero so that System register 55618f2efd6SDavid Cunado * accesses to the debug registers do not trap to EL2. 55718f2efd6SDavid Cunado * 55818f2efd6SDavid Cunado * MDCR_EL2.TDE: Set to zero so that debug exceptions 55918f2efd6SDavid Cunado * are not routed to EL2. 56018f2efd6SDavid Cunado * 56118f2efd6SDavid Cunado * MDCR_EL2.HPME: Set to zero to disable EL2 Performance 56218f2efd6SDavid Cunado * Monitors. 56318f2efd6SDavid Cunado * 56418f2efd6SDavid Cunado * MDCR_EL2.TPM: Set to zero so that Non-secure EL0 and 56518f2efd6SDavid Cunado * EL1 accesses to all Performance Monitors registers 56618f2efd6SDavid Cunado * are not trapped to EL2. 56718f2efd6SDavid Cunado * 56818f2efd6SDavid Cunado * MDCR_EL2.TPMCR: Set to zero so that Non-secure EL0 56918f2efd6SDavid Cunado * and EL1 accesses to the PMCR_EL0 or PMCR are not 57018f2efd6SDavid Cunado * trapped to EL2. 57118f2efd6SDavid Cunado * 57218f2efd6SDavid Cunado * MDCR_EL2.HPMN: Set to value of PMCR_EL0.N which is the 57318f2efd6SDavid Cunado * architecturally-defined reset value. 57440ff9074SManish V Badarkhe * 57540ff9074SManish V Badarkhe * MDCR_EL2.E2TB: Set to zero so that the trace Buffer 57640ff9074SManish V Badarkhe * owning exception level is NS-EL1 and, tracing is 57740ff9074SManish V Badarkhe * prohibited at NS-EL2. These bits are RES0 when 57840ff9074SManish V Badarkhe * FEAT_TRBE is not implemented. 579495f3d3cSDavid Cunado */ 580e290a8fcSAlexei Fedorov mdcr_el2 = ((MDCR_EL2_RESET_VAL | MDCR_EL2_HLP | 581e290a8fcSAlexei Fedorov MDCR_EL2_HPMD) | 58218f2efd6SDavid Cunado ((read_pmcr_el0() & PMCR_EL0_N_BITS) 58318f2efd6SDavid Cunado >> PMCR_EL0_N_SHIFT)) & 584e290a8fcSAlexei Fedorov ~(MDCR_EL2_TTRF | MDCR_EL2_TPMS | 585e290a8fcSAlexei Fedorov MDCR_EL2_TDRA_BIT | MDCR_EL2_TDOSA_BIT | 586e290a8fcSAlexei Fedorov MDCR_EL2_TDA_BIT | MDCR_EL2_TDE_BIT | 587e290a8fcSAlexei Fedorov MDCR_EL2_HPME_BIT | MDCR_EL2_TPM_BIT | 58840ff9074SManish V Badarkhe MDCR_EL2_TPMCR_BIT | 58940ff9074SManish V Badarkhe MDCR_EL2_E2TB(MDCR_EL2_E2TB_EL1)); 590d832aee9Sdp-arm 591d832aee9Sdp-arm write_mdcr_el2(mdcr_el2); 592d832aee9Sdp-arm 593939f66d6SDavid Cunado /* 59418f2efd6SDavid Cunado * Initialise HSTR_EL2. All fields are architecturally 59518f2efd6SDavid Cunado * UNKNOWN on reset. 59618f2efd6SDavid Cunado * 59718f2efd6SDavid Cunado * HSTR_EL2.T<n>: Set all these fields to zero so that 59818f2efd6SDavid Cunado * Non-secure EL0 or EL1 accesses to System registers 59918f2efd6SDavid Cunado * do not trap to EL2. 600939f66d6SDavid Cunado */ 60118f2efd6SDavid Cunado write_hstr_el2(HSTR_EL2_RESET_VAL & ~(HSTR_EL2_T_MASK)); 602939f66d6SDavid Cunado /* 60318f2efd6SDavid Cunado * Initialise CNTHP_CTL_EL2. All fields are 60418f2efd6SDavid Cunado * architecturally UNKNOWN on reset. 60518f2efd6SDavid Cunado * 60618f2efd6SDavid Cunado * CNTHP_CTL_EL2:ENABLE: Set to zero to disable the EL2 60718f2efd6SDavid Cunado * physical timer and prevent timer interrupts. 608939f66d6SDavid Cunado */ 60918f2efd6SDavid Cunado write_cnthp_ctl_el2(CNTHP_CTL_RESET_VAL & 61018f2efd6SDavid Cunado ~(CNTHP_CTL_ENABLE_BIT)); 611532ed618SSoby Mathew } 61268ac5ed0SArunachalam Ganapathy enable_extensions_nonsecure(el2_unused, ctx); 613532ed618SSoby Mathew } 614532ed618SSoby Mathew 61517b4c0ddSDimitris Papastamos cm_el1_sysregs_context_restore(security_state); 61617b4c0ddSDimitris Papastamos cm_set_next_eret_context(security_state); 617532ed618SSoby Mathew } 618532ed618SSoby Mathew 61928f39f02SMax Shvetsov #if CTX_INCLUDE_EL2_REGS 62028f39f02SMax Shvetsov /******************************************************************************* 62128f39f02SMax Shvetsov * Save EL2 sysreg context 62228f39f02SMax Shvetsov ******************************************************************************/ 62328f39f02SMax Shvetsov void cm_el2_sysregs_context_save(uint32_t security_state) 62428f39f02SMax Shvetsov { 62528f39f02SMax Shvetsov u_register_t scr_el3 = read_scr(); 62628f39f02SMax Shvetsov 62728f39f02SMax Shvetsov /* 62828f39f02SMax Shvetsov * Always save the non-secure EL2 context, only save the 62928f39f02SMax Shvetsov * S-EL2 context if S-EL2 is enabled. 63028f39f02SMax Shvetsov */ 63128f39f02SMax Shvetsov if ((security_state == NON_SECURE) || 6326b704da3SRuari Phipps ((security_state == SECURE) && ((scr_el3 & SCR_EEL2_BIT) != 0U))) { 63328f39f02SMax Shvetsov cpu_context_t *ctx; 63428f39f02SMax Shvetsov 63528f39f02SMax Shvetsov ctx = cm_get_context(security_state); 63628f39f02SMax Shvetsov assert(ctx != NULL); 63728f39f02SMax Shvetsov 6382825946eSMax Shvetsov el2_sysregs_context_save(get_el2_sysregs_ctx(ctx)); 63928f39f02SMax Shvetsov } 64028f39f02SMax Shvetsov } 64128f39f02SMax Shvetsov 64228f39f02SMax Shvetsov /******************************************************************************* 64328f39f02SMax Shvetsov * Restore EL2 sysreg context 64428f39f02SMax Shvetsov ******************************************************************************/ 64528f39f02SMax Shvetsov void cm_el2_sysregs_context_restore(uint32_t security_state) 64628f39f02SMax Shvetsov { 64728f39f02SMax Shvetsov u_register_t scr_el3 = read_scr(); 64828f39f02SMax Shvetsov 64928f39f02SMax Shvetsov /* 65028f39f02SMax Shvetsov * Always restore the non-secure EL2 context, only restore the 65128f39f02SMax Shvetsov * S-EL2 context if S-EL2 is enabled. 65228f39f02SMax Shvetsov */ 65328f39f02SMax Shvetsov if ((security_state == NON_SECURE) || 6546b704da3SRuari Phipps ((security_state == SECURE) && ((scr_el3 & SCR_EEL2_BIT) != 0U))) { 65528f39f02SMax Shvetsov cpu_context_t *ctx; 65628f39f02SMax Shvetsov 65728f39f02SMax Shvetsov ctx = cm_get_context(security_state); 65828f39f02SMax Shvetsov assert(ctx != NULL); 65928f39f02SMax Shvetsov 6602825946eSMax Shvetsov el2_sysregs_context_restore(get_el2_sysregs_ctx(ctx)); 66128f39f02SMax Shvetsov } 66228f39f02SMax Shvetsov } 66328f39f02SMax Shvetsov #endif /* CTX_INCLUDE_EL2_REGS */ 66428f39f02SMax Shvetsov 665532ed618SSoby Mathew /******************************************************************************* 666532ed618SSoby Mathew * The next four functions are used by runtime services to save and restore 667532ed618SSoby Mathew * EL1 context on the 'cpu_context' structure for the specified security 668532ed618SSoby Mathew * state. 669532ed618SSoby Mathew ******************************************************************************/ 670532ed618SSoby Mathew void cm_el1_sysregs_context_save(uint32_t security_state) 671532ed618SSoby Mathew { 672532ed618SSoby Mathew cpu_context_t *ctx; 673532ed618SSoby Mathew 674532ed618SSoby Mathew ctx = cm_get_context(security_state); 675a0fee747SAntonio Nino Diaz assert(ctx != NULL); 676532ed618SSoby Mathew 6772825946eSMax Shvetsov el1_sysregs_context_save(get_el1_sysregs_ctx(ctx)); 67817b4c0ddSDimitris Papastamos 67917b4c0ddSDimitris Papastamos #if IMAGE_BL31 68017b4c0ddSDimitris Papastamos if (security_state == SECURE) 68117b4c0ddSDimitris Papastamos PUBLISH_EVENT(cm_exited_secure_world); 68217b4c0ddSDimitris Papastamos else 68317b4c0ddSDimitris Papastamos PUBLISH_EVENT(cm_exited_normal_world); 68417b4c0ddSDimitris Papastamos #endif 685532ed618SSoby Mathew } 686532ed618SSoby Mathew 687532ed618SSoby Mathew void cm_el1_sysregs_context_restore(uint32_t security_state) 688532ed618SSoby Mathew { 689532ed618SSoby Mathew cpu_context_t *ctx; 690532ed618SSoby Mathew 691532ed618SSoby Mathew ctx = cm_get_context(security_state); 692a0fee747SAntonio Nino Diaz assert(ctx != NULL); 693532ed618SSoby Mathew 6942825946eSMax Shvetsov el1_sysregs_context_restore(get_el1_sysregs_ctx(ctx)); 69517b4c0ddSDimitris Papastamos 69617b4c0ddSDimitris Papastamos #if IMAGE_BL31 69717b4c0ddSDimitris Papastamos if (security_state == SECURE) 69817b4c0ddSDimitris Papastamos PUBLISH_EVENT(cm_entering_secure_world); 69917b4c0ddSDimitris Papastamos else 70017b4c0ddSDimitris Papastamos PUBLISH_EVENT(cm_entering_normal_world); 70117b4c0ddSDimitris Papastamos #endif 702532ed618SSoby Mathew } 703532ed618SSoby Mathew 704532ed618SSoby Mathew /******************************************************************************* 705532ed618SSoby Mathew * This function populates ELR_EL3 member of 'cpu_context' pertaining to the 706532ed618SSoby Mathew * given security state with the given entrypoint 707532ed618SSoby Mathew ******************************************************************************/ 708532ed618SSoby Mathew void cm_set_elr_el3(uint32_t security_state, uintptr_t entrypoint) 709532ed618SSoby Mathew { 710532ed618SSoby Mathew cpu_context_t *ctx; 711532ed618SSoby Mathew el3_state_t *state; 712532ed618SSoby Mathew 713532ed618SSoby Mathew ctx = cm_get_context(security_state); 714a0fee747SAntonio Nino Diaz assert(ctx != NULL); 715532ed618SSoby Mathew 716532ed618SSoby Mathew /* Populate EL3 state so that ERET jumps to the correct entry */ 717532ed618SSoby Mathew state = get_el3state_ctx(ctx); 718532ed618SSoby Mathew write_ctx_reg(state, CTX_ELR_EL3, entrypoint); 719532ed618SSoby Mathew } 720532ed618SSoby Mathew 721532ed618SSoby Mathew /******************************************************************************* 722532ed618SSoby Mathew * This function populates ELR_EL3 and SPSR_EL3 members of 'cpu_context' 723532ed618SSoby Mathew * pertaining to the given security state 724532ed618SSoby Mathew ******************************************************************************/ 725532ed618SSoby Mathew void cm_set_elr_spsr_el3(uint32_t security_state, 726532ed618SSoby Mathew uintptr_t entrypoint, uint32_t spsr) 727532ed618SSoby Mathew { 728532ed618SSoby Mathew cpu_context_t *ctx; 729532ed618SSoby Mathew el3_state_t *state; 730532ed618SSoby Mathew 731532ed618SSoby Mathew ctx = cm_get_context(security_state); 732a0fee747SAntonio Nino Diaz assert(ctx != NULL); 733532ed618SSoby Mathew 734532ed618SSoby Mathew /* Populate EL3 state so that ERET jumps to the correct entry */ 735532ed618SSoby Mathew state = get_el3state_ctx(ctx); 736532ed618SSoby Mathew write_ctx_reg(state, CTX_ELR_EL3, entrypoint); 737532ed618SSoby Mathew write_ctx_reg(state, CTX_SPSR_EL3, spsr); 738532ed618SSoby Mathew } 739532ed618SSoby Mathew 740532ed618SSoby Mathew /******************************************************************************* 741532ed618SSoby Mathew * This function updates a single bit in the SCR_EL3 member of the 'cpu_context' 742532ed618SSoby Mathew * pertaining to the given security state using the value and bit position 743532ed618SSoby Mathew * specified in the parameters. It preserves all other bits. 744532ed618SSoby Mathew ******************************************************************************/ 745532ed618SSoby Mathew void cm_write_scr_el3_bit(uint32_t security_state, 746532ed618SSoby Mathew uint32_t bit_pos, 747532ed618SSoby Mathew uint32_t value) 748532ed618SSoby Mathew { 749532ed618SSoby Mathew cpu_context_t *ctx; 750532ed618SSoby Mathew el3_state_t *state; 751f1be00daSLouis Mayencourt u_register_t scr_el3; 752532ed618SSoby Mathew 753532ed618SSoby Mathew ctx = cm_get_context(security_state); 754a0fee747SAntonio Nino Diaz assert(ctx != NULL); 755532ed618SSoby Mathew 756532ed618SSoby Mathew /* Ensure that the bit position is a valid one */ 757d7b5f408SJimmy Brisson assert(((1UL << bit_pos) & SCR_VALID_BIT_MASK) != 0U); 758532ed618SSoby Mathew 759532ed618SSoby Mathew /* Ensure that the 'value' is only a bit wide */ 760a0fee747SAntonio Nino Diaz assert(value <= 1U); 761532ed618SSoby Mathew 762532ed618SSoby Mathew /* 763532ed618SSoby Mathew * Get the SCR_EL3 value from the cpu context, clear the desired bit 764532ed618SSoby Mathew * and set it to its new value. 765532ed618SSoby Mathew */ 766532ed618SSoby Mathew state = get_el3state_ctx(ctx); 767f1be00daSLouis Mayencourt scr_el3 = read_ctx_reg(state, CTX_SCR_EL3); 768d7b5f408SJimmy Brisson scr_el3 &= ~(1UL << bit_pos); 769f1be00daSLouis Mayencourt scr_el3 |= (u_register_t)value << bit_pos; 770532ed618SSoby Mathew write_ctx_reg(state, CTX_SCR_EL3, scr_el3); 771532ed618SSoby Mathew } 772532ed618SSoby Mathew 773532ed618SSoby Mathew /******************************************************************************* 774532ed618SSoby Mathew * This function retrieves SCR_EL3 member of 'cpu_context' pertaining to the 775532ed618SSoby Mathew * given security state. 776532ed618SSoby Mathew ******************************************************************************/ 777f1be00daSLouis Mayencourt u_register_t cm_get_scr_el3(uint32_t security_state) 778532ed618SSoby Mathew { 779532ed618SSoby Mathew cpu_context_t *ctx; 780532ed618SSoby Mathew el3_state_t *state; 781532ed618SSoby Mathew 782532ed618SSoby Mathew ctx = cm_get_context(security_state); 783a0fee747SAntonio Nino Diaz assert(ctx != NULL); 784532ed618SSoby Mathew 785532ed618SSoby Mathew /* Populate EL3 state so that ERET jumps to the correct entry */ 786532ed618SSoby Mathew state = get_el3state_ctx(ctx); 787f1be00daSLouis Mayencourt return read_ctx_reg(state, CTX_SCR_EL3); 788532ed618SSoby Mathew } 789532ed618SSoby Mathew 790532ed618SSoby Mathew /******************************************************************************* 791532ed618SSoby Mathew * This function is used to program the context that's used for exception 792532ed618SSoby Mathew * return. This initializes the SP_EL3 to a pointer to a 'cpu_context' set for 793532ed618SSoby Mathew * the required security state 794532ed618SSoby Mathew ******************************************************************************/ 795532ed618SSoby Mathew void cm_set_next_eret_context(uint32_t security_state) 796532ed618SSoby Mathew { 797532ed618SSoby Mathew cpu_context_t *ctx; 798532ed618SSoby Mathew 799532ed618SSoby Mathew ctx = cm_get_context(security_state); 800a0fee747SAntonio Nino Diaz assert(ctx != NULL); 801532ed618SSoby Mathew 802532ed618SSoby Mathew cm_set_next_context(ctx); 803532ed618SSoby Mathew } 804