xref: /rk3399_ARM-atf/lib/el3_runtime/aarch64/context_mgmt.c (revision 7e84f3cf908c8eab1565b8e2d9a543e50de2e78e)
1532ed618SSoby Mathew /*
27455cd17SGovindraj Raja  * Copyright (c) 2013-2025, Arm Limited and Contributors. All rights reserved.
32b28727eSVarun Wadekar  * Copyright (c) 2022, NVIDIA Corporation. All rights reserved.
4532ed618SSoby Mathew  *
582cb2c1aSdp-arm  * SPDX-License-Identifier: BSD-3-Clause
6532ed618SSoby Mathew  */
7532ed618SSoby Mathew 
8532ed618SSoby Mathew #include <assert.h>
940daecc1SAntonio Nino Diaz #include <stdbool.h>
10532ed618SSoby Mathew #include <string.h>
1109d40e0eSAntonio Nino Diaz 
1209d40e0eSAntonio Nino Diaz #include <platform_def.h>
1309d40e0eSAntonio Nino Diaz 
1409d40e0eSAntonio Nino Diaz #include <arch.h>
1509d40e0eSAntonio Nino Diaz #include <arch_helpers.h>
16b7e398d6SSoby Mathew #include <arch_features.h>
1709d40e0eSAntonio Nino Diaz #include <bl31/interrupt_mgmt.h>
1809d40e0eSAntonio Nino Diaz #include <common/bl_common.h>
19885e2683SClaus Pedersen #include <common/debug.h>
2009d40e0eSAntonio Nino Diaz #include <context.h>
218b95e848SZelalem Aweke #include <drivers/arm/gicv3.h>
22721249b0SArvind Ram Prakash #include <lib/cpus/cpu_ops.h>
23721249b0SArvind Ram Prakash #include <lib/cpus/errata.h>
2409d40e0eSAntonio Nino Diaz #include <lib/el3_runtime/context_mgmt.h>
25461c0a5dSElizabeth Ho #include <lib/el3_runtime/cpu_data.h>
2609d40e0eSAntonio Nino Diaz #include <lib/el3_runtime/pubsub_events.h>
2709d40e0eSAntonio Nino Diaz #include <lib/extensions/amu.h>
28744ad974Sjohpow01 #include <lib/extensions/brbe.h>
2983271d5aSArvind Ram Prakash #include <lib/extensions/debug_v8p9.h>
3033e6aaacSArvind Ram Prakash #include <lib/extensions/fgt2.h>
31a57e18e4SArvind Ram Prakash #include <lib/extensions/fpmr.h>
3209d40e0eSAntonio Nino Diaz #include <lib/extensions/mpam.h>
33c73686a1SBoyan Karatotev #include <lib/extensions/pmuv3.h>
34dc78e62dSjohpow01 #include <lib/extensions/sme.h>
3509d40e0eSAntonio Nino Diaz #include <lib/extensions/spe.h>
3609d40e0eSAntonio Nino Diaz #include <lib/extensions/sve.h>
3730655136SGovindraj Raja #include <lib/extensions/sysreg128.h>
38d4582d30SManish V Badarkhe #include <lib/extensions/sys_reg_trace.h>
39f4303d05SJayanth Dodderi Chidanand #include <lib/extensions/tcr2.h>
40813524eaSManish V Badarkhe #include <lib/extensions/trbe.h>
418fcd3d96SManish V Badarkhe #include <lib/extensions/trf.h>
4209d40e0eSAntonio Nino Diaz #include <lib/utils.h>
43532ed618SSoby Mathew 
44781d07a4SJayanth Dodderi Chidanand #if ENABLE_FEAT_TWED
45781d07a4SJayanth Dodderi Chidanand /* Make sure delay value fits within the range(0-15) */
46781d07a4SJayanth Dodderi Chidanand CASSERT(((TWED_DELAY & ~SCR_TWEDEL_MASK) == 0U), assert_twed_delay_value_check);
47781d07a4SJayanth Dodderi Chidanand #endif /* ENABLE_FEAT_TWED */
48532ed618SSoby Mathew 
49461c0a5dSElizabeth Ho per_world_context_t per_world_context[CPU_DATA_CONTEXT_NUM];
50461c0a5dSElizabeth Ho static bool has_secure_perworld_init;
51461c0a5dSElizabeth Ho 
5224a70738SBoyan Karatotev static void manage_extensions_nonsecure(cpu_context_t *ctx);
53781d07a4SJayanth Dodderi Chidanand static void manage_extensions_secure(cpu_context_t *ctx);
54461c0a5dSElizabeth Ho static void manage_extensions_secure_per_world(void);
55b515f541SZelalem Aweke 
56a0674ab0SJayanth Dodderi Chidanand #if ((IMAGE_BL1) || (IMAGE_BL31 && (!CTX_INCLUDE_EL2_REGS)))
57b515f541SZelalem Aweke static void setup_el1_context(cpu_context_t *ctx, const struct entry_point_info *ep)
58b515f541SZelalem Aweke {
59b515f541SZelalem Aweke 	u_register_t sctlr_elx, actlr_elx;
60b515f541SZelalem Aweke 
61b515f541SZelalem Aweke 	/*
62b515f541SZelalem Aweke 	 * Initialise SCTLR_EL1 to the reset value corresponding to the target
63b515f541SZelalem Aweke 	 * execution state setting all fields rather than relying on the hw.
64b515f541SZelalem Aweke 	 * Some fields have architecturally UNKNOWN reset values and these are
65b515f541SZelalem Aweke 	 * set to zero.
66b515f541SZelalem Aweke 	 *
67b515f541SZelalem Aweke 	 * SCTLR.EE: Endianness is taken from the entrypoint attributes.
68b515f541SZelalem Aweke 	 *
69b515f541SZelalem Aweke 	 * SCTLR.M, SCTLR.C and SCTLR.I: These fields must be zero (as
70b515f541SZelalem Aweke 	 * required by PSCI specification)
71b515f541SZelalem Aweke 	 */
72b515f541SZelalem Aweke 	sctlr_elx = (EP_GET_EE(ep->h.attr) != 0U) ? SCTLR_EE_BIT : 0UL;
73b515f541SZelalem Aweke 	if (GET_RW(ep->spsr) == MODE_RW_64) {
74b515f541SZelalem Aweke 		sctlr_elx |= SCTLR_EL1_RES1;
75b515f541SZelalem Aweke 	} else {
76b515f541SZelalem Aweke 		/*
77b515f541SZelalem Aweke 		 * If the target execution state is AArch32 then the following
78b515f541SZelalem Aweke 		 * fields need to be set.
79b515f541SZelalem Aweke 		 *
80b515f541SZelalem Aweke 		 * SCTRL_EL1.nTWE: Set to one so that EL0 execution of WFE
81b515f541SZelalem Aweke 		 *  instructions are not trapped to EL1.
82b515f541SZelalem Aweke 		 *
83b515f541SZelalem Aweke 		 * SCTLR_EL1.nTWI: Set to one so that EL0 execution of WFI
84b515f541SZelalem Aweke 		 *  instructions are not trapped to EL1.
85b515f541SZelalem Aweke 		 *
86b515f541SZelalem Aweke 		 * SCTLR_EL1.CP15BEN: Set to one to enable EL0 execution of the
87b515f541SZelalem Aweke 		 *  CP15DMB, CP15DSB, and CP15ISB instructions.
88b515f541SZelalem Aweke 		 */
89b515f541SZelalem Aweke 		sctlr_elx |= SCTLR_AARCH32_EL1_RES1 | SCTLR_CP15BEN_BIT
90b515f541SZelalem Aweke 					| SCTLR_NTWI_BIT | SCTLR_NTWE_BIT;
91b515f541SZelalem Aweke 	}
92b515f541SZelalem Aweke 
93b515f541SZelalem Aweke 	/*
94b515f541SZelalem Aweke 	 * If workaround of errata 764081 for Cortex-A75 is used then set
95b515f541SZelalem Aweke 	 * SCTLR_EL1.IESB to enable Implicit Error Synchronization Barrier.
96b515f541SZelalem Aweke 	 */
977f152ea6SSona Mathew 	if (errata_a75_764081_applies()) {
98b515f541SZelalem Aweke 		sctlr_elx |= SCTLR_IESB_BIT;
997f152ea6SSona Mathew 	}
10059b7c0a0SJayanth Dodderi Chidanand 
101b515f541SZelalem Aweke 	/* Store the initialised SCTLR_EL1 value in the cpu_context */
102a0d9a973SJayanth Dodderi Chidanand 	write_ctx_sctlr_el1_reg_errata(ctx, sctlr_elx);
103b515f541SZelalem Aweke 
104b515f541SZelalem Aweke 	/*
105b515f541SZelalem Aweke 	 * Base the context ACTLR_EL1 on the current value, as it is
106b515f541SZelalem Aweke 	 * implementation defined. The context restore process will write
107b515f541SZelalem Aweke 	 * the value from the context to the actual register and can cause
108b515f541SZelalem Aweke 	 * problems for processor cores that don't expect certain bits to
109b515f541SZelalem Aweke 	 * be zero.
110b515f541SZelalem Aweke 	 */
111b515f541SZelalem Aweke 	actlr_elx = read_actlr_el1();
11242e35d2fSJayanth Dodderi Chidanand 	write_el1_ctx_common(get_el1_sysregs_ctx(ctx), actlr_el1, actlr_elx);
113b515f541SZelalem Aweke }
114a0674ab0SJayanth Dodderi Chidanand #endif /* (IMAGE_BL1) || (IMAGE_BL31 && (!CTX_INCLUDE_EL2_REGS)) */
115b515f541SZelalem Aweke 
1162bbad1d1SZelalem Aweke /******************************************************************************
1172bbad1d1SZelalem Aweke  * This function performs initializations that are specific to SECURE state
1182bbad1d1SZelalem Aweke  * and updates the cpu context specified by 'ctx'.
1192bbad1d1SZelalem Aweke  *****************************************************************************/
1202bbad1d1SZelalem Aweke static void setup_secure_context(cpu_context_t *ctx, const struct entry_point_info *ep)
121532ed618SSoby Mathew {
1222bbad1d1SZelalem Aweke 	u_register_t scr_el3;
1232bbad1d1SZelalem Aweke 	el3_state_t *state;
1242bbad1d1SZelalem Aweke 
1252bbad1d1SZelalem Aweke 	state = get_el3state_ctx(ctx);
1262bbad1d1SZelalem Aweke 	scr_el3 = read_ctx_reg(state, CTX_SCR_EL3);
1272bbad1d1SZelalem Aweke 
1282bbad1d1SZelalem Aweke #if defined(IMAGE_BL31) && !defined(SPD_spmd)
129532ed618SSoby Mathew 	/*
1302bbad1d1SZelalem Aweke 	 * SCR_EL3.IRQ, SCR_EL3.FIQ: Enable the physical FIQ and IRQ routing as
1312bbad1d1SZelalem Aweke 	 * indicated by the interrupt routing model for BL31.
132532ed618SSoby Mathew 	 */
1332bbad1d1SZelalem Aweke 	scr_el3 |= get_scr_el3_from_routing_model(SECURE);
1342bbad1d1SZelalem Aweke #endif
1352bbad1d1SZelalem Aweke 
136ef0d0e54SGovindraj Raja 	/* Allow access to Allocation Tags when FEAT_MTE2 is implemented and enabled. */
137ef0d0e54SGovindraj Raja 	if (is_feat_mte2_supported()) {
1382bbad1d1SZelalem Aweke 		scr_el3 |= SCR_ATA_BIT;
1392bbad1d1SZelalem Aweke 	}
1402bbad1d1SZelalem Aweke 
1412bbad1d1SZelalem Aweke 	write_ctx_reg(state, CTX_SCR_EL3, scr_el3);
1422bbad1d1SZelalem Aweke 
143b515f541SZelalem Aweke 	/*
144b515f541SZelalem Aweke 	 * Initialize EL1 context registers unless SPMC is running
145b515f541SZelalem Aweke 	 * at S-EL2.
146b515f541SZelalem Aweke 	 */
147a0674ab0SJayanth Dodderi Chidanand #if (!SPMD_SPM_AT_SEL2)
148b515f541SZelalem Aweke 	setup_el1_context(ctx, ep);
149b515f541SZelalem Aweke #endif
150b515f541SZelalem Aweke 
1512bbad1d1SZelalem Aweke 	manage_extensions_secure(ctx);
152461c0a5dSElizabeth Ho 
153461c0a5dSElizabeth Ho 	/**
154461c0a5dSElizabeth Ho 	 * manage_extensions_secure_per_world api has to be executed once,
155461c0a5dSElizabeth Ho 	 * as the registers getting initialised, maintain constant value across
156461c0a5dSElizabeth Ho 	 * all the cpus for the secure world.
157461c0a5dSElizabeth Ho 	 * Henceforth, this check ensures that the registers are initialised once
158461c0a5dSElizabeth Ho 	 * and avoids re-initialization from multiple cores.
159461c0a5dSElizabeth Ho 	 */
160461c0a5dSElizabeth Ho 	if (!has_secure_perworld_init) {
161461c0a5dSElizabeth Ho 		manage_extensions_secure_per_world();
162461c0a5dSElizabeth Ho 	}
1632bbad1d1SZelalem Aweke }
1642bbad1d1SZelalem Aweke 
1652bbad1d1SZelalem Aweke #if ENABLE_RME
1662bbad1d1SZelalem Aweke /******************************************************************************
1672bbad1d1SZelalem Aweke  * This function performs initializations that are specific to REALM state
1682bbad1d1SZelalem Aweke  * and updates the cpu context specified by 'ctx'.
1692bbad1d1SZelalem Aweke  *****************************************************************************/
1702bbad1d1SZelalem Aweke static void setup_realm_context(cpu_context_t *ctx, const struct entry_point_info *ep)
1712bbad1d1SZelalem Aweke {
1722bbad1d1SZelalem Aweke 	u_register_t scr_el3;
1732bbad1d1SZelalem Aweke 	el3_state_t *state;
1742bbad1d1SZelalem Aweke 
1752bbad1d1SZelalem Aweke 	state = get_el3state_ctx(ctx);
1762bbad1d1SZelalem Aweke 	scr_el3 = read_ctx_reg(state, CTX_SCR_EL3);
1772bbad1d1SZelalem Aweke 
17801cf14ddSMaksims Svecovs 	scr_el3 |= SCR_NS_BIT | SCR_NSE_BIT;
17901cf14ddSMaksims Svecovs 
18030019d86SSona Mathew 	/* CSV2 version 2 and above */
1817db710f0SAndre Przywara 	if (is_feat_csv2_2_supported()) {
18201cf14ddSMaksims Svecovs 		/* Enable access to the SCXTNUM_ELx registers. */
18301cf14ddSMaksims Svecovs 		scr_el3 |= SCR_EnSCXT_BIT;
1847db710f0SAndre Przywara 	}
1852bbad1d1SZelalem Aweke 
186b17fecd6SJavier Almansa Sobrino 	if (is_feat_sctlr2_supported()) {
187b17fecd6SJavier Almansa Sobrino 		/* Set the SCTLR2En bit in SCR_EL3 to enable access to
188b17fecd6SJavier Almansa Sobrino 		 * SCTLR2_ELx registers.
189b17fecd6SJavier Almansa Sobrino 		 */
190b17fecd6SJavier Almansa Sobrino 		scr_el3 |= SCR_SCTLR2En_BIT;
191b17fecd6SJavier Almansa Sobrino 	}
192b17fecd6SJavier Almansa Sobrino 
1932bbad1d1SZelalem Aweke 	write_ctx_reg(state, CTX_SCR_EL3, scr_el3);
1948c52ca8cSSona Mathew 
1958c52ca8cSSona Mathew 	if (is_feat_fgt2_supported()) {
1968c52ca8cSSona Mathew 		fgt2_enable(ctx);
1978c52ca8cSSona Mathew 	}
1988c52ca8cSSona Mathew 
1998c52ca8cSSona Mathew 	if (is_feat_debugv8p9_supported()) {
2008c52ca8cSSona Mathew 		debugv8p9_extended_bp_wp_enable(ctx);
2018c52ca8cSSona Mathew 	}
2028c52ca8cSSona Mathew 
20341ae0473SSona Mathew 	if (is_feat_brbe_supported()) {
20441ae0473SSona Mathew 		brbe_enable(ctx);
20541ae0473SSona Mathew 	}
2068c52ca8cSSona Mathew 
2072bbad1d1SZelalem Aweke }
2082bbad1d1SZelalem Aweke #endif /* ENABLE_RME */
2092bbad1d1SZelalem Aweke 
2102bbad1d1SZelalem Aweke /******************************************************************************
2112bbad1d1SZelalem Aweke  * This function performs initializations that are specific to NON-SECURE state
2122bbad1d1SZelalem Aweke  * and updates the cpu context specified by 'ctx'.
2132bbad1d1SZelalem Aweke  *****************************************************************************/
2142bbad1d1SZelalem Aweke static void setup_ns_context(cpu_context_t *ctx, const struct entry_point_info *ep)
2152bbad1d1SZelalem Aweke {
2162bbad1d1SZelalem Aweke 	u_register_t scr_el3;
2172bbad1d1SZelalem Aweke 	el3_state_t *state;
2182bbad1d1SZelalem Aweke 
2192bbad1d1SZelalem Aweke 	state = get_el3state_ctx(ctx);
2202bbad1d1SZelalem Aweke 	scr_el3 = read_ctx_reg(state, CTX_SCR_EL3);
2212bbad1d1SZelalem Aweke 
2222bbad1d1SZelalem Aweke 	/* SCR_NS: Set the NS bit */
2232bbad1d1SZelalem Aweke 	scr_el3 |= SCR_NS_BIT;
2242bbad1d1SZelalem Aweke 
225ef0d0e54SGovindraj Raja 	/* Allow access to Allocation Tags when FEAT_MTE2 is implemented and enabled. */
226ef0d0e54SGovindraj Raja 	if (is_feat_mte2_supported()) {
2272bbad1d1SZelalem Aweke 		scr_el3 |= SCR_ATA_BIT;
228ef0d0e54SGovindraj Raja 	}
2292bbad1d1SZelalem Aweke 
230f0c96a2eSBoyan Karatotev #if !CTX_INCLUDE_PAUTH_REGS
231f0c96a2eSBoyan Karatotev 	/*
232f0c96a2eSBoyan Karatotev 	 * Pointer Authentication feature, if present, is always enabled by default
233f0c96a2eSBoyan Karatotev 	 * for Non secure lower exception levels. We do not have an explicit
234f0c96a2eSBoyan Karatotev 	 * flag to set it.
235f0c96a2eSBoyan Karatotev 	 * CTX_INCLUDE_PAUTH_REGS flag, is explicitly used to enable for lower
236f0c96a2eSBoyan Karatotev 	 * exception levels of secure and realm worlds.
237f0c96a2eSBoyan Karatotev 	 *
238f0c96a2eSBoyan Karatotev 	 * To prevent the leakage between the worlds during world switch,
239f0c96a2eSBoyan Karatotev 	 * we enable it only for the non-secure world.
240f0c96a2eSBoyan Karatotev 	 *
241f0c96a2eSBoyan Karatotev 	 * If the Secure/realm world wants to use pointer authentication,
242f0c96a2eSBoyan Karatotev 	 * CTX_INCLUDE_PAUTH_REGS must be explicitly set to 1, in which case
243f0c96a2eSBoyan Karatotev 	 * it will be enabled globally for all the contexts.
244f0c96a2eSBoyan Karatotev 	 *
245f0c96a2eSBoyan Karatotev 	 * SCR_EL3.API: Set to one to not trap any PAuth instructions at ELs
246f0c96a2eSBoyan Karatotev 	 *  other than EL3
247f0c96a2eSBoyan Karatotev 	 *
248f0c96a2eSBoyan Karatotev 	 * SCR_EL3.APK: Set to one to not trap any PAuth key values at ELs other
249f0c96a2eSBoyan Karatotev 	 *  than EL3
250f0c96a2eSBoyan Karatotev 	 */
25179c0c7faSBoyan Karatotev 	if (is_armv8_3_pauth_present()) {
252f0c96a2eSBoyan Karatotev 		scr_el3 |= SCR_API_BIT | SCR_APK_BIT;
25379c0c7faSBoyan Karatotev 	}
254f0c96a2eSBoyan Karatotev #endif /* CTX_INCLUDE_PAUTH_REGS */
255f0c96a2eSBoyan Karatotev 
25646cc41d5SManish Pandey #if HANDLE_EA_EL3_FIRST_NS
25746cc41d5SManish Pandey 	/* SCR_EL3.EA: Route External Abort and SError Interrupt to EL3. */
25846cc41d5SManish Pandey 	scr_el3 |= SCR_EA_BIT;
25946cc41d5SManish Pandey #endif
26046cc41d5SManish Pandey 
26100e8f79cSManish Pandey #if RAS_TRAP_NS_ERR_REC_ACCESS
26200e8f79cSManish Pandey 	/*
26300e8f79cSManish Pandey 	 * SCR_EL3.TERR: Trap Error record accesses. Accesses to the RAS ERR
26400e8f79cSManish Pandey 	 * and RAS ERX registers from EL1 and EL2(from any security state)
26500e8f79cSManish Pandey 	 * are trapped to EL3.
26600e8f79cSManish Pandey 	 * Set here to trap only for NS EL1/EL2
26700e8f79cSManish Pandey 	 */
26800e8f79cSManish Pandey 	scr_el3 |= SCR_TERR_BIT;
26900e8f79cSManish Pandey #endif
27000e8f79cSManish Pandey 
27130019d86SSona Mathew 	/* CSV2 version 2 and above */
2727db710f0SAndre Przywara 	if (is_feat_csv2_2_supported()) {
27301cf14ddSMaksims Svecovs 		/* Enable access to the SCXTNUM_ELx registers. */
27401cf14ddSMaksims Svecovs 		scr_el3 |= SCR_EnSCXT_BIT;
2757db710f0SAndre Przywara 	}
27601cf14ddSMaksims Svecovs 
2772bbad1d1SZelalem Aweke #ifdef IMAGE_BL31
2782bbad1d1SZelalem Aweke 	/*
2792bbad1d1SZelalem Aweke 	 * SCR_EL3.IRQ, SCR_EL3.FIQ: Enable the physical FIQ and IRQ routing as
2802bbad1d1SZelalem Aweke 	 *  indicated by the interrupt routing model for BL31.
2812bbad1d1SZelalem Aweke 	 */
2822bbad1d1SZelalem Aweke 	scr_el3 |= get_scr_el3_from_routing_model(NON_SECURE);
2832bbad1d1SZelalem Aweke #endif
2846d0433f0SJayanth Dodderi Chidanand 
2856d0433f0SJayanth Dodderi Chidanand 	if (is_feat_the_supported()) {
2866d0433f0SJayanth Dodderi Chidanand 		/* Set the RCWMASKEn bit in SCR_EL3 to enable access to
2876d0433f0SJayanth Dodderi Chidanand 		 * RCWMASK_EL1 and RCWSMASK_EL1 registers.
2886d0433f0SJayanth Dodderi Chidanand 		 */
2896d0433f0SJayanth Dodderi Chidanand 		scr_el3 |= SCR_RCWMASKEn_BIT;
2906d0433f0SJayanth Dodderi Chidanand 	}
2916d0433f0SJayanth Dodderi Chidanand 
2924ec4e545SJayanth Dodderi Chidanand 	if (is_feat_sctlr2_supported()) {
2934ec4e545SJayanth Dodderi Chidanand 		/* Set the SCTLR2En bit in SCR_EL3 to enable access to
2944ec4e545SJayanth Dodderi Chidanand 		 * SCTLR2_ELx registers.
2954ec4e545SJayanth Dodderi Chidanand 		 */
2964ec4e545SJayanth Dodderi Chidanand 		scr_el3 |= SCR_SCTLR2En_BIT;
2974ec4e545SJayanth Dodderi Chidanand 	}
2984ec4e545SJayanth Dodderi Chidanand 
29930655136SGovindraj Raja 	if (is_feat_d128_supported()) {
30030655136SGovindraj Raja 		/* Set the D128En bit in SCR_EL3 to enable access to 128-bit
30130655136SGovindraj Raja 		 * versions of TTBR0_EL1, TTBR1_EL1, RCWMASK_EL1, RCWSMASK_EL1,
30230655136SGovindraj Raja 		 * PAR_EL1 and TTBR1_EL2, TTBR0_EL2 and VTTBR_EL2 registers.
30330655136SGovindraj Raja 		 */
30430655136SGovindraj Raja 		scr_el3 |= SCR_D128En_BIT;
30530655136SGovindraj Raja 	}
30630655136SGovindraj Raja 
307a57e18e4SArvind Ram Prakash 	if (is_feat_fpmr_supported()) {
308a57e18e4SArvind Ram Prakash 		/* Set the EnFPM bit in SCR_EL3 to enable access to FPMR
309a57e18e4SArvind Ram Prakash 		 * register.
310a57e18e4SArvind Ram Prakash 		 */
311a57e18e4SArvind Ram Prakash 		scr_el3 |= SCR_EnFPM_BIT;
312a57e18e4SArvind Ram Prakash 	}
313a57e18e4SArvind Ram Prakash 
3142bbad1d1SZelalem Aweke 	write_ctx_reg(state, CTX_SCR_EL3, scr_el3);
3158b95e848SZelalem Aweke 
3168b95e848SZelalem Aweke 	/* Initialize EL2 context registers */
317a0674ab0SJayanth Dodderi Chidanand #if (CTX_INCLUDE_EL2_REGS && IMAGE_BL31)
3188b95e848SZelalem Aweke 
3198b95e848SZelalem Aweke 	/*
320da1a4591SJayanth Dodderi Chidanand 	 * Initialize SCTLR_EL2 context register with reset value.
3218b95e848SZelalem Aweke 	 */
322da1a4591SJayanth Dodderi Chidanand 	write_el2_ctx_common(get_el2_sysregs_ctx(ctx), sctlr_el2, SCTLR_EL2_RES1);
3238b95e848SZelalem Aweke 
324ddb615b4SJuan Pablo Conde 	if (is_feat_hcx_supported()) {
325ddb615b4SJuan Pablo Conde 		/*
326ddb615b4SJuan Pablo Conde 		 * Initialize register HCRX_EL2 with its init value.
327ddb615b4SJuan Pablo Conde 		 * As the value of HCRX_EL2 is UNKNOWN on reset, there is a
328ddb615b4SJuan Pablo Conde 		 * chance that this can lead to unexpected behavior in lower
329ddb615b4SJuan Pablo Conde 		 * ELs that have not been updated since the introduction of
330ddb615b4SJuan Pablo Conde 		 * this feature if not properly initialized, especially when
331ddb615b4SJuan Pablo Conde 		 * it comes to those bits that enable/disable traps.
332ddb615b4SJuan Pablo Conde 		 */
333d6af2344SJayanth Dodderi Chidanand 		write_el2_ctx_hcx(get_el2_sysregs_ctx(ctx), hcrx_el2,
334ddb615b4SJuan Pablo Conde 			HCRX_EL2_INIT_VAL);
335ddb615b4SJuan Pablo Conde 	}
3364a530b4cSJuan Pablo Conde 
3374a530b4cSJuan Pablo Conde 	if (is_feat_fgt_supported()) {
3384a530b4cSJuan Pablo Conde 		/*
3394a530b4cSJuan Pablo Conde 		 * Initialize HFG*_EL2 registers with a default value so legacy
3404a530b4cSJuan Pablo Conde 		 * systems unaware of FEAT_FGT do not get trapped due to their lack
3414a530b4cSJuan Pablo Conde 		 * of initialization for this feature.
3424a530b4cSJuan Pablo Conde 		 */
343d6af2344SJayanth Dodderi Chidanand 		write_el2_ctx_fgt(get_el2_sysregs_ctx(ctx), hfgitr_el2,
3444a530b4cSJuan Pablo Conde 			HFGITR_EL2_INIT_VAL);
345d6af2344SJayanth Dodderi Chidanand 		write_el2_ctx_fgt(get_el2_sysregs_ctx(ctx), hfgrtr_el2,
3464a530b4cSJuan Pablo Conde 			HFGRTR_EL2_INIT_VAL);
347d6af2344SJayanth Dodderi Chidanand 		write_el2_ctx_fgt(get_el2_sysregs_ctx(ctx), hfgwtr_el2,
3484a530b4cSJuan Pablo Conde 			HFGWTR_EL2_INIT_VAL);
3494a530b4cSJuan Pablo Conde 	}
350a0674ab0SJayanth Dodderi Chidanand #else
351a0674ab0SJayanth Dodderi Chidanand 	/* Initialize EL1 context registers */
352a0674ab0SJayanth Dodderi Chidanand 	setup_el1_context(ctx, ep);
353a0674ab0SJayanth Dodderi Chidanand #endif /* (CTX_INCLUDE_EL2_REGS && IMAGE_BL31) */
35424a70738SBoyan Karatotev 
35524a70738SBoyan Karatotev 	manage_extensions_nonsecure(ctx);
356532ed618SSoby Mathew }
357532ed618SSoby Mathew 
358532ed618SSoby Mathew /*******************************************************************************
3592bbad1d1SZelalem Aweke  * The following function performs initialization of the cpu_context 'ctx'
3602bbad1d1SZelalem Aweke  * for first use that is common to all security states, and sets the
3612bbad1d1SZelalem Aweke  * initial entrypoint state as specified by the entry_point_info structure.
362532ed618SSoby Mathew  *
3638aabea33SPaul Beesley  * The EE and ST attributes are used to configure the endianness and secure
364532ed618SSoby Mathew  * timer availability for the new execution context.
365532ed618SSoby Mathew  ******************************************************************************/
3662bbad1d1SZelalem Aweke static void setup_context_common(cpu_context_t *ctx, const entry_point_info_t *ep)
367532ed618SSoby Mathew {
368f1be00daSLouis Mayencourt 	u_register_t scr_el3;
369123002f9SJayanth Dodderi Chidanand 	u_register_t mdcr_el3;
370532ed618SSoby Mathew 	el3_state_t *state;
371532ed618SSoby Mathew 	gp_regs_t *gp_regs;
372532ed618SSoby Mathew 
373f0c96a2eSBoyan Karatotev 	state = get_el3state_ctx(ctx);
374f0c96a2eSBoyan Karatotev 
375532ed618SSoby Mathew 	/* Clear any residual register values from the context */
37632f0d3c6SDouglas Raillard 	zeromem(ctx, sizeof(*ctx));
377532ed618SSoby Mathew 
378532ed618SSoby Mathew 	/*
3795e8cc727SBoyan Karatotev 	 * The lower-EL context is zeroed so that no stale values leak to a world.
3805e8cc727SBoyan Karatotev 	 * It is assumed that an all-zero lower-EL context is good enough for it
3815e8cc727SBoyan Karatotev 	 * to boot correctly. However, there are very few registers where this
3825e8cc727SBoyan Karatotev 	 * is not true and some values need to be recreated.
3835e8cc727SBoyan Karatotev 	 */
384a0674ab0SJayanth Dodderi Chidanand #if (CTX_INCLUDE_EL2_REGS && IMAGE_BL31)
3855e8cc727SBoyan Karatotev 	el2_sysregs_t *el2_ctx = get_el2_sysregs_ctx(ctx);
3865e8cc727SBoyan Karatotev 
3875e8cc727SBoyan Karatotev 	/*
3885e8cc727SBoyan Karatotev 	 * These bits are set in the gicv3 driver. Losing them (especially the
3895e8cc727SBoyan Karatotev 	 * SRE bit) is problematic for all worlds. Henceforth recreate them.
3905e8cc727SBoyan Karatotev 	 */
391d6af2344SJayanth Dodderi Chidanand 	u_register_t icc_sre_el2_val = ICC_SRE_DIB_BIT | ICC_SRE_DFB_BIT |
3925e8cc727SBoyan Karatotev 				   ICC_SRE_EN_BIT | ICC_SRE_SRE_BIT;
393d6af2344SJayanth Dodderi Chidanand 	write_el2_ctx_common(el2_ctx, icc_sre_el2, icc_sre_el2_val);
3940aa3284aSJagdish Gediya 
3950aa3284aSJagdish Gediya 	/*
3960aa3284aSJagdish Gediya 	 * The actlr_el2 register can be initialized in platform's reset handler
3970aa3284aSJagdish Gediya 	 * and it may contain access control bits (e.g. CLUSTERPMUEN bit).
3980aa3284aSJagdish Gediya 	 */
3990aa3284aSJagdish Gediya 	write_el2_ctx_common(el2_ctx, actlr_el2, read_actlr_el2());
400a0674ab0SJayanth Dodderi Chidanand #endif /* (CTX_INCLUDE_EL2_REGS && IMAGE_BL31) */
4015e8cc727SBoyan Karatotev 
4025c52d7e5SBoyan Karatotev 	/* Start with a clean SCR_EL3 copy as all relevant values are set */
4035c52d7e5SBoyan Karatotev 	scr_el3 = SCR_RESET_VAL;
404c5ea4f8aSZelalem Aweke 
40518f2efd6SDavid Cunado 	/*
406f0c96a2eSBoyan Karatotev 	 * SCR_EL3.TWE: Set to zero so that execution of WFE instructions at
407f0c96a2eSBoyan Karatotev 	 *  EL2, EL1 and EL0 are not trapped to EL3.
408f0c96a2eSBoyan Karatotev 	 *
409f0c96a2eSBoyan Karatotev 	 * SCR_EL3.TWI: Set to zero so that execution of WFI instructions at
410f0c96a2eSBoyan Karatotev 	 *  EL2, EL1 and EL0 are not trapped to EL3.
411f0c96a2eSBoyan Karatotev 	 *
412f0c96a2eSBoyan Karatotev 	 * SCR_EL3.SMD: Set to zero to enable SMC calls at EL1 and above, from
413f0c96a2eSBoyan Karatotev 	 *  both Security states and both Execution states.
414f0c96a2eSBoyan Karatotev 	 *
415f0c96a2eSBoyan Karatotev 	 * SCR_EL3.SIF: Set to one to disable secure instruction execution from
416f0c96a2eSBoyan Karatotev 	 *  Non-secure memory.
417f0c96a2eSBoyan Karatotev 	 */
418f0c96a2eSBoyan Karatotev 	scr_el3 &= ~(SCR_TWE_BIT | SCR_TWI_BIT | SCR_SMD_BIT);
419f0c96a2eSBoyan Karatotev 
420f0c96a2eSBoyan Karatotev 	scr_el3 |= SCR_SIF_BIT;
421f0c96a2eSBoyan Karatotev 
422f0c96a2eSBoyan Karatotev 	/*
42318f2efd6SDavid Cunado 	 * SCR_EL3.RW: Set the execution state, AArch32 or AArch64, for next
42418f2efd6SDavid Cunado 	 *  Exception level as specified by SPSR.
42518f2efd6SDavid Cunado 	 */
426c5ea4f8aSZelalem Aweke 	if (GET_RW(ep->spsr) == MODE_RW_64) {
427532ed618SSoby Mathew 		scr_el3 |= SCR_RW_BIT;
428c5ea4f8aSZelalem Aweke 	}
4292bbad1d1SZelalem Aweke 
43018f2efd6SDavid Cunado 	/*
43118f2efd6SDavid Cunado 	 * SCR_EL3.ST: Traps Secure EL1 accesses to the Counter-timer Physical
43218f2efd6SDavid Cunado 	 * Secure timer registers to EL3, from AArch64 state only, if specified
433b515f541SZelalem Aweke 	 * by the entrypoint attributes. If SEL2 is present and enabled, the ST
434b515f541SZelalem Aweke 	 * bit always behaves as 1 (i.e. secure physical timer register access
435b515f541SZelalem Aweke 	 * is not trapped)
43618f2efd6SDavid Cunado 	 */
437c5ea4f8aSZelalem Aweke 	if (EP_GET_ST(ep->h.attr) != 0U) {
438532ed618SSoby Mathew 		scr_el3 |= SCR_ST_BIT;
439c5ea4f8aSZelalem Aweke 	}
440532ed618SSoby Mathew 
441cb4ec47bSjohpow01 	/*
442cb4ec47bSjohpow01 	 * If FEAT_HCX is enabled, enable access to HCRX_EL2 by setting
443cb4ec47bSjohpow01 	 * SCR_EL3.HXEn.
444cb4ec47bSjohpow01 	 */
445c5a3ebbdSAndre Przywara 	if (is_feat_hcx_supported()) {
446cb4ec47bSjohpow01 		scr_el3 |= SCR_HXEn_BIT;
447c5a3ebbdSAndre Przywara 	}
448cb4ec47bSjohpow01 
449ff86e0b4SJuan Pablo Conde 	/*
45019d52a83SAndre Przywara 	 * If FEAT_LS64_ACCDATA is enabled, enable access to ACCDATA_EL1 by
45119d52a83SAndre Przywara 	 * setting SCR_EL3.ADEn and allow the ST64BV0 instruction by setting
45219d52a83SAndre Przywara 	 * SCR_EL3.EnAS0.
45319d52a83SAndre Przywara 	 */
45419d52a83SAndre Przywara 	if (is_feat_ls64_accdata_supported()) {
45519d52a83SAndre Przywara 		scr_el3 |= SCR_ADEn_BIT | SCR_EnAS0_BIT;
45619d52a83SAndre Przywara 	}
45719d52a83SAndre Przywara 
45819d52a83SAndre Przywara 	/*
459ff86e0b4SJuan Pablo Conde 	 * If FEAT_RNG_TRAP is enabled, all reads of the RNDR and RNDRRS
460ff86e0b4SJuan Pablo Conde 	 * registers are trapped to EL3.
461ff86e0b4SJuan Pablo Conde 	 */
46279c0c7faSBoyan Karatotev 	if (is_feat_rng_trap_supported()) {
463ff86e0b4SJuan Pablo Conde 		scr_el3 |= SCR_TRNDR_BIT;
46479c0c7faSBoyan Karatotev 	}
465ff86e0b4SJuan Pablo Conde 
4661a7c1cfeSJeenu Viswambharan #if FAULT_INJECTION_SUPPORT
4671a7c1cfeSJeenu Viswambharan 	/* Enable fault injection from lower ELs */
4681a7c1cfeSJeenu Viswambharan 	scr_el3 |= SCR_FIEN_BIT;
4691a7c1cfeSJeenu Viswambharan #endif
4701a7c1cfeSJeenu Viswambharan 
471f0c96a2eSBoyan Karatotev #if CTX_INCLUDE_PAUTH_REGS
472f0c96a2eSBoyan Karatotev 	/*
473f0c96a2eSBoyan Karatotev 	 * Enable Pointer Authentication globally for all the worlds.
474f0c96a2eSBoyan Karatotev 	 *
475f0c96a2eSBoyan Karatotev 	 * SCR_EL3.API: Set to one to not trap any PAuth instructions at ELs
476f0c96a2eSBoyan Karatotev 	 *  other than EL3
477f0c96a2eSBoyan Karatotev 	 *
478f0c96a2eSBoyan Karatotev 	 * SCR_EL3.APK: Set to one to not trap any PAuth key values at ELs other
479f0c96a2eSBoyan Karatotev 	 *  than EL3
480f0c96a2eSBoyan Karatotev 	 */
48179c0c7faSBoyan Karatotev 	if (is_armv8_3_pauth_present()) {
482f0c96a2eSBoyan Karatotev 		scr_el3 |= SCR_API_BIT | SCR_APK_BIT;
48379c0c7faSBoyan Karatotev 	}
484f0c96a2eSBoyan Karatotev #endif /* CTX_INCLUDE_PAUTH_REGS */
485f0c96a2eSBoyan Karatotev 
4865283962eSAntonio Nino Diaz 	/*
487d3331603SMark Brown 	 * SCR_EL3.TCR2EN: Enable access to TCR2_ELx for AArch64 if present.
488d3331603SMark Brown 	 */
489d3331603SMark Brown 	if (is_feat_tcr2_supported() && (GET_RW(ep->spsr) == MODE_RW_64)) {
490d3331603SMark Brown 		scr_el3 |= SCR_TCR2EN_BIT;
491d3331603SMark Brown 	}
492d3331603SMark Brown 
493d3331603SMark Brown 	/*
494062b6c6bSMark Brown 	 * SCR_EL3.PIEN: Enable permission indirection and overlay
495062b6c6bSMark Brown 	 * registers for AArch64 if present.
496062b6c6bSMark Brown 	 */
497062b6c6bSMark Brown 	if (is_feat_sxpie_supported() || is_feat_sxpoe_supported()) {
498062b6c6bSMark Brown 		scr_el3 |= SCR_PIEN_BIT;
499062b6c6bSMark Brown 	}
500062b6c6bSMark Brown 
501062b6c6bSMark Brown 	/*
502688ab57bSMark Brown 	 * SCR_EL3.GCSEn: Enable GCS registers for AArch64 if present.
503688ab57bSMark Brown 	 */
504688ab57bSMark Brown 	if ((is_feat_gcs_supported()) && (GET_RW(ep->spsr) == MODE_RW_64)) {
505688ab57bSMark Brown 		scr_el3 |= SCR_GCSEn_BIT;
506688ab57bSMark Brown 	}
507688ab57bSMark Brown 
508688ab57bSMark Brown 	/*
50918f2efd6SDavid Cunado 	 * SCR_EL3.HCE: Enable HVC instructions if next execution state is
51018f2efd6SDavid Cunado 	 * AArch64 and next EL is EL2, or if next execution state is AArch32 and
51118f2efd6SDavid Cunado 	 * next mode is Hyp.
512110ee433SJimmy Brisson 	 * SCR_EL3.FGTEn: Enable Fine Grained Virtualization Traps under the
513110ee433SJimmy Brisson 	 * same conditions as HVC instructions and when the processor supports
514110ee433SJimmy Brisson 	 * ARMv8.6-FGT.
51529d0ee54SJimmy Brisson 	 * SCR_EL3.ECVEn: Enable Enhanced Counter Virtualization (ECV)
51629d0ee54SJimmy Brisson 	 * CNTPOFF_EL2 register under the same conditions as HVC instructions
51729d0ee54SJimmy Brisson 	 * and when the processor supports ECV.
518532ed618SSoby Mathew 	 */
519a0fee747SAntonio Nino Diaz 	if (((GET_RW(ep->spsr) == MODE_RW_64) && (GET_EL(ep->spsr) == MODE_EL2))
520a0fee747SAntonio Nino Diaz 	    || ((GET_RW(ep->spsr) != MODE_RW_64)
521a0fee747SAntonio Nino Diaz 		&& (GET_M32(ep->spsr) == MODE32_hyp))) {
522532ed618SSoby Mathew 		scr_el3 |= SCR_HCE_BIT;
523110ee433SJimmy Brisson 
524ce485955SAndre Przywara 		if (is_feat_fgt_supported()) {
525110ee433SJimmy Brisson 			scr_el3 |= SCR_FGTEN_BIT;
526110ee433SJimmy Brisson 		}
52729d0ee54SJimmy Brisson 
528b8f03d29SAndre Przywara 		if (is_feat_ecv_supported()) {
52929d0ee54SJimmy Brisson 			scr_el3 |= SCR_ECVEN_BIT;
53029d0ee54SJimmy Brisson 		}
531532ed618SSoby Mathew 	}
532532ed618SSoby Mathew 
5336cac724dSjohpow01 	/* Enable WFE trap delay in SCR_EL3 if supported and configured */
5341223d2a0SAndre Przywara 	if (is_feat_twed_supported()) {
5356cac724dSjohpow01 		/* Set delay in SCR_EL3 */
5366cac724dSjohpow01 		scr_el3 &= ~(SCR_TWEDEL_MASK << SCR_TWEDEL_SHIFT);
537781d07a4SJayanth Dodderi Chidanand 		scr_el3 |= ((TWED_DELAY & SCR_TWEDEL_MASK)
5386cac724dSjohpow01 				<< SCR_TWEDEL_SHIFT);
5396cac724dSjohpow01 
5406cac724dSjohpow01 		/* Enable WFE delay */
5416cac724dSjohpow01 		scr_el3 |= SCR_TWEDEn_BIT;
5421223d2a0SAndre Przywara 	}
5436cac724dSjohpow01 
5449f4b6259SJayanth Dodderi Chidanand #if IMAGE_BL31 && defined(SPD_spmd) && SPMD_SPM_AT_SEL2
5459f4b6259SJayanth Dodderi Chidanand 	/* Enable S-EL2 if FEAT_SEL2 is implemented for all the contexts. */
5469f4b6259SJayanth Dodderi Chidanand 	if (is_feat_sel2_supported()) {
5479f4b6259SJayanth Dodderi Chidanand 		scr_el3 |= SCR_EEL2_BIT;
5489f4b6259SJayanth Dodderi Chidanand 	}
5499f4b6259SJayanth Dodderi Chidanand #endif /* (IMAGE_BL31 && defined(SPD_spmd) && SPMD_SPM_AT_SEL2) */
5509f4b6259SJayanth Dodderi Chidanand 
551*7e84f3cfSTushar Khandelwal 	if (is_feat_mec_supported()) {
552*7e84f3cfSTushar Khandelwal 		scr_el3 |= SCR_MECEn_BIT;
553*7e84f3cfSTushar Khandelwal 	}
554*7e84f3cfSTushar Khandelwal 
55518f2efd6SDavid Cunado 	/*
556e290a8fcSAlexei Fedorov 	 * Populate EL3 state so that we've the right context
557e290a8fcSAlexei Fedorov 	 * before doing ERET
5583e61b2b5SDavid Cunado 	 */
559532ed618SSoby Mathew 	write_ctx_reg(state, CTX_SCR_EL3, scr_el3);
560532ed618SSoby Mathew 	write_ctx_reg(state, CTX_ELR_EL3, ep->pc);
561532ed618SSoby Mathew 	write_ctx_reg(state, CTX_SPSR_EL3, ep->spsr);
562532ed618SSoby Mathew 
563123002f9SJayanth Dodderi Chidanand 	/* Start with a clean MDCR_EL3 copy as all relevant values are set */
564123002f9SJayanth Dodderi Chidanand 	mdcr_el3 = MDCR_EL3_RESET_VAL;
565123002f9SJayanth Dodderi Chidanand 
566123002f9SJayanth Dodderi Chidanand 	/* ---------------------------------------------------------------------
567123002f9SJayanth Dodderi Chidanand 	 * Initialise MDCR_EL3, setting all fields rather than relying on hw.
568123002f9SJayanth Dodderi Chidanand 	 * Some fields are architecturally UNKNOWN on reset.
569123002f9SJayanth Dodderi Chidanand 	 *
570123002f9SJayanth Dodderi Chidanand 	 * MDCR_EL3.SDD: Set to one to disable AArch64 Secure self-hosted debug.
571123002f9SJayanth Dodderi Chidanand 	 *  Debug exceptions, other than Breakpoint Instruction exceptions, are
572123002f9SJayanth Dodderi Chidanand 	 *  disabled from all ELs in Secure state.
573123002f9SJayanth Dodderi Chidanand 	 *
574123002f9SJayanth Dodderi Chidanand 	 * MDCR_EL3.SPD32: Set to 0b10 to disable AArch32 Secure self-hosted
575123002f9SJayanth Dodderi Chidanand 	 *  privileged debug from S-EL1.
576123002f9SJayanth Dodderi Chidanand 	 *
577123002f9SJayanth Dodderi Chidanand 	 * MDCR_EL3.TDOSA: Set to zero so that EL2 and EL2 System register
578123002f9SJayanth Dodderi Chidanand 	 *  access to the powerdown debug registers do not trap to EL3.
579123002f9SJayanth Dodderi Chidanand 	 *
580123002f9SJayanth Dodderi Chidanand 	 * MDCR_EL3.TDA: Set to zero to allow EL0, EL1 and EL2 access to the
581123002f9SJayanth Dodderi Chidanand 	 *  debug registers, other than those registers that are controlled by
582123002f9SJayanth Dodderi Chidanand 	 *  MDCR_EL3.TDOSA.
583123002f9SJayanth Dodderi Chidanand 	 */
584123002f9SJayanth Dodderi Chidanand 	mdcr_el3 |= ((MDCR_SDD_BIT | MDCR_SPD32(MDCR_SPD32_DISABLE))
585123002f9SJayanth Dodderi Chidanand 			& ~(MDCR_TDA_BIT | MDCR_TDOSA_BIT)) ;
586123002f9SJayanth Dodderi Chidanand 	write_ctx_reg(state, CTX_MDCR_EL3, mdcr_el3);
587123002f9SJayanth Dodderi Chidanand 
58879c0c7faSBoyan Karatotev #if IMAGE_BL31
58979c0c7faSBoyan Karatotev 	/* Enable FEAT_TRF for Non-Secure and prohibit for Secure state. */
59079c0c7faSBoyan Karatotev 	if (is_feat_trf_supported()) {
59179c0c7faSBoyan Karatotev 		trf_enable(ctx);
59279c0c7faSBoyan Karatotev 	}
593c95aa2ebSMateusz Sulimowicz 
594c95aa2ebSMateusz Sulimowicz 	pmuv3_enable(ctx);
59579c0c7faSBoyan Karatotev #endif /* IMAGE_BL31 */
596123002f9SJayanth Dodderi Chidanand 
597532ed618SSoby Mathew 	/*
598532ed618SSoby Mathew 	 * Store the X0-X7 value from the entrypoint into the context
599532ed618SSoby Mathew 	 * Use memcpy as we are in control of the layout of the structures
600532ed618SSoby Mathew 	 */
601532ed618SSoby Mathew 	gp_regs = get_gpregs_ctx(ctx);
602532ed618SSoby Mathew 	memcpy(gp_regs, (void *)&ep->args, sizeof(aapcs64_params_t));
603532ed618SSoby Mathew }
604532ed618SSoby Mathew 
605532ed618SSoby Mathew /*******************************************************************************
6062bbad1d1SZelalem Aweke  * Context management library initialization routine. This library is used by
6072bbad1d1SZelalem Aweke  * runtime services to share pointers to 'cpu_context' structures for secure
6082bbad1d1SZelalem Aweke  * non-secure and realm states. Management of the structures and their associated
6092bbad1d1SZelalem Aweke  * memory is not done by the context management library e.g. the PSCI service
6102bbad1d1SZelalem Aweke  * manages the cpu context used for entry from and exit to the non-secure state.
6112bbad1d1SZelalem Aweke  * The Secure payload dispatcher service manages the context(s) corresponding to
6122bbad1d1SZelalem Aweke  * the secure state. It also uses this library to get access to the non-secure
6132bbad1d1SZelalem Aweke  * state cpu context pointers.
6142bbad1d1SZelalem Aweke  * Lastly, this library provides the API to make SP_EL3 point to the cpu context
6152bbad1d1SZelalem Aweke  * which will be used for programming an entry into a lower EL. The same context
6162bbad1d1SZelalem Aweke  * will be used to save state upon exception entry from that EL.
6172bbad1d1SZelalem Aweke  ******************************************************************************/
6182bbad1d1SZelalem Aweke void __init cm_init(void)
6192bbad1d1SZelalem Aweke {
6202bbad1d1SZelalem Aweke 	/*
6211b491eeaSElyes Haouas 	 * The context management library has only global data to initialize, but
6222bbad1d1SZelalem Aweke 	 * that will be done when the BSS is zeroed out.
6232bbad1d1SZelalem Aweke 	 */
6242bbad1d1SZelalem Aweke }
6252bbad1d1SZelalem Aweke 
6262bbad1d1SZelalem Aweke /*******************************************************************************
6272bbad1d1SZelalem Aweke  * This is the high-level function used to initialize the cpu_context 'ctx' for
6282bbad1d1SZelalem Aweke  * first use. It performs initializations that are common to all security states
6292bbad1d1SZelalem Aweke  * and initializations specific to the security state specified in 'ep'
6302bbad1d1SZelalem Aweke  ******************************************************************************/
6312bbad1d1SZelalem Aweke void cm_setup_context(cpu_context_t *ctx, const entry_point_info_t *ep)
6322bbad1d1SZelalem Aweke {
6332bbad1d1SZelalem Aweke 	unsigned int security_state;
6342bbad1d1SZelalem Aweke 
6352bbad1d1SZelalem Aweke 	assert(ctx != NULL);
6362bbad1d1SZelalem Aweke 
6372bbad1d1SZelalem Aweke 	/*
6382bbad1d1SZelalem Aweke 	 * Perform initializations that are common
6392bbad1d1SZelalem Aweke 	 * to all security states
6402bbad1d1SZelalem Aweke 	 */
6412bbad1d1SZelalem Aweke 	setup_context_common(ctx, ep);
6422bbad1d1SZelalem Aweke 
6432bbad1d1SZelalem Aweke 	security_state = GET_SECURITY_STATE(ep->h.attr);
6442bbad1d1SZelalem Aweke 
6452bbad1d1SZelalem Aweke 	/* Perform security state specific initializations */
6462bbad1d1SZelalem Aweke 	switch (security_state) {
6472bbad1d1SZelalem Aweke 	case SECURE:
6482bbad1d1SZelalem Aweke 		setup_secure_context(ctx, ep);
6492bbad1d1SZelalem Aweke 		break;
6502bbad1d1SZelalem Aweke #if ENABLE_RME
6512bbad1d1SZelalem Aweke 	case REALM:
6522bbad1d1SZelalem Aweke 		setup_realm_context(ctx, ep);
6532bbad1d1SZelalem Aweke 		break;
6542bbad1d1SZelalem Aweke #endif
6552bbad1d1SZelalem Aweke 	case NON_SECURE:
6562bbad1d1SZelalem Aweke 		setup_ns_context(ctx, ep);
6572bbad1d1SZelalem Aweke 		break;
6582bbad1d1SZelalem Aweke 	default:
6592bbad1d1SZelalem Aweke 		ERROR("Invalid security state\n");
6602bbad1d1SZelalem Aweke 		panic();
6612bbad1d1SZelalem Aweke 		break;
6622bbad1d1SZelalem Aweke 	}
6632bbad1d1SZelalem Aweke }
6642bbad1d1SZelalem Aweke 
6652bbad1d1SZelalem Aweke /*******************************************************************************
66624a70738SBoyan Karatotev  * Enable architecture extensions for EL3 execution. This function only updates
66724a70738SBoyan Karatotev  * registers in-place which are expected to either never change or be
66883ec7e45SBoyan Karatotev  * overwritten by el3_exit. Expects the core_pos of the current core as argument.
66924a70738SBoyan Karatotev  ******************************************************************************/
67024a70738SBoyan Karatotev #if IMAGE_BL31
67183ec7e45SBoyan Karatotev void cm_manage_extensions_el3(unsigned int my_idx)
67224a70738SBoyan Karatotev {
6730a580b51SBoyan Karatotev 	if (is_feat_sve_supported()) {
6740a580b51SBoyan Karatotev 		sve_init_el3();
6750a580b51SBoyan Karatotev 	}
6760a580b51SBoyan Karatotev 
6774085a02cSBoyan Karatotev 	if (is_feat_amu_supported()) {
67883ec7e45SBoyan Karatotev 		amu_init_el3(my_idx);
6794085a02cSBoyan Karatotev 	}
6804085a02cSBoyan Karatotev 
68160d330dcSBoyan Karatotev 	if (is_feat_sme_supported()) {
68260d330dcSBoyan Karatotev 		sme_init_el3();
68360d330dcSBoyan Karatotev 	}
68460d330dcSBoyan Karatotev 
68560d330dcSBoyan Karatotev 	pmuv3_init_el3();
68624a70738SBoyan Karatotev }
68724a70738SBoyan Karatotev #endif /* IMAGE_BL31 */
68824a70738SBoyan Karatotev 
6894087ed6cSJayanth Dodderi Chidanand /******************************************************************************
6904087ed6cSJayanth Dodderi Chidanand  * Function to initialise the registers with the RESET values in the context
6914087ed6cSJayanth Dodderi Chidanand  * memory, which are maintained per world.
6924087ed6cSJayanth Dodderi Chidanand  ******************************************************************************/
6934087ed6cSJayanth Dodderi Chidanand #if IMAGE_BL31
6944087ed6cSJayanth Dodderi Chidanand void cm_el3_arch_init_per_world(per_world_context_t *per_world_ctx)
6954087ed6cSJayanth Dodderi Chidanand {
6964087ed6cSJayanth Dodderi Chidanand 	/*
6974087ed6cSJayanth Dodderi Chidanand 	 * Initialise CPTR_EL3, setting all fields rather than relying on hw.
6984087ed6cSJayanth Dodderi Chidanand 	 *
6994087ed6cSJayanth Dodderi Chidanand 	 * CPTR_EL3.TFP: Set to zero so that accesses to the V- or Z- registers
7004087ed6cSJayanth Dodderi Chidanand 	 *  by Advanced SIMD, floating-point or SVE instructions (if
7014087ed6cSJayanth Dodderi Chidanand 	 *  implemented) do not trap to EL3.
7024087ed6cSJayanth Dodderi Chidanand 	 *
7034087ed6cSJayanth Dodderi Chidanand 	 * CPTR_EL3.TCPAC: Set to zero so that accesses to CPACR_EL1,
7044087ed6cSJayanth Dodderi Chidanand 	 *  CPTR_EL2,CPACR, or HCPTR do not trap to EL3.
7054087ed6cSJayanth Dodderi Chidanand 	 */
7064087ed6cSJayanth Dodderi Chidanand 	uint64_t cptr_el3 = CPTR_EL3_RESET_VAL & ~(TCPAC_BIT | TFP_BIT);
707ac4f6aafSArvind Ram Prakash 
7084087ed6cSJayanth Dodderi Chidanand 	per_world_ctx->ctx_cptr_el3 = cptr_el3;
709ac4f6aafSArvind Ram Prakash 
710ac4f6aafSArvind Ram Prakash 	/*
711ac4f6aafSArvind Ram Prakash 	 * Initialize MPAM3_EL3 to its default reset value
712ac4f6aafSArvind Ram Prakash 	 *
713ac4f6aafSArvind Ram Prakash 	 * MPAM3_EL3_RESET_VAL sets the MPAM3_EL3.TRAPLOWER bit that forces
714ac4f6aafSArvind Ram Prakash 	 * all lower ELn MPAM3_EL3 register access to, trap to EL3
715ac4f6aafSArvind Ram Prakash 	 */
716ac4f6aafSArvind Ram Prakash 
717ac4f6aafSArvind Ram Prakash 	per_world_ctx->ctx_mpam3_el3 = MPAM3_EL3_RESET_VAL;
7184087ed6cSJayanth Dodderi Chidanand }
7194087ed6cSJayanth Dodderi Chidanand #endif /* IMAGE_BL31 */
7204087ed6cSJayanth Dodderi Chidanand 
72124a70738SBoyan Karatotev /*******************************************************************************
722461c0a5dSElizabeth Ho  * Initialise per_world_context for Non-Secure world.
723461c0a5dSElizabeth Ho  * This function enables the architecture extensions, which have same value
724461c0a5dSElizabeth Ho  * across the cores for the non-secure world.
725461c0a5dSElizabeth Ho  ******************************************************************************/
726461c0a5dSElizabeth Ho #if IMAGE_BL31
727461c0a5dSElizabeth Ho void manage_extensions_nonsecure_per_world(void)
728461c0a5dSElizabeth Ho {
7294087ed6cSJayanth Dodderi Chidanand 	cm_el3_arch_init_per_world(&per_world_context[CPU_CONTEXT_NS]);
7304087ed6cSJayanth Dodderi Chidanand 
731461c0a5dSElizabeth Ho 	if (is_feat_sme_supported()) {
732461c0a5dSElizabeth Ho 		sme_enable_per_world(&per_world_context[CPU_CONTEXT_NS]);
733461c0a5dSElizabeth Ho 	}
734461c0a5dSElizabeth Ho 
735461c0a5dSElizabeth Ho 	if (is_feat_sve_supported()) {
736461c0a5dSElizabeth Ho 		sve_enable_per_world(&per_world_context[CPU_CONTEXT_NS]);
737461c0a5dSElizabeth Ho 	}
738461c0a5dSElizabeth Ho 
739461c0a5dSElizabeth Ho 	if (is_feat_amu_supported()) {
740461c0a5dSElizabeth Ho 		amu_enable_per_world(&per_world_context[CPU_CONTEXT_NS]);
741461c0a5dSElizabeth Ho 	}
742461c0a5dSElizabeth Ho 
743461c0a5dSElizabeth Ho 	if (is_feat_sys_reg_trace_supported()) {
744461c0a5dSElizabeth Ho 		sys_reg_trace_enable_per_world(&per_world_context[CPU_CONTEXT_NS]);
745461c0a5dSElizabeth Ho 	}
746ac4f6aafSArvind Ram Prakash 
747ac4f6aafSArvind Ram Prakash 	if (is_feat_mpam_supported()) {
748ac4f6aafSArvind Ram Prakash 		mpam_enable_per_world(&per_world_context[CPU_CONTEXT_NS]);
749ac4f6aafSArvind Ram Prakash 	}
750a57e18e4SArvind Ram Prakash 
751a57e18e4SArvind Ram Prakash 	if (is_feat_fpmr_supported()) {
752a57e18e4SArvind Ram Prakash 		fpmr_enable_per_world(&per_world_context[CPU_CONTEXT_NS]);
753a57e18e4SArvind Ram Prakash 	}
754461c0a5dSElizabeth Ho }
755461c0a5dSElizabeth Ho #endif /* IMAGE_BL31 */
756461c0a5dSElizabeth Ho 
757461c0a5dSElizabeth Ho /*******************************************************************************
758461c0a5dSElizabeth Ho  * Initialise per_world_context for Secure world.
759461c0a5dSElizabeth Ho  * This function enables the architecture extensions, which have same value
760461c0a5dSElizabeth Ho  * across the cores for the secure world.
761461c0a5dSElizabeth Ho  ******************************************************************************/
762461c0a5dSElizabeth Ho static void manage_extensions_secure_per_world(void)
763461c0a5dSElizabeth Ho {
764461c0a5dSElizabeth Ho #if IMAGE_BL31
7654087ed6cSJayanth Dodderi Chidanand 	cm_el3_arch_init_per_world(&per_world_context[CPU_CONTEXT_SECURE]);
7664087ed6cSJayanth Dodderi Chidanand 
767461c0a5dSElizabeth Ho 	if (is_feat_sme_supported()) {
768461c0a5dSElizabeth Ho 
769461c0a5dSElizabeth Ho 		if (ENABLE_SME_FOR_SWD) {
770461c0a5dSElizabeth Ho 		/*
771461c0a5dSElizabeth Ho 		 * Enable SME, SVE, FPU/SIMD in secure context, SPM must ensure
772461c0a5dSElizabeth Ho 		 * SME, SVE, and FPU/SIMD context properly managed.
773461c0a5dSElizabeth Ho 		 */
774461c0a5dSElizabeth Ho 			sme_enable_per_world(&per_world_context[CPU_CONTEXT_SECURE]);
775461c0a5dSElizabeth Ho 		} else {
776461c0a5dSElizabeth Ho 		/*
777461c0a5dSElizabeth Ho 		 * Disable SME, SVE, FPU/SIMD in secure context so non-secure
778461c0a5dSElizabeth Ho 		 * world can safely use the associated registers.
779461c0a5dSElizabeth Ho 		 */
780461c0a5dSElizabeth Ho 			sme_disable_per_world(&per_world_context[CPU_CONTEXT_SECURE]);
781461c0a5dSElizabeth Ho 		}
782461c0a5dSElizabeth Ho 	}
783461c0a5dSElizabeth Ho 	if (is_feat_sve_supported()) {
784461c0a5dSElizabeth Ho 		if (ENABLE_SVE_FOR_SWD) {
785461c0a5dSElizabeth Ho 		/*
786461c0a5dSElizabeth Ho 		 * Enable SVE and FPU in secure context, SPM must ensure
787461c0a5dSElizabeth Ho 		 * that the SVE and FPU register contexts are properly managed.
788461c0a5dSElizabeth Ho 		 */
789461c0a5dSElizabeth Ho 			sve_enable_per_world(&per_world_context[CPU_CONTEXT_SECURE]);
790461c0a5dSElizabeth Ho 		} else {
791461c0a5dSElizabeth Ho 		/*
792461c0a5dSElizabeth Ho 		 * Disable SVE and FPU in secure context so non-secure world
793461c0a5dSElizabeth Ho 		 * can safely use them.
794461c0a5dSElizabeth Ho 		 */
795461c0a5dSElizabeth Ho 			sve_disable_per_world(&per_world_context[CPU_CONTEXT_SECURE]);
796461c0a5dSElizabeth Ho 		}
797461c0a5dSElizabeth Ho 	}
798461c0a5dSElizabeth Ho 
799461c0a5dSElizabeth Ho 	/* NS can access this but Secure shouldn't */
800461c0a5dSElizabeth Ho 	if (is_feat_sys_reg_trace_supported()) {
801461c0a5dSElizabeth Ho 		sys_reg_trace_disable_per_world(&per_world_context[CPU_CONTEXT_SECURE]);
802461c0a5dSElizabeth Ho 	}
803461c0a5dSElizabeth Ho 
804461c0a5dSElizabeth Ho 	has_secure_perworld_init = true;
805461c0a5dSElizabeth Ho #endif /* IMAGE_BL31 */
806461c0a5dSElizabeth Ho }
807461c0a5dSElizabeth Ho 
808461c0a5dSElizabeth Ho /*******************************************************************************
80924a70738SBoyan Karatotev  * Enable architecture extensions on first entry to Non-secure world.
81024a70738SBoyan Karatotev  ******************************************************************************/
81124a70738SBoyan Karatotev static void manage_extensions_nonsecure(cpu_context_t *ctx)
81224a70738SBoyan Karatotev {
81324a70738SBoyan Karatotev #if IMAGE_BL31
81483ec7e45SBoyan Karatotev 	/* NOTE: registers are not context switched */
8154085a02cSBoyan Karatotev 	if (is_feat_amu_supported()) {
8164085a02cSBoyan Karatotev 		amu_enable(ctx);
8174085a02cSBoyan Karatotev 	}
8184085a02cSBoyan Karatotev 
81960d330dcSBoyan Karatotev 	if (is_feat_sme_supported()) {
82060d330dcSBoyan Karatotev 		sme_enable(ctx);
82160d330dcSBoyan Karatotev 	}
82260d330dcSBoyan Karatotev 
82333e6aaacSArvind Ram Prakash 	if (is_feat_fgt2_supported()) {
82433e6aaacSArvind Ram Prakash 		fgt2_enable(ctx);
82533e6aaacSArvind Ram Prakash 	}
82633e6aaacSArvind Ram Prakash 
82783271d5aSArvind Ram Prakash 	if (is_feat_debugv8p9_supported()) {
82883271d5aSArvind Ram Prakash 		debugv8p9_extended_bp_wp_enable(ctx);
82983271d5aSArvind Ram Prakash 	}
83083271d5aSArvind Ram Prakash 
83179c0c7faSBoyan Karatotev 	/*
83279c0c7faSBoyan Karatotev 	 * SPE, TRBE, and BRBE have multi-field enables that affect which world
83379c0c7faSBoyan Karatotev 	 * they apply to. Despite this, it is useful to ignore these for
83479c0c7faSBoyan Karatotev 	 * simplicity in determining the feature's per world enablement status.
83579c0c7faSBoyan Karatotev 	 * This is only possible when context is written per-world. Relied on
83679c0c7faSBoyan Karatotev 	 * by SMCCC_ARCH_FEATURE_AVAILABILITY
83779c0c7faSBoyan Karatotev 	 */
83879c0c7faSBoyan Karatotev 	if (is_feat_spe_supported()) {
83979c0c7faSBoyan Karatotev 		spe_enable(ctx);
84079c0c7faSBoyan Karatotev 	}
84179c0c7faSBoyan Karatotev 
84279c0c7faSBoyan Karatotev 	if (is_feat_trbe_supported()) {
84379c0c7faSBoyan Karatotev 		trbe_enable(ctx);
84479c0c7faSBoyan Karatotev 	}
84579c0c7faSBoyan Karatotev 
8469890eab5SBoyan Karatotev 	if (is_feat_brbe_supported()) {
8479890eab5SBoyan Karatotev 		brbe_enable(ctx);
8489890eab5SBoyan Karatotev 	}
84924a70738SBoyan Karatotev #endif /* IMAGE_BL31 */
85024a70738SBoyan Karatotev }
85124a70738SBoyan Karatotev 
852b48bd790SBoyan Karatotev /* TODO: move to lib/extensions/pauth when it has been ported to FEAT_STATE */
853b48bd790SBoyan Karatotev static __unused void enable_pauth_el2(void)
854b48bd790SBoyan Karatotev {
855b48bd790SBoyan Karatotev 	u_register_t hcr_el2 = read_hcr_el2();
856b48bd790SBoyan Karatotev 	/*
857b48bd790SBoyan Karatotev 	 * For Armv8.3 pointer authentication feature, disable traps to EL2 when
858b48bd790SBoyan Karatotev 	 *  accessing key registers or using pointer authentication instructions
859b48bd790SBoyan Karatotev 	 *  from lower ELs.
860b48bd790SBoyan Karatotev 	 */
861b48bd790SBoyan Karatotev 	hcr_el2 |= (HCR_API_BIT | HCR_APK_BIT);
862b48bd790SBoyan Karatotev 
863b48bd790SBoyan Karatotev 	write_hcr_el2(hcr_el2);
864b48bd790SBoyan Karatotev }
865b48bd790SBoyan Karatotev 
866183329a5SArvind Ram Prakash #if INIT_UNUSED_NS_EL2
86724a70738SBoyan Karatotev /*******************************************************************************
86824a70738SBoyan Karatotev  * Enable architecture extensions in-place at EL2 on first entry to Non-secure
86924a70738SBoyan Karatotev  * world when EL2 is empty and unused.
87024a70738SBoyan Karatotev  ******************************************************************************/
87124a70738SBoyan Karatotev static void manage_extensions_nonsecure_el2_unused(void)
87224a70738SBoyan Karatotev {
87324a70738SBoyan Karatotev #if IMAGE_BL31
87460d330dcSBoyan Karatotev 	if (is_feat_spe_supported()) {
87560d330dcSBoyan Karatotev 		spe_init_el2_unused();
87660d330dcSBoyan Karatotev 	}
87760d330dcSBoyan Karatotev 
8784085a02cSBoyan Karatotev 	if (is_feat_amu_supported()) {
8794085a02cSBoyan Karatotev 		amu_init_el2_unused();
8804085a02cSBoyan Karatotev 	}
8814085a02cSBoyan Karatotev 
88260d330dcSBoyan Karatotev 	if (is_feat_mpam_supported()) {
88360d330dcSBoyan Karatotev 		mpam_init_el2_unused();
88460d330dcSBoyan Karatotev 	}
88560d330dcSBoyan Karatotev 
88660d330dcSBoyan Karatotev 	if (is_feat_trbe_supported()) {
88760d330dcSBoyan Karatotev 		trbe_init_el2_unused();
88860d330dcSBoyan Karatotev 	}
88960d330dcSBoyan Karatotev 
89060d330dcSBoyan Karatotev 	if (is_feat_sys_reg_trace_supported()) {
89160d330dcSBoyan Karatotev 		sys_reg_trace_init_el2_unused();
89260d330dcSBoyan Karatotev 	}
89360d330dcSBoyan Karatotev 
89460d330dcSBoyan Karatotev 	if (is_feat_trf_supported()) {
89560d330dcSBoyan Karatotev 		trf_init_el2_unused();
89660d330dcSBoyan Karatotev 	}
89760d330dcSBoyan Karatotev 
898c73686a1SBoyan Karatotev 	pmuv3_init_el2_unused();
89960d330dcSBoyan Karatotev 
90060d330dcSBoyan Karatotev 	if (is_feat_sve_supported()) {
90160d330dcSBoyan Karatotev 		sve_init_el2_unused();
90260d330dcSBoyan Karatotev 	}
90360d330dcSBoyan Karatotev 
90460d330dcSBoyan Karatotev 	if (is_feat_sme_supported()) {
90560d330dcSBoyan Karatotev 		sme_init_el2_unused();
90660d330dcSBoyan Karatotev 	}
907b48bd790SBoyan Karatotev 
9086b8df7b9SArvind Ram Prakash 	if (is_feat_mops_supported()) {
9096b8df7b9SArvind Ram Prakash 		write_hcrx_el2(read_hcrx_el2() | HCRX_EL2_MSCEn_BIT);
9106b8df7b9SArvind Ram Prakash 	}
9116b8df7b9SArvind Ram Prakash 
912b48bd790SBoyan Karatotev #if ENABLE_PAUTH
913b48bd790SBoyan Karatotev 	enable_pauth_el2();
914b48bd790SBoyan Karatotev #endif /* ENABLE_PAUTH */
91524a70738SBoyan Karatotev #endif /* IMAGE_BL31 */
91624a70738SBoyan Karatotev }
917183329a5SArvind Ram Prakash #endif /* INIT_UNUSED_NS_EL2 */
91824a70738SBoyan Karatotev 
91924a70738SBoyan Karatotev /*******************************************************************************
92068ac5ed0SArunachalam Ganapathy  * Enable architecture extensions on first entry to Secure world.
92168ac5ed0SArunachalam Ganapathy  ******************************************************************************/
922dc78e62dSjohpow01 static void manage_extensions_secure(cpu_context_t *ctx)
92368ac5ed0SArunachalam Ganapathy {
92468ac5ed0SArunachalam Ganapathy #if IMAGE_BL31
9250d122947SBoyan Karatotev 	if (is_feat_sme_supported()) {
9260d122947SBoyan Karatotev 		if (ENABLE_SME_FOR_SWD) {
9270d122947SBoyan Karatotev 		/*
9280d122947SBoyan Karatotev 		 * Enable SME, SVE, FPU/SIMD in secure context, secure manager
9290d122947SBoyan Karatotev 		 * must ensure SME, SVE, and FPU/SIMD context properly managed.
9300d122947SBoyan Karatotev 		 */
93160d330dcSBoyan Karatotev 			sme_init_el3();
9320d122947SBoyan Karatotev 			sme_enable(ctx);
9330d122947SBoyan Karatotev 		} else {
9340d122947SBoyan Karatotev 		/*
9350d122947SBoyan Karatotev 		 * Disable SME, SVE, FPU/SIMD in secure context so non-secure
9360d122947SBoyan Karatotev 		 * world can safely use the associated registers.
9370d122947SBoyan Karatotev 		 */
9380d122947SBoyan Karatotev 			sme_disable(ctx);
9390d122947SBoyan Karatotev 		}
9400d122947SBoyan Karatotev 	}
94179c0c7faSBoyan Karatotev 
94279c0c7faSBoyan Karatotev 	/*
94379c0c7faSBoyan Karatotev 	 * SPE and TRBE cannot be fully disabled from EL3 registers alone, only
94479c0c7faSBoyan Karatotev 	 * sysreg access can. In case the EL1 controls leave them active on
94579c0c7faSBoyan Karatotev 	 * context switch, we want the owning security state to be NS so Secure
94679c0c7faSBoyan Karatotev 	 * can't be DOSed.
94779c0c7faSBoyan Karatotev 	 */
94879c0c7faSBoyan Karatotev 	if (is_feat_spe_supported()) {
94979c0c7faSBoyan Karatotev 		spe_disable(ctx);
95079c0c7faSBoyan Karatotev 	}
95179c0c7faSBoyan Karatotev 
95279c0c7faSBoyan Karatotev 	if (is_feat_trbe_supported()) {
95379c0c7faSBoyan Karatotev 		trbe_disable(ctx);
95479c0c7faSBoyan Karatotev 	}
955dc78e62dSjohpow01 #endif /* IMAGE_BL31 */
95668ac5ed0SArunachalam Ganapathy }
95768ac5ed0SArunachalam Ganapathy 
958a6b3643cSChris Kay #if !IMAGE_BL1
95968ac5ed0SArunachalam Ganapathy /*******************************************************************************
960532ed618SSoby Mathew  * The following function initializes the cpu_context for a CPU specified by
961532ed618SSoby Mathew  * its `cpu_idx` for first use, and sets the initial entrypoint state as
962532ed618SSoby Mathew  * specified by the entry_point_info structure.
963532ed618SSoby Mathew  ******************************************************************************/
964532ed618SSoby Mathew void cm_init_context_by_index(unsigned int cpu_idx,
965532ed618SSoby Mathew 			      const entry_point_info_t *ep)
966532ed618SSoby Mathew {
967532ed618SSoby Mathew 	cpu_context_t *ctx;
968532ed618SSoby Mathew 	ctx = cm_get_context_by_index(cpu_idx, GET_SECURITY_STATE(ep->h.attr));
9691634cae8SAntonio Nino Diaz 	cm_setup_context(ctx, ep);
970532ed618SSoby Mathew }
971a6b3643cSChris Kay #endif /* !IMAGE_BL1 */
972532ed618SSoby Mathew 
973532ed618SSoby Mathew /*******************************************************************************
974532ed618SSoby Mathew  * The following function initializes the cpu_context for the current CPU
975532ed618SSoby Mathew  * for first use, and sets the initial entrypoint state as specified by the
976532ed618SSoby Mathew  * entry_point_info structure.
977532ed618SSoby Mathew  ******************************************************************************/
978532ed618SSoby Mathew void cm_init_my_context(const entry_point_info_t *ep)
979532ed618SSoby Mathew {
980532ed618SSoby Mathew 	cpu_context_t *ctx;
981532ed618SSoby Mathew 	ctx = cm_get_context(GET_SECURITY_STATE(ep->h.attr));
9821634cae8SAntonio Nino Diaz 	cm_setup_context(ctx, ep);
983532ed618SSoby Mathew }
984532ed618SSoby Mathew 
985b48bd790SBoyan Karatotev /* EL2 present but unused, need to disable safely. SCTLR_EL2 can be ignored */
986183329a5SArvind Ram Prakash static void init_nonsecure_el2_unused(cpu_context_t *ctx)
987b48bd790SBoyan Karatotev {
988183329a5SArvind Ram Prakash #if INIT_UNUSED_NS_EL2
989b48bd790SBoyan Karatotev 	u_register_t hcr_el2 = HCR_RESET_VAL;
990b48bd790SBoyan Karatotev 	u_register_t mdcr_el2;
991b48bd790SBoyan Karatotev 	u_register_t scr_el3;
992b48bd790SBoyan Karatotev 
993b48bd790SBoyan Karatotev 	scr_el3 = read_ctx_reg(get_el3state_ctx(ctx), CTX_SCR_EL3);
994b48bd790SBoyan Karatotev 
995b48bd790SBoyan Karatotev 	/* Set EL2 register width: Set HCR_EL2.RW to match SCR_EL3.RW */
996b48bd790SBoyan Karatotev 	if ((scr_el3 & SCR_RW_BIT) != 0U) {
997b48bd790SBoyan Karatotev 		hcr_el2 |= HCR_RW_BIT;
998b48bd790SBoyan Karatotev 	}
999b48bd790SBoyan Karatotev 
1000b48bd790SBoyan Karatotev 	write_hcr_el2(hcr_el2);
1001b48bd790SBoyan Karatotev 
1002b48bd790SBoyan Karatotev 	/*
1003b48bd790SBoyan Karatotev 	 * Initialise CPTR_EL2 setting all fields rather than relying on the hw.
1004b48bd790SBoyan Karatotev 	 * All fields have architecturally UNKNOWN reset values.
1005b48bd790SBoyan Karatotev 	 */
1006b48bd790SBoyan Karatotev 	write_cptr_el2(CPTR_EL2_RESET_VAL);
1007b48bd790SBoyan Karatotev 
1008b48bd790SBoyan Karatotev 	/*
1009b48bd790SBoyan Karatotev 	 * Initialise CNTHCTL_EL2. All fields are architecturally UNKNOWN on
1010b48bd790SBoyan Karatotev 	 * reset and are set to zero except for field(s) listed below.
1011b48bd790SBoyan Karatotev 	 *
1012b48bd790SBoyan Karatotev 	 * CNTHCTL_EL2.EL1PTEN: Set to one to disable traps to Hyp mode of
1013b48bd790SBoyan Karatotev 	 * Non-secure EL0 and EL1 accesses to the physical timer registers.
1014b48bd790SBoyan Karatotev 	 *
1015b48bd790SBoyan Karatotev 	 * CNTHCTL_EL2.EL1PCTEN: Set to one to disable traps to Hyp mode of
1016b48bd790SBoyan Karatotev 	 * Non-secure EL0 and EL1 accesses to the physical counter registers.
1017b48bd790SBoyan Karatotev 	 */
1018b48bd790SBoyan Karatotev 	write_cnthctl_el2(CNTHCTL_RESET_VAL | EL1PCEN_BIT | EL1PCTEN_BIT);
1019b48bd790SBoyan Karatotev 
1020b48bd790SBoyan Karatotev 	/*
1021b48bd790SBoyan Karatotev 	 * Initialise CNTVOFF_EL2 to zero as it resets to an architecturally
1022b48bd790SBoyan Karatotev 	 * UNKNOWN value.
1023b48bd790SBoyan Karatotev 	 */
1024b48bd790SBoyan Karatotev 	write_cntvoff_el2(0);
1025b48bd790SBoyan Karatotev 
1026b48bd790SBoyan Karatotev 	/*
1027b48bd790SBoyan Karatotev 	 * Set VPIDR_EL2 and VMPIDR_EL2 to match MIDR_EL1 and MPIDR_EL1
1028b48bd790SBoyan Karatotev 	 * respectively.
1029b48bd790SBoyan Karatotev 	 */
1030b48bd790SBoyan Karatotev 	write_vpidr_el2(read_midr_el1());
1031b48bd790SBoyan Karatotev 	write_vmpidr_el2(read_mpidr_el1());
1032b48bd790SBoyan Karatotev 
1033b48bd790SBoyan Karatotev 	/*
1034b48bd790SBoyan Karatotev 	 * Initialise VTTBR_EL2. All fields are architecturally UNKNOWN on reset.
1035b48bd790SBoyan Karatotev 	 *
1036b48bd790SBoyan Karatotev 	 * VTTBR_EL2.VMID: Set to zero. Even though EL1&0 stage 2 address
1037b48bd790SBoyan Karatotev 	 * translation is disabled, cache maintenance operations depend on the
1038b48bd790SBoyan Karatotev 	 * VMID.
1039b48bd790SBoyan Karatotev 	 *
1040b48bd790SBoyan Karatotev 	 * VTTBR_EL2.BADDR: Set to zero as EL1&0 stage 2 address translation is
1041b48bd790SBoyan Karatotev 	 * disabled.
1042b48bd790SBoyan Karatotev 	 */
1043b48bd790SBoyan Karatotev 	write_vttbr_el2(VTTBR_RESET_VAL &
1044b48bd790SBoyan Karatotev 		     ~((VTTBR_VMID_MASK << VTTBR_VMID_SHIFT) |
1045b48bd790SBoyan Karatotev 		       (VTTBR_BADDR_MASK << VTTBR_BADDR_SHIFT)));
1046b48bd790SBoyan Karatotev 
1047b48bd790SBoyan Karatotev 	/*
1048b48bd790SBoyan Karatotev 	 * Initialise MDCR_EL2, setting all fields rather than relying on hw.
1049b48bd790SBoyan Karatotev 	 * Some fields are architecturally UNKNOWN on reset.
1050b48bd790SBoyan Karatotev 	 *
1051b48bd790SBoyan Karatotev 	 * MDCR_EL2.TDRA: Set to zero so that Non-secure EL0 and EL1 System
1052b48bd790SBoyan Karatotev 	 * register accesses to the Debug ROM registers are not trapped to EL2.
1053b48bd790SBoyan Karatotev 	 *
1054b48bd790SBoyan Karatotev 	 * MDCR_EL2.TDOSA: Set to zero so that Non-secure EL1 System register
1055b48bd790SBoyan Karatotev 	 * accesses to the powerdown debug registers are not trapped to EL2.
1056b48bd790SBoyan Karatotev 	 *
1057b48bd790SBoyan Karatotev 	 * MDCR_EL2.TDA: Set to zero so that System register accesses to the
1058b48bd790SBoyan Karatotev 	 * debug registers do not trap to EL2.
1059b48bd790SBoyan Karatotev 	 *
1060b48bd790SBoyan Karatotev 	 * MDCR_EL2.TDE: Set to zero so that debug exceptions are not routed to
1061b48bd790SBoyan Karatotev 	 * EL2.
1062b48bd790SBoyan Karatotev 	 */
1063b48bd790SBoyan Karatotev 	mdcr_el2 = MDCR_EL2_RESET_VAL &
1064b48bd790SBoyan Karatotev 		 ~(MDCR_EL2_TDRA_BIT | MDCR_EL2_TDOSA_BIT | MDCR_EL2_TDA_BIT |
1065b48bd790SBoyan Karatotev 		   MDCR_EL2_TDE_BIT);
1066b48bd790SBoyan Karatotev 
1067b48bd790SBoyan Karatotev 	write_mdcr_el2(mdcr_el2);
1068b48bd790SBoyan Karatotev 
1069b48bd790SBoyan Karatotev 	/*
1070b48bd790SBoyan Karatotev 	 * Initialise HSTR_EL2. All fields are architecturally UNKNOWN on reset.
1071b48bd790SBoyan Karatotev 	 *
1072b48bd790SBoyan Karatotev 	 * HSTR_EL2.T<n>: Set all these fields to zero so that Non-secure EL0 or
1073b48bd790SBoyan Karatotev 	 * EL1 accesses to System registers do not trap to EL2.
1074b48bd790SBoyan Karatotev 	 */
1075b48bd790SBoyan Karatotev 	write_hstr_el2(HSTR_EL2_RESET_VAL & ~(HSTR_EL2_T_MASK));
1076b48bd790SBoyan Karatotev 
1077b48bd790SBoyan Karatotev 	/*
1078b48bd790SBoyan Karatotev 	 * Initialise CNTHP_CTL_EL2. All fields are architecturally UNKNOWN on
1079b48bd790SBoyan Karatotev 	 * reset.
1080b48bd790SBoyan Karatotev 	 *
1081b48bd790SBoyan Karatotev 	 * CNTHP_CTL_EL2:ENABLE: Set to zero to disable the EL2 physical timer
1082b48bd790SBoyan Karatotev 	 * and prevent timer interrupts.
1083b48bd790SBoyan Karatotev 	 */
1084b48bd790SBoyan Karatotev 	write_cnthp_ctl_el2(CNTHP_CTL_RESET_VAL & ~(CNTHP_CTL_ENABLE_BIT));
1085b48bd790SBoyan Karatotev 
1086b48bd790SBoyan Karatotev 	manage_extensions_nonsecure_el2_unused();
1087183329a5SArvind Ram Prakash #endif /* INIT_UNUSED_NS_EL2 */
1088b48bd790SBoyan Karatotev }
1089b48bd790SBoyan Karatotev 
1090532ed618SSoby Mathew /*******************************************************************************
1091c5ea4f8aSZelalem Aweke  * Prepare the CPU system registers for first entry into realm, secure, or
1092c5ea4f8aSZelalem Aweke  * normal world.
1093532ed618SSoby Mathew  *
1094532ed618SSoby Mathew  * If execution is requested to EL2 or hyp mode, SCTLR_EL2 is initialized
1095532ed618SSoby Mathew  * If execution is requested to non-secure EL1 or svc mode, and the CPU supports
1096532ed618SSoby Mathew  * EL2 then EL2 is disabled by configuring all necessary EL2 registers.
1097532ed618SSoby Mathew  * For all entries, the EL1 registers are initialized from the cpu_context
1098532ed618SSoby Mathew  ******************************************************************************/
1099532ed618SSoby Mathew void cm_prepare_el3_exit(uint32_t security_state)
1100532ed618SSoby Mathew {
1101da1a4591SJayanth Dodderi Chidanand 	u_register_t sctlr_el2, scr_el3;
1102532ed618SSoby Mathew 	cpu_context_t *ctx = cm_get_context(security_state);
1103532ed618SSoby Mathew 
1104a0fee747SAntonio Nino Diaz 	assert(ctx != NULL);
1105532ed618SSoby Mathew 
1106532ed618SSoby Mathew 	if (security_state == NON_SECURE) {
1107ddb615b4SJuan Pablo Conde 		uint64_t el2_implemented = el_implemented(2);
1108ddb615b4SJuan Pablo Conde 
1109f1be00daSLouis Mayencourt 		scr_el3 = read_ctx_reg(get_el3state_ctx(ctx),
1110a0fee747SAntonio Nino Diaz 						 CTX_SCR_EL3);
1111ddb615b4SJuan Pablo Conde 
1112d39b1236SJayanth Dodderi Chidanand 		if (el2_implemented != EL_IMPL_NONE) {
1113d39b1236SJayanth Dodderi Chidanand 
1114ddb615b4SJuan Pablo Conde 			/*
1115ddb615b4SJuan Pablo Conde 			 * If context is not being used for EL2, initialize
1116ddb615b4SJuan Pablo Conde 			 * HCRX_EL2 with its init value here.
1117ddb615b4SJuan Pablo Conde 			 */
1118ddb615b4SJuan Pablo Conde 			if (is_feat_hcx_supported()) {
1119ddb615b4SJuan Pablo Conde 				write_hcrx_el2(HCRX_EL2_INIT_VAL);
1120ddb615b4SJuan Pablo Conde 			}
11214a530b4cSJuan Pablo Conde 
11224a530b4cSJuan Pablo Conde 			/*
11234a530b4cSJuan Pablo Conde 			 * Initialize Fine-grained trap registers introduced
11244a530b4cSJuan Pablo Conde 			 * by FEAT_FGT so all traps are initially disabled when
11254a530b4cSJuan Pablo Conde 			 * switching to EL2 or a lower EL, preventing undesired
11264a530b4cSJuan Pablo Conde 			 * behavior.
11274a530b4cSJuan Pablo Conde 			 */
11284a530b4cSJuan Pablo Conde 			if (is_feat_fgt_supported()) {
11294a530b4cSJuan Pablo Conde 				/*
11304a530b4cSJuan Pablo Conde 				 * Initialize HFG*_EL2 registers with a default
11314a530b4cSJuan Pablo Conde 				 * value so legacy systems unaware of FEAT_FGT
11324a530b4cSJuan Pablo Conde 				 * do not get trapped due to their lack of
11334a530b4cSJuan Pablo Conde 				 * initialization for this feature.
11344a530b4cSJuan Pablo Conde 				 */
11354a530b4cSJuan Pablo Conde 				write_hfgitr_el2(HFGITR_EL2_INIT_VAL);
11364a530b4cSJuan Pablo Conde 				write_hfgrtr_el2(HFGRTR_EL2_INIT_VAL);
11374a530b4cSJuan Pablo Conde 				write_hfgwtr_el2(HFGWTR_EL2_INIT_VAL);
1138ddb615b4SJuan Pablo Conde 			}
11394a530b4cSJuan Pablo Conde 
1140d39b1236SJayanth Dodderi Chidanand 			/* Condition to ensure EL2 is being used. */
1141a0fee747SAntonio Nino Diaz 			if ((scr_el3 & SCR_HCE_BIT) != 0U) {
1142da1a4591SJayanth Dodderi Chidanand 				/* Initialize SCTLR_EL2 register with reset value. */
1143da1a4591SJayanth Dodderi Chidanand 				sctlr_el2 = SCTLR_EL2_RES1;
11447f152ea6SSona Mathew 
11455f5d1ed7SLouis Mayencourt 				/*
1146d39b1236SJayanth Dodderi Chidanand 				 * If workaround of errata 764081 for Cortex-A75
1147d39b1236SJayanth Dodderi Chidanand 				 * is used then set SCTLR_EL2.IESB to enable
1148d39b1236SJayanth Dodderi Chidanand 				 * Implicit Error Synchronization Barrier.
11495f5d1ed7SLouis Mayencourt 				 */
11507f152ea6SSona Mathew 				if (errata_a75_764081_applies()) {
1151da1a4591SJayanth Dodderi Chidanand 					sctlr_el2 |= SCTLR_IESB_BIT;
11527f152ea6SSona Mathew 				}
11537f152ea6SSona Mathew 
1154da1a4591SJayanth Dodderi Chidanand 				write_sctlr_el2(sctlr_el2);
1155d39b1236SJayanth Dodderi Chidanand 			} else {
1156d39b1236SJayanth Dodderi Chidanand 				/*
1157d39b1236SJayanth Dodderi Chidanand 				 * (scr_el3 & SCR_HCE_BIT==0)
1158d39b1236SJayanth Dodderi Chidanand 				 * EL2 implemented but unused.
1159d39b1236SJayanth Dodderi Chidanand 				 */
1160b48bd790SBoyan Karatotev 				init_nonsecure_el2_unused(ctx);
1161532ed618SSoby Mathew 			}
1162532ed618SSoby Mathew 		}
1163d39b1236SJayanth Dodderi Chidanand 	}
1164a0674ab0SJayanth Dodderi Chidanand #if (!CTX_INCLUDE_EL2_REGS)
1165a0674ab0SJayanth Dodderi Chidanand 	/* Restore EL1 system registers, only when CTX_INCLUDE_EL2_REGS=0 */
116617b4c0ddSDimitris Papastamos 	cm_el1_sysregs_context_restore(security_state);
1167a0674ab0SJayanth Dodderi Chidanand #endif
116817b4c0ddSDimitris Papastamos 	cm_set_next_eret_context(security_state);
1169532ed618SSoby Mathew }
1170532ed618SSoby Mathew 
1171a0674ab0SJayanth Dodderi Chidanand #if (CTX_INCLUDE_EL2_REGS && IMAGE_BL31)
1172bb7b85a3SAndre Przywara 
1173bb7b85a3SAndre Przywara static void el2_sysregs_context_save_fgt(el2_sysregs_t *ctx)
1174bb7b85a3SAndre Przywara {
1175d6af2344SJayanth Dodderi Chidanand 	write_el2_ctx_fgt(ctx, hdfgrtr_el2, read_hdfgrtr_el2());
1176bb7b85a3SAndre Przywara 	if (is_feat_amu_supported()) {
1177d6af2344SJayanth Dodderi Chidanand 		write_el2_ctx_fgt(ctx, hafgrtr_el2, read_hafgrtr_el2());
1178bb7b85a3SAndre Przywara 	}
1179d6af2344SJayanth Dodderi Chidanand 	write_el2_ctx_fgt(ctx, hdfgwtr_el2, read_hdfgwtr_el2());
1180d6af2344SJayanth Dodderi Chidanand 	write_el2_ctx_fgt(ctx, hfgitr_el2, read_hfgitr_el2());
1181d6af2344SJayanth Dodderi Chidanand 	write_el2_ctx_fgt(ctx, hfgrtr_el2, read_hfgrtr_el2());
1182d6af2344SJayanth Dodderi Chidanand 	write_el2_ctx_fgt(ctx, hfgwtr_el2, read_hfgwtr_el2());
1183bb7b85a3SAndre Przywara }
1184bb7b85a3SAndre Przywara 
1185bb7b85a3SAndre Przywara static void el2_sysregs_context_restore_fgt(el2_sysregs_t *ctx)
1186bb7b85a3SAndre Przywara {
1187d6af2344SJayanth Dodderi Chidanand 	write_hdfgrtr_el2(read_el2_ctx_fgt(ctx, hdfgrtr_el2));
1188bb7b85a3SAndre Przywara 	if (is_feat_amu_supported()) {
1189d6af2344SJayanth Dodderi Chidanand 		write_hafgrtr_el2(read_el2_ctx_fgt(ctx, hafgrtr_el2));
1190bb7b85a3SAndre Przywara 	}
1191d6af2344SJayanth Dodderi Chidanand 	write_hdfgwtr_el2(read_el2_ctx_fgt(ctx, hdfgwtr_el2));
1192d6af2344SJayanth Dodderi Chidanand 	write_hfgitr_el2(read_el2_ctx_fgt(ctx, hfgitr_el2));
1193d6af2344SJayanth Dodderi Chidanand 	write_hfgrtr_el2(read_el2_ctx_fgt(ctx, hfgrtr_el2));
1194d6af2344SJayanth Dodderi Chidanand 	write_hfgwtr_el2(read_el2_ctx_fgt(ctx, hfgwtr_el2));
1195bb7b85a3SAndre Przywara }
1196bb7b85a3SAndre Przywara 
119733e6aaacSArvind Ram Prakash static void el2_sysregs_context_save_fgt2(el2_sysregs_t *ctx)
119833e6aaacSArvind Ram Prakash {
119933e6aaacSArvind Ram Prakash 	write_el2_ctx_fgt2(ctx, hdfgrtr2_el2, read_hdfgrtr2_el2());
120033e6aaacSArvind Ram Prakash 	write_el2_ctx_fgt2(ctx, hdfgwtr2_el2, read_hdfgwtr2_el2());
120133e6aaacSArvind Ram Prakash 	write_el2_ctx_fgt2(ctx, hfgitr2_el2, read_hfgitr2_el2());
120233e6aaacSArvind Ram Prakash 	write_el2_ctx_fgt2(ctx, hfgrtr2_el2, read_hfgrtr2_el2());
120333e6aaacSArvind Ram Prakash 	write_el2_ctx_fgt2(ctx, hfgwtr2_el2, read_hfgwtr2_el2());
120433e6aaacSArvind Ram Prakash }
120533e6aaacSArvind Ram Prakash 
120633e6aaacSArvind Ram Prakash static void el2_sysregs_context_restore_fgt2(el2_sysregs_t *ctx)
120733e6aaacSArvind Ram Prakash {
120833e6aaacSArvind Ram Prakash 	write_hdfgrtr2_el2(read_el2_ctx_fgt2(ctx, hdfgrtr2_el2));
120933e6aaacSArvind Ram Prakash 	write_hdfgwtr2_el2(read_el2_ctx_fgt2(ctx, hdfgwtr2_el2));
121033e6aaacSArvind Ram Prakash 	write_hfgitr2_el2(read_el2_ctx_fgt2(ctx, hfgitr2_el2));
121133e6aaacSArvind Ram Prakash 	write_hfgrtr2_el2(read_el2_ctx_fgt2(ctx, hfgrtr2_el2));
121233e6aaacSArvind Ram Prakash 	write_hfgwtr2_el2(read_el2_ctx_fgt2(ctx, hfgwtr2_el2));
121333e6aaacSArvind Ram Prakash }
121433e6aaacSArvind Ram Prakash 
12157d930c7eSJayanth Dodderi Chidanand static void el2_sysregs_context_save_mpam(el2_sysregs_t *ctx)
12169448f2b8SAndre Przywara {
12179448f2b8SAndre Przywara 	u_register_t mpam_idr = read_mpamidr_el1();
12189448f2b8SAndre Przywara 
12197d930c7eSJayanth Dodderi Chidanand 	write_el2_ctx_mpam(ctx, mpam2_el2, read_mpam2_el2());
12209448f2b8SAndre Przywara 
12219448f2b8SAndre Przywara 	/*
12229448f2b8SAndre Przywara 	 * The context registers that we intend to save would be part of the
12239448f2b8SAndre Przywara 	 * PE's system register frame only if MPAMIDR_EL1.HAS_HCR == 1.
12249448f2b8SAndre Przywara 	 */
12259448f2b8SAndre Przywara 	if ((mpam_idr & MPAMIDR_HAS_HCR_BIT) == 0U) {
12269448f2b8SAndre Przywara 		return;
12279448f2b8SAndre Przywara 	}
12289448f2b8SAndre Przywara 
12299448f2b8SAndre Przywara 	/*
12309448f2b8SAndre Przywara 	 * MPAMHCR_EL2, MPAMVPMV_EL2 and MPAMVPM0_EL2 are always present if
12319448f2b8SAndre Przywara 	 * MPAMIDR_HAS_HCR_BIT == 1.
12329448f2b8SAndre Przywara 	 */
12337d930c7eSJayanth Dodderi Chidanand 	write_el2_ctx_mpam(ctx, mpamhcr_el2, read_mpamhcr_el2());
12347d930c7eSJayanth Dodderi Chidanand 	write_el2_ctx_mpam(ctx, mpamvpm0_el2, read_mpamvpm0_el2());
12357d930c7eSJayanth Dodderi Chidanand 	write_el2_ctx_mpam(ctx, mpamvpmv_el2, read_mpamvpmv_el2());
12369448f2b8SAndre Przywara 
12379448f2b8SAndre Przywara 	/*
12389448f2b8SAndre Przywara 	 * The number of MPAMVPM registers is implementation defined, their
12399448f2b8SAndre Przywara 	 * number is stored in the MPAMIDR_EL1 register.
12409448f2b8SAndre Przywara 	 */
12419448f2b8SAndre Przywara 	switch ((mpam_idr >> MPAMIDR_EL1_VPMR_MAX_SHIFT) & MPAMIDR_EL1_VPMR_MAX_MASK) {
12429448f2b8SAndre Przywara 	case 7:
12437d930c7eSJayanth Dodderi Chidanand 		write_el2_ctx_mpam(ctx, mpamvpm7_el2, read_mpamvpm7_el2());
12449448f2b8SAndre Przywara 		__fallthrough;
12459448f2b8SAndre Przywara 	case 6:
12467d930c7eSJayanth Dodderi Chidanand 		write_el2_ctx_mpam(ctx, mpamvpm6_el2, read_mpamvpm6_el2());
12479448f2b8SAndre Przywara 		__fallthrough;
12489448f2b8SAndre Przywara 	case 5:
12497d930c7eSJayanth Dodderi Chidanand 		write_el2_ctx_mpam(ctx, mpamvpm5_el2, read_mpamvpm5_el2());
12509448f2b8SAndre Przywara 		__fallthrough;
12519448f2b8SAndre Przywara 	case 4:
12527d930c7eSJayanth Dodderi Chidanand 		write_el2_ctx_mpam(ctx, mpamvpm4_el2, read_mpamvpm4_el2());
12539448f2b8SAndre Przywara 		__fallthrough;
12549448f2b8SAndre Przywara 	case 3:
12557d930c7eSJayanth Dodderi Chidanand 		write_el2_ctx_mpam(ctx, mpamvpm3_el2, read_mpamvpm3_el2());
12569448f2b8SAndre Przywara 		__fallthrough;
12579448f2b8SAndre Przywara 	case 2:
12587d930c7eSJayanth Dodderi Chidanand 		write_el2_ctx_mpam(ctx, mpamvpm2_el2, read_mpamvpm2_el2());
12599448f2b8SAndre Przywara 		__fallthrough;
12609448f2b8SAndre Przywara 	case 1:
12617d930c7eSJayanth Dodderi Chidanand 		write_el2_ctx_mpam(ctx, mpamvpm1_el2, read_mpamvpm1_el2());
12629448f2b8SAndre Przywara 		break;
12639448f2b8SAndre Przywara 	}
12649448f2b8SAndre Przywara }
12659448f2b8SAndre Przywara 
12667d930c7eSJayanth Dodderi Chidanand static void el2_sysregs_context_restore_mpam(el2_sysregs_t *ctx)
12679448f2b8SAndre Przywara {
12689448f2b8SAndre Przywara 	u_register_t mpam_idr = read_mpamidr_el1();
12699448f2b8SAndre Przywara 
12707d930c7eSJayanth Dodderi Chidanand 	write_mpam2_el2(read_el2_ctx_mpam(ctx, mpam2_el2));
12719448f2b8SAndre Przywara 
12729448f2b8SAndre Przywara 	if ((mpam_idr & MPAMIDR_HAS_HCR_BIT) == 0U) {
12739448f2b8SAndre Przywara 		return;
12749448f2b8SAndre Przywara 	}
12759448f2b8SAndre Przywara 
12767d930c7eSJayanth Dodderi Chidanand 	write_mpamhcr_el2(read_el2_ctx_mpam(ctx, mpamhcr_el2));
12777d930c7eSJayanth Dodderi Chidanand 	write_mpamvpm0_el2(read_el2_ctx_mpam(ctx, mpamvpm0_el2));
12787d930c7eSJayanth Dodderi Chidanand 	write_mpamvpmv_el2(read_el2_ctx_mpam(ctx, mpamvpmv_el2));
12799448f2b8SAndre Przywara 
12809448f2b8SAndre Przywara 	switch ((mpam_idr >> MPAMIDR_EL1_VPMR_MAX_SHIFT) & MPAMIDR_EL1_VPMR_MAX_MASK) {
12819448f2b8SAndre Przywara 	case 7:
12827d930c7eSJayanth Dodderi Chidanand 		write_mpamvpm7_el2(read_el2_ctx_mpam(ctx, mpamvpm7_el2));
12839448f2b8SAndre Przywara 		__fallthrough;
12849448f2b8SAndre Przywara 	case 6:
12857d930c7eSJayanth Dodderi Chidanand 		write_mpamvpm6_el2(read_el2_ctx_mpam(ctx, mpamvpm6_el2));
12869448f2b8SAndre Przywara 		__fallthrough;
12879448f2b8SAndre Przywara 	case 5:
12887d930c7eSJayanth Dodderi Chidanand 		write_mpamvpm5_el2(read_el2_ctx_mpam(ctx, mpamvpm5_el2));
12899448f2b8SAndre Przywara 		__fallthrough;
12909448f2b8SAndre Przywara 	case 4:
12917d930c7eSJayanth Dodderi Chidanand 		write_mpamvpm4_el2(read_el2_ctx_mpam(ctx, mpamvpm4_el2));
12929448f2b8SAndre Przywara 		__fallthrough;
12939448f2b8SAndre Przywara 	case 3:
12947d930c7eSJayanth Dodderi Chidanand 		write_mpamvpm3_el2(read_el2_ctx_mpam(ctx, mpamvpm3_el2));
12959448f2b8SAndre Przywara 		__fallthrough;
12969448f2b8SAndre Przywara 	case 2:
12977d930c7eSJayanth Dodderi Chidanand 		write_mpamvpm2_el2(read_el2_ctx_mpam(ctx, mpamvpm2_el2));
12989448f2b8SAndre Przywara 		__fallthrough;
12999448f2b8SAndre Przywara 	case 1:
13007d930c7eSJayanth Dodderi Chidanand 		write_mpamvpm1_el2(read_el2_ctx_mpam(ctx, mpamvpm1_el2));
13019448f2b8SAndre Przywara 		break;
13029448f2b8SAndre Przywara 	}
13039448f2b8SAndre Przywara }
13049448f2b8SAndre Przywara 
1305937d6fdbSManish Pandey /* ---------------------------------------------------------------------------
1306937d6fdbSManish Pandey  * The following registers are not added:
1307937d6fdbSManish Pandey  * ICH_AP0R<n>_EL2
1308937d6fdbSManish Pandey  * ICH_AP1R<n>_EL2
1309937d6fdbSManish Pandey  * ICH_LR<n>_EL2
1310937d6fdbSManish Pandey  *
1311937d6fdbSManish Pandey  * NOTE: For a system with S-EL2 present but not enabled, accessing
1312937d6fdbSManish Pandey  * ICC_SRE_EL2 is undefined from EL3. To workaround this change the
1313937d6fdbSManish Pandey  * SCR_EL3.NS = 1 before accessing this register.
1314937d6fdbSManish Pandey  * ---------------------------------------------------------------------------
1315937d6fdbSManish Pandey  */
13167455cd17SGovindraj Raja static void el2_sysregs_context_save_gic(el2_sysregs_t *ctx, uint32_t security_state)
1317937d6fdbSManish Pandey {
13187455cd17SGovindraj Raja 	u_register_t scr_el3 = read_scr_el3();
13197455cd17SGovindraj Raja 
1320937d6fdbSManish Pandey #if defined(SPD_spmd) && SPMD_SPM_AT_SEL2
1321d6af2344SJayanth Dodderi Chidanand 	write_el2_ctx_common(ctx, icc_sre_el2, read_icc_sre_el2());
1322937d6fdbSManish Pandey #else
1323937d6fdbSManish Pandey 	write_scr_el3(scr_el3 | SCR_NS_BIT);
1324937d6fdbSManish Pandey 	isb();
1325937d6fdbSManish Pandey 
1326d6af2344SJayanth Dodderi Chidanand 	write_el2_ctx_common(ctx, icc_sre_el2, read_icc_sre_el2());
1327937d6fdbSManish Pandey 
1328937d6fdbSManish Pandey 	write_scr_el3(scr_el3);
1329937d6fdbSManish Pandey 	isb();
1330937d6fdbSManish Pandey #endif
1331d6af2344SJayanth Dodderi Chidanand 	write_el2_ctx_common(ctx, ich_hcr_el2, read_ich_hcr_el2());
13327455cd17SGovindraj Raja 
13337455cd17SGovindraj Raja 	if (errata_ich_vmcr_el2_applies()) {
13347455cd17SGovindraj Raja 		if (security_state == SECURE) {
13357455cd17SGovindraj Raja 			write_scr_el3(scr_el3 & ~SCR_NS_BIT);
13367455cd17SGovindraj Raja 		} else {
13377455cd17SGovindraj Raja 			write_scr_el3(scr_el3 | SCR_NS_BIT);
13387455cd17SGovindraj Raja 		}
13397455cd17SGovindraj Raja 		isb();
1340937d6fdbSManish Pandey 	}
1341937d6fdbSManish Pandey 
13427455cd17SGovindraj Raja 	write_el2_ctx_common(ctx, ich_vmcr_el2, read_ich_vmcr_el2());
13437455cd17SGovindraj Raja 
13447455cd17SGovindraj Raja 	if (errata_ich_vmcr_el2_applies()) {
13457455cd17SGovindraj Raja 		write_scr_el3(scr_el3);
13467455cd17SGovindraj Raja 		isb();
13477455cd17SGovindraj Raja 	}
13487455cd17SGovindraj Raja }
13497455cd17SGovindraj Raja 
13507455cd17SGovindraj Raja static void el2_sysregs_context_restore_gic(el2_sysregs_t *ctx, uint32_t security_state)
1351937d6fdbSManish Pandey {
13527455cd17SGovindraj Raja 	u_register_t scr_el3 = read_scr_el3();
13537455cd17SGovindraj Raja 
1354937d6fdbSManish Pandey #if defined(SPD_spmd) && SPMD_SPM_AT_SEL2
1355d6af2344SJayanth Dodderi Chidanand 	write_icc_sre_el2(read_el2_ctx_common(ctx, icc_sre_el2));
1356937d6fdbSManish Pandey #else
1357937d6fdbSManish Pandey 	write_scr_el3(scr_el3 | SCR_NS_BIT);
1358937d6fdbSManish Pandey 	isb();
1359937d6fdbSManish Pandey 
1360d6af2344SJayanth Dodderi Chidanand 	write_icc_sre_el2(read_el2_ctx_common(ctx, icc_sre_el2));
1361937d6fdbSManish Pandey 
1362937d6fdbSManish Pandey 	write_scr_el3(scr_el3);
1363937d6fdbSManish Pandey 	isb();
1364937d6fdbSManish Pandey #endif
1365d6af2344SJayanth Dodderi Chidanand 	write_ich_hcr_el2(read_el2_ctx_common(ctx, ich_hcr_el2));
13667455cd17SGovindraj Raja 
13677455cd17SGovindraj Raja 	if (errata_ich_vmcr_el2_applies()) {
13687455cd17SGovindraj Raja 		if (security_state == SECURE) {
13697455cd17SGovindraj Raja 			write_scr_el3(scr_el3 & ~SCR_NS_BIT);
13707455cd17SGovindraj Raja 		} else {
13717455cd17SGovindraj Raja 			write_scr_el3(scr_el3 | SCR_NS_BIT);
13727455cd17SGovindraj Raja 		}
13737455cd17SGovindraj Raja 		isb();
13747455cd17SGovindraj Raja 	}
13757455cd17SGovindraj Raja 
1376d6af2344SJayanth Dodderi Chidanand 	write_ich_vmcr_el2(read_el2_ctx_common(ctx, ich_vmcr_el2));
13777455cd17SGovindraj Raja 
13787455cd17SGovindraj Raja 	if (errata_ich_vmcr_el2_applies()) {
13797455cd17SGovindraj Raja 		write_scr_el3(scr_el3);
13807455cd17SGovindraj Raja 		isb();
13817455cd17SGovindraj Raja 	}
1382937d6fdbSManish Pandey }
1383937d6fdbSManish Pandey 
1384ac58e574SBoyan Karatotev /* -----------------------------------------------------
1385ac58e574SBoyan Karatotev  * The following registers are not added:
1386ac58e574SBoyan Karatotev  * AMEVCNTVOFF0<n>_EL2
1387ac58e574SBoyan Karatotev  * AMEVCNTVOFF1<n>_EL2
1388ac58e574SBoyan Karatotev  * -----------------------------------------------------
1389ac58e574SBoyan Karatotev  */
1390ac58e574SBoyan Karatotev static void el2_sysregs_context_save_common(el2_sysregs_t *ctx)
1391ac58e574SBoyan Karatotev {
1392d6af2344SJayanth Dodderi Chidanand 	write_el2_ctx_common(ctx, actlr_el2, read_actlr_el2());
1393d6af2344SJayanth Dodderi Chidanand 	write_el2_ctx_common(ctx, afsr0_el2, read_afsr0_el2());
1394d6af2344SJayanth Dodderi Chidanand 	write_el2_ctx_common(ctx, afsr1_el2, read_afsr1_el2());
1395d6af2344SJayanth Dodderi Chidanand 	write_el2_ctx_common(ctx, amair_el2, read_amair_el2());
1396d6af2344SJayanth Dodderi Chidanand 	write_el2_ctx_common(ctx, cnthctl_el2, read_cnthctl_el2());
1397d6af2344SJayanth Dodderi Chidanand 	write_el2_ctx_common(ctx, cntvoff_el2, read_cntvoff_el2());
1398d6af2344SJayanth Dodderi Chidanand 	write_el2_ctx_common(ctx, cptr_el2, read_cptr_el2());
1399ac58e574SBoyan Karatotev 	if (CTX_INCLUDE_AARCH32_REGS) {
1400d6af2344SJayanth Dodderi Chidanand 		write_el2_ctx_common(ctx, dbgvcr32_el2, read_dbgvcr32_el2());
1401ac58e574SBoyan Karatotev 	}
1402d6af2344SJayanth Dodderi Chidanand 	write_el2_ctx_common(ctx, elr_el2, read_elr_el2());
1403d6af2344SJayanth Dodderi Chidanand 	write_el2_ctx_common(ctx, esr_el2, read_esr_el2());
1404d6af2344SJayanth Dodderi Chidanand 	write_el2_ctx_common(ctx, far_el2, read_far_el2());
1405d6af2344SJayanth Dodderi Chidanand 	write_el2_ctx_common(ctx, hacr_el2, read_hacr_el2());
1406d6af2344SJayanth Dodderi Chidanand 	write_el2_ctx_common(ctx, hcr_el2, read_hcr_el2());
1407d6af2344SJayanth Dodderi Chidanand 	write_el2_ctx_common(ctx, hpfar_el2, read_hpfar_el2());
1408d6af2344SJayanth Dodderi Chidanand 	write_el2_ctx_common(ctx, hstr_el2, read_hstr_el2());
1409d6af2344SJayanth Dodderi Chidanand 	write_el2_ctx_common(ctx, mair_el2, read_mair_el2());
1410d6af2344SJayanth Dodderi Chidanand 	write_el2_ctx_common(ctx, mdcr_el2, read_mdcr_el2());
1411d6af2344SJayanth Dodderi Chidanand 	write_el2_ctx_common(ctx, sctlr_el2, read_sctlr_el2());
1412d6af2344SJayanth Dodderi Chidanand 	write_el2_ctx_common(ctx, spsr_el2, read_spsr_el2());
1413d6af2344SJayanth Dodderi Chidanand 	write_el2_ctx_common(ctx, sp_el2, read_sp_el2());
1414d6af2344SJayanth Dodderi Chidanand 	write_el2_ctx_common(ctx, tcr_el2, read_tcr_el2());
1415d6af2344SJayanth Dodderi Chidanand 	write_el2_ctx_common(ctx, tpidr_el2, read_tpidr_el2());
1416d6af2344SJayanth Dodderi Chidanand 	write_el2_ctx_common(ctx, vbar_el2, read_vbar_el2());
1417d6af2344SJayanth Dodderi Chidanand 	write_el2_ctx_common(ctx, vmpidr_el2, read_vmpidr_el2());
1418d6af2344SJayanth Dodderi Chidanand 	write_el2_ctx_common(ctx, vpidr_el2, read_vpidr_el2());
1419d6af2344SJayanth Dodderi Chidanand 	write_el2_ctx_common(ctx, vtcr_el2, read_vtcr_el2());
142030655136SGovindraj Raja 
14216595f4cbSIgor Podgainõi 	write_el2_ctx_common_sysreg128(ctx, ttbr0_el2, read_ttbr0_el2());
14226595f4cbSIgor Podgainõi 	write_el2_ctx_common_sysreg128(ctx, vttbr_el2, read_vttbr_el2());
1423ac58e574SBoyan Karatotev }
1424ac58e574SBoyan Karatotev 
1425ac58e574SBoyan Karatotev static void el2_sysregs_context_restore_common(el2_sysregs_t *ctx)
1426ac58e574SBoyan Karatotev {
1427d6af2344SJayanth Dodderi Chidanand 	write_actlr_el2(read_el2_ctx_common(ctx, actlr_el2));
1428d6af2344SJayanth Dodderi Chidanand 	write_afsr0_el2(read_el2_ctx_common(ctx, afsr0_el2));
1429d6af2344SJayanth Dodderi Chidanand 	write_afsr1_el2(read_el2_ctx_common(ctx, afsr1_el2));
1430d6af2344SJayanth Dodderi Chidanand 	write_amair_el2(read_el2_ctx_common(ctx, amair_el2));
1431d6af2344SJayanth Dodderi Chidanand 	write_cnthctl_el2(read_el2_ctx_common(ctx, cnthctl_el2));
1432d6af2344SJayanth Dodderi Chidanand 	write_cntvoff_el2(read_el2_ctx_common(ctx, cntvoff_el2));
1433d6af2344SJayanth Dodderi Chidanand 	write_cptr_el2(read_el2_ctx_common(ctx, cptr_el2));
1434ac58e574SBoyan Karatotev 	if (CTX_INCLUDE_AARCH32_REGS) {
1435d6af2344SJayanth Dodderi Chidanand 		write_dbgvcr32_el2(read_el2_ctx_common(ctx, dbgvcr32_el2));
1436ac58e574SBoyan Karatotev 	}
1437d6af2344SJayanth Dodderi Chidanand 	write_elr_el2(read_el2_ctx_common(ctx, elr_el2));
1438d6af2344SJayanth Dodderi Chidanand 	write_esr_el2(read_el2_ctx_common(ctx, esr_el2));
1439d6af2344SJayanth Dodderi Chidanand 	write_far_el2(read_el2_ctx_common(ctx, far_el2));
1440d6af2344SJayanth Dodderi Chidanand 	write_hacr_el2(read_el2_ctx_common(ctx, hacr_el2));
1441d6af2344SJayanth Dodderi Chidanand 	write_hcr_el2(read_el2_ctx_common(ctx, hcr_el2));
1442d6af2344SJayanth Dodderi Chidanand 	write_hpfar_el2(read_el2_ctx_common(ctx, hpfar_el2));
1443d6af2344SJayanth Dodderi Chidanand 	write_hstr_el2(read_el2_ctx_common(ctx, hstr_el2));
1444d6af2344SJayanth Dodderi Chidanand 	write_mair_el2(read_el2_ctx_common(ctx, mair_el2));
1445d6af2344SJayanth Dodderi Chidanand 	write_mdcr_el2(read_el2_ctx_common(ctx, mdcr_el2));
1446d6af2344SJayanth Dodderi Chidanand 	write_sctlr_el2(read_el2_ctx_common(ctx, sctlr_el2));
1447d6af2344SJayanth Dodderi Chidanand 	write_spsr_el2(read_el2_ctx_common(ctx, spsr_el2));
1448d6af2344SJayanth Dodderi Chidanand 	write_sp_el2(read_el2_ctx_common(ctx, sp_el2));
1449d6af2344SJayanth Dodderi Chidanand 	write_tcr_el2(read_el2_ctx_common(ctx, tcr_el2));
1450d6af2344SJayanth Dodderi Chidanand 	write_tpidr_el2(read_el2_ctx_common(ctx, tpidr_el2));
1451d6af2344SJayanth Dodderi Chidanand 	write_ttbr0_el2(read_el2_ctx_common(ctx, ttbr0_el2));
1452d6af2344SJayanth Dodderi Chidanand 	write_vbar_el2(read_el2_ctx_common(ctx, vbar_el2));
1453d6af2344SJayanth Dodderi Chidanand 	write_vmpidr_el2(read_el2_ctx_common(ctx, vmpidr_el2));
1454d6af2344SJayanth Dodderi Chidanand 	write_vpidr_el2(read_el2_ctx_common(ctx, vpidr_el2));
1455d6af2344SJayanth Dodderi Chidanand 	write_vtcr_el2(read_el2_ctx_common(ctx, vtcr_el2));
1456d6af2344SJayanth Dodderi Chidanand 	write_vttbr_el2(read_el2_ctx_common(ctx, vttbr_el2));
1457ac58e574SBoyan Karatotev }
1458ac58e574SBoyan Karatotev 
145928f39f02SMax Shvetsov /*******************************************************************************
146028f39f02SMax Shvetsov  * Save EL2 sysreg context
146128f39f02SMax Shvetsov  ******************************************************************************/
146228f39f02SMax Shvetsov void cm_el2_sysregs_context_save(uint32_t security_state)
146328f39f02SMax Shvetsov {
146428f39f02SMax Shvetsov 	cpu_context_t *ctx;
1465d20052f3SZelalem Aweke 	el2_sysregs_t *el2_sysregs_ctx;
146628f39f02SMax Shvetsov 
146728f39f02SMax Shvetsov 	ctx = cm_get_context(security_state);
146828f39f02SMax Shvetsov 	assert(ctx != NULL);
146928f39f02SMax Shvetsov 
1470d20052f3SZelalem Aweke 	el2_sysregs_ctx = get_el2_sysregs_ctx(ctx);
1471d20052f3SZelalem Aweke 
1472d20052f3SZelalem Aweke 	el2_sysregs_context_save_common(el2_sysregs_ctx);
14737455cd17SGovindraj Raja 	el2_sysregs_context_save_gic(el2_sysregs_ctx, security_state);
14740a33adc0SGovindraj Raja 
1475c282384dSGovindraj Raja 	if (is_feat_mte2_supported()) {
1476a796d5aaSJayanth Dodderi Chidanand 		write_el2_ctx_mte2(el2_sysregs_ctx, tfsr_el2, read_tfsr_el2());
14770a33adc0SGovindraj Raja 	}
14789acff28aSArvind Ram Prakash 
14799448f2b8SAndre Przywara 	if (is_feat_mpam_supported()) {
14807d930c7eSJayanth Dodderi Chidanand 		el2_sysregs_context_save_mpam(el2_sysregs_ctx);
14819448f2b8SAndre Przywara 	}
1482bb7b85a3SAndre Przywara 
1483de8c4892SAndre Przywara 	if (is_feat_fgt_supported()) {
1484d20052f3SZelalem Aweke 		el2_sysregs_context_save_fgt(el2_sysregs_ctx);
1485de8c4892SAndre Przywara 	}
1486bb7b85a3SAndre Przywara 
148733e6aaacSArvind Ram Prakash 	if (is_feat_fgt2_supported()) {
148833e6aaacSArvind Ram Prakash 		el2_sysregs_context_save_fgt2(el2_sysregs_ctx);
148933e6aaacSArvind Ram Prakash 	}
149033e6aaacSArvind Ram Prakash 
1491b8f03d29SAndre Przywara 	if (is_feat_ecv_v2_supported()) {
1492d6af2344SJayanth Dodderi Chidanand 		write_el2_ctx_ecv(el2_sysregs_ctx, cntpoff_el2, read_cntpoff_el2());
1493b8f03d29SAndre Przywara 	}
1494b8f03d29SAndre Przywara 
1495ea735bf5SAndre Przywara 	if (is_feat_vhe_supported()) {
1496d6af2344SJayanth Dodderi Chidanand 		write_el2_ctx_vhe(el2_sysregs_ctx, contextidr_el2,
1497d6af2344SJayanth Dodderi Chidanand 					read_contextidr_el2());
149830655136SGovindraj Raja 		write_el2_ctx_vhe_sysreg128(el2_sysregs_ctx, ttbr1_el2, read_ttbr1_el2());
1499ea735bf5SAndre Przywara 	}
15006503ff29SAndre Przywara 
15016503ff29SAndre Przywara 	if (is_feat_ras_supported()) {
1502d6af2344SJayanth Dodderi Chidanand 		write_el2_ctx_ras(el2_sysregs_ctx, vdisr_el2, read_vdisr_el2());
1503d6af2344SJayanth Dodderi Chidanand 		write_el2_ctx_ras(el2_sysregs_ctx, vsesr_el2, read_vsesr_el2());
15046503ff29SAndre Przywara 	}
1505d5384b69SAndre Przywara 
1506d5384b69SAndre Przywara 	if (is_feat_nv2_supported()) {
1507d6af2344SJayanth Dodderi Chidanand 		write_el2_ctx_neve(el2_sysregs_ctx, vncr_el2, read_vncr_el2());
1508d5384b69SAndre Przywara 	}
1509d5384b69SAndre Przywara 
1510fc8d2d39SAndre Przywara 	if (is_feat_trf_supported()) {
1511d6af2344SJayanth Dodderi Chidanand 		write_el2_ctx_trf(el2_sysregs_ctx, trfcr_el2, read_trfcr_el2());
1512fc8d2d39SAndre Przywara 	}
15137db710f0SAndre Przywara 
15147db710f0SAndre Przywara 	if (is_feat_csv2_2_supported()) {
1515d6af2344SJayanth Dodderi Chidanand 		write_el2_ctx_csv2_2(el2_sysregs_ctx, scxtnum_el2,
1516d6af2344SJayanth Dodderi Chidanand 					read_scxtnum_el2());
15177db710f0SAndre Przywara 	}
15187db710f0SAndre Przywara 
1519c5a3ebbdSAndre Przywara 	if (is_feat_hcx_supported()) {
1520d6af2344SJayanth Dodderi Chidanand 		write_el2_ctx_hcx(el2_sysregs_ctx, hcrx_el2, read_hcrx_el2());
1521c5a3ebbdSAndre Przywara 	}
1522d6af2344SJayanth Dodderi Chidanand 
1523d3331603SMark Brown 	if (is_feat_tcr2_supported()) {
1524d6af2344SJayanth Dodderi Chidanand 		write_el2_ctx_tcr2(el2_sysregs_ctx, tcr2_el2, read_tcr2_el2());
1525d3331603SMark Brown 	}
1526d6af2344SJayanth Dodderi Chidanand 
1527062b6c6bSMark Brown 	if (is_feat_sxpie_supported()) {
1528d6af2344SJayanth Dodderi Chidanand 		write_el2_ctx_sxpie(el2_sysregs_ctx, pire0_el2, read_pire0_el2());
1529d6af2344SJayanth Dodderi Chidanand 		write_el2_ctx_sxpie(el2_sysregs_ctx, pir_el2, read_pir_el2());
1530062b6c6bSMark Brown 	}
1531d6af2344SJayanth Dodderi Chidanand 
1532062b6c6bSMark Brown 	if (is_feat_sxpoe_supported()) {
1533d6af2344SJayanth Dodderi Chidanand 		write_el2_ctx_sxpoe(el2_sysregs_ctx, por_el2, read_por_el2());
1534062b6c6bSMark Brown 	}
1535d6af2344SJayanth Dodderi Chidanand 
153641ae0473SSona Mathew 	if (is_feat_brbe_supported()) {
153741ae0473SSona Mathew 		write_el2_ctx_brbe(el2_sysregs_ctx, brbcr_el2, read_brbcr_el2());
153841ae0473SSona Mathew 	}
153941ae0473SSona Mathew 
1540d6af2344SJayanth Dodderi Chidanand 	if (is_feat_s2pie_supported()) {
1541d6af2344SJayanth Dodderi Chidanand 		write_el2_ctx_s2pie(el2_sysregs_ctx, s2pir_el2, read_s2pir_el2());
1542d6af2344SJayanth Dodderi Chidanand 	}
1543d6af2344SJayanth Dodderi Chidanand 
1544688ab57bSMark Brown 	if (is_feat_gcs_supported()) {
15456aae3acfSMadhukar Pappireddy 		write_el2_ctx_gcs(el2_sysregs_ctx, gcscr_el2, read_gcscr_el2());
15466aae3acfSMadhukar Pappireddy 		write_el2_ctx_gcs(el2_sysregs_ctx, gcspr_el2, read_gcspr_el2());
1547688ab57bSMark Brown 	}
15484ec4e545SJayanth Dodderi Chidanand 
15494ec4e545SJayanth Dodderi Chidanand 	if (is_feat_sctlr2_supported()) {
15504ec4e545SJayanth Dodderi Chidanand 		write_el2_ctx_sctlr2(el2_sysregs_ctx, sctlr2_el2, read_sctlr2_el2());
15514ec4e545SJayanth Dodderi Chidanand 	}
155228f39f02SMax Shvetsov }
155328f39f02SMax Shvetsov 
155428f39f02SMax Shvetsov /*******************************************************************************
155528f39f02SMax Shvetsov  * Restore EL2 sysreg context
155628f39f02SMax Shvetsov  ******************************************************************************/
155728f39f02SMax Shvetsov void cm_el2_sysregs_context_restore(uint32_t security_state)
155828f39f02SMax Shvetsov {
155928f39f02SMax Shvetsov 	cpu_context_t *ctx;
1560d20052f3SZelalem Aweke 	el2_sysregs_t *el2_sysregs_ctx;
156128f39f02SMax Shvetsov 
156228f39f02SMax Shvetsov 	ctx = cm_get_context(security_state);
156328f39f02SMax Shvetsov 	assert(ctx != NULL);
156428f39f02SMax Shvetsov 
1565d20052f3SZelalem Aweke 	el2_sysregs_ctx = get_el2_sysregs_ctx(ctx);
1566d20052f3SZelalem Aweke 
1567d20052f3SZelalem Aweke 	el2_sysregs_context_restore_common(el2_sysregs_ctx);
15687455cd17SGovindraj Raja 	el2_sysregs_context_restore_gic(el2_sysregs_ctx, security_state);
156930788a84SGovindraj Raja 
1570c282384dSGovindraj Raja 	if (is_feat_mte2_supported()) {
1571a796d5aaSJayanth Dodderi Chidanand 		write_tfsr_el2(read_el2_ctx_mte2(el2_sysregs_ctx, tfsr_el2));
157230788a84SGovindraj Raja 	}
15739acff28aSArvind Ram Prakash 
15749448f2b8SAndre Przywara 	if (is_feat_mpam_supported()) {
15757d930c7eSJayanth Dodderi Chidanand 		el2_sysregs_context_restore_mpam(el2_sysregs_ctx);
15769448f2b8SAndre Przywara 	}
1577bb7b85a3SAndre Przywara 
1578de8c4892SAndre Przywara 	if (is_feat_fgt_supported()) {
1579d20052f3SZelalem Aweke 		el2_sysregs_context_restore_fgt(el2_sysregs_ctx);
1580de8c4892SAndre Przywara 	}
1581bb7b85a3SAndre Przywara 
158233e6aaacSArvind Ram Prakash 	if (is_feat_fgt2_supported()) {
158333e6aaacSArvind Ram Prakash 		el2_sysregs_context_restore_fgt2(el2_sysregs_ctx);
158433e6aaacSArvind Ram Prakash 	}
158533e6aaacSArvind Ram Prakash 
1586b8f03d29SAndre Przywara 	if (is_feat_ecv_v2_supported()) {
1587d6af2344SJayanth Dodderi Chidanand 		write_cntpoff_el2(read_el2_ctx_ecv(el2_sysregs_ctx, cntpoff_el2));
1588b8f03d29SAndre Przywara 	}
1589b8f03d29SAndre Przywara 
1590ea735bf5SAndre Przywara 	if (is_feat_vhe_supported()) {
1591d6af2344SJayanth Dodderi Chidanand 		write_contextidr_el2(read_el2_ctx_vhe(el2_sysregs_ctx,
1592d6af2344SJayanth Dodderi Chidanand 					contextidr_el2));
1593d6af2344SJayanth Dodderi Chidanand 		write_ttbr1_el2(read_el2_ctx_vhe(el2_sysregs_ctx, ttbr1_el2));
1594ea735bf5SAndre Przywara 	}
15956503ff29SAndre Przywara 
15966503ff29SAndre Przywara 	if (is_feat_ras_supported()) {
1597d6af2344SJayanth Dodderi Chidanand 		write_vdisr_el2(read_el2_ctx_ras(el2_sysregs_ctx, vdisr_el2));
1598d6af2344SJayanth Dodderi Chidanand 		write_vsesr_el2(read_el2_ctx_ras(el2_sysregs_ctx, vsesr_el2));
15996503ff29SAndre Przywara 	}
1600d5384b69SAndre Przywara 
1601d5384b69SAndre Przywara 	if (is_feat_nv2_supported()) {
1602d6af2344SJayanth Dodderi Chidanand 		write_vncr_el2(read_el2_ctx_neve(el2_sysregs_ctx, vncr_el2));
1603fc8d2d39SAndre Przywara 	}
16047db710f0SAndre Przywara 
1605d6af2344SJayanth Dodderi Chidanand 	if (is_feat_trf_supported()) {
1606d6af2344SJayanth Dodderi Chidanand 		write_trfcr_el2(read_el2_ctx_trf(el2_sysregs_ctx, trfcr_el2));
1607d6af2344SJayanth Dodderi Chidanand 	}
1608d6af2344SJayanth Dodderi Chidanand 
16097db710f0SAndre Przywara 	if (is_feat_csv2_2_supported()) {
1610d6af2344SJayanth Dodderi Chidanand 		write_scxtnum_el2(read_el2_ctx_csv2_2(el2_sysregs_ctx,
1611d6af2344SJayanth Dodderi Chidanand 					scxtnum_el2));
16127db710f0SAndre Przywara 	}
16137db710f0SAndre Przywara 
1614c5a3ebbdSAndre Przywara 	if (is_feat_hcx_supported()) {
1615d6af2344SJayanth Dodderi Chidanand 		write_hcrx_el2(read_el2_ctx_hcx(el2_sysregs_ctx, hcrx_el2));
1616c5a3ebbdSAndre Przywara 	}
1617d6af2344SJayanth Dodderi Chidanand 
1618d3331603SMark Brown 	if (is_feat_tcr2_supported()) {
1619d6af2344SJayanth Dodderi Chidanand 		write_tcr2_el2(read_el2_ctx_tcr2(el2_sysregs_ctx, tcr2_el2));
1620d3331603SMark Brown 	}
1621d6af2344SJayanth Dodderi Chidanand 
1622062b6c6bSMark Brown 	if (is_feat_sxpie_supported()) {
1623d6af2344SJayanth Dodderi Chidanand 		write_pire0_el2(read_el2_ctx_sxpie(el2_sysregs_ctx, pire0_el2));
1624d6af2344SJayanth Dodderi Chidanand 		write_pir_el2(read_el2_ctx_sxpie(el2_sysregs_ctx, pir_el2));
1625062b6c6bSMark Brown 	}
1626d6af2344SJayanth Dodderi Chidanand 
1627062b6c6bSMark Brown 	if (is_feat_sxpoe_supported()) {
1628d6af2344SJayanth Dodderi Chidanand 		write_por_el2(read_el2_ctx_sxpoe(el2_sysregs_ctx, por_el2));
1629062b6c6bSMark Brown 	}
1630d6af2344SJayanth Dodderi Chidanand 
1631d6af2344SJayanth Dodderi Chidanand 	if (is_feat_s2pie_supported()) {
1632d6af2344SJayanth Dodderi Chidanand 		write_s2pir_el2(read_el2_ctx_s2pie(el2_sysregs_ctx, s2pir_el2));
1633d6af2344SJayanth Dodderi Chidanand 	}
1634d6af2344SJayanth Dodderi Chidanand 
1635688ab57bSMark Brown 	if (is_feat_gcs_supported()) {
1636d6af2344SJayanth Dodderi Chidanand 		write_gcscr_el2(read_el2_ctx_gcs(el2_sysregs_ctx, gcscr_el2));
1637d6af2344SJayanth Dodderi Chidanand 		write_gcspr_el2(read_el2_ctx_gcs(el2_sysregs_ctx, gcspr_el2));
1638688ab57bSMark Brown 	}
16394ec4e545SJayanth Dodderi Chidanand 
16404ec4e545SJayanth Dodderi Chidanand 	if (is_feat_sctlr2_supported()) {
16414ec4e545SJayanth Dodderi Chidanand 		write_sctlr2_el2(read_el2_ctx_sctlr2(el2_sysregs_ctx, sctlr2_el2));
16424ec4e545SJayanth Dodderi Chidanand 	}
164341ae0473SSona Mathew 
164441ae0473SSona Mathew 	if (is_feat_brbe_supported()) {
164541ae0473SSona Mathew 		write_brbcr_el2(read_el2_ctx_brbe(el2_sysregs_ctx, brbcr_el2));
164641ae0473SSona Mathew 	}
164728f39f02SMax Shvetsov }
1648a0674ab0SJayanth Dodderi Chidanand #endif /* (CTX_INCLUDE_EL2_REGS && IMAGE_BL31) */
164928f39f02SMax Shvetsov 
16502f41c9a7SManish Pandey #if IMAGE_BL31
16512f41c9a7SManish Pandey /*********************************************************************************
16522f41c9a7SManish Pandey * This function allows Architecture features asymmetry among cores.
16532f41c9a7SManish Pandey * TF-A assumes that all the cores in the platform has architecture feature parity
16542f41c9a7SManish Pandey * and hence the context is setup on different core (e.g. primary sets up the
16552f41c9a7SManish Pandey * context for secondary cores).This assumption may not be true for systems where
16562f41c9a7SManish Pandey * cores are not conforming to same Arch version or there is CPU Erratum which
16572f41c9a7SManish Pandey * requires certain feature to be be disabled only on a given core.
16582f41c9a7SManish Pandey *
16592f41c9a7SManish Pandey * This function is called on secondary cores to override any disparity in context
16602f41c9a7SManish Pandey * setup by primary, this would be called during warmboot path.
16612f41c9a7SManish Pandey *********************************************************************************/
16622f41c9a7SManish Pandey void cm_handle_asymmetric_features(void)
16632f41c9a7SManish Pandey {
1664f4303d05SJayanth Dodderi Chidanand 	cpu_context_t *ctx __maybe_unused = cm_get_context(NON_SECURE);
1665f4303d05SJayanth Dodderi Chidanand 
1666f4303d05SJayanth Dodderi Chidanand 	assert(ctx != NULL);
1667f4303d05SJayanth Dodderi Chidanand 
1668188f8c4bSManish Pandey #if ENABLE_SPE_FOR_NS == FEAT_STATE_CHECK_ASYMMETRIC
1669188f8c4bSManish Pandey 	if (is_feat_spe_supported()) {
1670f4303d05SJayanth Dodderi Chidanand 		spe_enable(ctx);
1671188f8c4bSManish Pandey 	} else {
1672f4303d05SJayanth Dodderi Chidanand 		spe_disable(ctx);
1673188f8c4bSManish Pandey 	}
1674188f8c4bSManish Pandey #endif
1675f4303d05SJayanth Dodderi Chidanand 
1676721249b0SArvind Ram Prakash #if ERRATA_A520_2938996 || ERRATA_X4_2726228
1677721249b0SArvind Ram Prakash 	if (check_if_affected_core() == ERRATA_APPLIES) {
1678721249b0SArvind Ram Prakash 		if (is_feat_trbe_supported()) {
1679f4303d05SJayanth Dodderi Chidanand 			trbe_disable(ctx);
1680721249b0SArvind Ram Prakash 		}
1681721249b0SArvind Ram Prakash 	}
1682721249b0SArvind Ram Prakash #endif
1683f4303d05SJayanth Dodderi Chidanand 
1684f4303d05SJayanth Dodderi Chidanand #if ENABLE_FEAT_TCR2 == FEAT_STATE_CHECK_ASYMMETRIC
1685f4303d05SJayanth Dodderi Chidanand 	el3_state_t *el3_state = get_el3state_ctx(ctx);
1686f4303d05SJayanth Dodderi Chidanand 	u_register_t spsr = read_ctx_reg(el3_state, CTX_SPSR_EL3);
1687f4303d05SJayanth Dodderi Chidanand 
1688f4303d05SJayanth Dodderi Chidanand 	if (is_feat_tcr2_supported() && (GET_RW(spsr) == MODE_RW_64)) {
1689f4303d05SJayanth Dodderi Chidanand 		tcr2_enable(ctx);
1690f4303d05SJayanth Dodderi Chidanand 	} else {
1691f4303d05SJayanth Dodderi Chidanand 		tcr2_disable(ctx);
1692f4303d05SJayanth Dodderi Chidanand 	}
1693f4303d05SJayanth Dodderi Chidanand #endif
1694f4303d05SJayanth Dodderi Chidanand 
16952f41c9a7SManish Pandey }
16962f41c9a7SManish Pandey #endif
16972f41c9a7SManish Pandey 
1698532ed618SSoby Mathew /*******************************************************************************
16998b95e848SZelalem Aweke  * This function is used to exit to Non-secure world. If CTX_INCLUDE_EL2_REGS
17008b95e848SZelalem Aweke  * is enabled, it restores EL1 and EL2 sysreg contexts instead of directly
17018b95e848SZelalem Aweke  * updating EL1 and EL2 registers. Otherwise, it calls the generic
17028b95e848SZelalem Aweke  * cm_prepare_el3_exit function.
17038b95e848SZelalem Aweke  ******************************************************************************/
17048b95e848SZelalem Aweke void cm_prepare_el3_exit_ns(void)
17058b95e848SZelalem Aweke {
17062f41c9a7SManish Pandey #if IMAGE_BL31
17072f41c9a7SManish Pandey 	/*
17082f41c9a7SManish Pandey 	 * Check and handle Architecture feature asymmetry among cores.
17092f41c9a7SManish Pandey 	 *
17102f41c9a7SManish Pandey 	 * In warmboot path secondary cores context is initialized on core which
17112f41c9a7SManish Pandey 	 * did CPU_ON SMC call, if there is feature asymmetry in these cores handle
17122f41c9a7SManish Pandey 	 * it in this function call.
17132f41c9a7SManish Pandey 	 * For Symmetric cores this is an empty function.
17142f41c9a7SManish Pandey 	 */
17152f41c9a7SManish Pandey 	cm_handle_asymmetric_features();
17162f41c9a7SManish Pandey #endif
17172f41c9a7SManish Pandey 
1718a0674ab0SJayanth Dodderi Chidanand #if (CTX_INCLUDE_EL2_REGS && IMAGE_BL31)
17194085a02cSBoyan Karatotev #if ENABLE_ASSERTIONS
17208b95e848SZelalem Aweke 	cpu_context_t *ctx = cm_get_context(NON_SECURE);
17218b95e848SZelalem Aweke 	assert(ctx != NULL);
17228b95e848SZelalem Aweke 
1723b515f541SZelalem Aweke 	/* Assert that EL2 is used. */
17244085a02cSBoyan Karatotev 	u_register_t scr_el3 = read_ctx_reg(get_el3state_ctx(ctx), CTX_SCR_EL3);
1725b515f541SZelalem Aweke 	assert(((scr_el3 & SCR_HCE_BIT) != 0UL) &&
1726b515f541SZelalem Aweke 			(el_implemented(2U) != EL_IMPL_NONE));
17274085a02cSBoyan Karatotev #endif /* ENABLE_ASSERTIONS */
17288b95e848SZelalem Aweke 
1729a0674ab0SJayanth Dodderi Chidanand 	/* Restore EL2 sysreg contexts */
17308b95e848SZelalem Aweke 	cm_el2_sysregs_context_restore(NON_SECURE);
17318b95e848SZelalem Aweke 	cm_set_next_eret_context(NON_SECURE);
17328b95e848SZelalem Aweke #else
17338b95e848SZelalem Aweke 	cm_prepare_el3_exit(NON_SECURE);
1734a0674ab0SJayanth Dodderi Chidanand #endif /* (CTX_INCLUDE_EL2_REGS && IMAGE_BL31) */
17358b95e848SZelalem Aweke }
17368b95e848SZelalem Aweke 
1737a0674ab0SJayanth Dodderi Chidanand #if ((IMAGE_BL1) || (IMAGE_BL31 && (!CTX_INCLUDE_EL2_REGS)))
1738a0674ab0SJayanth Dodderi Chidanand /*******************************************************************************
1739a0674ab0SJayanth Dodderi Chidanand  * The next set of six functions are used by runtime services to save and restore
1740a0674ab0SJayanth Dodderi Chidanand  * EL1 context on the 'cpu_context' structure for the specified security state.
1741a0674ab0SJayanth Dodderi Chidanand  ******************************************************************************/
174259f8882bSJayanth Dodderi Chidanand static void el1_sysregs_context_save(el1_sysregs_t *ctx)
174359f8882bSJayanth Dodderi Chidanand {
174442e35d2fSJayanth Dodderi Chidanand 	write_el1_ctx_common(ctx, spsr_el1, read_spsr_el1());
174542e35d2fSJayanth Dodderi Chidanand 	write_el1_ctx_common(ctx, elr_el1, read_elr_el1());
174659f8882bSJayanth Dodderi Chidanand 
174759b7c0a0SJayanth Dodderi Chidanand #if (!ERRATA_SPECULATIVE_AT)
174842e35d2fSJayanth Dodderi Chidanand 	write_el1_ctx_common(ctx, sctlr_el1, read_sctlr_el1());
174942e35d2fSJayanth Dodderi Chidanand 	write_el1_ctx_common(ctx, tcr_el1, read_tcr_el1());
175059f8882bSJayanth Dodderi Chidanand #endif /* (!ERRATA_SPECULATIVE_AT) */
175159f8882bSJayanth Dodderi Chidanand 
175242e35d2fSJayanth Dodderi Chidanand 	write_el1_ctx_common(ctx, cpacr_el1, read_cpacr_el1());
175342e35d2fSJayanth Dodderi Chidanand 	write_el1_ctx_common(ctx, csselr_el1, read_csselr_el1());
175442e35d2fSJayanth Dodderi Chidanand 	write_el1_ctx_common(ctx, sp_el1, read_sp_el1());
175542e35d2fSJayanth Dodderi Chidanand 	write_el1_ctx_common(ctx, esr_el1, read_esr_el1());
175642e35d2fSJayanth Dodderi Chidanand 	write_el1_ctx_common(ctx, mair_el1, read_mair_el1());
175742e35d2fSJayanth Dodderi Chidanand 	write_el1_ctx_common(ctx, amair_el1, read_amair_el1());
175842e35d2fSJayanth Dodderi Chidanand 	write_el1_ctx_common(ctx, actlr_el1, read_actlr_el1());
175942e35d2fSJayanth Dodderi Chidanand 	write_el1_ctx_common(ctx, tpidr_el1, read_tpidr_el1());
176042e35d2fSJayanth Dodderi Chidanand 	write_el1_ctx_common(ctx, tpidr_el0, read_tpidr_el0());
176142e35d2fSJayanth Dodderi Chidanand 	write_el1_ctx_common(ctx, tpidrro_el0, read_tpidrro_el0());
176242e35d2fSJayanth Dodderi Chidanand 	write_el1_ctx_common(ctx, far_el1, read_far_el1());
176342e35d2fSJayanth Dodderi Chidanand 	write_el1_ctx_common(ctx, afsr0_el1, read_afsr0_el1());
176442e35d2fSJayanth Dodderi Chidanand 	write_el1_ctx_common(ctx, afsr1_el1, read_afsr1_el1());
176542e35d2fSJayanth Dodderi Chidanand 	write_el1_ctx_common(ctx, contextidr_el1, read_contextidr_el1());
176642e35d2fSJayanth Dodderi Chidanand 	write_el1_ctx_common(ctx, vbar_el1, read_vbar_el1());
176742e35d2fSJayanth Dodderi Chidanand 	write_el1_ctx_common(ctx, mdccint_el1, read_mdccint_el1());
176842e35d2fSJayanth Dodderi Chidanand 	write_el1_ctx_common(ctx, mdscr_el1, read_mdscr_el1());
176959f8882bSJayanth Dodderi Chidanand 
17706595f4cbSIgor Podgainõi 	write_el1_ctx_common_sysreg128(ctx, par_el1, read_par_el1());
17716595f4cbSIgor Podgainõi 	write_el1_ctx_common_sysreg128(ctx, ttbr0_el1, read_ttbr0_el1());
17726595f4cbSIgor Podgainõi 	write_el1_ctx_common_sysreg128(ctx, ttbr1_el1, read_ttbr1_el1());
17736595f4cbSIgor Podgainõi 
177442e35d2fSJayanth Dodderi Chidanand 	if (CTX_INCLUDE_AARCH32_REGS) {
177542e35d2fSJayanth Dodderi Chidanand 		/* Save Aarch32 registers */
177642e35d2fSJayanth Dodderi Chidanand 		write_el1_ctx_aarch32(ctx, spsr_abt, read_spsr_abt());
177742e35d2fSJayanth Dodderi Chidanand 		write_el1_ctx_aarch32(ctx, spsr_und, read_spsr_und());
177842e35d2fSJayanth Dodderi Chidanand 		write_el1_ctx_aarch32(ctx, spsr_irq, read_spsr_irq());
177942e35d2fSJayanth Dodderi Chidanand 		write_el1_ctx_aarch32(ctx, spsr_fiq, read_spsr_fiq());
178042e35d2fSJayanth Dodderi Chidanand 		write_el1_ctx_aarch32(ctx, dacr32_el2, read_dacr32_el2());
178142e35d2fSJayanth Dodderi Chidanand 		write_el1_ctx_aarch32(ctx, ifsr32_el2, read_ifsr32_el2());
178242e35d2fSJayanth Dodderi Chidanand 	}
178359f8882bSJayanth Dodderi Chidanand 
178442e35d2fSJayanth Dodderi Chidanand 	if (NS_TIMER_SWITCH) {
178542e35d2fSJayanth Dodderi Chidanand 		/* Save NS Timer registers */
178642e35d2fSJayanth Dodderi Chidanand 		write_el1_ctx_arch_timer(ctx, cntp_ctl_el0, read_cntp_ctl_el0());
178742e35d2fSJayanth Dodderi Chidanand 		write_el1_ctx_arch_timer(ctx, cntp_cval_el0, read_cntp_cval_el0());
178842e35d2fSJayanth Dodderi Chidanand 		write_el1_ctx_arch_timer(ctx, cntv_ctl_el0, read_cntv_ctl_el0());
178942e35d2fSJayanth Dodderi Chidanand 		write_el1_ctx_arch_timer(ctx, cntv_cval_el0, read_cntv_cval_el0());
179042e35d2fSJayanth Dodderi Chidanand 		write_el1_ctx_arch_timer(ctx, cntkctl_el1, read_cntkctl_el1());
179142e35d2fSJayanth Dodderi Chidanand 	}
179259f8882bSJayanth Dodderi Chidanand 
179342e35d2fSJayanth Dodderi Chidanand 	if (is_feat_mte2_supported()) {
179442e35d2fSJayanth Dodderi Chidanand 		write_el1_ctx_mte2(ctx, tfsre0_el1, read_tfsre0_el1());
179542e35d2fSJayanth Dodderi Chidanand 		write_el1_ctx_mte2(ctx, tfsr_el1, read_tfsr_el1());
179642e35d2fSJayanth Dodderi Chidanand 		write_el1_ctx_mte2(ctx, rgsr_el1, read_rgsr_el1());
179742e35d2fSJayanth Dodderi Chidanand 		write_el1_ctx_mte2(ctx, gcr_el1, read_gcr_el1());
179842e35d2fSJayanth Dodderi Chidanand 	}
179959f8882bSJayanth Dodderi Chidanand 
1800ed9bb824SMadhukar Pappireddy 	if (is_feat_ras_supported()) {
180142e35d2fSJayanth Dodderi Chidanand 		write_el1_ctx_ras(ctx, disr_el1, read_disr_el1());
1802ed9bb824SMadhukar Pappireddy 	}
1803ed9bb824SMadhukar Pappireddy 
1804ed9bb824SMadhukar Pappireddy 	if (is_feat_s1pie_supported()) {
180542e35d2fSJayanth Dodderi Chidanand 		write_el1_ctx_s1pie(ctx, pire0_el1, read_pire0_el1());
180642e35d2fSJayanth Dodderi Chidanand 		write_el1_ctx_s1pie(ctx, pir_el1, read_pir_el1());
1807ed9bb824SMadhukar Pappireddy 	}
1808ed9bb824SMadhukar Pappireddy 
1809ed9bb824SMadhukar Pappireddy 	if (is_feat_s1poe_supported()) {
181042e35d2fSJayanth Dodderi Chidanand 		write_el1_ctx_s1poe(ctx, por_el1, read_por_el1());
1811ed9bb824SMadhukar Pappireddy 	}
1812ed9bb824SMadhukar Pappireddy 
1813ed9bb824SMadhukar Pappireddy 	if (is_feat_s2poe_supported()) {
181442e35d2fSJayanth Dodderi Chidanand 		write_el1_ctx_s2poe(ctx, s2por_el1, read_s2por_el1());
1815ed9bb824SMadhukar Pappireddy 	}
1816ed9bb824SMadhukar Pappireddy 
1817ed9bb824SMadhukar Pappireddy 	if (is_feat_tcr2_supported()) {
181842e35d2fSJayanth Dodderi Chidanand 		write_el1_ctx_tcr2(ctx, tcr2_el1, read_tcr2_el1());
1819ed9bb824SMadhukar Pappireddy 	}
1820d6c76e6cSMadhukar Pappireddy 
1821d6c76e6cSMadhukar Pappireddy 	if (is_feat_trf_supported()) {
182242e35d2fSJayanth Dodderi Chidanand 		write_el1_ctx_trf(ctx, trfcr_el1, read_trfcr_el1());
1823d6c76e6cSMadhukar Pappireddy 	}
1824d6c76e6cSMadhukar Pappireddy 
1825d6c76e6cSMadhukar Pappireddy 	if (is_feat_csv2_2_supported()) {
182642e35d2fSJayanth Dodderi Chidanand 		write_el1_ctx_csv2_2(ctx, scxtnum_el0, read_scxtnum_el0());
182742e35d2fSJayanth Dodderi Chidanand 		write_el1_ctx_csv2_2(ctx, scxtnum_el1, read_scxtnum_el1());
1828d6c76e6cSMadhukar Pappireddy 	}
1829d6c76e6cSMadhukar Pappireddy 
1830d6c76e6cSMadhukar Pappireddy 	if (is_feat_gcs_supported()) {
183142e35d2fSJayanth Dodderi Chidanand 		write_el1_ctx_gcs(ctx, gcscr_el1, read_gcscr_el1());
183242e35d2fSJayanth Dodderi Chidanand 		write_el1_ctx_gcs(ctx, gcscre0_el1, read_gcscre0_el1());
183342e35d2fSJayanth Dodderi Chidanand 		write_el1_ctx_gcs(ctx, gcspr_el1, read_gcspr_el1());
183442e35d2fSJayanth Dodderi Chidanand 		write_el1_ctx_gcs(ctx, gcspr_el0, read_gcspr_el0());
1835d6c76e6cSMadhukar Pappireddy 	}
18366d0433f0SJayanth Dodderi Chidanand 
18376d0433f0SJayanth Dodderi Chidanand 	if (is_feat_the_supported()) {
18386595f4cbSIgor Podgainõi 		write_el1_ctx_the_sysreg128(ctx, rcwmask_el1, read_rcwmask_el1());
18396595f4cbSIgor Podgainõi 		write_el1_ctx_the_sysreg128(ctx, rcwsmask_el1, read_rcwsmask_el1());
18406d0433f0SJayanth Dodderi Chidanand 	}
18416d0433f0SJayanth Dodderi Chidanand 
18424ec4e545SJayanth Dodderi Chidanand 	if (is_feat_sctlr2_supported()) {
18434ec4e545SJayanth Dodderi Chidanand 		write_el1_ctx_sctlr2(ctx, sctlr2_el1, read_sctlr2_el1());
18444ec4e545SJayanth Dodderi Chidanand 	}
18454ec4e545SJayanth Dodderi Chidanand 
184619d52a83SAndre Przywara 	if (is_feat_ls64_accdata_supported()) {
184719d52a83SAndre Przywara 		write_el1_ctx_ls64(ctx, accdata_el1, read_accdata_el1());
184819d52a83SAndre Przywara 	}
184959f8882bSJayanth Dodderi Chidanand }
185059f8882bSJayanth Dodderi Chidanand 
185159f8882bSJayanth Dodderi Chidanand static void el1_sysregs_context_restore(el1_sysregs_t *ctx)
185259f8882bSJayanth Dodderi Chidanand {
185342e35d2fSJayanth Dodderi Chidanand 	write_spsr_el1(read_el1_ctx_common(ctx, spsr_el1));
185442e35d2fSJayanth Dodderi Chidanand 	write_elr_el1(read_el1_ctx_common(ctx, elr_el1));
185559f8882bSJayanth Dodderi Chidanand 
185659b7c0a0SJayanth Dodderi Chidanand #if (!ERRATA_SPECULATIVE_AT)
185742e35d2fSJayanth Dodderi Chidanand 	write_sctlr_el1(read_el1_ctx_common(ctx, sctlr_el1));
185842e35d2fSJayanth Dodderi Chidanand 	write_tcr_el1(read_el1_ctx_common(ctx, tcr_el1));
185959f8882bSJayanth Dodderi Chidanand #endif /* (!ERRATA_SPECULATIVE_AT) */
186059f8882bSJayanth Dodderi Chidanand 
186142e35d2fSJayanth Dodderi Chidanand 	write_cpacr_el1(read_el1_ctx_common(ctx, cpacr_el1));
186242e35d2fSJayanth Dodderi Chidanand 	write_csselr_el1(read_el1_ctx_common(ctx, csselr_el1));
186342e35d2fSJayanth Dodderi Chidanand 	write_sp_el1(read_el1_ctx_common(ctx, sp_el1));
186442e35d2fSJayanth Dodderi Chidanand 	write_esr_el1(read_el1_ctx_common(ctx, esr_el1));
186542e35d2fSJayanth Dodderi Chidanand 	write_ttbr0_el1(read_el1_ctx_common(ctx, ttbr0_el1));
186642e35d2fSJayanth Dodderi Chidanand 	write_ttbr1_el1(read_el1_ctx_common(ctx, ttbr1_el1));
186742e35d2fSJayanth Dodderi Chidanand 	write_mair_el1(read_el1_ctx_common(ctx, mair_el1));
186842e35d2fSJayanth Dodderi Chidanand 	write_amair_el1(read_el1_ctx_common(ctx, amair_el1));
186942e35d2fSJayanth Dodderi Chidanand 	write_actlr_el1(read_el1_ctx_common(ctx, actlr_el1));
187042e35d2fSJayanth Dodderi Chidanand 	write_tpidr_el1(read_el1_ctx_common(ctx, tpidr_el1));
187142e35d2fSJayanth Dodderi Chidanand 	write_tpidr_el0(read_el1_ctx_common(ctx, tpidr_el0));
187242e35d2fSJayanth Dodderi Chidanand 	write_tpidrro_el0(read_el1_ctx_common(ctx, tpidrro_el0));
187342e35d2fSJayanth Dodderi Chidanand 	write_par_el1(read_el1_ctx_common(ctx, par_el1));
187442e35d2fSJayanth Dodderi Chidanand 	write_far_el1(read_el1_ctx_common(ctx, far_el1));
187542e35d2fSJayanth Dodderi Chidanand 	write_afsr0_el1(read_el1_ctx_common(ctx, afsr0_el1));
187642e35d2fSJayanth Dodderi Chidanand 	write_afsr1_el1(read_el1_ctx_common(ctx, afsr1_el1));
187742e35d2fSJayanth Dodderi Chidanand 	write_contextidr_el1(read_el1_ctx_common(ctx, contextidr_el1));
187842e35d2fSJayanth Dodderi Chidanand 	write_vbar_el1(read_el1_ctx_common(ctx, vbar_el1));
187942e35d2fSJayanth Dodderi Chidanand 	write_mdccint_el1(read_el1_ctx_common(ctx, mdccint_el1));
188042e35d2fSJayanth Dodderi Chidanand 	write_mdscr_el1(read_el1_ctx_common(ctx, mdscr_el1));
188159f8882bSJayanth Dodderi Chidanand 
188242e35d2fSJayanth Dodderi Chidanand 	if (CTX_INCLUDE_AARCH32_REGS) {
188342e35d2fSJayanth Dodderi Chidanand 		/* Restore Aarch32 registers */
188442e35d2fSJayanth Dodderi Chidanand 		write_spsr_abt(read_el1_ctx_aarch32(ctx, spsr_abt));
188542e35d2fSJayanth Dodderi Chidanand 		write_spsr_und(read_el1_ctx_aarch32(ctx, spsr_und));
188642e35d2fSJayanth Dodderi Chidanand 		write_spsr_irq(read_el1_ctx_aarch32(ctx, spsr_irq));
188742e35d2fSJayanth Dodderi Chidanand 		write_spsr_fiq(read_el1_ctx_aarch32(ctx, spsr_fiq));
188842e35d2fSJayanth Dodderi Chidanand 		write_dacr32_el2(read_el1_ctx_aarch32(ctx, dacr32_el2));
188942e35d2fSJayanth Dodderi Chidanand 		write_ifsr32_el2(read_el1_ctx_aarch32(ctx, ifsr32_el2));
189042e35d2fSJayanth Dodderi Chidanand 	}
189159f8882bSJayanth Dodderi Chidanand 
189242e35d2fSJayanth Dodderi Chidanand 	if (NS_TIMER_SWITCH) {
189342e35d2fSJayanth Dodderi Chidanand 		/* Restore NS Timer registers */
189442e35d2fSJayanth Dodderi Chidanand 		write_cntp_ctl_el0(read_el1_ctx_arch_timer(ctx, cntp_ctl_el0));
189542e35d2fSJayanth Dodderi Chidanand 		write_cntp_cval_el0(read_el1_ctx_arch_timer(ctx, cntp_cval_el0));
189642e35d2fSJayanth Dodderi Chidanand 		write_cntv_ctl_el0(read_el1_ctx_arch_timer(ctx, cntv_ctl_el0));
189742e35d2fSJayanth Dodderi Chidanand 		write_cntv_cval_el0(read_el1_ctx_arch_timer(ctx, cntv_cval_el0));
189842e35d2fSJayanth Dodderi Chidanand 		write_cntkctl_el1(read_el1_ctx_arch_timer(ctx, cntkctl_el1));
189942e35d2fSJayanth Dodderi Chidanand 	}
190059f8882bSJayanth Dodderi Chidanand 
190142e35d2fSJayanth Dodderi Chidanand 	if (is_feat_mte2_supported()) {
190242e35d2fSJayanth Dodderi Chidanand 		write_tfsre0_el1(read_el1_ctx_mte2(ctx, tfsre0_el1));
190342e35d2fSJayanth Dodderi Chidanand 		write_tfsr_el1(read_el1_ctx_mte2(ctx, tfsr_el1));
190442e35d2fSJayanth Dodderi Chidanand 		write_rgsr_el1(read_el1_ctx_mte2(ctx, rgsr_el1));
190542e35d2fSJayanth Dodderi Chidanand 		write_gcr_el1(read_el1_ctx_mte2(ctx, gcr_el1));
190642e35d2fSJayanth Dodderi Chidanand 	}
190759f8882bSJayanth Dodderi Chidanand 
1908ed9bb824SMadhukar Pappireddy 	if (is_feat_ras_supported()) {
190942e35d2fSJayanth Dodderi Chidanand 		write_disr_el1(read_el1_ctx_ras(ctx, disr_el1));
1910ed9bb824SMadhukar Pappireddy 	}
1911ed9bb824SMadhukar Pappireddy 
1912ed9bb824SMadhukar Pappireddy 	if (is_feat_s1pie_supported()) {
191342e35d2fSJayanth Dodderi Chidanand 		write_pire0_el1(read_el1_ctx_s1pie(ctx, pire0_el1));
191442e35d2fSJayanth Dodderi Chidanand 		write_pir_el1(read_el1_ctx_s1pie(ctx, pir_el1));
1915ed9bb824SMadhukar Pappireddy 	}
1916ed9bb824SMadhukar Pappireddy 
1917ed9bb824SMadhukar Pappireddy 	if (is_feat_s1poe_supported()) {
191842e35d2fSJayanth Dodderi Chidanand 		write_por_el1(read_el1_ctx_s1poe(ctx, por_el1));
1919ed9bb824SMadhukar Pappireddy 	}
1920ed9bb824SMadhukar Pappireddy 
1921ed9bb824SMadhukar Pappireddy 	if (is_feat_s2poe_supported()) {
192242e35d2fSJayanth Dodderi Chidanand 		write_s2por_el1(read_el1_ctx_s2poe(ctx, s2por_el1));
1923ed9bb824SMadhukar Pappireddy 	}
1924ed9bb824SMadhukar Pappireddy 
1925ed9bb824SMadhukar Pappireddy 	if (is_feat_tcr2_supported()) {
192642e35d2fSJayanth Dodderi Chidanand 		write_tcr2_el1(read_el1_ctx_tcr2(ctx, tcr2_el1));
1927ed9bb824SMadhukar Pappireddy 	}
1928d6c76e6cSMadhukar Pappireddy 
1929d6c76e6cSMadhukar Pappireddy 	if (is_feat_trf_supported()) {
193042e35d2fSJayanth Dodderi Chidanand 		write_trfcr_el1(read_el1_ctx_trf(ctx, trfcr_el1));
1931d6c76e6cSMadhukar Pappireddy 	}
1932d6c76e6cSMadhukar Pappireddy 
1933d6c76e6cSMadhukar Pappireddy 	if (is_feat_csv2_2_supported()) {
193442e35d2fSJayanth Dodderi Chidanand 		write_scxtnum_el0(read_el1_ctx_csv2_2(ctx, scxtnum_el0));
193542e35d2fSJayanth Dodderi Chidanand 		write_scxtnum_el1(read_el1_ctx_csv2_2(ctx, scxtnum_el1));
1936d6c76e6cSMadhukar Pappireddy 	}
1937d6c76e6cSMadhukar Pappireddy 
1938d6c76e6cSMadhukar Pappireddy 	if (is_feat_gcs_supported()) {
193942e35d2fSJayanth Dodderi Chidanand 		write_gcscr_el1(read_el1_ctx_gcs(ctx, gcscr_el1));
194042e35d2fSJayanth Dodderi Chidanand 		write_gcscre0_el1(read_el1_ctx_gcs(ctx, gcscre0_el1));
194142e35d2fSJayanth Dodderi Chidanand 		write_gcspr_el1(read_el1_ctx_gcs(ctx, gcspr_el1));
194242e35d2fSJayanth Dodderi Chidanand 		write_gcspr_el0(read_el1_ctx_gcs(ctx, gcspr_el0));
1943d6c76e6cSMadhukar Pappireddy 	}
19446d0433f0SJayanth Dodderi Chidanand 
19456d0433f0SJayanth Dodderi Chidanand 	if (is_feat_the_supported()) {
19466d0433f0SJayanth Dodderi Chidanand 		write_rcwmask_el1(read_el1_ctx_the(ctx, rcwmask_el1));
19476d0433f0SJayanth Dodderi Chidanand 		write_rcwsmask_el1(read_el1_ctx_the(ctx, rcwsmask_el1));
19486d0433f0SJayanth Dodderi Chidanand 	}
19494ec4e545SJayanth Dodderi Chidanand 
19504ec4e545SJayanth Dodderi Chidanand 	if (is_feat_sctlr2_supported()) {
19514ec4e545SJayanth Dodderi Chidanand 		write_sctlr2_el1(read_el1_ctx_sctlr2(ctx, sctlr2_el1));
19524ec4e545SJayanth Dodderi Chidanand 	}
19534ec4e545SJayanth Dodderi Chidanand 
195419d52a83SAndre Przywara 	if (is_feat_ls64_accdata_supported()) {
195519d52a83SAndre Przywara 		write_accdata_el1(read_el1_ctx_ls64(ctx, accdata_el1));
195619d52a83SAndre Przywara 	}
195759f8882bSJayanth Dodderi Chidanand }
195859f8882bSJayanth Dodderi Chidanand 
19598b95e848SZelalem Aweke /*******************************************************************************
1960a0674ab0SJayanth Dodderi Chidanand  * The next couple of functions are used by runtime services to save and restore
1961a0674ab0SJayanth Dodderi Chidanand  * EL1 context on the 'cpu_context' structure for the specified security state.
1962532ed618SSoby Mathew  ******************************************************************************/
1963532ed618SSoby Mathew void cm_el1_sysregs_context_save(uint32_t security_state)
1964532ed618SSoby Mathew {
1965532ed618SSoby Mathew 	cpu_context_t *ctx;
1966532ed618SSoby Mathew 
1967532ed618SSoby Mathew 	ctx = cm_get_context(security_state);
1968a0fee747SAntonio Nino Diaz 	assert(ctx != NULL);
1969532ed618SSoby Mathew 
19702825946eSMax Shvetsov 	el1_sysregs_context_save(get_el1_sysregs_ctx(ctx));
197117b4c0ddSDimitris Papastamos 
197217b4c0ddSDimitris Papastamos #if IMAGE_BL31
197317b4c0ddSDimitris Papastamos 	if (security_state == SECURE)
197417b4c0ddSDimitris Papastamos 		PUBLISH_EVENT(cm_exited_secure_world);
197517b4c0ddSDimitris Papastamos 	else
197617b4c0ddSDimitris Papastamos 		PUBLISH_EVENT(cm_exited_normal_world);
197717b4c0ddSDimitris Papastamos #endif
1978532ed618SSoby Mathew }
1979532ed618SSoby Mathew 
1980532ed618SSoby Mathew void cm_el1_sysregs_context_restore(uint32_t security_state)
1981532ed618SSoby Mathew {
1982532ed618SSoby Mathew 	cpu_context_t *ctx;
1983532ed618SSoby Mathew 
1984532ed618SSoby Mathew 	ctx = cm_get_context(security_state);
1985a0fee747SAntonio Nino Diaz 	assert(ctx != NULL);
1986532ed618SSoby Mathew 
19872825946eSMax Shvetsov 	el1_sysregs_context_restore(get_el1_sysregs_ctx(ctx));
198817b4c0ddSDimitris Papastamos 
198917b4c0ddSDimitris Papastamos #if IMAGE_BL31
199017b4c0ddSDimitris Papastamos 	if (security_state == SECURE)
199117b4c0ddSDimitris Papastamos 		PUBLISH_EVENT(cm_entering_secure_world);
199217b4c0ddSDimitris Papastamos 	else
199317b4c0ddSDimitris Papastamos 		PUBLISH_EVENT(cm_entering_normal_world);
199417b4c0ddSDimitris Papastamos #endif
1995532ed618SSoby Mathew }
1996532ed618SSoby Mathew 
1997a0674ab0SJayanth Dodderi Chidanand #endif /* ((IMAGE_BL1) || (IMAGE_BL31 && (!CTX_INCLUDE_EL2_REGS))) */
1998a0674ab0SJayanth Dodderi Chidanand 
1999532ed618SSoby Mathew /*******************************************************************************
2000532ed618SSoby Mathew  * This function populates ELR_EL3 member of 'cpu_context' pertaining to the
2001532ed618SSoby Mathew  * given security state with the given entrypoint
2002532ed618SSoby Mathew  ******************************************************************************/
2003532ed618SSoby Mathew void cm_set_elr_el3(uint32_t security_state, uintptr_t entrypoint)
2004532ed618SSoby Mathew {
2005532ed618SSoby Mathew 	cpu_context_t *ctx;
2006532ed618SSoby Mathew 	el3_state_t *state;
2007532ed618SSoby Mathew 
2008532ed618SSoby Mathew 	ctx = cm_get_context(security_state);
2009a0fee747SAntonio Nino Diaz 	assert(ctx != NULL);
2010532ed618SSoby Mathew 
2011532ed618SSoby Mathew 	/* Populate EL3 state so that ERET jumps to the correct entry */
2012532ed618SSoby Mathew 	state = get_el3state_ctx(ctx);
2013532ed618SSoby Mathew 	write_ctx_reg(state, CTX_ELR_EL3, entrypoint);
2014532ed618SSoby Mathew }
2015532ed618SSoby Mathew 
2016532ed618SSoby Mathew /*******************************************************************************
2017532ed618SSoby Mathew  * This function populates ELR_EL3 and SPSR_EL3 members of 'cpu_context'
2018532ed618SSoby Mathew  * pertaining to the given security state
2019532ed618SSoby Mathew  ******************************************************************************/
2020532ed618SSoby Mathew void cm_set_elr_spsr_el3(uint32_t security_state,
2021532ed618SSoby Mathew 			uintptr_t entrypoint, uint32_t spsr)
2022532ed618SSoby Mathew {
2023532ed618SSoby Mathew 	cpu_context_t *ctx;
2024532ed618SSoby Mathew 	el3_state_t *state;
2025532ed618SSoby Mathew 
2026532ed618SSoby Mathew 	ctx = cm_get_context(security_state);
2027a0fee747SAntonio Nino Diaz 	assert(ctx != NULL);
2028532ed618SSoby Mathew 
2029532ed618SSoby Mathew 	/* Populate EL3 state so that ERET jumps to the correct entry */
2030532ed618SSoby Mathew 	state = get_el3state_ctx(ctx);
2031532ed618SSoby Mathew 	write_ctx_reg(state, CTX_ELR_EL3, entrypoint);
2032532ed618SSoby Mathew 	write_ctx_reg(state, CTX_SPSR_EL3, spsr);
2033532ed618SSoby Mathew }
2034532ed618SSoby Mathew 
2035532ed618SSoby Mathew /*******************************************************************************
2036532ed618SSoby Mathew  * This function updates a single bit in the SCR_EL3 member of the 'cpu_context'
2037532ed618SSoby Mathew  * pertaining to the given security state using the value and bit position
2038532ed618SSoby Mathew  * specified in the parameters. It preserves all other bits.
2039532ed618SSoby Mathew  ******************************************************************************/
2040532ed618SSoby Mathew void cm_write_scr_el3_bit(uint32_t security_state,
2041532ed618SSoby Mathew 			  uint32_t bit_pos,
2042532ed618SSoby Mathew 			  uint32_t value)
2043532ed618SSoby Mathew {
2044532ed618SSoby Mathew 	cpu_context_t *ctx;
2045532ed618SSoby Mathew 	el3_state_t *state;
2046f1be00daSLouis Mayencourt 	u_register_t scr_el3;
2047532ed618SSoby Mathew 
2048532ed618SSoby Mathew 	ctx = cm_get_context(security_state);
2049a0fee747SAntonio Nino Diaz 	assert(ctx != NULL);
2050532ed618SSoby Mathew 
2051532ed618SSoby Mathew 	/* Ensure that the bit position is a valid one */
2052d7b5f408SJimmy Brisson 	assert(((1UL << bit_pos) & SCR_VALID_BIT_MASK) != 0U);
2053532ed618SSoby Mathew 
2054532ed618SSoby Mathew 	/* Ensure that the 'value' is only a bit wide */
2055a0fee747SAntonio Nino Diaz 	assert(value <= 1U);
2056532ed618SSoby Mathew 
2057532ed618SSoby Mathew 	/*
2058532ed618SSoby Mathew 	 * Get the SCR_EL3 value from the cpu context, clear the desired bit
2059532ed618SSoby Mathew 	 * and set it to its new value.
2060532ed618SSoby Mathew 	 */
2061532ed618SSoby Mathew 	state = get_el3state_ctx(ctx);
2062f1be00daSLouis Mayencourt 	scr_el3 = read_ctx_reg(state, CTX_SCR_EL3);
2063d7b5f408SJimmy Brisson 	scr_el3 &= ~(1UL << bit_pos);
2064f1be00daSLouis Mayencourt 	scr_el3 |= (u_register_t)value << bit_pos;
2065532ed618SSoby Mathew 	write_ctx_reg(state, CTX_SCR_EL3, scr_el3);
2066532ed618SSoby Mathew }
2067532ed618SSoby Mathew 
2068532ed618SSoby Mathew /*******************************************************************************
2069532ed618SSoby Mathew  * This function retrieves SCR_EL3 member of 'cpu_context' pertaining to the
2070532ed618SSoby Mathew  * given security state.
2071532ed618SSoby Mathew  ******************************************************************************/
2072f1be00daSLouis Mayencourt u_register_t cm_get_scr_el3(uint32_t security_state)
2073532ed618SSoby Mathew {
2074532ed618SSoby Mathew 	cpu_context_t *ctx;
2075532ed618SSoby Mathew 	el3_state_t *state;
2076532ed618SSoby Mathew 
2077532ed618SSoby Mathew 	ctx = cm_get_context(security_state);
2078a0fee747SAntonio Nino Diaz 	assert(ctx != NULL);
2079532ed618SSoby Mathew 
2080532ed618SSoby Mathew 	/* Populate EL3 state so that ERET jumps to the correct entry */
2081532ed618SSoby Mathew 	state = get_el3state_ctx(ctx);
2082f1be00daSLouis Mayencourt 	return read_ctx_reg(state, CTX_SCR_EL3);
2083532ed618SSoby Mathew }
2084532ed618SSoby Mathew 
2085532ed618SSoby Mathew /*******************************************************************************
2086532ed618SSoby Mathew  * This function is used to program the context that's used for exception
2087532ed618SSoby Mathew  * return. This initializes the SP_EL3 to a pointer to a 'cpu_context' set for
2088532ed618SSoby Mathew  * the required security state
2089532ed618SSoby Mathew  ******************************************************************************/
2090532ed618SSoby Mathew void cm_set_next_eret_context(uint32_t security_state)
2091532ed618SSoby Mathew {
2092532ed618SSoby Mathew 	cpu_context_t *ctx;
2093532ed618SSoby Mathew 
2094532ed618SSoby Mathew 	ctx = cm_get_context(security_state);
2095a0fee747SAntonio Nino Diaz 	assert(ctx != NULL);
2096532ed618SSoby Mathew 
2097532ed618SSoby Mathew 	cm_set_next_context(ctx);
2098532ed618SSoby Mathew }
2099