1532ed618SSoby Mathew /* 22bbad1d1SZelalem Aweke * Copyright (c) 2013-2022, ARM Limited and Contributors. All rights reserved. 3532ed618SSoby Mathew * 482cb2c1aSdp-arm * SPDX-License-Identifier: BSD-3-Clause 5532ed618SSoby Mathew */ 6532ed618SSoby Mathew 7532ed618SSoby Mathew #include <assert.h> 840daecc1SAntonio Nino Diaz #include <stdbool.h> 9532ed618SSoby Mathew #include <string.h> 1009d40e0eSAntonio Nino Diaz 1109d40e0eSAntonio Nino Diaz #include <platform_def.h> 1209d40e0eSAntonio Nino Diaz 1309d40e0eSAntonio Nino Diaz #include <arch.h> 1409d40e0eSAntonio Nino Diaz #include <arch_helpers.h> 15b7e398d6SSoby Mathew #include <arch_features.h> 1609d40e0eSAntonio Nino Diaz #include <bl31/interrupt_mgmt.h> 1709d40e0eSAntonio Nino Diaz #include <common/bl_common.h> 1809d40e0eSAntonio Nino Diaz #include <context.h> 198b95e848SZelalem Aweke #include <drivers/arm/gicv3.h> 2009d40e0eSAntonio Nino Diaz #include <lib/el3_runtime/context_mgmt.h> 2109d40e0eSAntonio Nino Diaz #include <lib/el3_runtime/pubsub_events.h> 2209d40e0eSAntonio Nino Diaz #include <lib/extensions/amu.h> 2309d40e0eSAntonio Nino Diaz #include <lib/extensions/mpam.h> 24dc78e62dSjohpow01 #include <lib/extensions/sme.h> 2509d40e0eSAntonio Nino Diaz #include <lib/extensions/spe.h> 2609d40e0eSAntonio Nino Diaz #include <lib/extensions/sve.h> 27d4582d30SManish V Badarkhe #include <lib/extensions/sys_reg_trace.h> 28813524eaSManish V Badarkhe #include <lib/extensions/trbe.h> 298fcd3d96SManish V Badarkhe #include <lib/extensions/trf.h> 3009d40e0eSAntonio Nino Diaz #include <lib/utils.h> 31532ed618SSoby Mathew 32*781d07a4SJayanth Dodderi Chidanand #if ENABLE_FEAT_TWED 33*781d07a4SJayanth Dodderi Chidanand /* Make sure delay value fits within the range(0-15) */ 34*781d07a4SJayanth Dodderi Chidanand CASSERT(((TWED_DELAY & ~SCR_TWEDEL_MASK) == 0U), assert_twed_delay_value_check); 35*781d07a4SJayanth Dodderi Chidanand #endif /* ENABLE_FEAT_TWED */ 36532ed618SSoby Mathew 37*781d07a4SJayanth Dodderi Chidanand static void manage_extensions_secure(cpu_context_t *ctx); 382bbad1d1SZelalem Aweke /****************************************************************************** 392bbad1d1SZelalem Aweke * This function performs initializations that are specific to SECURE state 402bbad1d1SZelalem Aweke * and updates the cpu context specified by 'ctx'. 412bbad1d1SZelalem Aweke *****************************************************************************/ 422bbad1d1SZelalem Aweke static void setup_secure_context(cpu_context_t *ctx, const struct entry_point_info *ep) 43532ed618SSoby Mathew { 442bbad1d1SZelalem Aweke u_register_t scr_el3; 452bbad1d1SZelalem Aweke el3_state_t *state; 462bbad1d1SZelalem Aweke 472bbad1d1SZelalem Aweke state = get_el3state_ctx(ctx); 482bbad1d1SZelalem Aweke scr_el3 = read_ctx_reg(state, CTX_SCR_EL3); 492bbad1d1SZelalem Aweke 502bbad1d1SZelalem Aweke #if defined(IMAGE_BL31) && !defined(SPD_spmd) 51532ed618SSoby Mathew /* 522bbad1d1SZelalem Aweke * SCR_EL3.IRQ, SCR_EL3.FIQ: Enable the physical FIQ and IRQ routing as 532bbad1d1SZelalem Aweke * indicated by the interrupt routing model for BL31. 54532ed618SSoby Mathew */ 552bbad1d1SZelalem Aweke scr_el3 |= get_scr_el3_from_routing_model(SECURE); 562bbad1d1SZelalem Aweke #endif 572bbad1d1SZelalem Aweke 582bbad1d1SZelalem Aweke #if !CTX_INCLUDE_MTE_REGS || ENABLE_ASSERTIONS 592bbad1d1SZelalem Aweke /* Get Memory Tagging Extension support level */ 602bbad1d1SZelalem Aweke unsigned int mte = get_armv8_5_mte_support(); 612bbad1d1SZelalem Aweke #endif 622bbad1d1SZelalem Aweke /* 632bbad1d1SZelalem Aweke * Allow access to Allocation Tags when CTX_INCLUDE_MTE_REGS 642bbad1d1SZelalem Aweke * is set, or when MTE is only implemented at EL0. 652bbad1d1SZelalem Aweke */ 662bbad1d1SZelalem Aweke #if CTX_INCLUDE_MTE_REGS 672bbad1d1SZelalem Aweke assert((mte == MTE_IMPLEMENTED_ELX) || (mte == MTE_IMPLEMENTED_ASY)); 682bbad1d1SZelalem Aweke scr_el3 |= SCR_ATA_BIT; 692bbad1d1SZelalem Aweke #else 702bbad1d1SZelalem Aweke if (mte == MTE_IMPLEMENTED_EL0) { 712bbad1d1SZelalem Aweke scr_el3 |= SCR_ATA_BIT; 722bbad1d1SZelalem Aweke } 732bbad1d1SZelalem Aweke #endif /* CTX_INCLUDE_MTE_REGS */ 742bbad1d1SZelalem Aweke 752bbad1d1SZelalem Aweke /* Enable S-EL2 if the next EL is EL2 and S-EL2 is present */ 762bbad1d1SZelalem Aweke if ((GET_EL(ep->spsr) == MODE_EL2) && is_armv8_4_sel2_present()) { 772bbad1d1SZelalem Aweke if (GET_RW(ep->spsr) != MODE_RW_64) { 782bbad1d1SZelalem Aweke ERROR("S-EL2 can not be used in AArch32\n."); 792bbad1d1SZelalem Aweke panic(); 802bbad1d1SZelalem Aweke } 812bbad1d1SZelalem Aweke 822bbad1d1SZelalem Aweke scr_el3 |= SCR_EEL2_BIT; 832bbad1d1SZelalem Aweke } 842bbad1d1SZelalem Aweke 852bbad1d1SZelalem Aweke write_ctx_reg(state, CTX_SCR_EL3, scr_el3); 862bbad1d1SZelalem Aweke 872bbad1d1SZelalem Aweke manage_extensions_secure(ctx); 882bbad1d1SZelalem Aweke } 892bbad1d1SZelalem Aweke 902bbad1d1SZelalem Aweke #if ENABLE_RME 912bbad1d1SZelalem Aweke /****************************************************************************** 922bbad1d1SZelalem Aweke * This function performs initializations that are specific to REALM state 932bbad1d1SZelalem Aweke * and updates the cpu context specified by 'ctx'. 942bbad1d1SZelalem Aweke *****************************************************************************/ 952bbad1d1SZelalem Aweke static void setup_realm_context(cpu_context_t *ctx, const struct entry_point_info *ep) 962bbad1d1SZelalem Aweke { 972bbad1d1SZelalem Aweke u_register_t scr_el3; 982bbad1d1SZelalem Aweke el3_state_t *state; 992bbad1d1SZelalem Aweke 1002bbad1d1SZelalem Aweke state = get_el3state_ctx(ctx); 1012bbad1d1SZelalem Aweke scr_el3 = read_ctx_reg(state, CTX_SCR_EL3); 1022bbad1d1SZelalem Aweke 1032bbad1d1SZelalem Aweke scr_el3 |= SCR_NS_BIT | SCR_NSE_BIT | SCR_EnSCXT_BIT; 1042bbad1d1SZelalem Aweke 1052bbad1d1SZelalem Aweke write_ctx_reg(state, CTX_SCR_EL3, scr_el3); 1062bbad1d1SZelalem Aweke } 1072bbad1d1SZelalem Aweke #endif /* ENABLE_RME */ 1082bbad1d1SZelalem Aweke 1092bbad1d1SZelalem Aweke /****************************************************************************** 1102bbad1d1SZelalem Aweke * This function performs initializations that are specific to NON-SECURE state 1112bbad1d1SZelalem Aweke * and updates the cpu context specified by 'ctx'. 1122bbad1d1SZelalem Aweke *****************************************************************************/ 1132bbad1d1SZelalem Aweke static void setup_ns_context(cpu_context_t *ctx, const struct entry_point_info *ep) 1142bbad1d1SZelalem Aweke { 1152bbad1d1SZelalem Aweke u_register_t scr_el3; 1162bbad1d1SZelalem Aweke el3_state_t *state; 1172bbad1d1SZelalem Aweke 1182bbad1d1SZelalem Aweke state = get_el3state_ctx(ctx); 1192bbad1d1SZelalem Aweke scr_el3 = read_ctx_reg(state, CTX_SCR_EL3); 1202bbad1d1SZelalem Aweke 1212bbad1d1SZelalem Aweke /* SCR_NS: Set the NS bit */ 1222bbad1d1SZelalem Aweke scr_el3 |= SCR_NS_BIT; 1232bbad1d1SZelalem Aweke 1242bbad1d1SZelalem Aweke #if !CTX_INCLUDE_PAUTH_REGS 1252bbad1d1SZelalem Aweke /* 1262bbad1d1SZelalem Aweke * If the pointer authentication registers aren't saved during world 1272bbad1d1SZelalem Aweke * switches the value of the registers can be leaked from the Secure to 1282bbad1d1SZelalem Aweke * the Non-secure world. To prevent this, rather than enabling pointer 1292bbad1d1SZelalem Aweke * authentication everywhere, we only enable it in the Non-secure world. 1302bbad1d1SZelalem Aweke * 1312bbad1d1SZelalem Aweke * If the Secure world wants to use pointer authentication, 1322bbad1d1SZelalem Aweke * CTX_INCLUDE_PAUTH_REGS must be set to 1. 1332bbad1d1SZelalem Aweke */ 1342bbad1d1SZelalem Aweke scr_el3 |= SCR_API_BIT | SCR_APK_BIT; 1352bbad1d1SZelalem Aweke #endif /* !CTX_INCLUDE_PAUTH_REGS */ 1362bbad1d1SZelalem Aweke 1372bbad1d1SZelalem Aweke /* Allow access to Allocation Tags when MTE is implemented. */ 1382bbad1d1SZelalem Aweke scr_el3 |= SCR_ATA_BIT; 1392bbad1d1SZelalem Aweke 1402bbad1d1SZelalem Aweke #ifdef IMAGE_BL31 1412bbad1d1SZelalem Aweke /* 1422bbad1d1SZelalem Aweke * SCR_EL3.IRQ, SCR_EL3.FIQ: Enable the physical FIQ and IRQ routing as 1432bbad1d1SZelalem Aweke * indicated by the interrupt routing model for BL31. 1442bbad1d1SZelalem Aweke */ 1452bbad1d1SZelalem Aweke scr_el3 |= get_scr_el3_from_routing_model(NON_SECURE); 1462bbad1d1SZelalem Aweke #endif 1472bbad1d1SZelalem Aweke write_ctx_reg(state, CTX_SCR_EL3, scr_el3); 1488b95e848SZelalem Aweke 1498b95e848SZelalem Aweke /* Initialize EL2 context registers */ 1508b95e848SZelalem Aweke #if CTX_INCLUDE_EL2_REGS 1518b95e848SZelalem Aweke 1528b95e848SZelalem Aweke /* 1538b95e848SZelalem Aweke * Initialize SCTLR_EL2 context register using Endianness value 1548b95e848SZelalem Aweke * taken from the entrypoint attribute. 1558b95e848SZelalem Aweke */ 1568b95e848SZelalem Aweke u_register_t sctlr_el2 = (EP_GET_EE(ep->h.attr) != 0U) ? SCTLR_EE_BIT : 0UL; 1578b95e848SZelalem Aweke sctlr_el2 |= SCTLR_EL2_RES1; 1588b95e848SZelalem Aweke write_ctx_reg(get_el2_sysregs_ctx(ctx), CTX_SCTLR_EL2, 1598b95e848SZelalem Aweke sctlr_el2); 1608b95e848SZelalem Aweke 1618b95e848SZelalem Aweke /* 1628b95e848SZelalem Aweke * The GICv3 driver initializes the ICC_SRE_EL2 register during 1638b95e848SZelalem Aweke * platform setup. Use the same setting for the corresponding 1648b95e848SZelalem Aweke * context register to make sure the correct bits are set when 1658b95e848SZelalem Aweke * restoring NS context. 1668b95e848SZelalem Aweke */ 1678b95e848SZelalem Aweke u_register_t icc_sre_el2 = read_icc_sre_el2(); 1688b95e848SZelalem Aweke icc_sre_el2 |= (ICC_SRE_DIB_BIT | ICC_SRE_DFB_BIT); 1698b95e848SZelalem Aweke icc_sre_el2 |= (ICC_SRE_EN_BIT | ICC_SRE_SRE_BIT); 1708b95e848SZelalem Aweke write_ctx_reg(get_el2_sysregs_ctx(ctx), CTX_ICC_SRE_EL2, 1718b95e848SZelalem Aweke icc_sre_el2); 1728b95e848SZelalem Aweke #endif /* CTX_INCLUDE_EL2_REGS */ 173532ed618SSoby Mathew } 174532ed618SSoby Mathew 175532ed618SSoby Mathew /******************************************************************************* 1762bbad1d1SZelalem Aweke * The following function performs initialization of the cpu_context 'ctx' 1772bbad1d1SZelalem Aweke * for first use that is common to all security states, and sets the 1782bbad1d1SZelalem Aweke * initial entrypoint state as specified by the entry_point_info structure. 179532ed618SSoby Mathew * 1808aabea33SPaul Beesley * The EE and ST attributes are used to configure the endianness and secure 181532ed618SSoby Mathew * timer availability for the new execution context. 182532ed618SSoby Mathew ******************************************************************************/ 1832bbad1d1SZelalem Aweke static void setup_context_common(cpu_context_t *ctx, const entry_point_info_t *ep) 184532ed618SSoby Mathew { 185f1be00daSLouis Mayencourt u_register_t scr_el3; 186532ed618SSoby Mathew el3_state_t *state; 187532ed618SSoby Mathew gp_regs_t *gp_regs; 188eeb5a7b5SDeepika Bhavnani u_register_t sctlr_elx, actlr_elx; 189532ed618SSoby Mathew 190532ed618SSoby Mathew /* Clear any residual register values from the context */ 19132f0d3c6SDouglas Raillard zeromem(ctx, sizeof(*ctx)); 192532ed618SSoby Mathew 193532ed618SSoby Mathew /* 19418f2efd6SDavid Cunado * SCR_EL3 was initialised during reset sequence in macro 19518f2efd6SDavid Cunado * el3_arch_init_common. This code modifies the SCR_EL3 fields that 19618f2efd6SDavid Cunado * affect the next EL. 19718f2efd6SDavid Cunado * 19818f2efd6SDavid Cunado * The following fields are initially set to zero and then updated to 19918f2efd6SDavid Cunado * the required value depending on the state of the SPSR_EL3 and the 20018f2efd6SDavid Cunado * Security state and entrypoint attributes of the next EL. 201532ed618SSoby Mathew */ 202f1be00daSLouis Mayencourt scr_el3 = read_scr(); 203532ed618SSoby Mathew scr_el3 &= ~(SCR_NS_BIT | SCR_RW_BIT | SCR_FIQ_BIT | SCR_IRQ_BIT | 2042bbad1d1SZelalem Aweke SCR_ST_BIT | SCR_HCE_BIT | SCR_NSE_BIT); 205c5ea4f8aSZelalem Aweke 20618f2efd6SDavid Cunado /* 20718f2efd6SDavid Cunado * SCR_EL3.RW: Set the execution state, AArch32 or AArch64, for next 20818f2efd6SDavid Cunado * Exception level as specified by SPSR. 20918f2efd6SDavid Cunado */ 210c5ea4f8aSZelalem Aweke if (GET_RW(ep->spsr) == MODE_RW_64) { 211532ed618SSoby Mathew scr_el3 |= SCR_RW_BIT; 212c5ea4f8aSZelalem Aweke } 2132bbad1d1SZelalem Aweke 21418f2efd6SDavid Cunado /* 21518f2efd6SDavid Cunado * SCR_EL3.ST: Traps Secure EL1 accesses to the Counter-timer Physical 21618f2efd6SDavid Cunado * Secure timer registers to EL3, from AArch64 state only, if specified 21718f2efd6SDavid Cunado * by the entrypoint attributes. 21818f2efd6SDavid Cunado */ 219c5ea4f8aSZelalem Aweke if (EP_GET_ST(ep->h.attr) != 0U) { 220532ed618SSoby Mathew scr_el3 |= SCR_ST_BIT; 221c5ea4f8aSZelalem Aweke } 222532ed618SSoby Mathew 223cb4ec47bSjohpow01 /* 224cb4ec47bSjohpow01 * If FEAT_HCX is enabled, enable access to HCRX_EL2 by setting 225cb4ec47bSjohpow01 * SCR_EL3.HXEn. 226cb4ec47bSjohpow01 */ 227cb4ec47bSjohpow01 #if ENABLE_FEAT_HCX 228cb4ec47bSjohpow01 scr_el3 |= SCR_HXEn_BIT; 229cb4ec47bSjohpow01 #endif 230cb4ec47bSjohpow01 231fbc44bd1SVarun Wadekar #if RAS_TRAP_LOWER_EL_ERR_ACCESS 232fbc44bd1SVarun Wadekar /* 233fbc44bd1SVarun Wadekar * SCR_EL3.TERR: Trap Error record accesses. Accesses to the RAS ERR 234fbc44bd1SVarun Wadekar * and RAS ERX registers from EL1 and EL2 are trapped to EL3. 235fbc44bd1SVarun Wadekar */ 236fbc44bd1SVarun Wadekar scr_el3 |= SCR_TERR_BIT; 237fbc44bd1SVarun Wadekar #endif 238fbc44bd1SVarun Wadekar 23924f671f3SJulius Werner #if !HANDLE_EA_EL3_FIRST 24018f2efd6SDavid Cunado /* 24118f2efd6SDavid Cunado * SCR_EL3.EA: Do not route External Abort and SError Interrupt External 24218f2efd6SDavid Cunado * to EL3 when executing at a lower EL. When executing at EL3, External 24318f2efd6SDavid Cunado * Aborts are taken to EL3. 24418f2efd6SDavid Cunado */ 245532ed618SSoby Mathew scr_el3 &= ~SCR_EA_BIT; 246532ed618SSoby Mathew #endif 247532ed618SSoby Mathew 2481a7c1cfeSJeenu Viswambharan #if FAULT_INJECTION_SUPPORT 2491a7c1cfeSJeenu Viswambharan /* Enable fault injection from lower ELs */ 2501a7c1cfeSJeenu Viswambharan scr_el3 |= SCR_FIEN_BIT; 2511a7c1cfeSJeenu Viswambharan #endif 2521a7c1cfeSJeenu Viswambharan 2535283962eSAntonio Nino Diaz /* 2542bbad1d1SZelalem Aweke * CPTR_EL3 was initialized out of reset, copy that value to the 2552bbad1d1SZelalem Aweke * context register. 2565283962eSAntonio Nino Diaz */ 25768ac5ed0SArunachalam Ganapathy write_ctx_reg(get_el3state_ctx(ctx), CTX_CPTR_EL3, read_cptr_el3()); 258532ed618SSoby Mathew 259532ed618SSoby Mathew /* 26018f2efd6SDavid Cunado * SCR_EL3.HCE: Enable HVC instructions if next execution state is 26118f2efd6SDavid Cunado * AArch64 and next EL is EL2, or if next execution state is AArch32 and 26218f2efd6SDavid Cunado * next mode is Hyp. 263110ee433SJimmy Brisson * SCR_EL3.FGTEn: Enable Fine Grained Virtualization Traps under the 264110ee433SJimmy Brisson * same conditions as HVC instructions and when the processor supports 265110ee433SJimmy Brisson * ARMv8.6-FGT. 26629d0ee54SJimmy Brisson * SCR_EL3.ECVEn: Enable Enhanced Counter Virtualization (ECV) 26729d0ee54SJimmy Brisson * CNTPOFF_EL2 register under the same conditions as HVC instructions 26829d0ee54SJimmy Brisson * and when the processor supports ECV. 269532ed618SSoby Mathew */ 270a0fee747SAntonio Nino Diaz if (((GET_RW(ep->spsr) == MODE_RW_64) && (GET_EL(ep->spsr) == MODE_EL2)) 271a0fee747SAntonio Nino Diaz || ((GET_RW(ep->spsr) != MODE_RW_64) 272a0fee747SAntonio Nino Diaz && (GET_M32(ep->spsr) == MODE32_hyp))) { 273532ed618SSoby Mathew scr_el3 |= SCR_HCE_BIT; 274110ee433SJimmy Brisson 275110ee433SJimmy Brisson if (is_armv8_6_fgt_present()) { 276110ee433SJimmy Brisson scr_el3 |= SCR_FGTEN_BIT; 277110ee433SJimmy Brisson } 27829d0ee54SJimmy Brisson 27929d0ee54SJimmy Brisson if (get_armv8_6_ecv_support() 28029d0ee54SJimmy Brisson == ID_AA64MMFR0_EL1_ECV_SELF_SYNCH) { 28129d0ee54SJimmy Brisson scr_el3 |= SCR_ECVEN_BIT; 28229d0ee54SJimmy Brisson } 283532ed618SSoby Mathew } 284532ed618SSoby Mathew 28518f2efd6SDavid Cunado /* 286873d4241Sjohpow01 * FEAT_AMUv1p1 virtual offset registers are only accessible from EL3 287873d4241Sjohpow01 * and EL2, when clear, this bit traps accesses from EL2 so we set it 288873d4241Sjohpow01 * to 1 when EL2 is present. 289873d4241Sjohpow01 */ 290873d4241Sjohpow01 if (is_armv8_6_feat_amuv1p1_present() && 291873d4241Sjohpow01 (el_implemented(2) != EL_IMPL_NONE)) { 292873d4241Sjohpow01 scr_el3 |= SCR_AMVOFFEN_BIT; 293873d4241Sjohpow01 } 294873d4241Sjohpow01 295873d4241Sjohpow01 /* 29618f2efd6SDavid Cunado * Initialise SCTLR_EL1 to the reset value corresponding to the target 29718f2efd6SDavid Cunado * execution state setting all fields rather than relying of the hw. 29818f2efd6SDavid Cunado * Some fields have architecturally UNKNOWN reset values and these are 29918f2efd6SDavid Cunado * set to zero. 30018f2efd6SDavid Cunado * 30118f2efd6SDavid Cunado * SCTLR.EE: Endianness is taken from the entrypoint attributes. 30218f2efd6SDavid Cunado * 30318f2efd6SDavid Cunado * SCTLR.M, SCTLR.C and SCTLR.I: These fields must be zero (as 30418f2efd6SDavid Cunado * required by PSCI specification) 30518f2efd6SDavid Cunado */ 306a0fee747SAntonio Nino Diaz sctlr_elx = (EP_GET_EE(ep->h.attr) != 0U) ? SCTLR_EE_BIT : 0U; 307c5ea4f8aSZelalem Aweke if (GET_RW(ep->spsr) == MODE_RW_64) { 30818f2efd6SDavid Cunado sctlr_elx |= SCTLR_EL1_RES1; 309c5ea4f8aSZelalem Aweke } else { 31018f2efd6SDavid Cunado /* 31118f2efd6SDavid Cunado * If the target execution state is AArch32 then the following 31218f2efd6SDavid Cunado * fields need to be set. 31318f2efd6SDavid Cunado * 31418f2efd6SDavid Cunado * SCTRL_EL1.nTWE: Set to one so that EL0 execution of WFE 31518f2efd6SDavid Cunado * instructions are not trapped to EL1. 31618f2efd6SDavid Cunado * 31718f2efd6SDavid Cunado * SCTLR_EL1.nTWI: Set to one so that EL0 execution of WFI 31818f2efd6SDavid Cunado * instructions are not trapped to EL1. 31918f2efd6SDavid Cunado * 32018f2efd6SDavid Cunado * SCTLR_EL1.CP15BEN: Set to one to enable EL0 execution of the 32118f2efd6SDavid Cunado * CP15DMB, CP15DSB, and CP15ISB instructions. 32218f2efd6SDavid Cunado */ 32318f2efd6SDavid Cunado sctlr_elx |= SCTLR_AARCH32_EL1_RES1 | SCTLR_CP15BEN_BIT 32418f2efd6SDavid Cunado | SCTLR_NTWI_BIT | SCTLR_NTWE_BIT; 32518f2efd6SDavid Cunado } 32618f2efd6SDavid Cunado 3275f5d1ed7SLouis Mayencourt #if ERRATA_A75_764081 3285f5d1ed7SLouis Mayencourt /* 3295f5d1ed7SLouis Mayencourt * If workaround of errata 764081 for Cortex-A75 is used then set 3305f5d1ed7SLouis Mayencourt * SCTLR_EL1.IESB to enable Implicit Error Synchronization Barrier. 3315f5d1ed7SLouis Mayencourt */ 3325f5d1ed7SLouis Mayencourt sctlr_elx |= SCTLR_IESB_BIT; 3335f5d1ed7SLouis Mayencourt #endif 3345f5d1ed7SLouis Mayencourt 335*781d07a4SJayanth Dodderi Chidanand #if ENABLE_FEAT_TWED 3366cac724dSjohpow01 /* Enable WFE trap delay in SCR_EL3 if supported and configured */ 3376cac724dSjohpow01 /* Set delay in SCR_EL3 */ 3386cac724dSjohpow01 scr_el3 &= ~(SCR_TWEDEL_MASK << SCR_TWEDEL_SHIFT); 339*781d07a4SJayanth Dodderi Chidanand scr_el3 |= ((TWED_DELAY & SCR_TWEDEL_MASK) 3406cac724dSjohpow01 << SCR_TWEDEL_SHIFT); 3416cac724dSjohpow01 3426cac724dSjohpow01 /* Enable WFE delay */ 3436cac724dSjohpow01 scr_el3 |= SCR_TWEDEn_BIT; 344*781d07a4SJayanth Dodderi Chidanand #endif /* ENABLE_FEAT_TWED */ 3456cac724dSjohpow01 34618f2efd6SDavid Cunado /* 34718f2efd6SDavid Cunado * Store the initialised SCTLR_EL1 value in the cpu_context - SCTLR_EL2 3482e61d687SOlivier Deprez * and other EL2 registers are set up by cm_prepare_el3_exit() as they 34918f2efd6SDavid Cunado * are not part of the stored cpu_context. 35018f2efd6SDavid Cunado */ 3512825946eSMax Shvetsov write_ctx_reg(get_el1_sysregs_ctx(ctx), CTX_SCTLR_EL1, sctlr_elx); 35218f2efd6SDavid Cunado 3532ab9617eSVarun Wadekar /* 3542ab9617eSVarun Wadekar * Base the context ACTLR_EL1 on the current value, as it is 3552ab9617eSVarun Wadekar * implementation defined. The context restore process will write 3562ab9617eSVarun Wadekar * the value from the context to the actual register and can cause 3572ab9617eSVarun Wadekar * problems for processor cores that don't expect certain bits to 3582ab9617eSVarun Wadekar * be zero. 3592ab9617eSVarun Wadekar */ 3602ab9617eSVarun Wadekar actlr_elx = read_actlr_el1(); 3612825946eSMax Shvetsov write_ctx_reg((get_el1_sysregs_ctx(ctx)), (CTX_ACTLR_EL1), (actlr_elx)); 3622ab9617eSVarun Wadekar 3633e61b2b5SDavid Cunado /* 364e290a8fcSAlexei Fedorov * Populate EL3 state so that we've the right context 365e290a8fcSAlexei Fedorov * before doing ERET 3663e61b2b5SDavid Cunado */ 367532ed618SSoby Mathew state = get_el3state_ctx(ctx); 368532ed618SSoby Mathew write_ctx_reg(state, CTX_SCR_EL3, scr_el3); 369532ed618SSoby Mathew write_ctx_reg(state, CTX_ELR_EL3, ep->pc); 370532ed618SSoby Mathew write_ctx_reg(state, CTX_SPSR_EL3, ep->spsr); 371532ed618SSoby Mathew 372532ed618SSoby Mathew /* 373532ed618SSoby Mathew * Store the X0-X7 value from the entrypoint into the context 374532ed618SSoby Mathew * Use memcpy as we are in control of the layout of the structures 375532ed618SSoby Mathew */ 376532ed618SSoby Mathew gp_regs = get_gpregs_ctx(ctx); 377532ed618SSoby Mathew memcpy(gp_regs, (void *)&ep->args, sizeof(aapcs64_params_t)); 378532ed618SSoby Mathew } 379532ed618SSoby Mathew 380532ed618SSoby Mathew /******************************************************************************* 3812bbad1d1SZelalem Aweke * Context management library initialization routine. This library is used by 3822bbad1d1SZelalem Aweke * runtime services to share pointers to 'cpu_context' structures for secure 3832bbad1d1SZelalem Aweke * non-secure and realm states. Management of the structures and their associated 3842bbad1d1SZelalem Aweke * memory is not done by the context management library e.g. the PSCI service 3852bbad1d1SZelalem Aweke * manages the cpu context used for entry from and exit to the non-secure state. 3862bbad1d1SZelalem Aweke * The Secure payload dispatcher service manages the context(s) corresponding to 3872bbad1d1SZelalem Aweke * the secure state. It also uses this library to get access to the non-secure 3882bbad1d1SZelalem Aweke * state cpu context pointers. 3892bbad1d1SZelalem Aweke * Lastly, this library provides the API to make SP_EL3 point to the cpu context 3902bbad1d1SZelalem Aweke * which will be used for programming an entry into a lower EL. The same context 3912bbad1d1SZelalem Aweke * will be used to save state upon exception entry from that EL. 3922bbad1d1SZelalem Aweke ******************************************************************************/ 3932bbad1d1SZelalem Aweke void __init cm_init(void) 3942bbad1d1SZelalem Aweke { 3952bbad1d1SZelalem Aweke /* 3962bbad1d1SZelalem Aweke * The context management library has only global data to intialize, but 3972bbad1d1SZelalem Aweke * that will be done when the BSS is zeroed out. 3982bbad1d1SZelalem Aweke */ 3992bbad1d1SZelalem Aweke } 4002bbad1d1SZelalem Aweke 4012bbad1d1SZelalem Aweke /******************************************************************************* 4022bbad1d1SZelalem Aweke * This is the high-level function used to initialize the cpu_context 'ctx' for 4032bbad1d1SZelalem Aweke * first use. It performs initializations that are common to all security states 4042bbad1d1SZelalem Aweke * and initializations specific to the security state specified in 'ep' 4052bbad1d1SZelalem Aweke ******************************************************************************/ 4062bbad1d1SZelalem Aweke void cm_setup_context(cpu_context_t *ctx, const entry_point_info_t *ep) 4072bbad1d1SZelalem Aweke { 4082bbad1d1SZelalem Aweke unsigned int security_state; 4092bbad1d1SZelalem Aweke 4102bbad1d1SZelalem Aweke assert(ctx != NULL); 4112bbad1d1SZelalem Aweke 4122bbad1d1SZelalem Aweke /* 4132bbad1d1SZelalem Aweke * Perform initializations that are common 4142bbad1d1SZelalem Aweke * to all security states 4152bbad1d1SZelalem Aweke */ 4162bbad1d1SZelalem Aweke setup_context_common(ctx, ep); 4172bbad1d1SZelalem Aweke 4182bbad1d1SZelalem Aweke security_state = GET_SECURITY_STATE(ep->h.attr); 4192bbad1d1SZelalem Aweke 4202bbad1d1SZelalem Aweke /* Perform security state specific initializations */ 4212bbad1d1SZelalem Aweke switch (security_state) { 4222bbad1d1SZelalem Aweke case SECURE: 4232bbad1d1SZelalem Aweke setup_secure_context(ctx, ep); 4242bbad1d1SZelalem Aweke break; 4252bbad1d1SZelalem Aweke #if ENABLE_RME 4262bbad1d1SZelalem Aweke case REALM: 4272bbad1d1SZelalem Aweke setup_realm_context(ctx, ep); 4282bbad1d1SZelalem Aweke break; 4292bbad1d1SZelalem Aweke #endif 4302bbad1d1SZelalem Aweke case NON_SECURE: 4312bbad1d1SZelalem Aweke setup_ns_context(ctx, ep); 4322bbad1d1SZelalem Aweke break; 4332bbad1d1SZelalem Aweke default: 4342bbad1d1SZelalem Aweke ERROR("Invalid security state\n"); 4352bbad1d1SZelalem Aweke panic(); 4362bbad1d1SZelalem Aweke break; 4372bbad1d1SZelalem Aweke } 4382bbad1d1SZelalem Aweke } 4392bbad1d1SZelalem Aweke 4402bbad1d1SZelalem Aweke /******************************************************************************* 4410fd0f222SDimitris Papastamos * Enable architecture extensions on first entry to Non-secure world. 4420fd0f222SDimitris Papastamos * When EL2 is implemented but unused `el2_unused` is non-zero, otherwise 4430fd0f222SDimitris Papastamos * it is zero. 4440fd0f222SDimitris Papastamos ******************************************************************************/ 445dc78e62dSjohpow01 static void manage_extensions_nonsecure(bool el2_unused, cpu_context_t *ctx) 4460fd0f222SDimitris Papastamos { 4470fd0f222SDimitris Papastamos #if IMAGE_BL31 448281a08ccSDimitris Papastamos #if ENABLE_SPE_FOR_LOWER_ELS 449281a08ccSDimitris Papastamos spe_enable(el2_unused); 450281a08ccSDimitris Papastamos #endif 451380559c1SDimitris Papastamos 452380559c1SDimitris Papastamos #if ENABLE_AMU 45368ac5ed0SArunachalam Ganapathy amu_enable(el2_unused, ctx); 45468ac5ed0SArunachalam Ganapathy #endif 45568ac5ed0SArunachalam Ganapathy 456dc78e62dSjohpow01 #if ENABLE_SME_FOR_NS 457dc78e62dSjohpow01 /* Enable SME, SVE, and FPU/SIMD for non-secure world. */ 458dc78e62dSjohpow01 sme_enable(ctx); 459dc78e62dSjohpow01 #elif ENABLE_SVE_FOR_NS 460dc78e62dSjohpow01 /* Enable SVE and FPU/SIMD for non-secure world. */ 46168ac5ed0SArunachalam Ganapathy sve_enable(ctx); 462380559c1SDimitris Papastamos #endif 4631a853370SDavid Cunado 4645f835918SJeenu Viswambharan #if ENABLE_MPAM_FOR_LOWER_ELS 4655f835918SJeenu Viswambharan mpam_enable(el2_unused); 4665f835918SJeenu Viswambharan #endif 467813524eaSManish V Badarkhe 468813524eaSManish V Badarkhe #if ENABLE_TRBE_FOR_NS 469813524eaSManish V Badarkhe trbe_enable(); 470813524eaSManish V Badarkhe #endif /* ENABLE_TRBE_FOR_NS */ 471813524eaSManish V Badarkhe 472d4582d30SManish V Badarkhe #if ENABLE_SYS_REG_TRACE_FOR_NS 473d4582d30SManish V Badarkhe sys_reg_trace_enable(ctx); 474d4582d30SManish V Badarkhe #endif /* ENABLE_SYS_REG_TRACE_FOR_NS */ 475d4582d30SManish V Badarkhe 4768fcd3d96SManish V Badarkhe #if ENABLE_TRF_FOR_NS 4778fcd3d96SManish V Badarkhe trf_enable(); 4788fcd3d96SManish V Badarkhe #endif /* ENABLE_TRF_FOR_NS */ 4790fd0f222SDimitris Papastamos #endif 4800fd0f222SDimitris Papastamos } 4810fd0f222SDimitris Papastamos 4820fd0f222SDimitris Papastamos /******************************************************************************* 48368ac5ed0SArunachalam Ganapathy * Enable architecture extensions on first entry to Secure world. 48468ac5ed0SArunachalam Ganapathy ******************************************************************************/ 485dc78e62dSjohpow01 static void manage_extensions_secure(cpu_context_t *ctx) 48668ac5ed0SArunachalam Ganapathy { 48768ac5ed0SArunachalam Ganapathy #if IMAGE_BL31 488dc78e62dSjohpow01 #if ENABLE_SME_FOR_NS 489dc78e62dSjohpow01 #if ENABLE_SME_FOR_SWD 490dc78e62dSjohpow01 /* 491dc78e62dSjohpow01 * Enable SME, SVE, FPU/SIMD in secure context, secure manager must 492dc78e62dSjohpow01 * ensure SME, SVE, and FPU/SIMD context properly managed. 493dc78e62dSjohpow01 */ 494dc78e62dSjohpow01 sme_enable(ctx); 495dc78e62dSjohpow01 #else /* ENABLE_SME_FOR_SWD */ 496dc78e62dSjohpow01 /* 497dc78e62dSjohpow01 * Disable SME, SVE, FPU/SIMD in secure context so non-secure world can 498dc78e62dSjohpow01 * safely use the associated registers. 499dc78e62dSjohpow01 */ 500dc78e62dSjohpow01 sme_disable(ctx); 501dc78e62dSjohpow01 #endif /* ENABLE_SME_FOR_SWD */ 502dc78e62dSjohpow01 #elif ENABLE_SVE_FOR_NS 50368ac5ed0SArunachalam Ganapathy #if ENABLE_SVE_FOR_SWD 504dc78e62dSjohpow01 /* 505dc78e62dSjohpow01 * Enable SVE and FPU in secure context, secure manager must ensure that 506dc78e62dSjohpow01 * the SVE and FPU register contexts are properly managed. 507dc78e62dSjohpow01 */ 50868ac5ed0SArunachalam Ganapathy sve_enable(ctx); 509dc78e62dSjohpow01 #else /* ENABLE_SVE_FOR_SWD */ 510dc78e62dSjohpow01 /* 511dc78e62dSjohpow01 * Disable SVE and FPU in secure context so non-secure world can safely 512dc78e62dSjohpow01 * use them. 513dc78e62dSjohpow01 */ 514dc78e62dSjohpow01 sve_disable(ctx); 515dc78e62dSjohpow01 #endif /* ENABLE_SVE_FOR_SWD */ 516dc78e62dSjohpow01 #endif /* ENABLE_SVE_FOR_NS */ 517dc78e62dSjohpow01 #endif /* IMAGE_BL31 */ 51868ac5ed0SArunachalam Ganapathy } 51968ac5ed0SArunachalam Ganapathy 52068ac5ed0SArunachalam Ganapathy /******************************************************************************* 521532ed618SSoby Mathew * The following function initializes the cpu_context for a CPU specified by 522532ed618SSoby Mathew * its `cpu_idx` for first use, and sets the initial entrypoint state as 523532ed618SSoby Mathew * specified by the entry_point_info structure. 524532ed618SSoby Mathew ******************************************************************************/ 525532ed618SSoby Mathew void cm_init_context_by_index(unsigned int cpu_idx, 526532ed618SSoby Mathew const entry_point_info_t *ep) 527532ed618SSoby Mathew { 528532ed618SSoby Mathew cpu_context_t *ctx; 529532ed618SSoby Mathew ctx = cm_get_context_by_index(cpu_idx, GET_SECURITY_STATE(ep->h.attr)); 5301634cae8SAntonio Nino Diaz cm_setup_context(ctx, ep); 531532ed618SSoby Mathew } 532532ed618SSoby Mathew 533532ed618SSoby Mathew /******************************************************************************* 534532ed618SSoby Mathew * The following function initializes the cpu_context for the current CPU 535532ed618SSoby Mathew * for first use, and sets the initial entrypoint state as specified by the 536532ed618SSoby Mathew * entry_point_info structure. 537532ed618SSoby Mathew ******************************************************************************/ 538532ed618SSoby Mathew void cm_init_my_context(const entry_point_info_t *ep) 539532ed618SSoby Mathew { 540532ed618SSoby Mathew cpu_context_t *ctx; 541532ed618SSoby Mathew ctx = cm_get_context(GET_SECURITY_STATE(ep->h.attr)); 5421634cae8SAntonio Nino Diaz cm_setup_context(ctx, ep); 543532ed618SSoby Mathew } 544532ed618SSoby Mathew 545532ed618SSoby Mathew /******************************************************************************* 546c5ea4f8aSZelalem Aweke * Prepare the CPU system registers for first entry into realm, secure, or 547c5ea4f8aSZelalem Aweke * normal world. 548532ed618SSoby Mathew * 549532ed618SSoby Mathew * If execution is requested to EL2 or hyp mode, SCTLR_EL2 is initialized 550532ed618SSoby Mathew * If execution is requested to non-secure EL1 or svc mode, and the CPU supports 551532ed618SSoby Mathew * EL2 then EL2 is disabled by configuring all necessary EL2 registers. 552532ed618SSoby Mathew * For all entries, the EL1 registers are initialized from the cpu_context 553532ed618SSoby Mathew ******************************************************************************/ 554532ed618SSoby Mathew void cm_prepare_el3_exit(uint32_t security_state) 555532ed618SSoby Mathew { 556f1be00daSLouis Mayencourt u_register_t sctlr_elx, scr_el3, mdcr_el2; 557532ed618SSoby Mathew cpu_context_t *ctx = cm_get_context(security_state); 55840daecc1SAntonio Nino Diaz bool el2_unused = false; 559a0fee747SAntonio Nino Diaz uint64_t hcr_el2 = 0U; 560532ed618SSoby Mathew 561a0fee747SAntonio Nino Diaz assert(ctx != NULL); 562532ed618SSoby Mathew 563532ed618SSoby Mathew if (security_state == NON_SECURE) { 564f1be00daSLouis Mayencourt scr_el3 = read_ctx_reg(get_el3state_ctx(ctx), 565a0fee747SAntonio Nino Diaz CTX_SCR_EL3); 566a0fee747SAntonio Nino Diaz if ((scr_el3 & SCR_HCE_BIT) != 0U) { 567532ed618SSoby Mathew /* Use SCTLR_EL1.EE value to initialise sctlr_el2 */ 5682825946eSMax Shvetsov sctlr_elx = read_ctx_reg(get_el1_sysregs_ctx(ctx), 569532ed618SSoby Mathew CTX_SCTLR_EL1); 5702e09d4f8SKen Kuang sctlr_elx &= SCTLR_EE_BIT; 571532ed618SSoby Mathew sctlr_elx |= SCTLR_EL2_RES1; 5725f5d1ed7SLouis Mayencourt #if ERRATA_A75_764081 5735f5d1ed7SLouis Mayencourt /* 5745f5d1ed7SLouis Mayencourt * If workaround of errata 764081 for Cortex-A75 is used 5755f5d1ed7SLouis Mayencourt * then set SCTLR_EL2.IESB to enable Implicit Error 5765f5d1ed7SLouis Mayencourt * Synchronization Barrier. 5775f5d1ed7SLouis Mayencourt */ 5785f5d1ed7SLouis Mayencourt sctlr_elx |= SCTLR_IESB_BIT; 5795f5d1ed7SLouis Mayencourt #endif 580532ed618SSoby Mathew write_sctlr_el2(sctlr_elx); 581a0fee747SAntonio Nino Diaz } else if (el_implemented(2) != EL_IMPL_NONE) { 58240daecc1SAntonio Nino Diaz el2_unused = true; 5830fd0f222SDimitris Papastamos 58418f2efd6SDavid Cunado /* 58518f2efd6SDavid Cunado * EL2 present but unused, need to disable safely. 58618f2efd6SDavid Cunado * SCTLR_EL2 can be ignored in this case. 58718f2efd6SDavid Cunado * 5883ff4aaacSJeenu Viswambharan * Set EL2 register width appropriately: Set HCR_EL2 5893ff4aaacSJeenu Viswambharan * field to match SCR_EL3.RW. 59018f2efd6SDavid Cunado */ 591a0fee747SAntonio Nino Diaz if ((scr_el3 & SCR_RW_BIT) != 0U) 5923ff4aaacSJeenu Viswambharan hcr_el2 |= HCR_RW_BIT; 5933ff4aaacSJeenu Viswambharan 5943ff4aaacSJeenu Viswambharan /* 5953ff4aaacSJeenu Viswambharan * For Armv8.3 pointer authentication feature, disable 5963ff4aaacSJeenu Viswambharan * traps to EL2 when accessing key registers or using 5973ff4aaacSJeenu Viswambharan * pointer authentication instructions from lower ELs. 5983ff4aaacSJeenu Viswambharan */ 5993ff4aaacSJeenu Viswambharan hcr_el2 |= (HCR_API_BIT | HCR_APK_BIT); 6003ff4aaacSJeenu Viswambharan 6013ff4aaacSJeenu Viswambharan write_hcr_el2(hcr_el2); 602532ed618SSoby Mathew 60318f2efd6SDavid Cunado /* 60418f2efd6SDavid Cunado * Initialise CPTR_EL2 setting all fields rather than 60518f2efd6SDavid Cunado * relying on the hw. All fields have architecturally 60618f2efd6SDavid Cunado * UNKNOWN reset values. 60718f2efd6SDavid Cunado * 60818f2efd6SDavid Cunado * CPTR_EL2.TCPAC: Set to zero so that Non-secure EL1 60918f2efd6SDavid Cunado * accesses to the CPACR_EL1 or CPACR from both 61018f2efd6SDavid Cunado * Execution states do not trap to EL2. 61118f2efd6SDavid Cunado * 61218f2efd6SDavid Cunado * CPTR_EL2.TTA: Set to zero so that Non-secure System 61318f2efd6SDavid Cunado * register accesses to the trace registers from both 61418f2efd6SDavid Cunado * Execution states do not trap to EL2. 615d4582d30SManish V Badarkhe * If PE trace unit System registers are not implemented 616d4582d30SManish V Badarkhe * then this bit is reserved, and must be set to zero. 61718f2efd6SDavid Cunado * 61818f2efd6SDavid Cunado * CPTR_EL2.TFP: Set to zero so that Non-secure accesses 61918f2efd6SDavid Cunado * to SIMD and floating-point functionality from both 62018f2efd6SDavid Cunado * Execution states do not trap to EL2. 62118f2efd6SDavid Cunado */ 62218f2efd6SDavid Cunado write_cptr_el2(CPTR_EL2_RESET_VAL & 62318f2efd6SDavid Cunado ~(CPTR_EL2_TCPAC_BIT | CPTR_EL2_TTA_BIT 62418f2efd6SDavid Cunado | CPTR_EL2_TFP_BIT)); 625532ed618SSoby Mathew 62618f2efd6SDavid Cunado /* 6278aabea33SPaul Beesley * Initialise CNTHCTL_EL2. All fields are 62818f2efd6SDavid Cunado * architecturally UNKNOWN on reset and are set to zero 62918f2efd6SDavid Cunado * except for field(s) listed below. 63018f2efd6SDavid Cunado * 631c5ea4f8aSZelalem Aweke * CNTHCTL_EL2.EL1PTEN: Set to one to disable traps to 63218f2efd6SDavid Cunado * Hyp mode of Non-secure EL0 and EL1 accesses to the 63318f2efd6SDavid Cunado * physical timer registers. 63418f2efd6SDavid Cunado * 63518f2efd6SDavid Cunado * CNTHCTL_EL2.EL1PCTEN: Set to one to disable traps to 63618f2efd6SDavid Cunado * Hyp mode of Non-secure EL0 and EL1 accesses to the 63718f2efd6SDavid Cunado * physical counter registers. 63818f2efd6SDavid Cunado */ 63918f2efd6SDavid Cunado write_cnthctl_el2(CNTHCTL_RESET_VAL | 64018f2efd6SDavid Cunado EL1PCEN_BIT | EL1PCTEN_BIT); 641532ed618SSoby Mathew 64218f2efd6SDavid Cunado /* 64318f2efd6SDavid Cunado * Initialise CNTVOFF_EL2 to zero as it resets to an 64418f2efd6SDavid Cunado * architecturally UNKNOWN value. 64518f2efd6SDavid Cunado */ 646532ed618SSoby Mathew write_cntvoff_el2(0); 647532ed618SSoby Mathew 64818f2efd6SDavid Cunado /* 64918f2efd6SDavid Cunado * Set VPIDR_EL2 and VMPIDR_EL2 to match MIDR_EL1 and 65018f2efd6SDavid Cunado * MPIDR_EL1 respectively. 65118f2efd6SDavid Cunado */ 652532ed618SSoby Mathew write_vpidr_el2(read_midr_el1()); 653532ed618SSoby Mathew write_vmpidr_el2(read_mpidr_el1()); 654532ed618SSoby Mathew 655532ed618SSoby Mathew /* 65618f2efd6SDavid Cunado * Initialise VTTBR_EL2. All fields are architecturally 65718f2efd6SDavid Cunado * UNKNOWN on reset. 65818f2efd6SDavid Cunado * 65918f2efd6SDavid Cunado * VTTBR_EL2.VMID: Set to zero. Even though EL1&0 stage 66018f2efd6SDavid Cunado * 2 address translation is disabled, cache maintenance 66118f2efd6SDavid Cunado * operations depend on the VMID. 66218f2efd6SDavid Cunado * 66318f2efd6SDavid Cunado * VTTBR_EL2.BADDR: Set to zero as EL1&0 stage 2 address 66418f2efd6SDavid Cunado * translation is disabled. 665532ed618SSoby Mathew */ 66618f2efd6SDavid Cunado write_vttbr_el2(VTTBR_RESET_VAL & 66718f2efd6SDavid Cunado ~((VTTBR_VMID_MASK << VTTBR_VMID_SHIFT) 66818f2efd6SDavid Cunado | (VTTBR_BADDR_MASK << VTTBR_BADDR_SHIFT))); 66918f2efd6SDavid Cunado 670495f3d3cSDavid Cunado /* 67118f2efd6SDavid Cunado * Initialise MDCR_EL2, setting all fields rather than 67218f2efd6SDavid Cunado * relying on hw. Some fields are architecturally 67318f2efd6SDavid Cunado * UNKNOWN on reset. 67418f2efd6SDavid Cunado * 675e290a8fcSAlexei Fedorov * MDCR_EL2.HLP: Set to one so that event counter 676e290a8fcSAlexei Fedorov * overflow, that is recorded in PMOVSCLR_EL0[0-30], 677e290a8fcSAlexei Fedorov * occurs on the increment that changes 678e290a8fcSAlexei Fedorov * PMEVCNTR<n>_EL0[63] from 1 to 0, when ARMv8.5-PMU is 679e290a8fcSAlexei Fedorov * implemented. This bit is RES0 in versions of the 680e290a8fcSAlexei Fedorov * architecture earlier than ARMv8.5, setting it to 1 681e290a8fcSAlexei Fedorov * doesn't have any effect on them. 682e290a8fcSAlexei Fedorov * 683e290a8fcSAlexei Fedorov * MDCR_EL2.TTRF: Set to zero so that access to Trace 684e290a8fcSAlexei Fedorov * Filter Control register TRFCR_EL1 at EL1 is not 685e290a8fcSAlexei Fedorov * trapped to EL2. This bit is RES0 in versions of 686e290a8fcSAlexei Fedorov * the architecture earlier than ARMv8.4. 687e290a8fcSAlexei Fedorov * 688e290a8fcSAlexei Fedorov * MDCR_EL2.HPMD: Set to one so that event counting is 689e290a8fcSAlexei Fedorov * prohibited at EL2. This bit is RES0 in versions of 690e290a8fcSAlexei Fedorov * the architecture earlier than ARMv8.1, setting it 691e290a8fcSAlexei Fedorov * to 1 doesn't have any effect on them. 692e290a8fcSAlexei Fedorov * 693e290a8fcSAlexei Fedorov * MDCR_EL2.TPMS: Set to zero so that accesses to 694e290a8fcSAlexei Fedorov * Statistical Profiling control registers from EL1 695e290a8fcSAlexei Fedorov * do not trap to EL2. This bit is RES0 when SPE is 696e290a8fcSAlexei Fedorov * not implemented. 697e290a8fcSAlexei Fedorov * 69818f2efd6SDavid Cunado * MDCR_EL2.TDRA: Set to zero so that Non-secure EL0 and 69918f2efd6SDavid Cunado * EL1 System register accesses to the Debug ROM 70018f2efd6SDavid Cunado * registers are not trapped to EL2. 70118f2efd6SDavid Cunado * 70218f2efd6SDavid Cunado * MDCR_EL2.TDOSA: Set to zero so that Non-secure EL1 70318f2efd6SDavid Cunado * System register accesses to the powerdown debug 70418f2efd6SDavid Cunado * registers are not trapped to EL2. 70518f2efd6SDavid Cunado * 70618f2efd6SDavid Cunado * MDCR_EL2.TDA: Set to zero so that System register 70718f2efd6SDavid Cunado * accesses to the debug registers do not trap to EL2. 70818f2efd6SDavid Cunado * 70918f2efd6SDavid Cunado * MDCR_EL2.TDE: Set to zero so that debug exceptions 71018f2efd6SDavid Cunado * are not routed to EL2. 71118f2efd6SDavid Cunado * 71218f2efd6SDavid Cunado * MDCR_EL2.HPME: Set to zero to disable EL2 Performance 71318f2efd6SDavid Cunado * Monitors. 71418f2efd6SDavid Cunado * 71518f2efd6SDavid Cunado * MDCR_EL2.TPM: Set to zero so that Non-secure EL0 and 71618f2efd6SDavid Cunado * EL1 accesses to all Performance Monitors registers 71718f2efd6SDavid Cunado * are not trapped to EL2. 71818f2efd6SDavid Cunado * 71918f2efd6SDavid Cunado * MDCR_EL2.TPMCR: Set to zero so that Non-secure EL0 72018f2efd6SDavid Cunado * and EL1 accesses to the PMCR_EL0 or PMCR are not 72118f2efd6SDavid Cunado * trapped to EL2. 72218f2efd6SDavid Cunado * 72318f2efd6SDavid Cunado * MDCR_EL2.HPMN: Set to value of PMCR_EL0.N which is the 72418f2efd6SDavid Cunado * architecturally-defined reset value. 72540ff9074SManish V Badarkhe * 72640ff9074SManish V Badarkhe * MDCR_EL2.E2TB: Set to zero so that the trace Buffer 72740ff9074SManish V Badarkhe * owning exception level is NS-EL1 and, tracing is 72840ff9074SManish V Badarkhe * prohibited at NS-EL2. These bits are RES0 when 72940ff9074SManish V Badarkhe * FEAT_TRBE is not implemented. 730495f3d3cSDavid Cunado */ 731e290a8fcSAlexei Fedorov mdcr_el2 = ((MDCR_EL2_RESET_VAL | MDCR_EL2_HLP | 732e290a8fcSAlexei Fedorov MDCR_EL2_HPMD) | 73318f2efd6SDavid Cunado ((read_pmcr_el0() & PMCR_EL0_N_BITS) 73418f2efd6SDavid Cunado >> PMCR_EL0_N_SHIFT)) & 735e290a8fcSAlexei Fedorov ~(MDCR_EL2_TTRF | MDCR_EL2_TPMS | 736e290a8fcSAlexei Fedorov MDCR_EL2_TDRA_BIT | MDCR_EL2_TDOSA_BIT | 737e290a8fcSAlexei Fedorov MDCR_EL2_TDA_BIT | MDCR_EL2_TDE_BIT | 738e290a8fcSAlexei Fedorov MDCR_EL2_HPME_BIT | MDCR_EL2_TPM_BIT | 73940ff9074SManish V Badarkhe MDCR_EL2_TPMCR_BIT | 74040ff9074SManish V Badarkhe MDCR_EL2_E2TB(MDCR_EL2_E2TB_EL1)); 741d832aee9Sdp-arm 742d832aee9Sdp-arm write_mdcr_el2(mdcr_el2); 743d832aee9Sdp-arm 744939f66d6SDavid Cunado /* 74518f2efd6SDavid Cunado * Initialise HSTR_EL2. All fields are architecturally 74618f2efd6SDavid Cunado * UNKNOWN on reset. 74718f2efd6SDavid Cunado * 74818f2efd6SDavid Cunado * HSTR_EL2.T<n>: Set all these fields to zero so that 74918f2efd6SDavid Cunado * Non-secure EL0 or EL1 accesses to System registers 75018f2efd6SDavid Cunado * do not trap to EL2. 751939f66d6SDavid Cunado */ 75218f2efd6SDavid Cunado write_hstr_el2(HSTR_EL2_RESET_VAL & ~(HSTR_EL2_T_MASK)); 753939f66d6SDavid Cunado /* 75418f2efd6SDavid Cunado * Initialise CNTHP_CTL_EL2. All fields are 75518f2efd6SDavid Cunado * architecturally UNKNOWN on reset. 75618f2efd6SDavid Cunado * 75718f2efd6SDavid Cunado * CNTHP_CTL_EL2:ENABLE: Set to zero to disable the EL2 75818f2efd6SDavid Cunado * physical timer and prevent timer interrupts. 759939f66d6SDavid Cunado */ 76018f2efd6SDavid Cunado write_cnthp_ctl_el2(CNTHP_CTL_RESET_VAL & 76118f2efd6SDavid Cunado ~(CNTHP_CTL_ENABLE_BIT)); 762532ed618SSoby Mathew } 763dc78e62dSjohpow01 manage_extensions_nonsecure(el2_unused, ctx); 764532ed618SSoby Mathew } 765532ed618SSoby Mathew 76617b4c0ddSDimitris Papastamos cm_el1_sysregs_context_restore(security_state); 76717b4c0ddSDimitris Papastamos cm_set_next_eret_context(security_state); 768532ed618SSoby Mathew } 769532ed618SSoby Mathew 77028f39f02SMax Shvetsov #if CTX_INCLUDE_EL2_REGS 77128f39f02SMax Shvetsov /******************************************************************************* 77228f39f02SMax Shvetsov * Save EL2 sysreg context 77328f39f02SMax Shvetsov ******************************************************************************/ 77428f39f02SMax Shvetsov void cm_el2_sysregs_context_save(uint32_t security_state) 77528f39f02SMax Shvetsov { 77628f39f02SMax Shvetsov u_register_t scr_el3 = read_scr(); 77728f39f02SMax Shvetsov 77828f39f02SMax Shvetsov /* 779c5ea4f8aSZelalem Aweke * Always save the non-secure and realm EL2 context, only save the 78028f39f02SMax Shvetsov * S-EL2 context if S-EL2 is enabled. 78128f39f02SMax Shvetsov */ 782c5ea4f8aSZelalem Aweke if ((security_state != SECURE) || 7836b704da3SRuari Phipps ((security_state == SECURE) && ((scr_el3 & SCR_EEL2_BIT) != 0U))) { 78428f39f02SMax Shvetsov cpu_context_t *ctx; 78528f39f02SMax Shvetsov 78628f39f02SMax Shvetsov ctx = cm_get_context(security_state); 78728f39f02SMax Shvetsov assert(ctx != NULL); 78828f39f02SMax Shvetsov 7892825946eSMax Shvetsov el2_sysregs_context_save(get_el2_sysregs_ctx(ctx)); 79028f39f02SMax Shvetsov } 79128f39f02SMax Shvetsov } 79228f39f02SMax Shvetsov 79328f39f02SMax Shvetsov /******************************************************************************* 79428f39f02SMax Shvetsov * Restore EL2 sysreg context 79528f39f02SMax Shvetsov ******************************************************************************/ 79628f39f02SMax Shvetsov void cm_el2_sysregs_context_restore(uint32_t security_state) 79728f39f02SMax Shvetsov { 79828f39f02SMax Shvetsov u_register_t scr_el3 = read_scr(); 79928f39f02SMax Shvetsov 80028f39f02SMax Shvetsov /* 801c5ea4f8aSZelalem Aweke * Always restore the non-secure and realm EL2 context, only restore the 80228f39f02SMax Shvetsov * S-EL2 context if S-EL2 is enabled. 80328f39f02SMax Shvetsov */ 804c5ea4f8aSZelalem Aweke if ((security_state != SECURE) || 8056b704da3SRuari Phipps ((security_state == SECURE) && ((scr_el3 & SCR_EEL2_BIT) != 0U))) { 80628f39f02SMax Shvetsov cpu_context_t *ctx; 80728f39f02SMax Shvetsov 80828f39f02SMax Shvetsov ctx = cm_get_context(security_state); 80928f39f02SMax Shvetsov assert(ctx != NULL); 81028f39f02SMax Shvetsov 8112825946eSMax Shvetsov el2_sysregs_context_restore(get_el2_sysregs_ctx(ctx)); 81228f39f02SMax Shvetsov } 81328f39f02SMax Shvetsov } 81428f39f02SMax Shvetsov #endif /* CTX_INCLUDE_EL2_REGS */ 81528f39f02SMax Shvetsov 816532ed618SSoby Mathew /******************************************************************************* 8178b95e848SZelalem Aweke * This function is used to exit to Non-secure world. If CTX_INCLUDE_EL2_REGS 8188b95e848SZelalem Aweke * is enabled, it restores EL1 and EL2 sysreg contexts instead of directly 8198b95e848SZelalem Aweke * updating EL1 and EL2 registers. Otherwise, it calls the generic 8208b95e848SZelalem Aweke * cm_prepare_el3_exit function. 8218b95e848SZelalem Aweke ******************************************************************************/ 8228b95e848SZelalem Aweke void cm_prepare_el3_exit_ns(void) 8238b95e848SZelalem Aweke { 8248b95e848SZelalem Aweke #if CTX_INCLUDE_EL2_REGS 8258b95e848SZelalem Aweke cpu_context_t *ctx = cm_get_context(NON_SECURE); 8268b95e848SZelalem Aweke assert(ctx != NULL); 8278b95e848SZelalem Aweke 8288b95e848SZelalem Aweke /* 8298b95e848SZelalem Aweke * Currently some extensions are configured using 8308b95e848SZelalem Aweke * direct register updates. Therefore, do this here 8318b95e848SZelalem Aweke * instead of when setting up context. 8328b95e848SZelalem Aweke */ 8338b95e848SZelalem Aweke manage_extensions_nonsecure(0, ctx); 8348b95e848SZelalem Aweke 8358b95e848SZelalem Aweke /* 8368b95e848SZelalem Aweke * Set the NS bit to be able to access the ICC_SRE_EL2 8378b95e848SZelalem Aweke * register when restoring context. 8388b95e848SZelalem Aweke */ 8398b95e848SZelalem Aweke write_scr_el3(read_scr_el3() | SCR_NS_BIT); 8408b95e848SZelalem Aweke 8418b95e848SZelalem Aweke /* Restore EL2 and EL1 sysreg contexts */ 8428b95e848SZelalem Aweke cm_el2_sysregs_context_restore(NON_SECURE); 8438b95e848SZelalem Aweke cm_el1_sysregs_context_restore(NON_SECURE); 8448b95e848SZelalem Aweke cm_set_next_eret_context(NON_SECURE); 8458b95e848SZelalem Aweke #else 8468b95e848SZelalem Aweke cm_prepare_el3_exit(NON_SECURE); 8478b95e848SZelalem Aweke #endif /* CTX_INCLUDE_EL2_REGS */ 8488b95e848SZelalem Aweke } 8498b95e848SZelalem Aweke 8508b95e848SZelalem Aweke /******************************************************************************* 851532ed618SSoby Mathew * The next four functions are used by runtime services to save and restore 852532ed618SSoby Mathew * EL1 context on the 'cpu_context' structure for the specified security 853532ed618SSoby Mathew * state. 854532ed618SSoby Mathew ******************************************************************************/ 855532ed618SSoby Mathew void cm_el1_sysregs_context_save(uint32_t security_state) 856532ed618SSoby Mathew { 857532ed618SSoby Mathew cpu_context_t *ctx; 858532ed618SSoby Mathew 859532ed618SSoby Mathew ctx = cm_get_context(security_state); 860a0fee747SAntonio Nino Diaz assert(ctx != NULL); 861532ed618SSoby Mathew 8622825946eSMax Shvetsov el1_sysregs_context_save(get_el1_sysregs_ctx(ctx)); 86317b4c0ddSDimitris Papastamos 86417b4c0ddSDimitris Papastamos #if IMAGE_BL31 86517b4c0ddSDimitris Papastamos if (security_state == SECURE) 86617b4c0ddSDimitris Papastamos PUBLISH_EVENT(cm_exited_secure_world); 86717b4c0ddSDimitris Papastamos else 86817b4c0ddSDimitris Papastamos PUBLISH_EVENT(cm_exited_normal_world); 86917b4c0ddSDimitris Papastamos #endif 870532ed618SSoby Mathew } 871532ed618SSoby Mathew 872532ed618SSoby Mathew void cm_el1_sysregs_context_restore(uint32_t security_state) 873532ed618SSoby Mathew { 874532ed618SSoby Mathew cpu_context_t *ctx; 875532ed618SSoby Mathew 876532ed618SSoby Mathew ctx = cm_get_context(security_state); 877a0fee747SAntonio Nino Diaz assert(ctx != NULL); 878532ed618SSoby Mathew 8792825946eSMax Shvetsov el1_sysregs_context_restore(get_el1_sysregs_ctx(ctx)); 88017b4c0ddSDimitris Papastamos 88117b4c0ddSDimitris Papastamos #if IMAGE_BL31 88217b4c0ddSDimitris Papastamos if (security_state == SECURE) 88317b4c0ddSDimitris Papastamos PUBLISH_EVENT(cm_entering_secure_world); 88417b4c0ddSDimitris Papastamos else 88517b4c0ddSDimitris Papastamos PUBLISH_EVENT(cm_entering_normal_world); 88617b4c0ddSDimitris Papastamos #endif 887532ed618SSoby Mathew } 888532ed618SSoby Mathew 889532ed618SSoby Mathew /******************************************************************************* 890532ed618SSoby Mathew * This function populates ELR_EL3 member of 'cpu_context' pertaining to the 891532ed618SSoby Mathew * given security state with the given entrypoint 892532ed618SSoby Mathew ******************************************************************************/ 893532ed618SSoby Mathew void cm_set_elr_el3(uint32_t security_state, uintptr_t entrypoint) 894532ed618SSoby Mathew { 895532ed618SSoby Mathew cpu_context_t *ctx; 896532ed618SSoby Mathew el3_state_t *state; 897532ed618SSoby Mathew 898532ed618SSoby Mathew ctx = cm_get_context(security_state); 899a0fee747SAntonio Nino Diaz assert(ctx != NULL); 900532ed618SSoby Mathew 901532ed618SSoby Mathew /* Populate EL3 state so that ERET jumps to the correct entry */ 902532ed618SSoby Mathew state = get_el3state_ctx(ctx); 903532ed618SSoby Mathew write_ctx_reg(state, CTX_ELR_EL3, entrypoint); 904532ed618SSoby Mathew } 905532ed618SSoby Mathew 906532ed618SSoby Mathew /******************************************************************************* 907532ed618SSoby Mathew * This function populates ELR_EL3 and SPSR_EL3 members of 'cpu_context' 908532ed618SSoby Mathew * pertaining to the given security state 909532ed618SSoby Mathew ******************************************************************************/ 910532ed618SSoby Mathew void cm_set_elr_spsr_el3(uint32_t security_state, 911532ed618SSoby Mathew uintptr_t entrypoint, uint32_t spsr) 912532ed618SSoby Mathew { 913532ed618SSoby Mathew cpu_context_t *ctx; 914532ed618SSoby Mathew el3_state_t *state; 915532ed618SSoby Mathew 916532ed618SSoby Mathew ctx = cm_get_context(security_state); 917a0fee747SAntonio Nino Diaz assert(ctx != NULL); 918532ed618SSoby Mathew 919532ed618SSoby Mathew /* Populate EL3 state so that ERET jumps to the correct entry */ 920532ed618SSoby Mathew state = get_el3state_ctx(ctx); 921532ed618SSoby Mathew write_ctx_reg(state, CTX_ELR_EL3, entrypoint); 922532ed618SSoby Mathew write_ctx_reg(state, CTX_SPSR_EL3, spsr); 923532ed618SSoby Mathew } 924532ed618SSoby Mathew 925532ed618SSoby Mathew /******************************************************************************* 926532ed618SSoby Mathew * This function updates a single bit in the SCR_EL3 member of the 'cpu_context' 927532ed618SSoby Mathew * pertaining to the given security state using the value and bit position 928532ed618SSoby Mathew * specified in the parameters. It preserves all other bits. 929532ed618SSoby Mathew ******************************************************************************/ 930532ed618SSoby Mathew void cm_write_scr_el3_bit(uint32_t security_state, 931532ed618SSoby Mathew uint32_t bit_pos, 932532ed618SSoby Mathew uint32_t value) 933532ed618SSoby Mathew { 934532ed618SSoby Mathew cpu_context_t *ctx; 935532ed618SSoby Mathew el3_state_t *state; 936f1be00daSLouis Mayencourt u_register_t scr_el3; 937532ed618SSoby Mathew 938532ed618SSoby Mathew ctx = cm_get_context(security_state); 939a0fee747SAntonio Nino Diaz assert(ctx != NULL); 940532ed618SSoby Mathew 941532ed618SSoby Mathew /* Ensure that the bit position is a valid one */ 942d7b5f408SJimmy Brisson assert(((1UL << bit_pos) & SCR_VALID_BIT_MASK) != 0U); 943532ed618SSoby Mathew 944532ed618SSoby Mathew /* Ensure that the 'value' is only a bit wide */ 945a0fee747SAntonio Nino Diaz assert(value <= 1U); 946532ed618SSoby Mathew 947532ed618SSoby Mathew /* 948532ed618SSoby Mathew * Get the SCR_EL3 value from the cpu context, clear the desired bit 949532ed618SSoby Mathew * and set it to its new value. 950532ed618SSoby Mathew */ 951532ed618SSoby Mathew state = get_el3state_ctx(ctx); 952f1be00daSLouis Mayencourt scr_el3 = read_ctx_reg(state, CTX_SCR_EL3); 953d7b5f408SJimmy Brisson scr_el3 &= ~(1UL << bit_pos); 954f1be00daSLouis Mayencourt scr_el3 |= (u_register_t)value << bit_pos; 955532ed618SSoby Mathew write_ctx_reg(state, CTX_SCR_EL3, scr_el3); 956532ed618SSoby Mathew } 957532ed618SSoby Mathew 958532ed618SSoby Mathew /******************************************************************************* 959532ed618SSoby Mathew * This function retrieves SCR_EL3 member of 'cpu_context' pertaining to the 960532ed618SSoby Mathew * given security state. 961532ed618SSoby Mathew ******************************************************************************/ 962f1be00daSLouis Mayencourt u_register_t cm_get_scr_el3(uint32_t security_state) 963532ed618SSoby Mathew { 964532ed618SSoby Mathew cpu_context_t *ctx; 965532ed618SSoby Mathew el3_state_t *state; 966532ed618SSoby Mathew 967532ed618SSoby Mathew ctx = cm_get_context(security_state); 968a0fee747SAntonio Nino Diaz assert(ctx != NULL); 969532ed618SSoby Mathew 970532ed618SSoby Mathew /* Populate EL3 state so that ERET jumps to the correct entry */ 971532ed618SSoby Mathew state = get_el3state_ctx(ctx); 972f1be00daSLouis Mayencourt return read_ctx_reg(state, CTX_SCR_EL3); 973532ed618SSoby Mathew } 974532ed618SSoby Mathew 975532ed618SSoby Mathew /******************************************************************************* 976532ed618SSoby Mathew * This function is used to program the context that's used for exception 977532ed618SSoby Mathew * return. This initializes the SP_EL3 to a pointer to a 'cpu_context' set for 978532ed618SSoby Mathew * the required security state 979532ed618SSoby Mathew ******************************************************************************/ 980532ed618SSoby Mathew void cm_set_next_eret_context(uint32_t security_state) 981532ed618SSoby Mathew { 982532ed618SSoby Mathew cpu_context_t *ctx; 983532ed618SSoby Mathew 984532ed618SSoby Mathew ctx = cm_get_context(security_state); 985a0fee747SAntonio Nino Diaz assert(ctx != NULL); 986532ed618SSoby Mathew 987532ed618SSoby Mathew cm_set_next_context(ctx); 988532ed618SSoby Mathew } 989