xref: /rk3399_ARM-atf/lib/el3_runtime/aarch64/context_mgmt.c (revision 68ac5ed0493b24e6a0a178171a47db75a31cc423)
1532ed618SSoby Mathew /*
2873d4241Sjohpow01  * Copyright (c) 2013-2021, ARM Limited and Contributors. All rights reserved.
3532ed618SSoby Mathew  *
482cb2c1aSdp-arm  * SPDX-License-Identifier: BSD-3-Clause
5532ed618SSoby Mathew  */
6532ed618SSoby Mathew 
7532ed618SSoby Mathew #include <assert.h>
840daecc1SAntonio Nino Diaz #include <stdbool.h>
9532ed618SSoby Mathew #include <string.h>
1009d40e0eSAntonio Nino Diaz 
1109d40e0eSAntonio Nino Diaz #include <platform_def.h>
1209d40e0eSAntonio Nino Diaz 
1309d40e0eSAntonio Nino Diaz #include <arch.h>
1409d40e0eSAntonio Nino Diaz #include <arch_helpers.h>
15b7e398d6SSoby Mathew #include <arch_features.h>
1609d40e0eSAntonio Nino Diaz #include <bl31/interrupt_mgmt.h>
1709d40e0eSAntonio Nino Diaz #include <common/bl_common.h>
1809d40e0eSAntonio Nino Diaz #include <context.h>
1909d40e0eSAntonio Nino Diaz #include <lib/el3_runtime/context_mgmt.h>
2009d40e0eSAntonio Nino Diaz #include <lib/el3_runtime/pubsub_events.h>
2109d40e0eSAntonio Nino Diaz #include <lib/extensions/amu.h>
2209d40e0eSAntonio Nino Diaz #include <lib/extensions/mpam.h>
2309d40e0eSAntonio Nino Diaz #include <lib/extensions/spe.h>
2409d40e0eSAntonio Nino Diaz #include <lib/extensions/sve.h>
256cac724dSjohpow01 #include <lib/extensions/twed.h>
2609d40e0eSAntonio Nino Diaz #include <lib/utils.h>
27532ed618SSoby Mathew 
28*68ac5ed0SArunachalam Ganapathy static void enable_extensions_secure(cpu_context_t *ctx);
29532ed618SSoby Mathew 
30532ed618SSoby Mathew /*******************************************************************************
31532ed618SSoby Mathew  * Context management library initialisation routine. This library is used by
32532ed618SSoby Mathew  * runtime services to share pointers to 'cpu_context' structures for the secure
33532ed618SSoby Mathew  * and non-secure states. Management of the structures and their associated
34532ed618SSoby Mathew  * memory is not done by the context management library e.g. the PSCI service
35532ed618SSoby Mathew  * manages the cpu context used for entry from and exit to the non-secure state.
36532ed618SSoby Mathew  * The Secure payload dispatcher service manages the context(s) corresponding to
37532ed618SSoby Mathew  * the secure state. It also uses this library to get access to the non-secure
38532ed618SSoby Mathew  * state cpu context pointers.
39532ed618SSoby Mathew  * Lastly, this library provides the api to make SP_EL3 point to the cpu context
40532ed618SSoby Mathew  * which will used for programming an entry into a lower EL. The same context
41532ed618SSoby Mathew  * will used to save state upon exception entry from that EL.
42532ed618SSoby Mathew  ******************************************************************************/
4387c85134SDaniel Boulby void __init cm_init(void)
44532ed618SSoby Mathew {
45532ed618SSoby Mathew 	/*
46532ed618SSoby Mathew 	 * The context management library has only global data to intialize, but
47532ed618SSoby Mathew 	 * that will be done when the BSS is zeroed out
48532ed618SSoby Mathew 	 */
49532ed618SSoby Mathew }
50532ed618SSoby Mathew 
51532ed618SSoby Mathew /*******************************************************************************
52532ed618SSoby Mathew  * The following function initializes the cpu_context 'ctx' for
53532ed618SSoby Mathew  * first use, and sets the initial entrypoint state as specified by the
54532ed618SSoby Mathew  * entry_point_info structure.
55532ed618SSoby Mathew  *
56532ed618SSoby Mathew  * The security state to initialize is determined by the SECURE attribute
571634cae8SAntonio Nino Diaz  * of the entry_point_info.
58532ed618SSoby Mathew  *
598aabea33SPaul Beesley  * The EE and ST attributes are used to configure the endianness and secure
60532ed618SSoby Mathew  * timer availability for the new execution context.
61532ed618SSoby Mathew  *
62532ed618SSoby Mathew  * To prepare the register state for entry call cm_prepare_el3_exit() and
63532ed618SSoby Mathew  * el3_exit(). For Secure-EL1 cm_prepare_el3_exit() is equivalent to
642e61d687SOlivier Deprez  * cm_el1_sysregs_context_restore().
65532ed618SSoby Mathew  ******************************************************************************/
661634cae8SAntonio Nino Diaz void cm_setup_context(cpu_context_t *ctx, const entry_point_info_t *ep)
67532ed618SSoby Mathew {
68532ed618SSoby Mathew 	unsigned int security_state;
69f1be00daSLouis Mayencourt 	u_register_t scr_el3;
70532ed618SSoby Mathew 	el3_state_t *state;
71532ed618SSoby Mathew 	gp_regs_t *gp_regs;
72eeb5a7b5SDeepika Bhavnani 	u_register_t sctlr_elx, actlr_elx;
73532ed618SSoby Mathew 
74a0fee747SAntonio Nino Diaz 	assert(ctx != NULL);
75532ed618SSoby Mathew 
76532ed618SSoby Mathew 	security_state = GET_SECURITY_STATE(ep->h.attr);
77532ed618SSoby Mathew 
78532ed618SSoby Mathew 	/* Clear any residual register values from the context */
7932f0d3c6SDouglas Raillard 	zeromem(ctx, sizeof(*ctx));
80532ed618SSoby Mathew 
81532ed618SSoby Mathew 	/*
8218f2efd6SDavid Cunado 	 * SCR_EL3 was initialised during reset sequence in macro
8318f2efd6SDavid Cunado 	 * el3_arch_init_common. This code modifies the SCR_EL3 fields that
8418f2efd6SDavid Cunado 	 * affect the next EL.
8518f2efd6SDavid Cunado 	 *
8618f2efd6SDavid Cunado 	 * The following fields are initially set to zero and then updated to
8718f2efd6SDavid Cunado 	 * the required value depending on the state of the SPSR_EL3 and the
8818f2efd6SDavid Cunado 	 * Security state and entrypoint attributes of the next EL.
89532ed618SSoby Mathew 	 */
90f1be00daSLouis Mayencourt 	scr_el3 = read_scr();
91532ed618SSoby Mathew 	scr_el3 &= ~(SCR_NS_BIT | SCR_RW_BIT | SCR_FIQ_BIT | SCR_IRQ_BIT |
92532ed618SSoby Mathew 			SCR_ST_BIT | SCR_HCE_BIT);
9318f2efd6SDavid Cunado 	/*
9418f2efd6SDavid Cunado 	 * SCR_NS: Set the security state of the next EL.
9518f2efd6SDavid Cunado 	 */
96532ed618SSoby Mathew 	if (security_state != SECURE)
97532ed618SSoby Mathew 		scr_el3 |= SCR_NS_BIT;
9818f2efd6SDavid Cunado 	/*
9918f2efd6SDavid Cunado 	 * SCR_EL3.RW: Set the execution state, AArch32 or AArch64, for next
10018f2efd6SDavid Cunado 	 *  Exception level as specified by SPSR.
10118f2efd6SDavid Cunado 	 */
102532ed618SSoby Mathew 	if (GET_RW(ep->spsr) == MODE_RW_64)
103532ed618SSoby Mathew 		scr_el3 |= SCR_RW_BIT;
10418f2efd6SDavid Cunado 	/*
10518f2efd6SDavid Cunado 	 * SCR_EL3.ST: Traps Secure EL1 accesses to the Counter-timer Physical
10618f2efd6SDavid Cunado 	 *  Secure timer registers to EL3, from AArch64 state only, if specified
10718f2efd6SDavid Cunado 	 *  by the entrypoint attributes.
10818f2efd6SDavid Cunado 	 */
109a0fee747SAntonio Nino Diaz 	if (EP_GET_ST(ep->h.attr) != 0U)
110532ed618SSoby Mathew 		scr_el3 |= SCR_ST_BIT;
111532ed618SSoby Mathew 
112fbc44bd1SVarun Wadekar #if RAS_TRAP_LOWER_EL_ERR_ACCESS
113fbc44bd1SVarun Wadekar 	/*
114fbc44bd1SVarun Wadekar 	 * SCR_EL3.TERR: Trap Error record accesses. Accesses to the RAS ERR
115fbc44bd1SVarun Wadekar 	 * and RAS ERX registers from EL1 and EL2 are trapped to EL3.
116fbc44bd1SVarun Wadekar 	 */
117fbc44bd1SVarun Wadekar 	scr_el3 |= SCR_TERR_BIT;
118fbc44bd1SVarun Wadekar #endif
119fbc44bd1SVarun Wadekar 
12024f671f3SJulius Werner #if !HANDLE_EA_EL3_FIRST
12118f2efd6SDavid Cunado 	/*
12218f2efd6SDavid Cunado 	 * SCR_EL3.EA: Do not route External Abort and SError Interrupt External
12318f2efd6SDavid Cunado 	 *  to EL3 when executing at a lower EL. When executing at EL3, External
12418f2efd6SDavid Cunado 	 *  Aborts are taken to EL3.
12518f2efd6SDavid Cunado 	 */
126532ed618SSoby Mathew 	scr_el3 &= ~SCR_EA_BIT;
127532ed618SSoby Mathew #endif
128532ed618SSoby Mathew 
1291a7c1cfeSJeenu Viswambharan #if FAULT_INJECTION_SUPPORT
1301a7c1cfeSJeenu Viswambharan 	/* Enable fault injection from lower ELs */
1311a7c1cfeSJeenu Viswambharan 	scr_el3 |= SCR_FIEN_BIT;
1321a7c1cfeSJeenu Viswambharan #endif
1331a7c1cfeSJeenu Viswambharan 
1345283962eSAntonio Nino Diaz #if !CTX_INCLUDE_PAUTH_REGS
1355283962eSAntonio Nino Diaz 	/*
1365283962eSAntonio Nino Diaz 	 * If the pointer authentication registers aren't saved during world
1375283962eSAntonio Nino Diaz 	 * switches the value of the registers can be leaked from the Secure to
1385283962eSAntonio Nino Diaz 	 * the Non-secure world. To prevent this, rather than enabling pointer
1395283962eSAntonio Nino Diaz 	 * authentication everywhere, we only enable it in the Non-secure world.
1405283962eSAntonio Nino Diaz 	 *
1415283962eSAntonio Nino Diaz 	 * If the Secure world wants to use pointer authentication,
1425283962eSAntonio Nino Diaz 	 * CTX_INCLUDE_PAUTH_REGS must be set to 1.
1435283962eSAntonio Nino Diaz 	 */
1445283962eSAntonio Nino Diaz 	if (security_state == NON_SECURE)
1455283962eSAntonio Nino Diaz 		scr_el3 |= SCR_API_BIT | SCR_APK_BIT;
1465283962eSAntonio Nino Diaz #endif /* !CTX_INCLUDE_PAUTH_REGS */
1475283962eSAntonio Nino Diaz 
1480563ab08SAlexei Fedorov #if !CTX_INCLUDE_MTE_REGS || ENABLE_ASSERTIONS
1490563ab08SAlexei Fedorov 	/* Get Memory Tagging Extension support level */
1500563ab08SAlexei Fedorov 	unsigned int mte = get_armv8_5_mte_support();
1510563ab08SAlexei Fedorov #endif
152b7e398d6SSoby Mathew 	/*
1539dd94382SJustin Chadwell 	 * Enable MTE support. Support is enabled unilaterally for the normal
1549dd94382SJustin Chadwell 	 * world, and only for the secure world when CTX_INCLUDE_MTE_REGS is
1559dd94382SJustin Chadwell 	 * set.
156b7e398d6SSoby Mathew 	 */
1579dd94382SJustin Chadwell #if CTX_INCLUDE_MTE_REGS
1580563ab08SAlexei Fedorov 	assert((mte == MTE_IMPLEMENTED_ELX) || (mte == MTE_IMPLEMENTED_ASY));
1599dd94382SJustin Chadwell 	scr_el3 |= SCR_ATA_BIT;
1609dd94382SJustin Chadwell #else
1619dd94382SJustin Chadwell 	/*
1620563ab08SAlexei Fedorov 	 * When MTE is only implemented at EL0, it can be enabled
1630563ab08SAlexei Fedorov 	 * across both worlds as no MTE registers are used.
1649dd94382SJustin Chadwell 	 */
1650563ab08SAlexei Fedorov 	if ((mte == MTE_IMPLEMENTED_EL0) ||
1669dd94382SJustin Chadwell 	/*
1670563ab08SAlexei Fedorov 	 * When MTE is implemented at all ELs, it can be only enabled
1680563ab08SAlexei Fedorov 	 * in Non-Secure world without register saving.
1699dd94382SJustin Chadwell 	 */
1700563ab08SAlexei Fedorov 	  (((mte == MTE_IMPLEMENTED_ELX) || (mte == MTE_IMPLEMENTED_ASY)) &&
1710563ab08SAlexei Fedorov 	    (security_state == NON_SECURE))) {
172b7e398d6SSoby Mathew 		scr_el3 |= SCR_ATA_BIT;
173b7e398d6SSoby Mathew 	}
1740563ab08SAlexei Fedorov #endif	/* CTX_INCLUDE_MTE_REGS */
175b7e398d6SSoby Mathew 
1763d8256b2SMasahiro Yamada #ifdef IMAGE_BL31
177532ed618SSoby Mathew 	/*
1788aabea33SPaul Beesley 	 * SCR_EL3.IRQ, SCR_EL3.FIQ: Enable the physical FIQ and IRQ routing as
17918f2efd6SDavid Cunado 	 *  indicated by the interrupt routing model for BL31.
180532ed618SSoby Mathew 	 */
181532ed618SSoby Mathew 	scr_el3 |= get_scr_el3_from_routing_model(security_state);
1820c5e7d1cSMax Shvetsov #endif
183*68ac5ed0SArunachalam Ganapathy 
184*68ac5ed0SArunachalam Ganapathy 	/* Save the initialized value of CPTR_EL3 register */
185*68ac5ed0SArunachalam Ganapathy 	write_ctx_reg(get_el3state_ctx(ctx), CTX_CPTR_EL3, read_cptr_el3());
1860c5e7d1cSMax Shvetsov 	if (security_state == SECURE) {
187*68ac5ed0SArunachalam Ganapathy 		enable_extensions_secure(ctx);
1880c5e7d1cSMax Shvetsov 	}
189532ed618SSoby Mathew 
190532ed618SSoby Mathew 	/*
19118f2efd6SDavid Cunado 	 * SCR_EL3.HCE: Enable HVC instructions if next execution state is
19218f2efd6SDavid Cunado 	 * AArch64 and next EL is EL2, or if next execution state is AArch32 and
19318f2efd6SDavid Cunado 	 * next mode is Hyp.
194110ee433SJimmy Brisson 	 * SCR_EL3.FGTEn: Enable Fine Grained Virtualization Traps under the
195110ee433SJimmy Brisson 	 * same conditions as HVC instructions and when the processor supports
196110ee433SJimmy Brisson 	 * ARMv8.6-FGT.
19729d0ee54SJimmy Brisson 	 * SCR_EL3.ECVEn: Enable Enhanced Counter Virtualization (ECV)
19829d0ee54SJimmy Brisson 	 * CNTPOFF_EL2 register under the same conditions as HVC instructions
19929d0ee54SJimmy Brisson 	 * and when the processor supports ECV.
200532ed618SSoby Mathew 	 */
201a0fee747SAntonio Nino Diaz 	if (((GET_RW(ep->spsr) == MODE_RW_64) && (GET_EL(ep->spsr) == MODE_EL2))
202a0fee747SAntonio Nino Diaz 	    || ((GET_RW(ep->spsr) != MODE_RW_64)
203a0fee747SAntonio Nino Diaz 		&& (GET_M32(ep->spsr) == MODE32_hyp))) {
204532ed618SSoby Mathew 		scr_el3 |= SCR_HCE_BIT;
205110ee433SJimmy Brisson 
206110ee433SJimmy Brisson 		if (is_armv8_6_fgt_present()) {
207110ee433SJimmy Brisson 			scr_el3 |= SCR_FGTEN_BIT;
208110ee433SJimmy Brisson 		}
20929d0ee54SJimmy Brisson 
21029d0ee54SJimmy Brisson 		if (get_armv8_6_ecv_support()
21129d0ee54SJimmy Brisson 		    == ID_AA64MMFR0_EL1_ECV_SELF_SYNCH) {
21229d0ee54SJimmy Brisson 			scr_el3 |= SCR_ECVEN_BIT;
21329d0ee54SJimmy Brisson 		}
214532ed618SSoby Mathew 	}
215532ed618SSoby Mathew 
2160376e7c4SAchin Gupta 	/* Enable S-EL2 if the next EL is EL2 and security state is secure */
217db3ae853SArtsem Artsemenka 	if ((security_state == SECURE) && (GET_EL(ep->spsr) == MODE_EL2)) {
218db3ae853SArtsem Artsemenka 		if (GET_RW(ep->spsr) != MODE_RW_64) {
219db3ae853SArtsem Artsemenka 			ERROR("S-EL2 can not be used in AArch32.");
220db3ae853SArtsem Artsemenka 			panic();
221db3ae853SArtsem Artsemenka 		}
222db3ae853SArtsem Artsemenka 
2230376e7c4SAchin Gupta 		scr_el3 |= SCR_EEL2_BIT;
224db3ae853SArtsem Artsemenka 	}
2250376e7c4SAchin Gupta 
22618f2efd6SDavid Cunado 	/*
227873d4241Sjohpow01 	 * FEAT_AMUv1p1 virtual offset registers are only accessible from EL3
228873d4241Sjohpow01 	 * and EL2, when clear, this bit traps accesses from EL2 so we set it
229873d4241Sjohpow01 	 * to 1 when EL2 is present.
230873d4241Sjohpow01 	 */
231873d4241Sjohpow01 	if (is_armv8_6_feat_amuv1p1_present() &&
232873d4241Sjohpow01 		(el_implemented(2) != EL_IMPL_NONE)) {
233873d4241Sjohpow01 		scr_el3 |= SCR_AMVOFFEN_BIT;
234873d4241Sjohpow01 	}
235873d4241Sjohpow01 
236873d4241Sjohpow01 	/*
23718f2efd6SDavid Cunado 	 * Initialise SCTLR_EL1 to the reset value corresponding to the target
23818f2efd6SDavid Cunado 	 * execution state setting all fields rather than relying of the hw.
23918f2efd6SDavid Cunado 	 * Some fields have architecturally UNKNOWN reset values and these are
24018f2efd6SDavid Cunado 	 * set to zero.
24118f2efd6SDavid Cunado 	 *
24218f2efd6SDavid Cunado 	 * SCTLR.EE: Endianness is taken from the entrypoint attributes.
24318f2efd6SDavid Cunado 	 *
24418f2efd6SDavid Cunado 	 * SCTLR.M, SCTLR.C and SCTLR.I: These fields must be zero (as
24518f2efd6SDavid Cunado 	 *  required by PSCI specification)
24618f2efd6SDavid Cunado 	 */
247a0fee747SAntonio Nino Diaz 	sctlr_elx = (EP_GET_EE(ep->h.attr) != 0U) ? SCTLR_EE_BIT : 0U;
24818f2efd6SDavid Cunado 	if (GET_RW(ep->spsr) == MODE_RW_64)
24918f2efd6SDavid Cunado 		sctlr_elx |= SCTLR_EL1_RES1;
25018f2efd6SDavid Cunado 	else {
25118f2efd6SDavid Cunado 		/*
25218f2efd6SDavid Cunado 		 * If the target execution state is AArch32 then the following
25318f2efd6SDavid Cunado 		 * fields need to be set.
25418f2efd6SDavid Cunado 		 *
25518f2efd6SDavid Cunado 		 * SCTRL_EL1.nTWE: Set to one so that EL0 execution of WFE
25618f2efd6SDavid Cunado 		 *  instructions are not trapped to EL1.
25718f2efd6SDavid Cunado 		 *
25818f2efd6SDavid Cunado 		 * SCTLR_EL1.nTWI: Set to one so that EL0 execution of WFI
25918f2efd6SDavid Cunado 		 *  instructions are not trapped to EL1.
26018f2efd6SDavid Cunado 		 *
26118f2efd6SDavid Cunado 		 * SCTLR_EL1.CP15BEN: Set to one to enable EL0 execution of the
26218f2efd6SDavid Cunado 		 *  CP15DMB, CP15DSB, and CP15ISB instructions.
26318f2efd6SDavid Cunado 		 */
26418f2efd6SDavid Cunado 		sctlr_elx |= SCTLR_AARCH32_EL1_RES1 | SCTLR_CP15BEN_BIT
26518f2efd6SDavid Cunado 					| SCTLR_NTWI_BIT | SCTLR_NTWE_BIT;
26618f2efd6SDavid Cunado 	}
26718f2efd6SDavid Cunado 
2685f5d1ed7SLouis Mayencourt #if ERRATA_A75_764081
2695f5d1ed7SLouis Mayencourt 	/*
2705f5d1ed7SLouis Mayencourt 	 * If workaround of errata 764081 for Cortex-A75 is used then set
2715f5d1ed7SLouis Mayencourt 	 * SCTLR_EL1.IESB to enable Implicit Error Synchronization Barrier.
2725f5d1ed7SLouis Mayencourt 	 */
2735f5d1ed7SLouis Mayencourt 	sctlr_elx |= SCTLR_IESB_BIT;
2745f5d1ed7SLouis Mayencourt #endif
2755f5d1ed7SLouis Mayencourt 
2766cac724dSjohpow01 	/* Enable WFE trap delay in SCR_EL3 if supported and configured */
2776cac724dSjohpow01 	if (is_armv8_6_twed_present()) {
2786cac724dSjohpow01 		uint32_t delay = plat_arm_set_twedel_scr_el3();
2796cac724dSjohpow01 
2806cac724dSjohpow01 		if (delay != TWED_DISABLED) {
2816cac724dSjohpow01 			/* Make sure delay value fits */
2826cac724dSjohpow01 			assert((delay & ~SCR_TWEDEL_MASK) == 0U);
2836cac724dSjohpow01 
2846cac724dSjohpow01 			/* Set delay in SCR_EL3 */
2856cac724dSjohpow01 			scr_el3 &= ~(SCR_TWEDEL_MASK << SCR_TWEDEL_SHIFT);
2866cac724dSjohpow01 			scr_el3 |= ((delay & SCR_TWEDEL_MASK)
2876cac724dSjohpow01 					<< SCR_TWEDEL_SHIFT);
2886cac724dSjohpow01 
2896cac724dSjohpow01 			/* Enable WFE delay */
2906cac724dSjohpow01 			scr_el3 |= SCR_TWEDEn_BIT;
2916cac724dSjohpow01 		}
2926cac724dSjohpow01 	}
2936cac724dSjohpow01 
29418f2efd6SDavid Cunado 	/*
29518f2efd6SDavid Cunado 	 * Store the initialised SCTLR_EL1 value in the cpu_context - SCTLR_EL2
2962e61d687SOlivier Deprez 	 * and other EL2 registers are set up by cm_prepare_el3_exit() as they
29718f2efd6SDavid Cunado 	 * are not part of the stored cpu_context.
29818f2efd6SDavid Cunado 	 */
2992825946eSMax Shvetsov 	write_ctx_reg(get_el1_sysregs_ctx(ctx), CTX_SCTLR_EL1, sctlr_elx);
30018f2efd6SDavid Cunado 
3012ab9617eSVarun Wadekar 	/*
3022ab9617eSVarun Wadekar 	 * Base the context ACTLR_EL1 on the current value, as it is
3032ab9617eSVarun Wadekar 	 * implementation defined. The context restore process will write
3042ab9617eSVarun Wadekar 	 * the value from the context to the actual register and can cause
3052ab9617eSVarun Wadekar 	 * problems for processor cores that don't expect certain bits to
3062ab9617eSVarun Wadekar 	 * be zero.
3072ab9617eSVarun Wadekar 	 */
3082ab9617eSVarun Wadekar 	actlr_elx = read_actlr_el1();
3092825946eSMax Shvetsov 	write_ctx_reg((get_el1_sysregs_ctx(ctx)), (CTX_ACTLR_EL1), (actlr_elx));
3102ab9617eSVarun Wadekar 
3113e61b2b5SDavid Cunado 	/*
312e290a8fcSAlexei Fedorov 	 * Populate EL3 state so that we've the right context
313e290a8fcSAlexei Fedorov 	 * before doing ERET
3143e61b2b5SDavid Cunado 	 */
315532ed618SSoby Mathew 	state = get_el3state_ctx(ctx);
316532ed618SSoby Mathew 	write_ctx_reg(state, CTX_SCR_EL3, scr_el3);
317532ed618SSoby Mathew 	write_ctx_reg(state, CTX_ELR_EL3, ep->pc);
318532ed618SSoby Mathew 	write_ctx_reg(state, CTX_SPSR_EL3, ep->spsr);
319532ed618SSoby Mathew 
320532ed618SSoby Mathew 	/*
321532ed618SSoby Mathew 	 * Store the X0-X7 value from the entrypoint into the context
322532ed618SSoby Mathew 	 * Use memcpy as we are in control of the layout of the structures
323532ed618SSoby Mathew 	 */
324532ed618SSoby Mathew 	gp_regs = get_gpregs_ctx(ctx);
325532ed618SSoby Mathew 	memcpy(gp_regs, (void *)&ep->args, sizeof(aapcs64_params_t));
326532ed618SSoby Mathew }
327532ed618SSoby Mathew 
328532ed618SSoby Mathew /*******************************************************************************
3290fd0f222SDimitris Papastamos  * Enable architecture extensions on first entry to Non-secure world.
3300fd0f222SDimitris Papastamos  * When EL2 is implemented but unused `el2_unused` is non-zero, otherwise
3310fd0f222SDimitris Papastamos  * it is zero.
3320fd0f222SDimitris Papastamos  ******************************************************************************/
333*68ac5ed0SArunachalam Ganapathy static void enable_extensions_nonsecure(bool el2_unused, cpu_context_t *ctx)
3340fd0f222SDimitris Papastamos {
3350fd0f222SDimitris Papastamos #if IMAGE_BL31
336281a08ccSDimitris Papastamos #if ENABLE_SPE_FOR_LOWER_ELS
337281a08ccSDimitris Papastamos 	spe_enable(el2_unused);
338281a08ccSDimitris Papastamos #endif
339380559c1SDimitris Papastamos 
340380559c1SDimitris Papastamos #if ENABLE_AMU
341*68ac5ed0SArunachalam Ganapathy 	amu_enable(el2_unused, ctx);
342*68ac5ed0SArunachalam Ganapathy #endif
343*68ac5ed0SArunachalam Ganapathy 
344*68ac5ed0SArunachalam Ganapathy #if ENABLE_SVE_FOR_NS
345*68ac5ed0SArunachalam Ganapathy 	sve_enable(ctx);
346380559c1SDimitris Papastamos #endif
3471a853370SDavid Cunado 
3485f835918SJeenu Viswambharan #if ENABLE_MPAM_FOR_LOWER_ELS
3495f835918SJeenu Viswambharan 	mpam_enable(el2_unused);
3505f835918SJeenu Viswambharan #endif
3510fd0f222SDimitris Papastamos #endif
3520fd0f222SDimitris Papastamos }
3530fd0f222SDimitris Papastamos 
3540fd0f222SDimitris Papastamos /*******************************************************************************
355*68ac5ed0SArunachalam Ganapathy  * Enable architecture extensions on first entry to Secure world.
356*68ac5ed0SArunachalam Ganapathy  ******************************************************************************/
357*68ac5ed0SArunachalam Ganapathy static void enable_extensions_secure(cpu_context_t *ctx)
358*68ac5ed0SArunachalam Ganapathy {
359*68ac5ed0SArunachalam Ganapathy #if IMAGE_BL31
360*68ac5ed0SArunachalam Ganapathy #if ENABLE_SVE_FOR_SWD
361*68ac5ed0SArunachalam Ganapathy 	sve_enable(ctx);
362*68ac5ed0SArunachalam Ganapathy #endif
363*68ac5ed0SArunachalam Ganapathy #endif
364*68ac5ed0SArunachalam Ganapathy }
365*68ac5ed0SArunachalam Ganapathy 
366*68ac5ed0SArunachalam Ganapathy /*******************************************************************************
367532ed618SSoby Mathew  * The following function initializes the cpu_context for a CPU specified by
368532ed618SSoby Mathew  * its `cpu_idx` for first use, and sets the initial entrypoint state as
369532ed618SSoby Mathew  * specified by the entry_point_info structure.
370532ed618SSoby Mathew  ******************************************************************************/
371532ed618SSoby Mathew void cm_init_context_by_index(unsigned int cpu_idx,
372532ed618SSoby Mathew 			      const entry_point_info_t *ep)
373532ed618SSoby Mathew {
374532ed618SSoby Mathew 	cpu_context_t *ctx;
375532ed618SSoby Mathew 	ctx = cm_get_context_by_index(cpu_idx, GET_SECURITY_STATE(ep->h.attr));
3761634cae8SAntonio Nino Diaz 	cm_setup_context(ctx, ep);
377532ed618SSoby Mathew }
378532ed618SSoby Mathew 
379532ed618SSoby Mathew /*******************************************************************************
380532ed618SSoby Mathew  * The following function initializes the cpu_context for the current CPU
381532ed618SSoby Mathew  * for first use, and sets the initial entrypoint state as specified by the
382532ed618SSoby Mathew  * entry_point_info structure.
383532ed618SSoby Mathew  ******************************************************************************/
384532ed618SSoby Mathew void cm_init_my_context(const entry_point_info_t *ep)
385532ed618SSoby Mathew {
386532ed618SSoby Mathew 	cpu_context_t *ctx;
387532ed618SSoby Mathew 	ctx = cm_get_context(GET_SECURITY_STATE(ep->h.attr));
3881634cae8SAntonio Nino Diaz 	cm_setup_context(ctx, ep);
389532ed618SSoby Mathew }
390532ed618SSoby Mathew 
391532ed618SSoby Mathew /*******************************************************************************
392532ed618SSoby Mathew  * Prepare the CPU system registers for first entry into secure or normal world
393532ed618SSoby Mathew  *
394532ed618SSoby Mathew  * If execution is requested to EL2 or hyp mode, SCTLR_EL2 is initialized
395532ed618SSoby Mathew  * If execution is requested to non-secure EL1 or svc mode, and the CPU supports
396532ed618SSoby Mathew  * EL2 then EL2 is disabled by configuring all necessary EL2 registers.
397532ed618SSoby Mathew  * For all entries, the EL1 registers are initialized from the cpu_context
398532ed618SSoby Mathew  ******************************************************************************/
399532ed618SSoby Mathew void cm_prepare_el3_exit(uint32_t security_state)
400532ed618SSoby Mathew {
401f1be00daSLouis Mayencourt 	u_register_t sctlr_elx, scr_el3, mdcr_el2;
402532ed618SSoby Mathew 	cpu_context_t *ctx = cm_get_context(security_state);
40340daecc1SAntonio Nino Diaz 	bool el2_unused = false;
404a0fee747SAntonio Nino Diaz 	uint64_t hcr_el2 = 0U;
405532ed618SSoby Mathew 
406a0fee747SAntonio Nino Diaz 	assert(ctx != NULL);
407532ed618SSoby Mathew 
408532ed618SSoby Mathew 	if (security_state == NON_SECURE) {
409f1be00daSLouis Mayencourt 		scr_el3 = read_ctx_reg(get_el3state_ctx(ctx),
410a0fee747SAntonio Nino Diaz 						 CTX_SCR_EL3);
411a0fee747SAntonio Nino Diaz 		if ((scr_el3 & SCR_HCE_BIT) != 0U) {
412532ed618SSoby Mathew 			/* Use SCTLR_EL1.EE value to initialise sctlr_el2 */
4132825946eSMax Shvetsov 			sctlr_elx = read_ctx_reg(get_el1_sysregs_ctx(ctx),
414532ed618SSoby Mathew 							   CTX_SCTLR_EL1);
4152e09d4f8SKen Kuang 			sctlr_elx &= SCTLR_EE_BIT;
416532ed618SSoby Mathew 			sctlr_elx |= SCTLR_EL2_RES1;
4175f5d1ed7SLouis Mayencourt #if ERRATA_A75_764081
4185f5d1ed7SLouis Mayencourt 			/*
4195f5d1ed7SLouis Mayencourt 			 * If workaround of errata 764081 for Cortex-A75 is used
4205f5d1ed7SLouis Mayencourt 			 * then set SCTLR_EL2.IESB to enable Implicit Error
4215f5d1ed7SLouis Mayencourt 			 * Synchronization Barrier.
4225f5d1ed7SLouis Mayencourt 			 */
4235f5d1ed7SLouis Mayencourt 			sctlr_elx |= SCTLR_IESB_BIT;
4245f5d1ed7SLouis Mayencourt #endif
425532ed618SSoby Mathew 			write_sctlr_el2(sctlr_elx);
426a0fee747SAntonio Nino Diaz 		} else if (el_implemented(2) != EL_IMPL_NONE) {
42740daecc1SAntonio Nino Diaz 			el2_unused = true;
4280fd0f222SDimitris Papastamos 
42918f2efd6SDavid Cunado 			/*
43018f2efd6SDavid Cunado 			 * EL2 present but unused, need to disable safely.
43118f2efd6SDavid Cunado 			 * SCTLR_EL2 can be ignored in this case.
43218f2efd6SDavid Cunado 			 *
4333ff4aaacSJeenu Viswambharan 			 * Set EL2 register width appropriately: Set HCR_EL2
4343ff4aaacSJeenu Viswambharan 			 * field to match SCR_EL3.RW.
43518f2efd6SDavid Cunado 			 */
436a0fee747SAntonio Nino Diaz 			if ((scr_el3 & SCR_RW_BIT) != 0U)
4373ff4aaacSJeenu Viswambharan 				hcr_el2 |= HCR_RW_BIT;
4383ff4aaacSJeenu Viswambharan 
4393ff4aaacSJeenu Viswambharan 			/*
4403ff4aaacSJeenu Viswambharan 			 * For Armv8.3 pointer authentication feature, disable
4413ff4aaacSJeenu Viswambharan 			 * traps to EL2 when accessing key registers or using
4423ff4aaacSJeenu Viswambharan 			 * pointer authentication instructions from lower ELs.
4433ff4aaacSJeenu Viswambharan 			 */
4443ff4aaacSJeenu Viswambharan 			hcr_el2 |= (HCR_API_BIT | HCR_APK_BIT);
4453ff4aaacSJeenu Viswambharan 
4463ff4aaacSJeenu Viswambharan 			write_hcr_el2(hcr_el2);
447532ed618SSoby Mathew 
44818f2efd6SDavid Cunado 			/*
44918f2efd6SDavid Cunado 			 * Initialise CPTR_EL2 setting all fields rather than
45018f2efd6SDavid Cunado 			 * relying on the hw. All fields have architecturally
45118f2efd6SDavid Cunado 			 * UNKNOWN reset values.
45218f2efd6SDavid Cunado 			 *
45318f2efd6SDavid Cunado 			 * CPTR_EL2.TCPAC: Set to zero so that Non-secure EL1
45418f2efd6SDavid Cunado 			 *  accesses to the CPACR_EL1 or CPACR from both
45518f2efd6SDavid Cunado 			 *  Execution states do not trap to EL2.
45618f2efd6SDavid Cunado 			 *
45718f2efd6SDavid Cunado 			 * CPTR_EL2.TTA: Set to zero so that Non-secure System
45818f2efd6SDavid Cunado 			 *  register accesses to the trace registers from both
45918f2efd6SDavid Cunado 			 *  Execution states do not trap to EL2.
46018f2efd6SDavid Cunado 			 *
46118f2efd6SDavid Cunado 			 * CPTR_EL2.TFP: Set to zero so that Non-secure accesses
46218f2efd6SDavid Cunado 			 *  to SIMD and floating-point functionality from both
46318f2efd6SDavid Cunado 			 *  Execution states do not trap to EL2.
46418f2efd6SDavid Cunado 			 */
46518f2efd6SDavid Cunado 			write_cptr_el2(CPTR_EL2_RESET_VAL &
46618f2efd6SDavid Cunado 					~(CPTR_EL2_TCPAC_BIT | CPTR_EL2_TTA_BIT
46718f2efd6SDavid Cunado 					| CPTR_EL2_TFP_BIT));
468532ed618SSoby Mathew 
46918f2efd6SDavid Cunado 			/*
4708aabea33SPaul Beesley 			 * Initialise CNTHCTL_EL2. All fields are
47118f2efd6SDavid Cunado 			 * architecturally UNKNOWN on reset and are set to zero
47218f2efd6SDavid Cunado 			 * except for field(s) listed below.
47318f2efd6SDavid Cunado 			 *
47418f2efd6SDavid Cunado 			 * CNTHCTL_EL2.EL1PCEN: Set to one to disable traps to
47518f2efd6SDavid Cunado 			 *  Hyp mode of Non-secure EL0 and EL1 accesses to the
47618f2efd6SDavid Cunado 			 *  physical timer registers.
47718f2efd6SDavid Cunado 			 *
47818f2efd6SDavid Cunado 			 * CNTHCTL_EL2.EL1PCTEN: Set to one to disable traps to
47918f2efd6SDavid Cunado 			 *  Hyp mode of  Non-secure EL0 and EL1 accesses to the
48018f2efd6SDavid Cunado 			 *  physical counter registers.
48118f2efd6SDavid Cunado 			 */
48218f2efd6SDavid Cunado 			write_cnthctl_el2(CNTHCTL_RESET_VAL |
48318f2efd6SDavid Cunado 						EL1PCEN_BIT | EL1PCTEN_BIT);
484532ed618SSoby Mathew 
48518f2efd6SDavid Cunado 			/*
48618f2efd6SDavid Cunado 			 * Initialise CNTVOFF_EL2 to zero as it resets to an
48718f2efd6SDavid Cunado 			 * architecturally UNKNOWN value.
48818f2efd6SDavid Cunado 			 */
489532ed618SSoby Mathew 			write_cntvoff_el2(0);
490532ed618SSoby Mathew 
49118f2efd6SDavid Cunado 			/*
49218f2efd6SDavid Cunado 			 * Set VPIDR_EL2 and VMPIDR_EL2 to match MIDR_EL1 and
49318f2efd6SDavid Cunado 			 * MPIDR_EL1 respectively.
49418f2efd6SDavid Cunado 			 */
495532ed618SSoby Mathew 			write_vpidr_el2(read_midr_el1());
496532ed618SSoby Mathew 			write_vmpidr_el2(read_mpidr_el1());
497532ed618SSoby Mathew 
498532ed618SSoby Mathew 			/*
49918f2efd6SDavid Cunado 			 * Initialise VTTBR_EL2. All fields are architecturally
50018f2efd6SDavid Cunado 			 * UNKNOWN on reset.
50118f2efd6SDavid Cunado 			 *
50218f2efd6SDavid Cunado 			 * VTTBR_EL2.VMID: Set to zero. Even though EL1&0 stage
50318f2efd6SDavid Cunado 			 *  2 address translation is disabled, cache maintenance
50418f2efd6SDavid Cunado 			 *  operations depend on the VMID.
50518f2efd6SDavid Cunado 			 *
50618f2efd6SDavid Cunado 			 * VTTBR_EL2.BADDR: Set to zero as EL1&0 stage 2 address
50718f2efd6SDavid Cunado 			 *  translation is disabled.
508532ed618SSoby Mathew 			 */
50918f2efd6SDavid Cunado 			write_vttbr_el2(VTTBR_RESET_VAL &
51018f2efd6SDavid Cunado 				~((VTTBR_VMID_MASK << VTTBR_VMID_SHIFT)
51118f2efd6SDavid Cunado 				| (VTTBR_BADDR_MASK << VTTBR_BADDR_SHIFT)));
51218f2efd6SDavid Cunado 
513495f3d3cSDavid Cunado 			/*
51418f2efd6SDavid Cunado 			 * Initialise MDCR_EL2, setting all fields rather than
51518f2efd6SDavid Cunado 			 * relying on hw. Some fields are architecturally
51618f2efd6SDavid Cunado 			 * UNKNOWN on reset.
51718f2efd6SDavid Cunado 			 *
518e290a8fcSAlexei Fedorov 			 * MDCR_EL2.HLP: Set to one so that event counter
519e290a8fcSAlexei Fedorov 			 *  overflow, that is recorded in PMOVSCLR_EL0[0-30],
520e290a8fcSAlexei Fedorov 			 *  occurs on the increment that changes
521e290a8fcSAlexei Fedorov 			 *  PMEVCNTR<n>_EL0[63] from 1 to 0, when ARMv8.5-PMU is
522e290a8fcSAlexei Fedorov 			 *  implemented. This bit is RES0 in versions of the
523e290a8fcSAlexei Fedorov 			 *  architecture earlier than ARMv8.5, setting it to 1
524e290a8fcSAlexei Fedorov 			 *  doesn't have any effect on them.
525e290a8fcSAlexei Fedorov 			 *
526e290a8fcSAlexei Fedorov 			 * MDCR_EL2.TTRF: Set to zero so that access to Trace
527e290a8fcSAlexei Fedorov 			 *  Filter Control register TRFCR_EL1 at EL1 is not
528e290a8fcSAlexei Fedorov 			 *  trapped to EL2. This bit is RES0 in versions of
529e290a8fcSAlexei Fedorov 			 *  the architecture earlier than ARMv8.4.
530e290a8fcSAlexei Fedorov 			 *
531e290a8fcSAlexei Fedorov 			 * MDCR_EL2.HPMD: Set to one so that event counting is
532e290a8fcSAlexei Fedorov 			 *  prohibited at EL2. This bit is RES0 in versions of
533e290a8fcSAlexei Fedorov 			 *  the architecture earlier than ARMv8.1, setting it
534e290a8fcSAlexei Fedorov 			 *  to 1 doesn't have any effect on them.
535e290a8fcSAlexei Fedorov 			 *
536e290a8fcSAlexei Fedorov 			 * MDCR_EL2.TPMS: Set to zero so that accesses to
537e290a8fcSAlexei Fedorov 			 *  Statistical Profiling control registers from EL1
538e290a8fcSAlexei Fedorov 			 *  do not trap to EL2. This bit is RES0 when SPE is
539e290a8fcSAlexei Fedorov 			 *  not implemented.
540e290a8fcSAlexei Fedorov 			 *
54118f2efd6SDavid Cunado 			 * MDCR_EL2.TDRA: Set to zero so that Non-secure EL0 and
54218f2efd6SDavid Cunado 			 *  EL1 System register accesses to the Debug ROM
54318f2efd6SDavid Cunado 			 *  registers are not trapped to EL2.
54418f2efd6SDavid Cunado 			 *
54518f2efd6SDavid Cunado 			 * MDCR_EL2.TDOSA: Set to zero so that Non-secure EL1
54618f2efd6SDavid Cunado 			 *  System register accesses to the powerdown debug
54718f2efd6SDavid Cunado 			 *  registers are not trapped to EL2.
54818f2efd6SDavid Cunado 			 *
54918f2efd6SDavid Cunado 			 * MDCR_EL2.TDA: Set to zero so that System register
55018f2efd6SDavid Cunado 			 *  accesses to the debug registers do not trap to EL2.
55118f2efd6SDavid Cunado 			 *
55218f2efd6SDavid Cunado 			 * MDCR_EL2.TDE: Set to zero so that debug exceptions
55318f2efd6SDavid Cunado 			 *  are not routed to EL2.
55418f2efd6SDavid Cunado 			 *
55518f2efd6SDavid Cunado 			 * MDCR_EL2.HPME: Set to zero to disable EL2 Performance
55618f2efd6SDavid Cunado 			 *  Monitors.
55718f2efd6SDavid Cunado 			 *
55818f2efd6SDavid Cunado 			 * MDCR_EL2.TPM: Set to zero so that Non-secure EL0 and
55918f2efd6SDavid Cunado 			 *  EL1 accesses to all Performance Monitors registers
56018f2efd6SDavid Cunado 			 *  are not trapped to EL2.
56118f2efd6SDavid Cunado 			 *
56218f2efd6SDavid Cunado 			 * MDCR_EL2.TPMCR: Set to zero so that Non-secure EL0
56318f2efd6SDavid Cunado 			 *  and EL1 accesses to the PMCR_EL0 or PMCR are not
56418f2efd6SDavid Cunado 			 *  trapped to EL2.
56518f2efd6SDavid Cunado 			 *
56618f2efd6SDavid Cunado 			 * MDCR_EL2.HPMN: Set to value of PMCR_EL0.N which is the
56718f2efd6SDavid Cunado 			 *  architecturally-defined reset value.
568495f3d3cSDavid Cunado 			 */
569e290a8fcSAlexei Fedorov 			mdcr_el2 = ((MDCR_EL2_RESET_VAL | MDCR_EL2_HLP |
570e290a8fcSAlexei Fedorov 				     MDCR_EL2_HPMD) |
57118f2efd6SDavid Cunado 				   ((read_pmcr_el0() & PMCR_EL0_N_BITS)
57218f2efd6SDavid Cunado 				   >> PMCR_EL0_N_SHIFT)) &
573e290a8fcSAlexei Fedorov 				   ~(MDCR_EL2_TTRF | MDCR_EL2_TPMS |
574e290a8fcSAlexei Fedorov 				     MDCR_EL2_TDRA_BIT | MDCR_EL2_TDOSA_BIT |
575e290a8fcSAlexei Fedorov 				     MDCR_EL2_TDA_BIT | MDCR_EL2_TDE_BIT |
576e290a8fcSAlexei Fedorov 				     MDCR_EL2_HPME_BIT | MDCR_EL2_TPM_BIT |
577e290a8fcSAlexei Fedorov 				     MDCR_EL2_TPMCR_BIT);
578d832aee9Sdp-arm 
579d832aee9Sdp-arm 			write_mdcr_el2(mdcr_el2);
580d832aee9Sdp-arm 
581939f66d6SDavid Cunado 			/*
58218f2efd6SDavid Cunado 			 * Initialise HSTR_EL2. All fields are architecturally
58318f2efd6SDavid Cunado 			 * UNKNOWN on reset.
58418f2efd6SDavid Cunado 			 *
58518f2efd6SDavid Cunado 			 * HSTR_EL2.T<n>: Set all these fields to zero so that
58618f2efd6SDavid Cunado 			 *  Non-secure EL0 or EL1 accesses to System registers
58718f2efd6SDavid Cunado 			 *  do not trap to EL2.
588939f66d6SDavid Cunado 			 */
58918f2efd6SDavid Cunado 			write_hstr_el2(HSTR_EL2_RESET_VAL & ~(HSTR_EL2_T_MASK));
590939f66d6SDavid Cunado 			/*
59118f2efd6SDavid Cunado 			 * Initialise CNTHP_CTL_EL2. All fields are
59218f2efd6SDavid Cunado 			 * architecturally UNKNOWN on reset.
59318f2efd6SDavid Cunado 			 *
59418f2efd6SDavid Cunado 			 * CNTHP_CTL_EL2:ENABLE: Set to zero to disable the EL2
59518f2efd6SDavid Cunado 			 *  physical timer and prevent timer interrupts.
596939f66d6SDavid Cunado 			 */
59718f2efd6SDavid Cunado 			write_cnthp_ctl_el2(CNTHP_CTL_RESET_VAL &
59818f2efd6SDavid Cunado 						~(CNTHP_CTL_ENABLE_BIT));
599532ed618SSoby Mathew 		}
600*68ac5ed0SArunachalam Ganapathy 		enable_extensions_nonsecure(el2_unused, ctx);
601532ed618SSoby Mathew 	}
602532ed618SSoby Mathew 
60317b4c0ddSDimitris Papastamos 	cm_el1_sysregs_context_restore(security_state);
60417b4c0ddSDimitris Papastamos 	cm_set_next_eret_context(security_state);
605532ed618SSoby Mathew }
606532ed618SSoby Mathew 
60728f39f02SMax Shvetsov #if CTX_INCLUDE_EL2_REGS
60828f39f02SMax Shvetsov /*******************************************************************************
60928f39f02SMax Shvetsov  * Save EL2 sysreg context
61028f39f02SMax Shvetsov  ******************************************************************************/
61128f39f02SMax Shvetsov void cm_el2_sysregs_context_save(uint32_t security_state)
61228f39f02SMax Shvetsov {
61328f39f02SMax Shvetsov 	u_register_t scr_el3 = read_scr();
61428f39f02SMax Shvetsov 
61528f39f02SMax Shvetsov 	/*
61628f39f02SMax Shvetsov 	 * Always save the non-secure EL2 context, only save the
61728f39f02SMax Shvetsov 	 * S-EL2 context if S-EL2 is enabled.
61828f39f02SMax Shvetsov 	 */
61928f39f02SMax Shvetsov 	if ((security_state == NON_SECURE) ||
6206b704da3SRuari Phipps 	    ((security_state == SECURE) && ((scr_el3 & SCR_EEL2_BIT) != 0U))) {
62128f39f02SMax Shvetsov 		cpu_context_t *ctx;
62228f39f02SMax Shvetsov 
62328f39f02SMax Shvetsov 		ctx = cm_get_context(security_state);
62428f39f02SMax Shvetsov 		assert(ctx != NULL);
62528f39f02SMax Shvetsov 
6262825946eSMax Shvetsov 		el2_sysregs_context_save(get_el2_sysregs_ctx(ctx));
62728f39f02SMax Shvetsov 	}
62828f39f02SMax Shvetsov }
62928f39f02SMax Shvetsov 
63028f39f02SMax Shvetsov /*******************************************************************************
63128f39f02SMax Shvetsov  * Restore EL2 sysreg context
63228f39f02SMax Shvetsov  ******************************************************************************/
63328f39f02SMax Shvetsov void cm_el2_sysregs_context_restore(uint32_t security_state)
63428f39f02SMax Shvetsov {
63528f39f02SMax Shvetsov 	u_register_t scr_el3 = read_scr();
63628f39f02SMax Shvetsov 
63728f39f02SMax Shvetsov 	/*
63828f39f02SMax Shvetsov 	 * Always restore the non-secure EL2 context, only restore the
63928f39f02SMax Shvetsov 	 * S-EL2 context if S-EL2 is enabled.
64028f39f02SMax Shvetsov 	 */
64128f39f02SMax Shvetsov 	if ((security_state == NON_SECURE) ||
6426b704da3SRuari Phipps 	    ((security_state == SECURE) && ((scr_el3 & SCR_EEL2_BIT) != 0U))) {
64328f39f02SMax Shvetsov 		cpu_context_t *ctx;
64428f39f02SMax Shvetsov 
64528f39f02SMax Shvetsov 		ctx = cm_get_context(security_state);
64628f39f02SMax Shvetsov 		assert(ctx != NULL);
64728f39f02SMax Shvetsov 
6482825946eSMax Shvetsov 		el2_sysregs_context_restore(get_el2_sysregs_ctx(ctx));
64928f39f02SMax Shvetsov 	}
65028f39f02SMax Shvetsov }
65128f39f02SMax Shvetsov #endif /* CTX_INCLUDE_EL2_REGS */
65228f39f02SMax Shvetsov 
653532ed618SSoby Mathew /*******************************************************************************
654532ed618SSoby Mathew  * The next four functions are used by runtime services to save and restore
655532ed618SSoby Mathew  * EL1 context on the 'cpu_context' structure for the specified security
656532ed618SSoby Mathew  * state.
657532ed618SSoby Mathew  ******************************************************************************/
658532ed618SSoby Mathew void cm_el1_sysregs_context_save(uint32_t security_state)
659532ed618SSoby Mathew {
660532ed618SSoby Mathew 	cpu_context_t *ctx;
661532ed618SSoby Mathew 
662532ed618SSoby Mathew 	ctx = cm_get_context(security_state);
663a0fee747SAntonio Nino Diaz 	assert(ctx != NULL);
664532ed618SSoby Mathew 
6652825946eSMax Shvetsov 	el1_sysregs_context_save(get_el1_sysregs_ctx(ctx));
66617b4c0ddSDimitris Papastamos 
66717b4c0ddSDimitris Papastamos #if IMAGE_BL31
66817b4c0ddSDimitris Papastamos 	if (security_state == SECURE)
66917b4c0ddSDimitris Papastamos 		PUBLISH_EVENT(cm_exited_secure_world);
67017b4c0ddSDimitris Papastamos 	else
67117b4c0ddSDimitris Papastamos 		PUBLISH_EVENT(cm_exited_normal_world);
67217b4c0ddSDimitris Papastamos #endif
673532ed618SSoby Mathew }
674532ed618SSoby Mathew 
675532ed618SSoby Mathew void cm_el1_sysregs_context_restore(uint32_t security_state)
676532ed618SSoby Mathew {
677532ed618SSoby Mathew 	cpu_context_t *ctx;
678532ed618SSoby Mathew 
679532ed618SSoby Mathew 	ctx = cm_get_context(security_state);
680a0fee747SAntonio Nino Diaz 	assert(ctx != NULL);
681532ed618SSoby Mathew 
6822825946eSMax Shvetsov 	el1_sysregs_context_restore(get_el1_sysregs_ctx(ctx));
68317b4c0ddSDimitris Papastamos 
68417b4c0ddSDimitris Papastamos #if IMAGE_BL31
68517b4c0ddSDimitris Papastamos 	if (security_state == SECURE)
68617b4c0ddSDimitris Papastamos 		PUBLISH_EVENT(cm_entering_secure_world);
68717b4c0ddSDimitris Papastamos 	else
68817b4c0ddSDimitris Papastamos 		PUBLISH_EVENT(cm_entering_normal_world);
68917b4c0ddSDimitris Papastamos #endif
690532ed618SSoby Mathew }
691532ed618SSoby Mathew 
692532ed618SSoby Mathew /*******************************************************************************
693532ed618SSoby Mathew  * This function populates ELR_EL3 member of 'cpu_context' pertaining to the
694532ed618SSoby Mathew  * given security state with the given entrypoint
695532ed618SSoby Mathew  ******************************************************************************/
696532ed618SSoby Mathew void cm_set_elr_el3(uint32_t security_state, uintptr_t entrypoint)
697532ed618SSoby Mathew {
698532ed618SSoby Mathew 	cpu_context_t *ctx;
699532ed618SSoby Mathew 	el3_state_t *state;
700532ed618SSoby Mathew 
701532ed618SSoby Mathew 	ctx = cm_get_context(security_state);
702a0fee747SAntonio Nino Diaz 	assert(ctx != NULL);
703532ed618SSoby Mathew 
704532ed618SSoby Mathew 	/* Populate EL3 state so that ERET jumps to the correct entry */
705532ed618SSoby Mathew 	state = get_el3state_ctx(ctx);
706532ed618SSoby Mathew 	write_ctx_reg(state, CTX_ELR_EL3, entrypoint);
707532ed618SSoby Mathew }
708532ed618SSoby Mathew 
709532ed618SSoby Mathew /*******************************************************************************
710532ed618SSoby Mathew  * This function populates ELR_EL3 and SPSR_EL3 members of 'cpu_context'
711532ed618SSoby Mathew  * pertaining to the given security state
712532ed618SSoby Mathew  ******************************************************************************/
713532ed618SSoby Mathew void cm_set_elr_spsr_el3(uint32_t security_state,
714532ed618SSoby Mathew 			uintptr_t entrypoint, uint32_t spsr)
715532ed618SSoby Mathew {
716532ed618SSoby Mathew 	cpu_context_t *ctx;
717532ed618SSoby Mathew 	el3_state_t *state;
718532ed618SSoby Mathew 
719532ed618SSoby Mathew 	ctx = cm_get_context(security_state);
720a0fee747SAntonio Nino Diaz 	assert(ctx != NULL);
721532ed618SSoby Mathew 
722532ed618SSoby Mathew 	/* Populate EL3 state so that ERET jumps to the correct entry */
723532ed618SSoby Mathew 	state = get_el3state_ctx(ctx);
724532ed618SSoby Mathew 	write_ctx_reg(state, CTX_ELR_EL3, entrypoint);
725532ed618SSoby Mathew 	write_ctx_reg(state, CTX_SPSR_EL3, spsr);
726532ed618SSoby Mathew }
727532ed618SSoby Mathew 
728532ed618SSoby Mathew /*******************************************************************************
729532ed618SSoby Mathew  * This function updates a single bit in the SCR_EL3 member of the 'cpu_context'
730532ed618SSoby Mathew  * pertaining to the given security state using the value and bit position
731532ed618SSoby Mathew  * specified in the parameters. It preserves all other bits.
732532ed618SSoby Mathew  ******************************************************************************/
733532ed618SSoby Mathew void cm_write_scr_el3_bit(uint32_t security_state,
734532ed618SSoby Mathew 			  uint32_t bit_pos,
735532ed618SSoby Mathew 			  uint32_t value)
736532ed618SSoby Mathew {
737532ed618SSoby Mathew 	cpu_context_t *ctx;
738532ed618SSoby Mathew 	el3_state_t *state;
739f1be00daSLouis Mayencourt 	u_register_t scr_el3;
740532ed618SSoby Mathew 
741532ed618SSoby Mathew 	ctx = cm_get_context(security_state);
742a0fee747SAntonio Nino Diaz 	assert(ctx != NULL);
743532ed618SSoby Mathew 
744532ed618SSoby Mathew 	/* Ensure that the bit position is a valid one */
745d7b5f408SJimmy Brisson 	assert(((1UL << bit_pos) & SCR_VALID_BIT_MASK) != 0U);
746532ed618SSoby Mathew 
747532ed618SSoby Mathew 	/* Ensure that the 'value' is only a bit wide */
748a0fee747SAntonio Nino Diaz 	assert(value <= 1U);
749532ed618SSoby Mathew 
750532ed618SSoby Mathew 	/*
751532ed618SSoby Mathew 	 * Get the SCR_EL3 value from the cpu context, clear the desired bit
752532ed618SSoby Mathew 	 * and set it to its new value.
753532ed618SSoby Mathew 	 */
754532ed618SSoby Mathew 	state = get_el3state_ctx(ctx);
755f1be00daSLouis Mayencourt 	scr_el3 = read_ctx_reg(state, CTX_SCR_EL3);
756d7b5f408SJimmy Brisson 	scr_el3 &= ~(1UL << bit_pos);
757f1be00daSLouis Mayencourt 	scr_el3 |= (u_register_t)value << bit_pos;
758532ed618SSoby Mathew 	write_ctx_reg(state, CTX_SCR_EL3, scr_el3);
759532ed618SSoby Mathew }
760532ed618SSoby Mathew 
761532ed618SSoby Mathew /*******************************************************************************
762532ed618SSoby Mathew  * This function retrieves SCR_EL3 member of 'cpu_context' pertaining to the
763532ed618SSoby Mathew  * given security state.
764532ed618SSoby Mathew  ******************************************************************************/
765f1be00daSLouis Mayencourt u_register_t cm_get_scr_el3(uint32_t security_state)
766532ed618SSoby Mathew {
767532ed618SSoby Mathew 	cpu_context_t *ctx;
768532ed618SSoby Mathew 	el3_state_t *state;
769532ed618SSoby Mathew 
770532ed618SSoby Mathew 	ctx = cm_get_context(security_state);
771a0fee747SAntonio Nino Diaz 	assert(ctx != NULL);
772532ed618SSoby Mathew 
773532ed618SSoby Mathew 	/* Populate EL3 state so that ERET jumps to the correct entry */
774532ed618SSoby Mathew 	state = get_el3state_ctx(ctx);
775f1be00daSLouis Mayencourt 	return read_ctx_reg(state, CTX_SCR_EL3);
776532ed618SSoby Mathew }
777532ed618SSoby Mathew 
778532ed618SSoby Mathew /*******************************************************************************
779532ed618SSoby Mathew  * This function is used to program the context that's used for exception
780532ed618SSoby Mathew  * return. This initializes the SP_EL3 to a pointer to a 'cpu_context' set for
781532ed618SSoby Mathew  * the required security state
782532ed618SSoby Mathew  ******************************************************************************/
783532ed618SSoby Mathew void cm_set_next_eret_context(uint32_t security_state)
784532ed618SSoby Mathew {
785532ed618SSoby Mathew 	cpu_context_t *ctx;
786532ed618SSoby Mathew 
787532ed618SSoby Mathew 	ctx = cm_get_context(security_state);
788a0fee747SAntonio Nino Diaz 	assert(ctx != NULL);
789532ed618SSoby Mathew 
790532ed618SSoby Mathew 	cm_set_next_context(ctx);
791532ed618SSoby Mathew }
792