1532ed618SSoby Mathew /* 201cf14ddSMaksims Svecovs * Copyright (c) 2013-2023, Arm Limited and Contributors. All rights reserved. 32b28727eSVarun Wadekar * Copyright (c) 2022, NVIDIA Corporation. All rights reserved. 4532ed618SSoby Mathew * 582cb2c1aSdp-arm * SPDX-License-Identifier: BSD-3-Clause 6532ed618SSoby Mathew */ 7532ed618SSoby Mathew 8532ed618SSoby Mathew #include <assert.h> 940daecc1SAntonio Nino Diaz #include <stdbool.h> 10532ed618SSoby Mathew #include <string.h> 1109d40e0eSAntonio Nino Diaz 1209d40e0eSAntonio Nino Diaz #include <platform_def.h> 1309d40e0eSAntonio Nino Diaz 1409d40e0eSAntonio Nino Diaz #include <arch.h> 1509d40e0eSAntonio Nino Diaz #include <arch_helpers.h> 16b7e398d6SSoby Mathew #include <arch_features.h> 1709d40e0eSAntonio Nino Diaz #include <bl31/interrupt_mgmt.h> 1809d40e0eSAntonio Nino Diaz #include <common/bl_common.h> 19885e2683SClaus Pedersen #include <common/debug.h> 2009d40e0eSAntonio Nino Diaz #include <context.h> 218b95e848SZelalem Aweke #include <drivers/arm/gicv3.h> 2209d40e0eSAntonio Nino Diaz #include <lib/el3_runtime/context_mgmt.h> 2309d40e0eSAntonio Nino Diaz #include <lib/el3_runtime/pubsub_events.h> 2409d40e0eSAntonio Nino Diaz #include <lib/extensions/amu.h> 25744ad974Sjohpow01 #include <lib/extensions/brbe.h> 2609d40e0eSAntonio Nino Diaz #include <lib/extensions/mpam.h> 27c73686a1SBoyan Karatotev #include <lib/extensions/pmuv3.h> 28dc78e62dSjohpow01 #include <lib/extensions/sme.h> 2909d40e0eSAntonio Nino Diaz #include <lib/extensions/spe.h> 3009d40e0eSAntonio Nino Diaz #include <lib/extensions/sve.h> 31d4582d30SManish V Badarkhe #include <lib/extensions/sys_reg_trace.h> 32813524eaSManish V Badarkhe #include <lib/extensions/trbe.h> 338fcd3d96SManish V Badarkhe #include <lib/extensions/trf.h> 3409d40e0eSAntonio Nino Diaz #include <lib/utils.h> 35532ed618SSoby Mathew 36781d07a4SJayanth Dodderi Chidanand #if ENABLE_FEAT_TWED 37781d07a4SJayanth Dodderi Chidanand /* Make sure delay value fits within the range(0-15) */ 38781d07a4SJayanth Dodderi Chidanand CASSERT(((TWED_DELAY & ~SCR_TWEDEL_MASK) == 0U), assert_twed_delay_value_check); 39781d07a4SJayanth Dodderi Chidanand #endif /* ENABLE_FEAT_TWED */ 40532ed618SSoby Mathew 4124a70738SBoyan Karatotev static void manage_extensions_nonsecure(cpu_context_t *ctx); 42781d07a4SJayanth Dodderi Chidanand static void manage_extensions_secure(cpu_context_t *ctx); 43b515f541SZelalem Aweke 44b515f541SZelalem Aweke static void setup_el1_context(cpu_context_t *ctx, const struct entry_point_info *ep) 45b515f541SZelalem Aweke { 46b515f541SZelalem Aweke u_register_t sctlr_elx, actlr_elx; 47b515f541SZelalem Aweke 48b515f541SZelalem Aweke /* 49b515f541SZelalem Aweke * Initialise SCTLR_EL1 to the reset value corresponding to the target 50b515f541SZelalem Aweke * execution state setting all fields rather than relying on the hw. 51b515f541SZelalem Aweke * Some fields have architecturally UNKNOWN reset values and these are 52b515f541SZelalem Aweke * set to zero. 53b515f541SZelalem Aweke * 54b515f541SZelalem Aweke * SCTLR.EE: Endianness is taken from the entrypoint attributes. 55b515f541SZelalem Aweke * 56b515f541SZelalem Aweke * SCTLR.M, SCTLR.C and SCTLR.I: These fields must be zero (as 57b515f541SZelalem Aweke * required by PSCI specification) 58b515f541SZelalem Aweke */ 59b515f541SZelalem Aweke sctlr_elx = (EP_GET_EE(ep->h.attr) != 0U) ? SCTLR_EE_BIT : 0UL; 60b515f541SZelalem Aweke if (GET_RW(ep->spsr) == MODE_RW_64) { 61b515f541SZelalem Aweke sctlr_elx |= SCTLR_EL1_RES1; 62b515f541SZelalem Aweke } else { 63b515f541SZelalem Aweke /* 64b515f541SZelalem Aweke * If the target execution state is AArch32 then the following 65b515f541SZelalem Aweke * fields need to be set. 66b515f541SZelalem Aweke * 67b515f541SZelalem Aweke * SCTRL_EL1.nTWE: Set to one so that EL0 execution of WFE 68b515f541SZelalem Aweke * instructions are not trapped to EL1. 69b515f541SZelalem Aweke * 70b515f541SZelalem Aweke * SCTLR_EL1.nTWI: Set to one so that EL0 execution of WFI 71b515f541SZelalem Aweke * instructions are not trapped to EL1. 72b515f541SZelalem Aweke * 73b515f541SZelalem Aweke * SCTLR_EL1.CP15BEN: Set to one to enable EL0 execution of the 74b515f541SZelalem Aweke * CP15DMB, CP15DSB, and CP15ISB instructions. 75b515f541SZelalem Aweke */ 76b515f541SZelalem Aweke sctlr_elx |= SCTLR_AARCH32_EL1_RES1 | SCTLR_CP15BEN_BIT 77b515f541SZelalem Aweke | SCTLR_NTWI_BIT | SCTLR_NTWE_BIT; 78b515f541SZelalem Aweke } 79b515f541SZelalem Aweke 80b515f541SZelalem Aweke #if ERRATA_A75_764081 81b515f541SZelalem Aweke /* 82b515f541SZelalem Aweke * If workaround of errata 764081 for Cortex-A75 is used then set 83b515f541SZelalem Aweke * SCTLR_EL1.IESB to enable Implicit Error Synchronization Barrier. 84b515f541SZelalem Aweke */ 85b515f541SZelalem Aweke sctlr_elx |= SCTLR_IESB_BIT; 86b515f541SZelalem Aweke #endif 87b515f541SZelalem Aweke /* Store the initialised SCTLR_EL1 value in the cpu_context */ 88b515f541SZelalem Aweke write_ctx_reg(get_el1_sysregs_ctx(ctx), CTX_SCTLR_EL1, sctlr_elx); 89b515f541SZelalem Aweke 90b515f541SZelalem Aweke /* 91b515f541SZelalem Aweke * Base the context ACTLR_EL1 on the current value, as it is 92b515f541SZelalem Aweke * implementation defined. The context restore process will write 93b515f541SZelalem Aweke * the value from the context to the actual register and can cause 94b515f541SZelalem Aweke * problems for processor cores that don't expect certain bits to 95b515f541SZelalem Aweke * be zero. 96b515f541SZelalem Aweke */ 97b515f541SZelalem Aweke actlr_elx = read_actlr_el1(); 98b515f541SZelalem Aweke write_ctx_reg((get_el1_sysregs_ctx(ctx)), (CTX_ACTLR_EL1), (actlr_elx)); 99b515f541SZelalem Aweke } 100b515f541SZelalem Aweke 1012bbad1d1SZelalem Aweke /****************************************************************************** 1022bbad1d1SZelalem Aweke * This function performs initializations that are specific to SECURE state 1032bbad1d1SZelalem Aweke * and updates the cpu context specified by 'ctx'. 1042bbad1d1SZelalem Aweke *****************************************************************************/ 1052bbad1d1SZelalem Aweke static void setup_secure_context(cpu_context_t *ctx, const struct entry_point_info *ep) 106532ed618SSoby Mathew { 1072bbad1d1SZelalem Aweke u_register_t scr_el3; 1082bbad1d1SZelalem Aweke el3_state_t *state; 1092bbad1d1SZelalem Aweke 1102bbad1d1SZelalem Aweke state = get_el3state_ctx(ctx); 1112bbad1d1SZelalem Aweke scr_el3 = read_ctx_reg(state, CTX_SCR_EL3); 1122bbad1d1SZelalem Aweke 1132bbad1d1SZelalem Aweke #if defined(IMAGE_BL31) && !defined(SPD_spmd) 114532ed618SSoby Mathew /* 1152bbad1d1SZelalem Aweke * SCR_EL3.IRQ, SCR_EL3.FIQ: Enable the physical FIQ and IRQ routing as 1162bbad1d1SZelalem Aweke * indicated by the interrupt routing model for BL31. 117532ed618SSoby Mathew */ 1182bbad1d1SZelalem Aweke scr_el3 |= get_scr_el3_from_routing_model(SECURE); 1192bbad1d1SZelalem Aweke #endif 1202bbad1d1SZelalem Aweke 1212bbad1d1SZelalem Aweke #if !CTX_INCLUDE_MTE_REGS || ENABLE_ASSERTIONS 1222bbad1d1SZelalem Aweke /* Get Memory Tagging Extension support level */ 1232bbad1d1SZelalem Aweke unsigned int mte = get_armv8_5_mte_support(); 1242bbad1d1SZelalem Aweke #endif 1252bbad1d1SZelalem Aweke /* 1262bbad1d1SZelalem Aweke * Allow access to Allocation Tags when CTX_INCLUDE_MTE_REGS 1272bbad1d1SZelalem Aweke * is set, or when MTE is only implemented at EL0. 1282bbad1d1SZelalem Aweke */ 1292bbad1d1SZelalem Aweke #if CTX_INCLUDE_MTE_REGS 1302bbad1d1SZelalem Aweke assert((mte == MTE_IMPLEMENTED_ELX) || (mte == MTE_IMPLEMENTED_ASY)); 1312bbad1d1SZelalem Aweke scr_el3 |= SCR_ATA_BIT; 1322bbad1d1SZelalem Aweke #else 1332bbad1d1SZelalem Aweke if (mte == MTE_IMPLEMENTED_EL0) { 1342bbad1d1SZelalem Aweke scr_el3 |= SCR_ATA_BIT; 1352bbad1d1SZelalem Aweke } 1362bbad1d1SZelalem Aweke #endif /* CTX_INCLUDE_MTE_REGS */ 1372bbad1d1SZelalem Aweke 1382bbad1d1SZelalem Aweke /* Enable S-EL2 if the next EL is EL2 and S-EL2 is present */ 139623f6140SAndre Przywara if ((GET_EL(ep->spsr) == MODE_EL2) && is_feat_sel2_supported()) { 1402bbad1d1SZelalem Aweke if (GET_RW(ep->spsr) != MODE_RW_64) { 1412bbad1d1SZelalem Aweke ERROR("S-EL2 can not be used in AArch32\n."); 1422bbad1d1SZelalem Aweke panic(); 1432bbad1d1SZelalem Aweke } 1442bbad1d1SZelalem Aweke 1452bbad1d1SZelalem Aweke scr_el3 |= SCR_EEL2_BIT; 1462bbad1d1SZelalem Aweke } 1472bbad1d1SZelalem Aweke 1482bbad1d1SZelalem Aweke write_ctx_reg(state, CTX_SCR_EL3, scr_el3); 1492bbad1d1SZelalem Aweke 150b515f541SZelalem Aweke /* 151b515f541SZelalem Aweke * Initialize EL1 context registers unless SPMC is running 152b515f541SZelalem Aweke * at S-EL2. 153b515f541SZelalem Aweke */ 154b515f541SZelalem Aweke #if !SPMD_SPM_AT_SEL2 155b515f541SZelalem Aweke setup_el1_context(ctx, ep); 156b515f541SZelalem Aweke #endif 157b515f541SZelalem Aweke 1582bbad1d1SZelalem Aweke manage_extensions_secure(ctx); 1592bbad1d1SZelalem Aweke } 1602bbad1d1SZelalem Aweke 1612bbad1d1SZelalem Aweke #if ENABLE_RME 1622bbad1d1SZelalem Aweke /****************************************************************************** 1632bbad1d1SZelalem Aweke * This function performs initializations that are specific to REALM state 1642bbad1d1SZelalem Aweke * and updates the cpu context specified by 'ctx'. 1652bbad1d1SZelalem Aweke *****************************************************************************/ 1662bbad1d1SZelalem Aweke static void setup_realm_context(cpu_context_t *ctx, const struct entry_point_info *ep) 1672bbad1d1SZelalem Aweke { 1682bbad1d1SZelalem Aweke u_register_t scr_el3; 1692bbad1d1SZelalem Aweke el3_state_t *state; 1702bbad1d1SZelalem Aweke 1712bbad1d1SZelalem Aweke state = get_el3state_ctx(ctx); 1722bbad1d1SZelalem Aweke scr_el3 = read_ctx_reg(state, CTX_SCR_EL3); 1732bbad1d1SZelalem Aweke 17401cf14ddSMaksims Svecovs scr_el3 |= SCR_NS_BIT | SCR_NSE_BIT; 17501cf14ddSMaksims Svecovs 1767db710f0SAndre Przywara if (is_feat_csv2_2_supported()) { 17701cf14ddSMaksims Svecovs /* Enable access to the SCXTNUM_ELx registers. */ 17801cf14ddSMaksims Svecovs scr_el3 |= SCR_EnSCXT_BIT; 1797db710f0SAndre Przywara } 1802bbad1d1SZelalem Aweke 1812bbad1d1SZelalem Aweke write_ctx_reg(state, CTX_SCR_EL3, scr_el3); 1822bbad1d1SZelalem Aweke } 1832bbad1d1SZelalem Aweke #endif /* ENABLE_RME */ 1842bbad1d1SZelalem Aweke 1852bbad1d1SZelalem Aweke /****************************************************************************** 1862bbad1d1SZelalem Aweke * This function performs initializations that are specific to NON-SECURE state 1872bbad1d1SZelalem Aweke * and updates the cpu context specified by 'ctx'. 1882bbad1d1SZelalem Aweke *****************************************************************************/ 1892bbad1d1SZelalem Aweke static void setup_ns_context(cpu_context_t *ctx, const struct entry_point_info *ep) 1902bbad1d1SZelalem Aweke { 1912bbad1d1SZelalem Aweke u_register_t scr_el3; 1922bbad1d1SZelalem Aweke el3_state_t *state; 1932bbad1d1SZelalem Aweke 1942bbad1d1SZelalem Aweke state = get_el3state_ctx(ctx); 1952bbad1d1SZelalem Aweke scr_el3 = read_ctx_reg(state, CTX_SCR_EL3); 1962bbad1d1SZelalem Aweke 1972bbad1d1SZelalem Aweke /* SCR_NS: Set the NS bit */ 1982bbad1d1SZelalem Aweke scr_el3 |= SCR_NS_BIT; 1992bbad1d1SZelalem Aweke 2002bbad1d1SZelalem Aweke #if !CTX_INCLUDE_PAUTH_REGS 2012bbad1d1SZelalem Aweke /* 2022bbad1d1SZelalem Aweke * If the pointer authentication registers aren't saved during world 2032bbad1d1SZelalem Aweke * switches the value of the registers can be leaked from the Secure to 2042bbad1d1SZelalem Aweke * the Non-secure world. To prevent this, rather than enabling pointer 2052bbad1d1SZelalem Aweke * authentication everywhere, we only enable it in the Non-secure world. 2062bbad1d1SZelalem Aweke * 2072bbad1d1SZelalem Aweke * If the Secure world wants to use pointer authentication, 2082bbad1d1SZelalem Aweke * CTX_INCLUDE_PAUTH_REGS must be set to 1. 2092bbad1d1SZelalem Aweke */ 2102bbad1d1SZelalem Aweke scr_el3 |= SCR_API_BIT | SCR_APK_BIT; 2112bbad1d1SZelalem Aweke #endif /* !CTX_INCLUDE_PAUTH_REGS */ 2122bbad1d1SZelalem Aweke 2132bbad1d1SZelalem Aweke /* Allow access to Allocation Tags when MTE is implemented. */ 2142bbad1d1SZelalem Aweke scr_el3 |= SCR_ATA_BIT; 2152bbad1d1SZelalem Aweke 21646cc41d5SManish Pandey #if HANDLE_EA_EL3_FIRST_NS 21746cc41d5SManish Pandey /* SCR_EL3.EA: Route External Abort and SError Interrupt to EL3. */ 21846cc41d5SManish Pandey scr_el3 |= SCR_EA_BIT; 21946cc41d5SManish Pandey #endif 22046cc41d5SManish Pandey 22100e8f79cSManish Pandey #if RAS_TRAP_NS_ERR_REC_ACCESS 22200e8f79cSManish Pandey /* 22300e8f79cSManish Pandey * SCR_EL3.TERR: Trap Error record accesses. Accesses to the RAS ERR 22400e8f79cSManish Pandey * and RAS ERX registers from EL1 and EL2(from any security state) 22500e8f79cSManish Pandey * are trapped to EL3. 22600e8f79cSManish Pandey * Set here to trap only for NS EL1/EL2 22700e8f79cSManish Pandey * 22800e8f79cSManish Pandey */ 22900e8f79cSManish Pandey scr_el3 |= SCR_TERR_BIT; 23000e8f79cSManish Pandey #endif 23100e8f79cSManish Pandey 2327db710f0SAndre Przywara if (is_feat_csv2_2_supported()) { 23301cf14ddSMaksims Svecovs /* Enable access to the SCXTNUM_ELx registers. */ 23401cf14ddSMaksims Svecovs scr_el3 |= SCR_EnSCXT_BIT; 2357db710f0SAndre Przywara } 23601cf14ddSMaksims Svecovs 2372bbad1d1SZelalem Aweke #ifdef IMAGE_BL31 2382bbad1d1SZelalem Aweke /* 2392bbad1d1SZelalem Aweke * SCR_EL3.IRQ, SCR_EL3.FIQ: Enable the physical FIQ and IRQ routing as 2402bbad1d1SZelalem Aweke * indicated by the interrupt routing model for BL31. 2412bbad1d1SZelalem Aweke */ 2422bbad1d1SZelalem Aweke scr_el3 |= get_scr_el3_from_routing_model(NON_SECURE); 2432bbad1d1SZelalem Aweke #endif 2442bbad1d1SZelalem Aweke write_ctx_reg(state, CTX_SCR_EL3, scr_el3); 2458b95e848SZelalem Aweke 246b515f541SZelalem Aweke /* Initialize EL1 context registers */ 247b515f541SZelalem Aweke setup_el1_context(ctx, ep); 248b515f541SZelalem Aweke 2498b95e848SZelalem Aweke /* Initialize EL2 context registers */ 2508b95e848SZelalem Aweke #if CTX_INCLUDE_EL2_REGS 2518b95e848SZelalem Aweke 2528b95e848SZelalem Aweke /* 2538b95e848SZelalem Aweke * Initialize SCTLR_EL2 context register using Endianness value 2548b95e848SZelalem Aweke * taken from the entrypoint attribute. 2558b95e848SZelalem Aweke */ 2568b95e848SZelalem Aweke u_register_t sctlr_el2 = (EP_GET_EE(ep->h.attr) != 0U) ? SCTLR_EE_BIT : 0UL; 2578b95e848SZelalem Aweke sctlr_el2 |= SCTLR_EL2_RES1; 2588b95e848SZelalem Aweke write_ctx_reg(get_el2_sysregs_ctx(ctx), CTX_SCTLR_EL2, 2598b95e848SZelalem Aweke sctlr_el2); 2608b95e848SZelalem Aweke 2618b95e848SZelalem Aweke /* 2622b28727eSVarun Wadekar * Program the ICC_SRE_EL2 to make sure the correct bits are set 2632b28727eSVarun Wadekar * when restoring NS context. 2648b95e848SZelalem Aweke */ 2652b28727eSVarun Wadekar u_register_t icc_sre_el2 = ICC_SRE_DIB_BIT | ICC_SRE_DFB_BIT | 2662b28727eSVarun Wadekar ICC_SRE_EN_BIT | ICC_SRE_SRE_BIT; 2678b95e848SZelalem Aweke write_ctx_reg(get_el2_sysregs_ctx(ctx), CTX_ICC_SRE_EL2, 2688b95e848SZelalem Aweke icc_sre_el2); 2697f856198SBoyan Karatotev 270ddb615b4SJuan Pablo Conde if (is_feat_hcx_supported()) { 271ddb615b4SJuan Pablo Conde /* 272ddb615b4SJuan Pablo Conde * Initialize register HCRX_EL2 with its init value. 273ddb615b4SJuan Pablo Conde * As the value of HCRX_EL2 is UNKNOWN on reset, there is a 274ddb615b4SJuan Pablo Conde * chance that this can lead to unexpected behavior in lower 275ddb615b4SJuan Pablo Conde * ELs that have not been updated since the introduction of 276ddb615b4SJuan Pablo Conde * this feature if not properly initialized, especially when 277ddb615b4SJuan Pablo Conde * it comes to those bits that enable/disable traps. 278ddb615b4SJuan Pablo Conde */ 279ddb615b4SJuan Pablo Conde write_ctx_reg(get_el2_sysregs_ctx(ctx), CTX_HCRX_EL2, 280ddb615b4SJuan Pablo Conde HCRX_EL2_INIT_VAL); 281ddb615b4SJuan Pablo Conde } 282*4a530b4cSJuan Pablo Conde 283*4a530b4cSJuan Pablo Conde if (is_feat_fgt_supported()) { 284*4a530b4cSJuan Pablo Conde /* 285*4a530b4cSJuan Pablo Conde * Initialize HFG*_EL2 registers with a default value so legacy 286*4a530b4cSJuan Pablo Conde * systems unaware of FEAT_FGT do not get trapped due to their lack 287*4a530b4cSJuan Pablo Conde * of initialization for this feature. 288*4a530b4cSJuan Pablo Conde */ 289*4a530b4cSJuan Pablo Conde write_ctx_reg(get_el2_sysregs_ctx(ctx), CTX_HFGITR_EL2, 290*4a530b4cSJuan Pablo Conde HFGITR_EL2_INIT_VAL); 291*4a530b4cSJuan Pablo Conde write_ctx_reg(get_el2_sysregs_ctx(ctx), CTX_HFGRTR_EL2, 292*4a530b4cSJuan Pablo Conde HFGRTR_EL2_INIT_VAL); 293*4a530b4cSJuan Pablo Conde write_ctx_reg(get_el2_sysregs_ctx(ctx), CTX_HFGWTR_EL2, 294*4a530b4cSJuan Pablo Conde HFGWTR_EL2_INIT_VAL); 295*4a530b4cSJuan Pablo Conde } 2968b95e848SZelalem Aweke #endif /* CTX_INCLUDE_EL2_REGS */ 29724a70738SBoyan Karatotev 29824a70738SBoyan Karatotev manage_extensions_nonsecure(ctx); 299532ed618SSoby Mathew } 300532ed618SSoby Mathew 301532ed618SSoby Mathew /******************************************************************************* 3022bbad1d1SZelalem Aweke * The following function performs initialization of the cpu_context 'ctx' 3032bbad1d1SZelalem Aweke * for first use that is common to all security states, and sets the 3042bbad1d1SZelalem Aweke * initial entrypoint state as specified by the entry_point_info structure. 305532ed618SSoby Mathew * 3068aabea33SPaul Beesley * The EE and ST attributes are used to configure the endianness and secure 307532ed618SSoby Mathew * timer availability for the new execution context. 308532ed618SSoby Mathew ******************************************************************************/ 3092bbad1d1SZelalem Aweke static void setup_context_common(cpu_context_t *ctx, const entry_point_info_t *ep) 310532ed618SSoby Mathew { 311f1be00daSLouis Mayencourt u_register_t scr_el3; 312532ed618SSoby Mathew el3_state_t *state; 313532ed618SSoby Mathew gp_regs_t *gp_regs; 314532ed618SSoby Mathew 315532ed618SSoby Mathew /* Clear any residual register values from the context */ 31632f0d3c6SDouglas Raillard zeromem(ctx, sizeof(*ctx)); 317532ed618SSoby Mathew 318532ed618SSoby Mathew /* 31918f2efd6SDavid Cunado * SCR_EL3 was initialised during reset sequence in macro 32018f2efd6SDavid Cunado * el3_arch_init_common. This code modifies the SCR_EL3 fields that 32118f2efd6SDavid Cunado * affect the next EL. 32218f2efd6SDavid Cunado * 32318f2efd6SDavid Cunado * The following fields are initially set to zero and then updated to 32418f2efd6SDavid Cunado * the required value depending on the state of the SPSR_EL3 and the 32518f2efd6SDavid Cunado * Security state and entrypoint attributes of the next EL. 326532ed618SSoby Mathew */ 327f1be00daSLouis Mayencourt scr_el3 = read_scr(); 32846cc41d5SManish Pandey scr_el3 &= ~(SCR_NS_BIT | SCR_RW_BIT | SCR_EA_BIT | SCR_FIQ_BIT | SCR_IRQ_BIT | 3292bbad1d1SZelalem Aweke SCR_ST_BIT | SCR_HCE_BIT | SCR_NSE_BIT); 330c5ea4f8aSZelalem Aweke 33118f2efd6SDavid Cunado /* 33218f2efd6SDavid Cunado * SCR_EL3.RW: Set the execution state, AArch32 or AArch64, for next 33318f2efd6SDavid Cunado * Exception level as specified by SPSR. 33418f2efd6SDavid Cunado */ 335c5ea4f8aSZelalem Aweke if (GET_RW(ep->spsr) == MODE_RW_64) { 336532ed618SSoby Mathew scr_el3 |= SCR_RW_BIT; 337c5ea4f8aSZelalem Aweke } 3382bbad1d1SZelalem Aweke 33918f2efd6SDavid Cunado /* 34018f2efd6SDavid Cunado * SCR_EL3.ST: Traps Secure EL1 accesses to the Counter-timer Physical 34118f2efd6SDavid Cunado * Secure timer registers to EL3, from AArch64 state only, if specified 342b515f541SZelalem Aweke * by the entrypoint attributes. If SEL2 is present and enabled, the ST 343b515f541SZelalem Aweke * bit always behaves as 1 (i.e. secure physical timer register access 344b515f541SZelalem Aweke * is not trapped) 34518f2efd6SDavid Cunado */ 346c5ea4f8aSZelalem Aweke if (EP_GET_ST(ep->h.attr) != 0U) { 347532ed618SSoby Mathew scr_el3 |= SCR_ST_BIT; 348c5ea4f8aSZelalem Aweke } 349532ed618SSoby Mathew 350cb4ec47bSjohpow01 /* 351cb4ec47bSjohpow01 * If FEAT_HCX is enabled, enable access to HCRX_EL2 by setting 352cb4ec47bSjohpow01 * SCR_EL3.HXEn. 353cb4ec47bSjohpow01 */ 354c5a3ebbdSAndre Przywara if (is_feat_hcx_supported()) { 355cb4ec47bSjohpow01 scr_el3 |= SCR_HXEn_BIT; 356c5a3ebbdSAndre Przywara } 357cb4ec47bSjohpow01 358ff86e0b4SJuan Pablo Conde /* 359ff86e0b4SJuan Pablo Conde * If FEAT_RNG_TRAP is enabled, all reads of the RNDR and RNDRRS 360ff86e0b4SJuan Pablo Conde * registers are trapped to EL3. 361ff86e0b4SJuan Pablo Conde */ 362ff86e0b4SJuan Pablo Conde #if ENABLE_FEAT_RNG_TRAP 363ff86e0b4SJuan Pablo Conde scr_el3 |= SCR_TRNDR_BIT; 364ff86e0b4SJuan Pablo Conde #endif 365ff86e0b4SJuan Pablo Conde 3661a7c1cfeSJeenu Viswambharan #if FAULT_INJECTION_SUPPORT 3671a7c1cfeSJeenu Viswambharan /* Enable fault injection from lower ELs */ 3681a7c1cfeSJeenu Viswambharan scr_el3 |= SCR_FIEN_BIT; 3691a7c1cfeSJeenu Viswambharan #endif 3701a7c1cfeSJeenu Viswambharan 3715283962eSAntonio Nino Diaz /* 372d3331603SMark Brown * SCR_EL3.TCR2EN: Enable access to TCR2_ELx for AArch64 if present. 373d3331603SMark Brown */ 374d3331603SMark Brown if (is_feat_tcr2_supported() && (GET_RW(ep->spsr) == MODE_RW_64)) { 375d3331603SMark Brown scr_el3 |= SCR_TCR2EN_BIT; 376d3331603SMark Brown } 377d3331603SMark Brown 378d3331603SMark Brown /* 379062b6c6bSMark Brown * SCR_EL3.PIEN: Enable permission indirection and overlay 380062b6c6bSMark Brown * registers for AArch64 if present. 381062b6c6bSMark Brown */ 382062b6c6bSMark Brown if (is_feat_sxpie_supported() || is_feat_sxpoe_supported()) { 383062b6c6bSMark Brown scr_el3 |= SCR_PIEN_BIT; 384062b6c6bSMark Brown } 385062b6c6bSMark Brown 386062b6c6bSMark Brown /* 387688ab57bSMark Brown * SCR_EL3.GCSEn: Enable GCS registers for AArch64 if present. 388688ab57bSMark Brown */ 389688ab57bSMark Brown if ((is_feat_gcs_supported()) && (GET_RW(ep->spsr) == MODE_RW_64)) { 390688ab57bSMark Brown scr_el3 |= SCR_GCSEn_BIT; 391688ab57bSMark Brown } 392688ab57bSMark Brown 393688ab57bSMark Brown /* 3942bbad1d1SZelalem Aweke * CPTR_EL3 was initialized out of reset, copy that value to the 3952bbad1d1SZelalem Aweke * context register. 3965283962eSAntonio Nino Diaz */ 39768ac5ed0SArunachalam Ganapathy write_ctx_reg(get_el3state_ctx(ctx), CTX_CPTR_EL3, read_cptr_el3()); 398532ed618SSoby Mathew 399532ed618SSoby Mathew /* 40018f2efd6SDavid Cunado * SCR_EL3.HCE: Enable HVC instructions if next execution state is 40118f2efd6SDavid Cunado * AArch64 and next EL is EL2, or if next execution state is AArch32 and 40218f2efd6SDavid Cunado * next mode is Hyp. 403110ee433SJimmy Brisson * SCR_EL3.FGTEn: Enable Fine Grained Virtualization Traps under the 404110ee433SJimmy Brisson * same conditions as HVC instructions and when the processor supports 405110ee433SJimmy Brisson * ARMv8.6-FGT. 40629d0ee54SJimmy Brisson * SCR_EL3.ECVEn: Enable Enhanced Counter Virtualization (ECV) 40729d0ee54SJimmy Brisson * CNTPOFF_EL2 register under the same conditions as HVC instructions 40829d0ee54SJimmy Brisson * and when the processor supports ECV. 409532ed618SSoby Mathew */ 410a0fee747SAntonio Nino Diaz if (((GET_RW(ep->spsr) == MODE_RW_64) && (GET_EL(ep->spsr) == MODE_EL2)) 411a0fee747SAntonio Nino Diaz || ((GET_RW(ep->spsr) != MODE_RW_64) 412a0fee747SAntonio Nino Diaz && (GET_M32(ep->spsr) == MODE32_hyp))) { 413532ed618SSoby Mathew scr_el3 |= SCR_HCE_BIT; 414110ee433SJimmy Brisson 415ce485955SAndre Przywara if (is_feat_fgt_supported()) { 416110ee433SJimmy Brisson scr_el3 |= SCR_FGTEN_BIT; 417110ee433SJimmy Brisson } 41829d0ee54SJimmy Brisson 419b8f03d29SAndre Przywara if (is_feat_ecv_supported()) { 42029d0ee54SJimmy Brisson scr_el3 |= SCR_ECVEN_BIT; 42129d0ee54SJimmy Brisson } 422532ed618SSoby Mathew } 423532ed618SSoby Mathew 4246cac724dSjohpow01 /* Enable WFE trap delay in SCR_EL3 if supported and configured */ 4251223d2a0SAndre Przywara if (is_feat_twed_supported()) { 4266cac724dSjohpow01 /* Set delay in SCR_EL3 */ 4276cac724dSjohpow01 scr_el3 &= ~(SCR_TWEDEL_MASK << SCR_TWEDEL_SHIFT); 428781d07a4SJayanth Dodderi Chidanand scr_el3 |= ((TWED_DELAY & SCR_TWEDEL_MASK) 4296cac724dSjohpow01 << SCR_TWEDEL_SHIFT); 4306cac724dSjohpow01 4316cac724dSjohpow01 /* Enable WFE delay */ 4326cac724dSjohpow01 scr_el3 |= SCR_TWEDEn_BIT; 4331223d2a0SAndre Przywara } 4346cac724dSjohpow01 43518f2efd6SDavid Cunado /* 436e290a8fcSAlexei Fedorov * Populate EL3 state so that we've the right context 437e290a8fcSAlexei Fedorov * before doing ERET 4383e61b2b5SDavid Cunado */ 439532ed618SSoby Mathew state = get_el3state_ctx(ctx); 440532ed618SSoby Mathew write_ctx_reg(state, CTX_SCR_EL3, scr_el3); 441532ed618SSoby Mathew write_ctx_reg(state, CTX_ELR_EL3, ep->pc); 442532ed618SSoby Mathew write_ctx_reg(state, CTX_SPSR_EL3, ep->spsr); 443532ed618SSoby Mathew 444532ed618SSoby Mathew /* 445532ed618SSoby Mathew * Store the X0-X7 value from the entrypoint into the context 446532ed618SSoby Mathew * Use memcpy as we are in control of the layout of the structures 447532ed618SSoby Mathew */ 448532ed618SSoby Mathew gp_regs = get_gpregs_ctx(ctx); 449532ed618SSoby Mathew memcpy(gp_regs, (void *)&ep->args, sizeof(aapcs64_params_t)); 450532ed618SSoby Mathew } 451532ed618SSoby Mathew 452532ed618SSoby Mathew /******************************************************************************* 4532bbad1d1SZelalem Aweke * Context management library initialization routine. This library is used by 4542bbad1d1SZelalem Aweke * runtime services to share pointers to 'cpu_context' structures for secure 4552bbad1d1SZelalem Aweke * non-secure and realm states. Management of the structures and their associated 4562bbad1d1SZelalem Aweke * memory is not done by the context management library e.g. the PSCI service 4572bbad1d1SZelalem Aweke * manages the cpu context used for entry from and exit to the non-secure state. 4582bbad1d1SZelalem Aweke * The Secure payload dispatcher service manages the context(s) corresponding to 4592bbad1d1SZelalem Aweke * the secure state. It also uses this library to get access to the non-secure 4602bbad1d1SZelalem Aweke * state cpu context pointers. 4612bbad1d1SZelalem Aweke * Lastly, this library provides the API to make SP_EL3 point to the cpu context 4622bbad1d1SZelalem Aweke * which will be used for programming an entry into a lower EL. The same context 4632bbad1d1SZelalem Aweke * will be used to save state upon exception entry from that EL. 4642bbad1d1SZelalem Aweke ******************************************************************************/ 4652bbad1d1SZelalem Aweke void __init cm_init(void) 4662bbad1d1SZelalem Aweke { 4672bbad1d1SZelalem Aweke /* 4681b491eeaSElyes Haouas * The context management library has only global data to initialize, but 4692bbad1d1SZelalem Aweke * that will be done when the BSS is zeroed out. 4702bbad1d1SZelalem Aweke */ 4712bbad1d1SZelalem Aweke } 4722bbad1d1SZelalem Aweke 4732bbad1d1SZelalem Aweke /******************************************************************************* 4742bbad1d1SZelalem Aweke * This is the high-level function used to initialize the cpu_context 'ctx' for 4752bbad1d1SZelalem Aweke * first use. It performs initializations that are common to all security states 4762bbad1d1SZelalem Aweke * and initializations specific to the security state specified in 'ep' 4772bbad1d1SZelalem Aweke ******************************************************************************/ 4782bbad1d1SZelalem Aweke void cm_setup_context(cpu_context_t *ctx, const entry_point_info_t *ep) 4792bbad1d1SZelalem Aweke { 4802bbad1d1SZelalem Aweke unsigned int security_state; 4812bbad1d1SZelalem Aweke 4822bbad1d1SZelalem Aweke assert(ctx != NULL); 4832bbad1d1SZelalem Aweke 4842bbad1d1SZelalem Aweke /* 4852bbad1d1SZelalem Aweke * Perform initializations that are common 4862bbad1d1SZelalem Aweke * to all security states 4872bbad1d1SZelalem Aweke */ 4882bbad1d1SZelalem Aweke setup_context_common(ctx, ep); 4892bbad1d1SZelalem Aweke 4902bbad1d1SZelalem Aweke security_state = GET_SECURITY_STATE(ep->h.attr); 4912bbad1d1SZelalem Aweke 4922bbad1d1SZelalem Aweke /* Perform security state specific initializations */ 4932bbad1d1SZelalem Aweke switch (security_state) { 4942bbad1d1SZelalem Aweke case SECURE: 4952bbad1d1SZelalem Aweke setup_secure_context(ctx, ep); 4962bbad1d1SZelalem Aweke break; 4972bbad1d1SZelalem Aweke #if ENABLE_RME 4982bbad1d1SZelalem Aweke case REALM: 4992bbad1d1SZelalem Aweke setup_realm_context(ctx, ep); 5002bbad1d1SZelalem Aweke break; 5012bbad1d1SZelalem Aweke #endif 5022bbad1d1SZelalem Aweke case NON_SECURE: 5032bbad1d1SZelalem Aweke setup_ns_context(ctx, ep); 5042bbad1d1SZelalem Aweke break; 5052bbad1d1SZelalem Aweke default: 5062bbad1d1SZelalem Aweke ERROR("Invalid security state\n"); 5072bbad1d1SZelalem Aweke panic(); 5082bbad1d1SZelalem Aweke break; 5092bbad1d1SZelalem Aweke } 5102bbad1d1SZelalem Aweke } 5112bbad1d1SZelalem Aweke 5122bbad1d1SZelalem Aweke /******************************************************************************* 51324a70738SBoyan Karatotev * Enable architecture extensions for EL3 execution. This function only updates 51424a70738SBoyan Karatotev * registers in-place which are expected to either never change or be 51524a70738SBoyan Karatotev * overwritten by el3_exit. 51624a70738SBoyan Karatotev ******************************************************************************/ 51724a70738SBoyan Karatotev #if IMAGE_BL31 51824a70738SBoyan Karatotev void cm_manage_extensions_el3(void) 51924a70738SBoyan Karatotev { 52060d330dcSBoyan Karatotev if (is_feat_spe_supported()) { 52160d330dcSBoyan Karatotev spe_init_el3(); 52260d330dcSBoyan Karatotev } 52360d330dcSBoyan Karatotev 5244085a02cSBoyan Karatotev if (is_feat_amu_supported()) { 5254085a02cSBoyan Karatotev amu_init_el3(); 5264085a02cSBoyan Karatotev } 5274085a02cSBoyan Karatotev 52860d330dcSBoyan Karatotev if (is_feat_sme_supported()) { 52960d330dcSBoyan Karatotev sme_init_el3(); 53060d330dcSBoyan Karatotev } 53160d330dcSBoyan Karatotev 53260d330dcSBoyan Karatotev if (is_feat_mpam_supported()) { 53360d330dcSBoyan Karatotev mpam_init_el3(); 53460d330dcSBoyan Karatotev } 53560d330dcSBoyan Karatotev 53660d330dcSBoyan Karatotev if (is_feat_trbe_supported()) { 53760d330dcSBoyan Karatotev trbe_init_el3(); 53860d330dcSBoyan Karatotev } 53960d330dcSBoyan Karatotev 54060d330dcSBoyan Karatotev if (is_feat_brbe_supported()) { 54160d330dcSBoyan Karatotev brbe_init_el3(); 54260d330dcSBoyan Karatotev } 54360d330dcSBoyan Karatotev 54460d330dcSBoyan Karatotev if (is_feat_trf_supported()) { 54560d330dcSBoyan Karatotev trf_init_el3(); 54660d330dcSBoyan Karatotev } 54760d330dcSBoyan Karatotev 54860d330dcSBoyan Karatotev pmuv3_init_el3(); 54924a70738SBoyan Karatotev } 55024a70738SBoyan Karatotev #endif /* IMAGE_BL31 */ 55124a70738SBoyan Karatotev 55224a70738SBoyan Karatotev /******************************************************************************* 55324a70738SBoyan Karatotev * Enable architecture extensions on first entry to Non-secure world. 55424a70738SBoyan Karatotev ******************************************************************************/ 55524a70738SBoyan Karatotev static void manage_extensions_nonsecure(cpu_context_t *ctx) 55624a70738SBoyan Karatotev { 55724a70738SBoyan Karatotev #if IMAGE_BL31 5584085a02cSBoyan Karatotev if (is_feat_amu_supported()) { 5594085a02cSBoyan Karatotev amu_enable(ctx); 5604085a02cSBoyan Karatotev } 5614085a02cSBoyan Karatotev 56260d330dcSBoyan Karatotev /* Enable SVE and FPU/SIMD */ 56360d330dcSBoyan Karatotev if (is_feat_sve_supported()) { 56460d330dcSBoyan Karatotev sve_enable(ctx); 56560d330dcSBoyan Karatotev } 56660d330dcSBoyan Karatotev 56760d330dcSBoyan Karatotev if (is_feat_sme_supported()) { 56860d330dcSBoyan Karatotev sme_enable(ctx); 56960d330dcSBoyan Karatotev } 57060d330dcSBoyan Karatotev 57160d330dcSBoyan Karatotev if (is_feat_sys_reg_trace_supported()) { 57260d330dcSBoyan Karatotev sys_reg_trace_enable(ctx); 57360d330dcSBoyan Karatotev } 57460d330dcSBoyan Karatotev 575c73686a1SBoyan Karatotev pmuv3_enable(ctx); 57624a70738SBoyan Karatotev #endif /* IMAGE_BL31 */ 57724a70738SBoyan Karatotev } 57824a70738SBoyan Karatotev 579b48bd790SBoyan Karatotev /* TODO: move to lib/extensions/pauth when it has been ported to FEAT_STATE */ 580b48bd790SBoyan Karatotev static __unused void enable_pauth_el2(void) 581b48bd790SBoyan Karatotev { 582b48bd790SBoyan Karatotev u_register_t hcr_el2 = read_hcr_el2(); 583b48bd790SBoyan Karatotev /* 584b48bd790SBoyan Karatotev * For Armv8.3 pointer authentication feature, disable traps to EL2 when 585b48bd790SBoyan Karatotev * accessing key registers or using pointer authentication instructions 586b48bd790SBoyan Karatotev * from lower ELs. 587b48bd790SBoyan Karatotev */ 588b48bd790SBoyan Karatotev hcr_el2 |= (HCR_API_BIT | HCR_APK_BIT); 589b48bd790SBoyan Karatotev 590b48bd790SBoyan Karatotev write_hcr_el2(hcr_el2); 591b48bd790SBoyan Karatotev } 592b48bd790SBoyan Karatotev 59324a70738SBoyan Karatotev /******************************************************************************* 59424a70738SBoyan Karatotev * Enable architecture extensions in-place at EL2 on first entry to Non-secure 59524a70738SBoyan Karatotev * world when EL2 is empty and unused. 59624a70738SBoyan Karatotev ******************************************************************************/ 59724a70738SBoyan Karatotev static void manage_extensions_nonsecure_el2_unused(void) 59824a70738SBoyan Karatotev { 59924a70738SBoyan Karatotev #if IMAGE_BL31 60060d330dcSBoyan Karatotev if (is_feat_spe_supported()) { 60160d330dcSBoyan Karatotev spe_init_el2_unused(); 60260d330dcSBoyan Karatotev } 60360d330dcSBoyan Karatotev 6044085a02cSBoyan Karatotev if (is_feat_amu_supported()) { 6054085a02cSBoyan Karatotev amu_init_el2_unused(); 6064085a02cSBoyan Karatotev } 6074085a02cSBoyan Karatotev 60860d330dcSBoyan Karatotev if (is_feat_mpam_supported()) { 60960d330dcSBoyan Karatotev mpam_init_el2_unused(); 61060d330dcSBoyan Karatotev } 61160d330dcSBoyan Karatotev 61260d330dcSBoyan Karatotev if (is_feat_trbe_supported()) { 61360d330dcSBoyan Karatotev trbe_init_el2_unused(); 61460d330dcSBoyan Karatotev } 61560d330dcSBoyan Karatotev 61660d330dcSBoyan Karatotev if (is_feat_sys_reg_trace_supported()) { 61760d330dcSBoyan Karatotev sys_reg_trace_init_el2_unused(); 61860d330dcSBoyan Karatotev } 61960d330dcSBoyan Karatotev 62060d330dcSBoyan Karatotev if (is_feat_trf_supported()) { 62160d330dcSBoyan Karatotev trf_init_el2_unused(); 62260d330dcSBoyan Karatotev } 62360d330dcSBoyan Karatotev 624c73686a1SBoyan Karatotev pmuv3_init_el2_unused(); 62560d330dcSBoyan Karatotev 62660d330dcSBoyan Karatotev if (is_feat_sve_supported()) { 62760d330dcSBoyan Karatotev sve_init_el2_unused(); 62860d330dcSBoyan Karatotev } 62960d330dcSBoyan Karatotev 63060d330dcSBoyan Karatotev if (is_feat_sme_supported()) { 63160d330dcSBoyan Karatotev sme_init_el2_unused(); 63260d330dcSBoyan Karatotev } 633b48bd790SBoyan Karatotev 634b48bd790SBoyan Karatotev #if ENABLE_PAUTH 635b48bd790SBoyan Karatotev enable_pauth_el2(); 636b48bd790SBoyan Karatotev #endif /* ENABLE_PAUTH */ 63724a70738SBoyan Karatotev #endif /* IMAGE_BL31 */ 63824a70738SBoyan Karatotev } 63924a70738SBoyan Karatotev 64024a70738SBoyan Karatotev /******************************************************************************* 64168ac5ed0SArunachalam Ganapathy * Enable architecture extensions on first entry to Secure world. 64268ac5ed0SArunachalam Ganapathy ******************************************************************************/ 643dc78e62dSjohpow01 static void manage_extensions_secure(cpu_context_t *ctx) 64468ac5ed0SArunachalam Ganapathy { 64568ac5ed0SArunachalam Ganapathy #if IMAGE_BL31 6460d122947SBoyan Karatotev if (is_feat_sve_supported()) { 6472b0bc4e0SJayanth Dodderi Chidanand if (ENABLE_SVE_FOR_SWD) { 648dc78e62dSjohpow01 /* 6492b0bc4e0SJayanth Dodderi Chidanand * Enable SVE and FPU in secure context, secure manager must 6502b0bc4e0SJayanth Dodderi Chidanand * ensure that the SVE and FPU register contexts are properly 6512b0bc4e0SJayanth Dodderi Chidanand * managed. 652dc78e62dSjohpow01 */ 65368ac5ed0SArunachalam Ganapathy sve_enable(ctx); 6542b0bc4e0SJayanth Dodderi Chidanand } else { 655dc78e62dSjohpow01 /* 6562b0bc4e0SJayanth Dodderi Chidanand * Disable SVE and FPU in secure context so non-secure world 6572b0bc4e0SJayanth Dodderi Chidanand * can safely use them. 658dc78e62dSjohpow01 */ 659dc78e62dSjohpow01 sve_disable(ctx); 6602b0bc4e0SJayanth Dodderi Chidanand } 6612b0bc4e0SJayanth Dodderi Chidanand } 6622b0bc4e0SJayanth Dodderi Chidanand 6630d122947SBoyan Karatotev if (is_feat_sme_supported()) { 6640d122947SBoyan Karatotev if (ENABLE_SME_FOR_SWD) { 6650d122947SBoyan Karatotev /* 6660d122947SBoyan Karatotev * Enable SME, SVE, FPU/SIMD in secure context, secure manager 6670d122947SBoyan Karatotev * must ensure SME, SVE, and FPU/SIMD context properly managed. 6680d122947SBoyan Karatotev */ 66960d330dcSBoyan Karatotev sme_init_el3(); 6700d122947SBoyan Karatotev sme_enable(ctx); 6710d122947SBoyan Karatotev } else { 6720d122947SBoyan Karatotev /* 6730d122947SBoyan Karatotev * Disable SME, SVE, FPU/SIMD in secure context so non-secure 6740d122947SBoyan Karatotev * world can safely use the associated registers. 6750d122947SBoyan Karatotev */ 6760d122947SBoyan Karatotev sme_disable(ctx); 6770d122947SBoyan Karatotev } 6780d122947SBoyan Karatotev } 679ece8f7d7SBoyan Karatotev 680ece8f7d7SBoyan Karatotev /* NS can access this but Secure shouldn't */ 681ece8f7d7SBoyan Karatotev if (is_feat_sys_reg_trace_supported()) { 682ece8f7d7SBoyan Karatotev sys_reg_trace_disable(ctx); 683ece8f7d7SBoyan Karatotev } 684dc78e62dSjohpow01 #endif /* IMAGE_BL31 */ 68568ac5ed0SArunachalam Ganapathy } 68668ac5ed0SArunachalam Ganapathy 68768ac5ed0SArunachalam Ganapathy /******************************************************************************* 688532ed618SSoby Mathew * The following function initializes the cpu_context for a CPU specified by 689532ed618SSoby Mathew * its `cpu_idx` for first use, and sets the initial entrypoint state as 690532ed618SSoby Mathew * specified by the entry_point_info structure. 691532ed618SSoby Mathew ******************************************************************************/ 692532ed618SSoby Mathew void cm_init_context_by_index(unsigned int cpu_idx, 693532ed618SSoby Mathew const entry_point_info_t *ep) 694532ed618SSoby Mathew { 695532ed618SSoby Mathew cpu_context_t *ctx; 696532ed618SSoby Mathew ctx = cm_get_context_by_index(cpu_idx, GET_SECURITY_STATE(ep->h.attr)); 6971634cae8SAntonio Nino Diaz cm_setup_context(ctx, ep); 698532ed618SSoby Mathew } 699532ed618SSoby Mathew 700532ed618SSoby Mathew /******************************************************************************* 701532ed618SSoby Mathew * The following function initializes the cpu_context for the current CPU 702532ed618SSoby Mathew * for first use, and sets the initial entrypoint state as specified by the 703532ed618SSoby Mathew * entry_point_info structure. 704532ed618SSoby Mathew ******************************************************************************/ 705532ed618SSoby Mathew void cm_init_my_context(const entry_point_info_t *ep) 706532ed618SSoby Mathew { 707532ed618SSoby Mathew cpu_context_t *ctx; 708532ed618SSoby Mathew ctx = cm_get_context(GET_SECURITY_STATE(ep->h.attr)); 7091634cae8SAntonio Nino Diaz cm_setup_context(ctx, ep); 710532ed618SSoby Mathew } 711532ed618SSoby Mathew 712b48bd790SBoyan Karatotev /* EL2 present but unused, need to disable safely. SCTLR_EL2 can be ignored */ 713b48bd790SBoyan Karatotev static __unused void init_nonsecure_el2_unused(cpu_context_t *ctx) 714b48bd790SBoyan Karatotev { 715b48bd790SBoyan Karatotev u_register_t hcr_el2 = HCR_RESET_VAL; 716b48bd790SBoyan Karatotev u_register_t mdcr_el2; 717b48bd790SBoyan Karatotev u_register_t scr_el3; 718b48bd790SBoyan Karatotev 719b48bd790SBoyan Karatotev scr_el3 = read_ctx_reg(get_el3state_ctx(ctx), CTX_SCR_EL3); 720b48bd790SBoyan Karatotev 721b48bd790SBoyan Karatotev /* Set EL2 register width: Set HCR_EL2.RW to match SCR_EL3.RW */ 722b48bd790SBoyan Karatotev if ((scr_el3 & SCR_RW_BIT) != 0U) { 723b48bd790SBoyan Karatotev hcr_el2 |= HCR_RW_BIT; 724b48bd790SBoyan Karatotev } 725b48bd790SBoyan Karatotev 726b48bd790SBoyan Karatotev write_hcr_el2(hcr_el2); 727b48bd790SBoyan Karatotev 728b48bd790SBoyan Karatotev /* 729b48bd790SBoyan Karatotev * Initialise CPTR_EL2 setting all fields rather than relying on the hw. 730b48bd790SBoyan Karatotev * All fields have architecturally UNKNOWN reset values. 731b48bd790SBoyan Karatotev */ 732b48bd790SBoyan Karatotev write_cptr_el2(CPTR_EL2_RESET_VAL); 733b48bd790SBoyan Karatotev 734b48bd790SBoyan Karatotev /* 735b48bd790SBoyan Karatotev * Initialise CNTHCTL_EL2. All fields are architecturally UNKNOWN on 736b48bd790SBoyan Karatotev * reset and are set to zero except for field(s) listed below. 737b48bd790SBoyan Karatotev * 738b48bd790SBoyan Karatotev * CNTHCTL_EL2.EL1PTEN: Set to one to disable traps to Hyp mode of 739b48bd790SBoyan Karatotev * Non-secure EL0 and EL1 accesses to the physical timer registers. 740b48bd790SBoyan Karatotev * 741b48bd790SBoyan Karatotev * CNTHCTL_EL2.EL1PCTEN: Set to one to disable traps to Hyp mode of 742b48bd790SBoyan Karatotev * Non-secure EL0 and EL1 accesses to the physical counter registers. 743b48bd790SBoyan Karatotev */ 744b48bd790SBoyan Karatotev write_cnthctl_el2(CNTHCTL_RESET_VAL | EL1PCEN_BIT | EL1PCTEN_BIT); 745b48bd790SBoyan Karatotev 746b48bd790SBoyan Karatotev /* 747b48bd790SBoyan Karatotev * Initialise CNTVOFF_EL2 to zero as it resets to an architecturally 748b48bd790SBoyan Karatotev * UNKNOWN value. 749b48bd790SBoyan Karatotev */ 750b48bd790SBoyan Karatotev write_cntvoff_el2(0); 751b48bd790SBoyan Karatotev 752b48bd790SBoyan Karatotev /* 753b48bd790SBoyan Karatotev * Set VPIDR_EL2 and VMPIDR_EL2 to match MIDR_EL1 and MPIDR_EL1 754b48bd790SBoyan Karatotev * respectively. 755b48bd790SBoyan Karatotev */ 756b48bd790SBoyan Karatotev write_vpidr_el2(read_midr_el1()); 757b48bd790SBoyan Karatotev write_vmpidr_el2(read_mpidr_el1()); 758b48bd790SBoyan Karatotev 759b48bd790SBoyan Karatotev /* 760b48bd790SBoyan Karatotev * Initialise VTTBR_EL2. All fields are architecturally UNKNOWN on reset. 761b48bd790SBoyan Karatotev * 762b48bd790SBoyan Karatotev * VTTBR_EL2.VMID: Set to zero. Even though EL1&0 stage 2 address 763b48bd790SBoyan Karatotev * translation is disabled, cache maintenance operations depend on the 764b48bd790SBoyan Karatotev * VMID. 765b48bd790SBoyan Karatotev * 766b48bd790SBoyan Karatotev * VTTBR_EL2.BADDR: Set to zero as EL1&0 stage 2 address translation is 767b48bd790SBoyan Karatotev * disabled. 768b48bd790SBoyan Karatotev */ 769b48bd790SBoyan Karatotev write_vttbr_el2(VTTBR_RESET_VAL & 770b48bd790SBoyan Karatotev ~((VTTBR_VMID_MASK << VTTBR_VMID_SHIFT) | 771b48bd790SBoyan Karatotev (VTTBR_BADDR_MASK << VTTBR_BADDR_SHIFT))); 772b48bd790SBoyan Karatotev 773b48bd790SBoyan Karatotev /* 774b48bd790SBoyan Karatotev * Initialise MDCR_EL2, setting all fields rather than relying on hw. 775b48bd790SBoyan Karatotev * Some fields are architecturally UNKNOWN on reset. 776b48bd790SBoyan Karatotev * 777b48bd790SBoyan Karatotev * MDCR_EL2.TDRA: Set to zero so that Non-secure EL0 and EL1 System 778b48bd790SBoyan Karatotev * register accesses to the Debug ROM registers are not trapped to EL2. 779b48bd790SBoyan Karatotev * 780b48bd790SBoyan Karatotev * MDCR_EL2.TDOSA: Set to zero so that Non-secure EL1 System register 781b48bd790SBoyan Karatotev * accesses to the powerdown debug registers are not trapped to EL2. 782b48bd790SBoyan Karatotev * 783b48bd790SBoyan Karatotev * MDCR_EL2.TDA: Set to zero so that System register accesses to the 784b48bd790SBoyan Karatotev * debug registers do not trap to EL2. 785b48bd790SBoyan Karatotev * 786b48bd790SBoyan Karatotev * MDCR_EL2.TDE: Set to zero so that debug exceptions are not routed to 787b48bd790SBoyan Karatotev * EL2. 788b48bd790SBoyan Karatotev */ 789b48bd790SBoyan Karatotev mdcr_el2 = MDCR_EL2_RESET_VAL & 790b48bd790SBoyan Karatotev ~(MDCR_EL2_TDRA_BIT | MDCR_EL2_TDOSA_BIT | MDCR_EL2_TDA_BIT | 791b48bd790SBoyan Karatotev MDCR_EL2_TDE_BIT); 792b48bd790SBoyan Karatotev 793b48bd790SBoyan Karatotev write_mdcr_el2(mdcr_el2); 794b48bd790SBoyan Karatotev 795b48bd790SBoyan Karatotev /* 796b48bd790SBoyan Karatotev * Initialise HSTR_EL2. All fields are architecturally UNKNOWN on reset. 797b48bd790SBoyan Karatotev * 798b48bd790SBoyan Karatotev * HSTR_EL2.T<n>: Set all these fields to zero so that Non-secure EL0 or 799b48bd790SBoyan Karatotev * EL1 accesses to System registers do not trap to EL2. 800b48bd790SBoyan Karatotev */ 801b48bd790SBoyan Karatotev write_hstr_el2(HSTR_EL2_RESET_VAL & ~(HSTR_EL2_T_MASK)); 802b48bd790SBoyan Karatotev 803b48bd790SBoyan Karatotev /* 804b48bd790SBoyan Karatotev * Initialise CNTHP_CTL_EL2. All fields are architecturally UNKNOWN on 805b48bd790SBoyan Karatotev * reset. 806b48bd790SBoyan Karatotev * 807b48bd790SBoyan Karatotev * CNTHP_CTL_EL2:ENABLE: Set to zero to disable the EL2 physical timer 808b48bd790SBoyan Karatotev * and prevent timer interrupts. 809b48bd790SBoyan Karatotev */ 810b48bd790SBoyan Karatotev write_cnthp_ctl_el2(CNTHP_CTL_RESET_VAL & ~(CNTHP_CTL_ENABLE_BIT)); 811b48bd790SBoyan Karatotev 812b48bd790SBoyan Karatotev manage_extensions_nonsecure_el2_unused(); 813b48bd790SBoyan Karatotev } 814b48bd790SBoyan Karatotev 815532ed618SSoby Mathew /******************************************************************************* 816c5ea4f8aSZelalem Aweke * Prepare the CPU system registers for first entry into realm, secure, or 817c5ea4f8aSZelalem Aweke * normal world. 818532ed618SSoby Mathew * 819532ed618SSoby Mathew * If execution is requested to EL2 or hyp mode, SCTLR_EL2 is initialized 820532ed618SSoby Mathew * If execution is requested to non-secure EL1 or svc mode, and the CPU supports 821532ed618SSoby Mathew * EL2 then EL2 is disabled by configuring all necessary EL2 registers. 822532ed618SSoby Mathew * For all entries, the EL1 registers are initialized from the cpu_context 823532ed618SSoby Mathew ******************************************************************************/ 824532ed618SSoby Mathew void cm_prepare_el3_exit(uint32_t security_state) 825532ed618SSoby Mathew { 826b48bd790SBoyan Karatotev u_register_t sctlr_elx, scr_el3; 827532ed618SSoby Mathew cpu_context_t *ctx = cm_get_context(security_state); 828532ed618SSoby Mathew 829a0fee747SAntonio Nino Diaz assert(ctx != NULL); 830532ed618SSoby Mathew 831532ed618SSoby Mathew if (security_state == NON_SECURE) { 832ddb615b4SJuan Pablo Conde uint64_t el2_implemented = el_implemented(2); 833ddb615b4SJuan Pablo Conde 834f1be00daSLouis Mayencourt scr_el3 = read_ctx_reg(get_el3state_ctx(ctx), 835a0fee747SAntonio Nino Diaz CTX_SCR_EL3); 836ddb615b4SJuan Pablo Conde 837ddb615b4SJuan Pablo Conde if (((scr_el3 & SCR_HCE_BIT) != 0U) 838ddb615b4SJuan Pablo Conde || (el2_implemented != EL_IMPL_NONE)) { 839ddb615b4SJuan Pablo Conde /* 840ddb615b4SJuan Pablo Conde * If context is not being used for EL2, initialize 841ddb615b4SJuan Pablo Conde * HCRX_EL2 with its init value here. 842ddb615b4SJuan Pablo Conde */ 843ddb615b4SJuan Pablo Conde if (is_feat_hcx_supported()) { 844ddb615b4SJuan Pablo Conde write_hcrx_el2(HCRX_EL2_INIT_VAL); 845ddb615b4SJuan Pablo Conde } 846*4a530b4cSJuan Pablo Conde 847*4a530b4cSJuan Pablo Conde /* 848*4a530b4cSJuan Pablo Conde * Initialize Fine-grained trap registers introduced 849*4a530b4cSJuan Pablo Conde * by FEAT_FGT so all traps are initially disabled when 850*4a530b4cSJuan Pablo Conde * switching to EL2 or a lower EL, preventing undesired 851*4a530b4cSJuan Pablo Conde * behavior. 852*4a530b4cSJuan Pablo Conde */ 853*4a530b4cSJuan Pablo Conde if (is_feat_fgt_supported()) { 854*4a530b4cSJuan Pablo Conde /* 855*4a530b4cSJuan Pablo Conde * Initialize HFG*_EL2 registers with a default 856*4a530b4cSJuan Pablo Conde * value so legacy systems unaware of FEAT_FGT 857*4a530b4cSJuan Pablo Conde * do not get trapped due to their lack of 858*4a530b4cSJuan Pablo Conde * initialization for this feature. 859*4a530b4cSJuan Pablo Conde */ 860*4a530b4cSJuan Pablo Conde write_hfgitr_el2(HFGITR_EL2_INIT_VAL); 861*4a530b4cSJuan Pablo Conde write_hfgrtr_el2(HFGRTR_EL2_INIT_VAL); 862*4a530b4cSJuan Pablo Conde write_hfgwtr_el2(HFGWTR_EL2_INIT_VAL); 863ddb615b4SJuan Pablo Conde } 864*4a530b4cSJuan Pablo Conde } 865*4a530b4cSJuan Pablo Conde 866ddb615b4SJuan Pablo Conde 867a0fee747SAntonio Nino Diaz if ((scr_el3 & SCR_HCE_BIT) != 0U) { 868532ed618SSoby Mathew /* Use SCTLR_EL1.EE value to initialise sctlr_el2 */ 8692825946eSMax Shvetsov sctlr_elx = read_ctx_reg(get_el1_sysregs_ctx(ctx), 870532ed618SSoby Mathew CTX_SCTLR_EL1); 8712e09d4f8SKen Kuang sctlr_elx &= SCTLR_EE_BIT; 872532ed618SSoby Mathew sctlr_elx |= SCTLR_EL2_RES1; 8735f5d1ed7SLouis Mayencourt #if ERRATA_A75_764081 8745f5d1ed7SLouis Mayencourt /* 8755f5d1ed7SLouis Mayencourt * If workaround of errata 764081 for Cortex-A75 is used 8765f5d1ed7SLouis Mayencourt * then set SCTLR_EL2.IESB to enable Implicit Error 8775f5d1ed7SLouis Mayencourt * Synchronization Barrier. 8785f5d1ed7SLouis Mayencourt */ 8795f5d1ed7SLouis Mayencourt sctlr_elx |= SCTLR_IESB_BIT; 8805f5d1ed7SLouis Mayencourt #endif 881532ed618SSoby Mathew write_sctlr_el2(sctlr_elx); 882ddb615b4SJuan Pablo Conde } else if (el2_implemented != EL_IMPL_NONE) { 883b48bd790SBoyan Karatotev init_nonsecure_el2_unused(ctx); 884532ed618SSoby Mathew } 885532ed618SSoby Mathew } 886532ed618SSoby Mathew 88717b4c0ddSDimitris Papastamos cm_el1_sysregs_context_restore(security_state); 88817b4c0ddSDimitris Papastamos cm_set_next_eret_context(security_state); 889532ed618SSoby Mathew } 890532ed618SSoby Mathew 89128f39f02SMax Shvetsov #if CTX_INCLUDE_EL2_REGS 892bb7b85a3SAndre Przywara 893bb7b85a3SAndre Przywara static void el2_sysregs_context_save_fgt(el2_sysregs_t *ctx) 894bb7b85a3SAndre Przywara { 895bb7b85a3SAndre Przywara write_ctx_reg(ctx, CTX_HDFGRTR_EL2, read_hdfgrtr_el2()); 896bb7b85a3SAndre Przywara if (is_feat_amu_supported()) { 897bb7b85a3SAndre Przywara write_ctx_reg(ctx, CTX_HAFGRTR_EL2, read_hafgrtr_el2()); 898bb7b85a3SAndre Przywara } 899bb7b85a3SAndre Przywara write_ctx_reg(ctx, CTX_HDFGWTR_EL2, read_hdfgwtr_el2()); 900bb7b85a3SAndre Przywara write_ctx_reg(ctx, CTX_HFGITR_EL2, read_hfgitr_el2()); 901bb7b85a3SAndre Przywara write_ctx_reg(ctx, CTX_HFGRTR_EL2, read_hfgrtr_el2()); 902bb7b85a3SAndre Przywara write_ctx_reg(ctx, CTX_HFGWTR_EL2, read_hfgwtr_el2()); 903bb7b85a3SAndre Przywara } 904bb7b85a3SAndre Przywara 905bb7b85a3SAndre Przywara static void el2_sysregs_context_restore_fgt(el2_sysregs_t *ctx) 906bb7b85a3SAndre Przywara { 907bb7b85a3SAndre Przywara write_hdfgrtr_el2(read_ctx_reg(ctx, CTX_HDFGRTR_EL2)); 908bb7b85a3SAndre Przywara if (is_feat_amu_supported()) { 909bb7b85a3SAndre Przywara write_hafgrtr_el2(read_ctx_reg(ctx, CTX_HAFGRTR_EL2)); 910bb7b85a3SAndre Przywara } 911bb7b85a3SAndre Przywara write_hdfgwtr_el2(read_ctx_reg(ctx, CTX_HDFGWTR_EL2)); 912bb7b85a3SAndre Przywara write_hfgitr_el2(read_ctx_reg(ctx, CTX_HFGITR_EL2)); 913bb7b85a3SAndre Przywara write_hfgrtr_el2(read_ctx_reg(ctx, CTX_HFGRTR_EL2)); 914bb7b85a3SAndre Przywara write_hfgwtr_el2(read_ctx_reg(ctx, CTX_HFGWTR_EL2)); 915bb7b85a3SAndre Przywara } 916bb7b85a3SAndre Przywara 9179448f2b8SAndre Przywara static void el2_sysregs_context_save_mpam(el2_sysregs_t *ctx) 9189448f2b8SAndre Przywara { 9199448f2b8SAndre Przywara u_register_t mpam_idr = read_mpamidr_el1(); 9209448f2b8SAndre Przywara 9219448f2b8SAndre Przywara write_ctx_reg(ctx, CTX_MPAM2_EL2, read_mpam2_el2()); 9229448f2b8SAndre Przywara 9239448f2b8SAndre Przywara /* 9249448f2b8SAndre Przywara * The context registers that we intend to save would be part of the 9259448f2b8SAndre Przywara * PE's system register frame only if MPAMIDR_EL1.HAS_HCR == 1. 9269448f2b8SAndre Przywara */ 9279448f2b8SAndre Przywara if ((mpam_idr & MPAMIDR_HAS_HCR_BIT) == 0U) { 9289448f2b8SAndre Przywara return; 9299448f2b8SAndre Przywara } 9309448f2b8SAndre Przywara 9319448f2b8SAndre Przywara /* 9329448f2b8SAndre Przywara * MPAMHCR_EL2, MPAMVPMV_EL2 and MPAMVPM0_EL2 are always present if 9339448f2b8SAndre Przywara * MPAMIDR_HAS_HCR_BIT == 1. 9349448f2b8SAndre Przywara */ 9359448f2b8SAndre Przywara write_ctx_reg(ctx, CTX_MPAMHCR_EL2, read_mpamhcr_el2()); 9369448f2b8SAndre Przywara write_ctx_reg(ctx, CTX_MPAMVPM0_EL2, read_mpamvpm0_el2()); 9379448f2b8SAndre Przywara write_ctx_reg(ctx, CTX_MPAMVPMV_EL2, read_mpamvpmv_el2()); 9389448f2b8SAndre Przywara 9399448f2b8SAndre Przywara /* 9409448f2b8SAndre Przywara * The number of MPAMVPM registers is implementation defined, their 9419448f2b8SAndre Przywara * number is stored in the MPAMIDR_EL1 register. 9429448f2b8SAndre Przywara */ 9439448f2b8SAndre Przywara switch ((mpam_idr >> MPAMIDR_EL1_VPMR_MAX_SHIFT) & MPAMIDR_EL1_VPMR_MAX_MASK) { 9449448f2b8SAndre Przywara case 7: 9459448f2b8SAndre Przywara write_ctx_reg(ctx, CTX_MPAMVPM7_EL2, read_mpamvpm7_el2()); 9469448f2b8SAndre Przywara __fallthrough; 9479448f2b8SAndre Przywara case 6: 9489448f2b8SAndre Przywara write_ctx_reg(ctx, CTX_MPAMVPM6_EL2, read_mpamvpm6_el2()); 9499448f2b8SAndre Przywara __fallthrough; 9509448f2b8SAndre Przywara case 5: 9519448f2b8SAndre Przywara write_ctx_reg(ctx, CTX_MPAMVPM5_EL2, read_mpamvpm5_el2()); 9529448f2b8SAndre Przywara __fallthrough; 9539448f2b8SAndre Przywara case 4: 9549448f2b8SAndre Przywara write_ctx_reg(ctx, CTX_MPAMVPM4_EL2, read_mpamvpm4_el2()); 9559448f2b8SAndre Przywara __fallthrough; 9569448f2b8SAndre Przywara case 3: 9579448f2b8SAndre Przywara write_ctx_reg(ctx, CTX_MPAMVPM3_EL2, read_mpamvpm3_el2()); 9589448f2b8SAndre Przywara __fallthrough; 9599448f2b8SAndre Przywara case 2: 9609448f2b8SAndre Przywara write_ctx_reg(ctx, CTX_MPAMVPM2_EL2, read_mpamvpm2_el2()); 9619448f2b8SAndre Przywara __fallthrough; 9629448f2b8SAndre Przywara case 1: 9639448f2b8SAndre Przywara write_ctx_reg(ctx, CTX_MPAMVPM1_EL2, read_mpamvpm1_el2()); 9649448f2b8SAndre Przywara break; 9659448f2b8SAndre Przywara } 9669448f2b8SAndre Przywara } 9679448f2b8SAndre Przywara 9689448f2b8SAndre Przywara static void el2_sysregs_context_restore_mpam(el2_sysregs_t *ctx) 9699448f2b8SAndre Przywara { 9709448f2b8SAndre Przywara u_register_t mpam_idr = read_mpamidr_el1(); 9719448f2b8SAndre Przywara 9729448f2b8SAndre Przywara write_mpam2_el2(read_ctx_reg(ctx, CTX_MPAM2_EL2)); 9739448f2b8SAndre Przywara 9749448f2b8SAndre Przywara if ((mpam_idr & MPAMIDR_HAS_HCR_BIT) == 0U) { 9759448f2b8SAndre Przywara return; 9769448f2b8SAndre Przywara } 9779448f2b8SAndre Przywara 9789448f2b8SAndre Przywara write_mpamhcr_el2(read_ctx_reg(ctx, CTX_MPAMHCR_EL2)); 9799448f2b8SAndre Przywara write_mpamvpm0_el2(read_ctx_reg(ctx, CTX_MPAMVPM0_EL2)); 9809448f2b8SAndre Przywara write_mpamvpmv_el2(read_ctx_reg(ctx, CTX_MPAMVPMV_EL2)); 9819448f2b8SAndre Przywara 9829448f2b8SAndre Przywara switch ((mpam_idr >> MPAMIDR_EL1_VPMR_MAX_SHIFT) & MPAMIDR_EL1_VPMR_MAX_MASK) { 9839448f2b8SAndre Przywara case 7: 9849448f2b8SAndre Przywara write_mpamvpm7_el2(read_ctx_reg(ctx, CTX_MPAMVPM7_EL2)); 9859448f2b8SAndre Przywara __fallthrough; 9869448f2b8SAndre Przywara case 6: 9879448f2b8SAndre Przywara write_mpamvpm6_el2(read_ctx_reg(ctx, CTX_MPAMVPM6_EL2)); 9889448f2b8SAndre Przywara __fallthrough; 9899448f2b8SAndre Przywara case 5: 9909448f2b8SAndre Przywara write_mpamvpm5_el2(read_ctx_reg(ctx, CTX_MPAMVPM5_EL2)); 9919448f2b8SAndre Przywara __fallthrough; 9929448f2b8SAndre Przywara case 4: 9939448f2b8SAndre Przywara write_mpamvpm4_el2(read_ctx_reg(ctx, CTX_MPAMVPM4_EL2)); 9949448f2b8SAndre Przywara __fallthrough; 9959448f2b8SAndre Przywara case 3: 9969448f2b8SAndre Przywara write_mpamvpm3_el2(read_ctx_reg(ctx, CTX_MPAMVPM3_EL2)); 9979448f2b8SAndre Przywara __fallthrough; 9989448f2b8SAndre Przywara case 2: 9999448f2b8SAndre Przywara write_mpamvpm2_el2(read_ctx_reg(ctx, CTX_MPAMVPM2_EL2)); 10009448f2b8SAndre Przywara __fallthrough; 10019448f2b8SAndre Przywara case 1: 10029448f2b8SAndre Przywara write_mpamvpm1_el2(read_ctx_reg(ctx, CTX_MPAMVPM1_EL2)); 10039448f2b8SAndre Przywara break; 10049448f2b8SAndre Przywara } 10059448f2b8SAndre Przywara } 10069448f2b8SAndre Przywara 100728f39f02SMax Shvetsov /******************************************************************************* 100828f39f02SMax Shvetsov * Save EL2 sysreg context 100928f39f02SMax Shvetsov ******************************************************************************/ 101028f39f02SMax Shvetsov void cm_el2_sysregs_context_save(uint32_t security_state) 101128f39f02SMax Shvetsov { 101228f39f02SMax Shvetsov u_register_t scr_el3 = read_scr(); 101328f39f02SMax Shvetsov 101428f39f02SMax Shvetsov /* 1015c5ea4f8aSZelalem Aweke * Always save the non-secure and realm EL2 context, only save the 101628f39f02SMax Shvetsov * S-EL2 context if S-EL2 is enabled. 101728f39f02SMax Shvetsov */ 1018c5ea4f8aSZelalem Aweke if ((security_state != SECURE) || 10196b704da3SRuari Phipps ((security_state == SECURE) && ((scr_el3 & SCR_EEL2_BIT) != 0U))) { 102028f39f02SMax Shvetsov cpu_context_t *ctx; 1021d20052f3SZelalem Aweke el2_sysregs_t *el2_sysregs_ctx; 102228f39f02SMax Shvetsov 102328f39f02SMax Shvetsov ctx = cm_get_context(security_state); 102428f39f02SMax Shvetsov assert(ctx != NULL); 102528f39f02SMax Shvetsov 1026d20052f3SZelalem Aweke el2_sysregs_ctx = get_el2_sysregs_ctx(ctx); 1027d20052f3SZelalem Aweke 1028d20052f3SZelalem Aweke el2_sysregs_context_save_common(el2_sysregs_ctx); 1029d20052f3SZelalem Aweke #if CTX_INCLUDE_MTE_REGS 1030d20052f3SZelalem Aweke el2_sysregs_context_save_mte(el2_sysregs_ctx); 1031d20052f3SZelalem Aweke #endif 10329448f2b8SAndre Przywara if (is_feat_mpam_supported()) { 1033d20052f3SZelalem Aweke el2_sysregs_context_save_mpam(el2_sysregs_ctx); 10349448f2b8SAndre Przywara } 1035bb7b85a3SAndre Przywara 1036de8c4892SAndre Przywara if (is_feat_fgt_supported()) { 1037d20052f3SZelalem Aweke el2_sysregs_context_save_fgt(el2_sysregs_ctx); 1038de8c4892SAndre Przywara } 1039bb7b85a3SAndre Przywara 1040b8f03d29SAndre Przywara if (is_feat_ecv_v2_supported()) { 1041b8f03d29SAndre Przywara write_ctx_reg(el2_sysregs_ctx, CTX_CNTPOFF_EL2, 1042b8f03d29SAndre Przywara read_cntpoff_el2()); 1043b8f03d29SAndre Przywara } 1044b8f03d29SAndre Przywara 1045ea735bf5SAndre Przywara if (is_feat_vhe_supported()) { 1046ea735bf5SAndre Przywara write_ctx_reg(el2_sysregs_ctx, CTX_CONTEXTIDR_EL2, 1047ea735bf5SAndre Przywara read_contextidr_el2()); 1048ea735bf5SAndre Przywara write_ctx_reg(el2_sysregs_ctx, CTX_TTBR1_EL2, 1049ea735bf5SAndre Przywara read_ttbr1_el2()); 1050ea735bf5SAndre Przywara } 10516503ff29SAndre Przywara 10526503ff29SAndre Przywara if (is_feat_ras_supported()) { 10536503ff29SAndre Przywara write_ctx_reg(el2_sysregs_ctx, CTX_VDISR_EL2, 10546503ff29SAndre Przywara read_vdisr_el2()); 10556503ff29SAndre Przywara write_ctx_reg(el2_sysregs_ctx, CTX_VSESR_EL2, 10566503ff29SAndre Przywara read_vsesr_el2()); 10576503ff29SAndre Przywara } 1058d5384b69SAndre Przywara 1059d5384b69SAndre Przywara if (is_feat_nv2_supported()) { 1060d5384b69SAndre Przywara write_ctx_reg(el2_sysregs_ctx, CTX_VNCR_EL2, 1061d5384b69SAndre Przywara read_vncr_el2()); 1062d5384b69SAndre Przywara } 1063d5384b69SAndre Przywara 1064fc8d2d39SAndre Przywara if (is_feat_trf_supported()) { 1065fc8d2d39SAndre Przywara write_ctx_reg(el2_sysregs_ctx, CTX_TRFCR_EL2, read_trfcr_el2()); 1066fc8d2d39SAndre Przywara } 10677db710f0SAndre Przywara 10687db710f0SAndre Przywara if (is_feat_csv2_2_supported()) { 10697db710f0SAndre Przywara write_ctx_reg(el2_sysregs_ctx, CTX_SCXTNUM_EL2, 10707db710f0SAndre Przywara read_scxtnum_el2()); 10717db710f0SAndre Przywara } 10727db710f0SAndre Przywara 1073c5a3ebbdSAndre Przywara if (is_feat_hcx_supported()) { 1074c5a3ebbdSAndre Przywara write_ctx_reg(el2_sysregs_ctx, CTX_HCRX_EL2, read_hcrx_el2()); 1075c5a3ebbdSAndre Przywara } 1076d3331603SMark Brown if (is_feat_tcr2_supported()) { 1077d3331603SMark Brown write_ctx_reg(el2_sysregs_ctx, CTX_TCR2_EL2, read_tcr2_el2()); 1078d3331603SMark Brown } 1079062b6c6bSMark Brown if (is_feat_sxpie_supported()) { 1080062b6c6bSMark Brown write_ctx_reg(el2_sysregs_ctx, CTX_PIRE0_EL2, read_pire0_el2()); 1081062b6c6bSMark Brown write_ctx_reg(el2_sysregs_ctx, CTX_PIR_EL2, read_pir_el2()); 1082062b6c6bSMark Brown } 1083062b6c6bSMark Brown if (is_feat_s2pie_supported()) { 1084062b6c6bSMark Brown write_ctx_reg(el2_sysregs_ctx, CTX_S2PIR_EL2, read_s2pir_el2()); 1085062b6c6bSMark Brown } 1086062b6c6bSMark Brown if (is_feat_sxpoe_supported()) { 1087062b6c6bSMark Brown write_ctx_reg(el2_sysregs_ctx, CTX_POR_EL2, read_por_el2()); 1088062b6c6bSMark Brown } 1089688ab57bSMark Brown if (is_feat_gcs_supported()) { 1090688ab57bSMark Brown write_ctx_reg(el2_sysregs_ctx, CTX_GCSPR_EL2, read_gcspr_el2()); 1091688ab57bSMark Brown write_ctx_reg(el2_sysregs_ctx, CTX_GCSCR_EL2, read_gcscr_el2()); 1092688ab57bSMark Brown } 109328f39f02SMax Shvetsov } 109428f39f02SMax Shvetsov } 109528f39f02SMax Shvetsov 109628f39f02SMax Shvetsov /******************************************************************************* 109728f39f02SMax Shvetsov * Restore EL2 sysreg context 109828f39f02SMax Shvetsov ******************************************************************************/ 109928f39f02SMax Shvetsov void cm_el2_sysregs_context_restore(uint32_t security_state) 110028f39f02SMax Shvetsov { 110128f39f02SMax Shvetsov u_register_t scr_el3 = read_scr(); 110228f39f02SMax Shvetsov 110328f39f02SMax Shvetsov /* 1104c5ea4f8aSZelalem Aweke * Always restore the non-secure and realm EL2 context, only restore the 110528f39f02SMax Shvetsov * S-EL2 context if S-EL2 is enabled. 110628f39f02SMax Shvetsov */ 1107c5ea4f8aSZelalem Aweke if ((security_state != SECURE) || 11086b704da3SRuari Phipps ((security_state == SECURE) && ((scr_el3 & SCR_EEL2_BIT) != 0U))) { 110928f39f02SMax Shvetsov cpu_context_t *ctx; 1110d20052f3SZelalem Aweke el2_sysregs_t *el2_sysregs_ctx; 111128f39f02SMax Shvetsov 111228f39f02SMax Shvetsov ctx = cm_get_context(security_state); 111328f39f02SMax Shvetsov assert(ctx != NULL); 111428f39f02SMax Shvetsov 1115d20052f3SZelalem Aweke el2_sysregs_ctx = get_el2_sysregs_ctx(ctx); 1116d20052f3SZelalem Aweke 1117d20052f3SZelalem Aweke el2_sysregs_context_restore_common(el2_sysregs_ctx); 1118d20052f3SZelalem Aweke #if CTX_INCLUDE_MTE_REGS 1119d20052f3SZelalem Aweke el2_sysregs_context_restore_mte(el2_sysregs_ctx); 1120d20052f3SZelalem Aweke #endif 11219448f2b8SAndre Przywara if (is_feat_mpam_supported()) { 1122d20052f3SZelalem Aweke el2_sysregs_context_restore_mpam(el2_sysregs_ctx); 11239448f2b8SAndre Przywara } 1124bb7b85a3SAndre Przywara 1125de8c4892SAndre Przywara if (is_feat_fgt_supported()) { 1126d20052f3SZelalem Aweke el2_sysregs_context_restore_fgt(el2_sysregs_ctx); 1127de8c4892SAndre Przywara } 1128bb7b85a3SAndre Przywara 1129b8f03d29SAndre Przywara if (is_feat_ecv_v2_supported()) { 1130b8f03d29SAndre Przywara write_cntpoff_el2(read_ctx_reg(el2_sysregs_ctx, 1131b8f03d29SAndre Przywara CTX_CNTPOFF_EL2)); 1132b8f03d29SAndre Przywara } 1133b8f03d29SAndre Przywara 1134ea735bf5SAndre Przywara if (is_feat_vhe_supported()) { 1135ea735bf5SAndre Przywara write_contextidr_el2(read_ctx_reg(el2_sysregs_ctx, CTX_CONTEXTIDR_EL2)); 1136ea735bf5SAndre Przywara write_ttbr1_el2(read_ctx_reg(el2_sysregs_ctx, CTX_TTBR1_EL2)); 1137ea735bf5SAndre Przywara } 11386503ff29SAndre Przywara 11396503ff29SAndre Przywara if (is_feat_ras_supported()) { 11406503ff29SAndre Przywara write_vdisr_el2(read_ctx_reg(el2_sysregs_ctx, CTX_VDISR_EL2)); 11416503ff29SAndre Przywara write_vsesr_el2(read_ctx_reg(el2_sysregs_ctx, CTX_VSESR_EL2)); 11426503ff29SAndre Przywara } 1143d5384b69SAndre Przywara 1144d5384b69SAndre Przywara if (is_feat_nv2_supported()) { 1145d5384b69SAndre Przywara write_vncr_el2(read_ctx_reg(el2_sysregs_ctx, CTX_VNCR_EL2)); 1146d5384b69SAndre Przywara } 1147fc8d2d39SAndre Przywara if (is_feat_trf_supported()) { 1148fc8d2d39SAndre Przywara write_trfcr_el2(read_ctx_reg(el2_sysregs_ctx, CTX_TRFCR_EL2)); 1149fc8d2d39SAndre Przywara } 11507db710f0SAndre Przywara 11517db710f0SAndre Przywara if (is_feat_csv2_2_supported()) { 11527db710f0SAndre Przywara write_scxtnum_el2(read_ctx_reg(el2_sysregs_ctx, 11537db710f0SAndre Przywara CTX_SCXTNUM_EL2)); 11547db710f0SAndre Przywara } 11557db710f0SAndre Przywara 1156c5a3ebbdSAndre Przywara if (is_feat_hcx_supported()) { 1157c5a3ebbdSAndre Przywara write_hcrx_el2(read_ctx_reg(el2_sysregs_ctx, CTX_HCRX_EL2)); 1158c5a3ebbdSAndre Przywara } 1159d3331603SMark Brown if (is_feat_tcr2_supported()) { 1160d3331603SMark Brown write_tcr2_el2(read_ctx_reg(el2_sysregs_ctx, CTX_TCR2_EL2)); 1161d3331603SMark Brown } 1162062b6c6bSMark Brown if (is_feat_sxpie_supported()) { 1163062b6c6bSMark Brown write_pire0_el2(read_ctx_reg(el2_sysregs_ctx, CTX_PIRE0_EL2)); 1164062b6c6bSMark Brown write_pir_el2(read_ctx_reg(el2_sysregs_ctx, CTX_PIR_EL2)); 1165062b6c6bSMark Brown } 1166062b6c6bSMark Brown if (is_feat_s2pie_supported()) { 1167062b6c6bSMark Brown write_s2pir_el2(read_ctx_reg(el2_sysregs_ctx, CTX_S2PIR_EL2)); 1168062b6c6bSMark Brown } 1169062b6c6bSMark Brown if (is_feat_sxpoe_supported()) { 1170062b6c6bSMark Brown write_por_el2(read_ctx_reg(el2_sysregs_ctx, CTX_POR_EL2)); 1171062b6c6bSMark Brown } 1172688ab57bSMark Brown if (is_feat_gcs_supported()) { 1173688ab57bSMark Brown write_gcscr_el2(read_ctx_reg(el2_sysregs_ctx, CTX_GCSCR_EL2)); 1174688ab57bSMark Brown write_gcspr_el2(read_ctx_reg(el2_sysregs_ctx, CTX_GCSPR_EL2)); 1175688ab57bSMark Brown } 117628f39f02SMax Shvetsov } 117728f39f02SMax Shvetsov } 117828f39f02SMax Shvetsov #endif /* CTX_INCLUDE_EL2_REGS */ 117928f39f02SMax Shvetsov 1180532ed618SSoby Mathew /******************************************************************************* 11818b95e848SZelalem Aweke * This function is used to exit to Non-secure world. If CTX_INCLUDE_EL2_REGS 11828b95e848SZelalem Aweke * is enabled, it restores EL1 and EL2 sysreg contexts instead of directly 11838b95e848SZelalem Aweke * updating EL1 and EL2 registers. Otherwise, it calls the generic 11848b95e848SZelalem Aweke * cm_prepare_el3_exit function. 11858b95e848SZelalem Aweke ******************************************************************************/ 11868b95e848SZelalem Aweke void cm_prepare_el3_exit_ns(void) 11878b95e848SZelalem Aweke { 11888b95e848SZelalem Aweke #if CTX_INCLUDE_EL2_REGS 11894085a02cSBoyan Karatotev #if ENABLE_ASSERTIONS 11908b95e848SZelalem Aweke cpu_context_t *ctx = cm_get_context(NON_SECURE); 11918b95e848SZelalem Aweke assert(ctx != NULL); 11928b95e848SZelalem Aweke 1193b515f541SZelalem Aweke /* Assert that EL2 is used. */ 11944085a02cSBoyan Karatotev u_register_t scr_el3 = read_ctx_reg(get_el3state_ctx(ctx), CTX_SCR_EL3); 1195b515f541SZelalem Aweke assert(((scr_el3 & SCR_HCE_BIT) != 0UL) && 1196b515f541SZelalem Aweke (el_implemented(2U) != EL_IMPL_NONE)); 11974085a02cSBoyan Karatotev #endif /* ENABLE_ASSERTIONS */ 11988b95e848SZelalem Aweke 11998b95e848SZelalem Aweke /* 12008b95e848SZelalem Aweke * Set the NS bit to be able to access the ICC_SRE_EL2 12018b95e848SZelalem Aweke * register when restoring context. 12028b95e848SZelalem Aweke */ 12038b95e848SZelalem Aweke write_scr_el3(read_scr_el3() | SCR_NS_BIT); 12048b95e848SZelalem Aweke 120504825031SOlivier Deprez /* 120604825031SOlivier Deprez * Ensure the NS bit change is committed before the EL2/EL1 120704825031SOlivier Deprez * state restoration. 120804825031SOlivier Deprez */ 120904825031SOlivier Deprez isb(); 121004825031SOlivier Deprez 12118b95e848SZelalem Aweke /* Restore EL2 and EL1 sysreg contexts */ 12128b95e848SZelalem Aweke cm_el2_sysregs_context_restore(NON_SECURE); 12138b95e848SZelalem Aweke cm_el1_sysregs_context_restore(NON_SECURE); 12148b95e848SZelalem Aweke cm_set_next_eret_context(NON_SECURE); 12158b95e848SZelalem Aweke #else 12168b95e848SZelalem Aweke cm_prepare_el3_exit(NON_SECURE); 12178b95e848SZelalem Aweke #endif /* CTX_INCLUDE_EL2_REGS */ 12188b95e848SZelalem Aweke } 12198b95e848SZelalem Aweke 12208b95e848SZelalem Aweke /******************************************************************************* 1221532ed618SSoby Mathew * The next four functions are used by runtime services to save and restore 1222532ed618SSoby Mathew * EL1 context on the 'cpu_context' structure for the specified security 1223532ed618SSoby Mathew * state. 1224532ed618SSoby Mathew ******************************************************************************/ 1225532ed618SSoby Mathew void cm_el1_sysregs_context_save(uint32_t security_state) 1226532ed618SSoby Mathew { 1227532ed618SSoby Mathew cpu_context_t *ctx; 1228532ed618SSoby Mathew 1229532ed618SSoby Mathew ctx = cm_get_context(security_state); 1230a0fee747SAntonio Nino Diaz assert(ctx != NULL); 1231532ed618SSoby Mathew 12322825946eSMax Shvetsov el1_sysregs_context_save(get_el1_sysregs_ctx(ctx)); 123317b4c0ddSDimitris Papastamos 123417b4c0ddSDimitris Papastamos #if IMAGE_BL31 123517b4c0ddSDimitris Papastamos if (security_state == SECURE) 123617b4c0ddSDimitris Papastamos PUBLISH_EVENT(cm_exited_secure_world); 123717b4c0ddSDimitris Papastamos else 123817b4c0ddSDimitris Papastamos PUBLISH_EVENT(cm_exited_normal_world); 123917b4c0ddSDimitris Papastamos #endif 1240532ed618SSoby Mathew } 1241532ed618SSoby Mathew 1242532ed618SSoby Mathew void cm_el1_sysregs_context_restore(uint32_t security_state) 1243532ed618SSoby Mathew { 1244532ed618SSoby Mathew cpu_context_t *ctx; 1245532ed618SSoby Mathew 1246532ed618SSoby Mathew ctx = cm_get_context(security_state); 1247a0fee747SAntonio Nino Diaz assert(ctx != NULL); 1248532ed618SSoby Mathew 12492825946eSMax Shvetsov el1_sysregs_context_restore(get_el1_sysregs_ctx(ctx)); 125017b4c0ddSDimitris Papastamos 125117b4c0ddSDimitris Papastamos #if IMAGE_BL31 125217b4c0ddSDimitris Papastamos if (security_state == SECURE) 125317b4c0ddSDimitris Papastamos PUBLISH_EVENT(cm_entering_secure_world); 125417b4c0ddSDimitris Papastamos else 125517b4c0ddSDimitris Papastamos PUBLISH_EVENT(cm_entering_normal_world); 125617b4c0ddSDimitris Papastamos #endif 1257532ed618SSoby Mathew } 1258532ed618SSoby Mathew 1259532ed618SSoby Mathew /******************************************************************************* 1260532ed618SSoby Mathew * This function populates ELR_EL3 member of 'cpu_context' pertaining to the 1261532ed618SSoby Mathew * given security state with the given entrypoint 1262532ed618SSoby Mathew ******************************************************************************/ 1263532ed618SSoby Mathew void cm_set_elr_el3(uint32_t security_state, uintptr_t entrypoint) 1264532ed618SSoby Mathew { 1265532ed618SSoby Mathew cpu_context_t *ctx; 1266532ed618SSoby Mathew el3_state_t *state; 1267532ed618SSoby Mathew 1268532ed618SSoby Mathew ctx = cm_get_context(security_state); 1269a0fee747SAntonio Nino Diaz assert(ctx != NULL); 1270532ed618SSoby Mathew 1271532ed618SSoby Mathew /* Populate EL3 state so that ERET jumps to the correct entry */ 1272532ed618SSoby Mathew state = get_el3state_ctx(ctx); 1273532ed618SSoby Mathew write_ctx_reg(state, CTX_ELR_EL3, entrypoint); 1274532ed618SSoby Mathew } 1275532ed618SSoby Mathew 1276532ed618SSoby Mathew /******************************************************************************* 1277532ed618SSoby Mathew * This function populates ELR_EL3 and SPSR_EL3 members of 'cpu_context' 1278532ed618SSoby Mathew * pertaining to the given security state 1279532ed618SSoby Mathew ******************************************************************************/ 1280532ed618SSoby Mathew void cm_set_elr_spsr_el3(uint32_t security_state, 1281532ed618SSoby Mathew uintptr_t entrypoint, uint32_t spsr) 1282532ed618SSoby Mathew { 1283532ed618SSoby Mathew cpu_context_t *ctx; 1284532ed618SSoby Mathew el3_state_t *state; 1285532ed618SSoby Mathew 1286532ed618SSoby Mathew ctx = cm_get_context(security_state); 1287a0fee747SAntonio Nino Diaz assert(ctx != NULL); 1288532ed618SSoby Mathew 1289532ed618SSoby Mathew /* Populate EL3 state so that ERET jumps to the correct entry */ 1290532ed618SSoby Mathew state = get_el3state_ctx(ctx); 1291532ed618SSoby Mathew write_ctx_reg(state, CTX_ELR_EL3, entrypoint); 1292532ed618SSoby Mathew write_ctx_reg(state, CTX_SPSR_EL3, spsr); 1293532ed618SSoby Mathew } 1294532ed618SSoby Mathew 1295532ed618SSoby Mathew /******************************************************************************* 1296532ed618SSoby Mathew * This function updates a single bit in the SCR_EL3 member of the 'cpu_context' 1297532ed618SSoby Mathew * pertaining to the given security state using the value and bit position 1298532ed618SSoby Mathew * specified in the parameters. It preserves all other bits. 1299532ed618SSoby Mathew ******************************************************************************/ 1300532ed618SSoby Mathew void cm_write_scr_el3_bit(uint32_t security_state, 1301532ed618SSoby Mathew uint32_t bit_pos, 1302532ed618SSoby Mathew uint32_t value) 1303532ed618SSoby Mathew { 1304532ed618SSoby Mathew cpu_context_t *ctx; 1305532ed618SSoby Mathew el3_state_t *state; 1306f1be00daSLouis Mayencourt u_register_t scr_el3; 1307532ed618SSoby Mathew 1308532ed618SSoby Mathew ctx = cm_get_context(security_state); 1309a0fee747SAntonio Nino Diaz assert(ctx != NULL); 1310532ed618SSoby Mathew 1311532ed618SSoby Mathew /* Ensure that the bit position is a valid one */ 1312d7b5f408SJimmy Brisson assert(((1UL << bit_pos) & SCR_VALID_BIT_MASK) != 0U); 1313532ed618SSoby Mathew 1314532ed618SSoby Mathew /* Ensure that the 'value' is only a bit wide */ 1315a0fee747SAntonio Nino Diaz assert(value <= 1U); 1316532ed618SSoby Mathew 1317532ed618SSoby Mathew /* 1318532ed618SSoby Mathew * Get the SCR_EL3 value from the cpu context, clear the desired bit 1319532ed618SSoby Mathew * and set it to its new value. 1320532ed618SSoby Mathew */ 1321532ed618SSoby Mathew state = get_el3state_ctx(ctx); 1322f1be00daSLouis Mayencourt scr_el3 = read_ctx_reg(state, CTX_SCR_EL3); 1323d7b5f408SJimmy Brisson scr_el3 &= ~(1UL << bit_pos); 1324f1be00daSLouis Mayencourt scr_el3 |= (u_register_t)value << bit_pos; 1325532ed618SSoby Mathew write_ctx_reg(state, CTX_SCR_EL3, scr_el3); 1326532ed618SSoby Mathew } 1327532ed618SSoby Mathew 1328532ed618SSoby Mathew /******************************************************************************* 1329532ed618SSoby Mathew * This function retrieves SCR_EL3 member of 'cpu_context' pertaining to the 1330532ed618SSoby Mathew * given security state. 1331532ed618SSoby Mathew ******************************************************************************/ 1332f1be00daSLouis Mayencourt u_register_t cm_get_scr_el3(uint32_t security_state) 1333532ed618SSoby Mathew { 1334532ed618SSoby Mathew cpu_context_t *ctx; 1335532ed618SSoby Mathew el3_state_t *state; 1336532ed618SSoby Mathew 1337532ed618SSoby Mathew ctx = cm_get_context(security_state); 1338a0fee747SAntonio Nino Diaz assert(ctx != NULL); 1339532ed618SSoby Mathew 1340532ed618SSoby Mathew /* Populate EL3 state so that ERET jumps to the correct entry */ 1341532ed618SSoby Mathew state = get_el3state_ctx(ctx); 1342f1be00daSLouis Mayencourt return read_ctx_reg(state, CTX_SCR_EL3); 1343532ed618SSoby Mathew } 1344532ed618SSoby Mathew 1345532ed618SSoby Mathew /******************************************************************************* 1346532ed618SSoby Mathew * This function is used to program the context that's used for exception 1347532ed618SSoby Mathew * return. This initializes the SP_EL3 to a pointer to a 'cpu_context' set for 1348532ed618SSoby Mathew * the required security state 1349532ed618SSoby Mathew ******************************************************************************/ 1350532ed618SSoby Mathew void cm_set_next_eret_context(uint32_t security_state) 1351532ed618SSoby Mathew { 1352532ed618SSoby Mathew cpu_context_t *ctx; 1353532ed618SSoby Mathew 1354532ed618SSoby Mathew ctx = cm_get_context(security_state); 1355a0fee747SAntonio Nino Diaz assert(ctx != NULL); 1356532ed618SSoby Mathew 1357532ed618SSoby Mathew cm_set_next_context(ctx); 1358532ed618SSoby Mathew } 1359