xref: /rk3399_ARM-atf/lib/el3_runtime/aarch64/context_mgmt.c (revision 4274b5265576c1c27680970978066d05b7b2b96b)
1532ed618SSoby Mathew /*
27455cd17SGovindraj Raja  * Copyright (c) 2013-2025, Arm Limited and Contributors. All rights reserved.
32b28727eSVarun Wadekar  * Copyright (c) 2022, NVIDIA Corporation. All rights reserved.
4532ed618SSoby Mathew  *
582cb2c1aSdp-arm  * SPDX-License-Identifier: BSD-3-Clause
6532ed618SSoby Mathew  */
7532ed618SSoby Mathew 
8532ed618SSoby Mathew #include <assert.h>
940daecc1SAntonio Nino Diaz #include <stdbool.h>
10532ed618SSoby Mathew #include <string.h>
1109d40e0eSAntonio Nino Diaz 
1209d40e0eSAntonio Nino Diaz #include <platform_def.h>
1309d40e0eSAntonio Nino Diaz 
1409d40e0eSAntonio Nino Diaz #include <arch.h>
1509d40e0eSAntonio Nino Diaz #include <arch_helpers.h>
16b7e398d6SSoby Mathew #include <arch_features.h>
1709d40e0eSAntonio Nino Diaz #include <bl31/interrupt_mgmt.h>
1809d40e0eSAntonio Nino Diaz #include <common/bl_common.h>
19885e2683SClaus Pedersen #include <common/debug.h>
2009d40e0eSAntonio Nino Diaz #include <context.h>
218b95e848SZelalem Aweke #include <drivers/arm/gicv3.h>
22721249b0SArvind Ram Prakash #include <lib/cpus/cpu_ops.h>
23721249b0SArvind Ram Prakash #include <lib/cpus/errata.h>
2409d40e0eSAntonio Nino Diaz #include <lib/el3_runtime/context_mgmt.h>
25461c0a5dSElizabeth Ho #include <lib/el3_runtime/cpu_data.h>
2609d40e0eSAntonio Nino Diaz #include <lib/el3_runtime/pubsub_events.h>
2709d40e0eSAntonio Nino Diaz #include <lib/extensions/amu.h>
28744ad974Sjohpow01 #include <lib/extensions/brbe.h>
2983271d5aSArvind Ram Prakash #include <lib/extensions/debug_v8p9.h>
3033e6aaacSArvind Ram Prakash #include <lib/extensions/fgt2.h>
31a57e18e4SArvind Ram Prakash #include <lib/extensions/fpmr.h>
3209d40e0eSAntonio Nino Diaz #include <lib/extensions/mpam.h>
33f8138056SBoyan Karatotev #include <lib/extensions/pauth.h>
34c73686a1SBoyan Karatotev #include <lib/extensions/pmuv3.h>
35dc78e62dSjohpow01 #include <lib/extensions/sme.h>
3609d40e0eSAntonio Nino Diaz #include <lib/extensions/spe.h>
3709d40e0eSAntonio Nino Diaz #include <lib/extensions/sve.h>
3830655136SGovindraj Raja #include <lib/extensions/sysreg128.h>
39d4582d30SManish V Badarkhe #include <lib/extensions/sys_reg_trace.h>
40f4303d05SJayanth Dodderi Chidanand #include <lib/extensions/tcr2.h>
41813524eaSManish V Badarkhe #include <lib/extensions/trbe.h>
428fcd3d96SManish V Badarkhe #include <lib/extensions/trf.h>
4309d40e0eSAntonio Nino Diaz #include <lib/utils.h>
44532ed618SSoby Mathew 
45781d07a4SJayanth Dodderi Chidanand #if ENABLE_FEAT_TWED
46781d07a4SJayanth Dodderi Chidanand /* Make sure delay value fits within the range(0-15) */
47781d07a4SJayanth Dodderi Chidanand CASSERT(((TWED_DELAY & ~SCR_TWEDEL_MASK) == 0U), assert_twed_delay_value_check);
48781d07a4SJayanth Dodderi Chidanand #endif /* ENABLE_FEAT_TWED */
49532ed618SSoby Mathew 
50461c0a5dSElizabeth Ho per_world_context_t per_world_context[CPU_DATA_CONTEXT_NUM];
51461c0a5dSElizabeth Ho 
5224a70738SBoyan Karatotev static void manage_extensions_nonsecure(cpu_context_t *ctx);
53781d07a4SJayanth Dodderi Chidanand static void manage_extensions_secure(cpu_context_t *ctx);
54b515f541SZelalem Aweke 
55a0674ab0SJayanth Dodderi Chidanand #if ((IMAGE_BL1) || (IMAGE_BL31 && (!CTX_INCLUDE_EL2_REGS)))
56b515f541SZelalem Aweke static void setup_el1_context(cpu_context_t *ctx, const struct entry_point_info *ep)
57b515f541SZelalem Aweke {
58b515f541SZelalem Aweke 	u_register_t sctlr_elx, actlr_elx;
59b515f541SZelalem Aweke 
60b515f541SZelalem Aweke 	/*
61b515f541SZelalem Aweke 	 * Initialise SCTLR_EL1 to the reset value corresponding to the target
62b515f541SZelalem Aweke 	 * execution state setting all fields rather than relying on the hw.
63b515f541SZelalem Aweke 	 * Some fields have architecturally UNKNOWN reset values and these are
64b515f541SZelalem Aweke 	 * set to zero.
65b515f541SZelalem Aweke 	 *
66b515f541SZelalem Aweke 	 * SCTLR.EE: Endianness is taken from the entrypoint attributes.
67b515f541SZelalem Aweke 	 *
68b515f541SZelalem Aweke 	 * SCTLR.M, SCTLR.C and SCTLR.I: These fields must be zero (as
69b515f541SZelalem Aweke 	 * required by PSCI specification)
70b515f541SZelalem Aweke 	 */
71b515f541SZelalem Aweke 	sctlr_elx = (EP_GET_EE(ep->h.attr) != 0U) ? SCTLR_EE_BIT : 0UL;
72b515f541SZelalem Aweke 	if (GET_RW(ep->spsr) == MODE_RW_64) {
73b515f541SZelalem Aweke 		sctlr_elx |= SCTLR_EL1_RES1;
74b515f541SZelalem Aweke 	} else {
75b515f541SZelalem Aweke 		/*
76b515f541SZelalem Aweke 		 * If the target execution state is AArch32 then the following
77b515f541SZelalem Aweke 		 * fields need to be set.
78b515f541SZelalem Aweke 		 *
79b515f541SZelalem Aweke 		 * SCTRL_EL1.nTWE: Set to one so that EL0 execution of WFE
80b515f541SZelalem Aweke 		 *  instructions are not trapped to EL1.
81b515f541SZelalem Aweke 		 *
82b515f541SZelalem Aweke 		 * SCTLR_EL1.nTWI: Set to one so that EL0 execution of WFI
83b515f541SZelalem Aweke 		 *  instructions are not trapped to EL1.
84b515f541SZelalem Aweke 		 *
85b515f541SZelalem Aweke 		 * SCTLR_EL1.CP15BEN: Set to one to enable EL0 execution of the
86b515f541SZelalem Aweke 		 *  CP15DMB, CP15DSB, and CP15ISB instructions.
87b515f541SZelalem Aweke 		 */
88b515f541SZelalem Aweke 		sctlr_elx |= SCTLR_AARCH32_EL1_RES1 | SCTLR_CP15BEN_BIT
89b515f541SZelalem Aweke 					| SCTLR_NTWI_BIT | SCTLR_NTWE_BIT;
90b515f541SZelalem Aweke 	}
91b515f541SZelalem Aweke 
92b515f541SZelalem Aweke 	/*
93b515f541SZelalem Aweke 	 * If workaround of errata 764081 for Cortex-A75 is used then set
94b515f541SZelalem Aweke 	 * SCTLR_EL1.IESB to enable Implicit Error Synchronization Barrier.
95b515f541SZelalem Aweke 	 */
967f152ea6SSona Mathew 	if (errata_a75_764081_applies()) {
97b515f541SZelalem Aweke 		sctlr_elx |= SCTLR_IESB_BIT;
987f152ea6SSona Mathew 	}
9959b7c0a0SJayanth Dodderi Chidanand 
100b515f541SZelalem Aweke 	/* Store the initialised SCTLR_EL1 value in the cpu_context */
101a0d9a973SJayanth Dodderi Chidanand 	write_ctx_sctlr_el1_reg_errata(ctx, sctlr_elx);
102b515f541SZelalem Aweke 
103b515f541SZelalem Aweke 	/*
104b515f541SZelalem Aweke 	 * Base the context ACTLR_EL1 on the current value, as it is
105b515f541SZelalem Aweke 	 * implementation defined. The context restore process will write
106b515f541SZelalem Aweke 	 * the value from the context to the actual register and can cause
107b515f541SZelalem Aweke 	 * problems for processor cores that don't expect certain bits to
108b515f541SZelalem Aweke 	 * be zero.
109b515f541SZelalem Aweke 	 */
110b515f541SZelalem Aweke 	actlr_elx = read_actlr_el1();
11142e35d2fSJayanth Dodderi Chidanand 	write_el1_ctx_common(get_el1_sysregs_ctx(ctx), actlr_el1, actlr_elx);
112b515f541SZelalem Aweke }
113a0674ab0SJayanth Dodderi Chidanand #endif /* (IMAGE_BL1) || (IMAGE_BL31 && (!CTX_INCLUDE_EL2_REGS)) */
114b515f541SZelalem Aweke 
1152bbad1d1SZelalem Aweke /******************************************************************************
1162bbad1d1SZelalem Aweke  * This function performs initializations that are specific to SECURE state
1172bbad1d1SZelalem Aweke  * and updates the cpu context specified by 'ctx'.
1182bbad1d1SZelalem Aweke  *****************************************************************************/
1192bbad1d1SZelalem Aweke static void setup_secure_context(cpu_context_t *ctx, const struct entry_point_info *ep)
120532ed618SSoby Mathew {
1212bbad1d1SZelalem Aweke 	u_register_t scr_el3;
1222bbad1d1SZelalem Aweke 	el3_state_t *state;
1232bbad1d1SZelalem Aweke 
1242bbad1d1SZelalem Aweke 	state = get_el3state_ctx(ctx);
1252bbad1d1SZelalem Aweke 	scr_el3 = read_ctx_reg(state, CTX_SCR_EL3);
1262bbad1d1SZelalem Aweke 
1272bbad1d1SZelalem Aweke #if defined(IMAGE_BL31) && !defined(SPD_spmd)
128532ed618SSoby Mathew 	/*
1292bbad1d1SZelalem Aweke 	 * SCR_EL3.IRQ, SCR_EL3.FIQ: Enable the physical FIQ and IRQ routing as
1302bbad1d1SZelalem Aweke 	 * indicated by the interrupt routing model for BL31.
131532ed618SSoby Mathew 	 */
1322bbad1d1SZelalem Aweke 	scr_el3 |= get_scr_el3_from_routing_model(SECURE);
1332bbad1d1SZelalem Aweke #endif
1342bbad1d1SZelalem Aweke 
135ef0d0e54SGovindraj Raja 	/* Allow access to Allocation Tags when FEAT_MTE2 is implemented and enabled. */
136ef0d0e54SGovindraj Raja 	if (is_feat_mte2_supported()) {
1372bbad1d1SZelalem Aweke 		scr_el3 |= SCR_ATA_BIT;
1382bbad1d1SZelalem Aweke 	}
1392bbad1d1SZelalem Aweke 
1402bbad1d1SZelalem Aweke 	write_ctx_reg(state, CTX_SCR_EL3, scr_el3);
1412bbad1d1SZelalem Aweke 
142b515f541SZelalem Aweke 	/*
143b515f541SZelalem Aweke 	 * Initialize EL1 context registers unless SPMC is running
144b515f541SZelalem Aweke 	 * at S-EL2.
145b515f541SZelalem Aweke 	 */
146a0674ab0SJayanth Dodderi Chidanand #if (!SPMD_SPM_AT_SEL2)
147b515f541SZelalem Aweke 	setup_el1_context(ctx, ep);
148b515f541SZelalem Aweke #endif
149b515f541SZelalem Aweke 
1502bbad1d1SZelalem Aweke 	manage_extensions_secure(ctx);
1512bbad1d1SZelalem Aweke }
1522bbad1d1SZelalem Aweke 
1532bbad1d1SZelalem Aweke #if ENABLE_RME
1542bbad1d1SZelalem Aweke /******************************************************************************
1552bbad1d1SZelalem Aweke  * This function performs initializations that are specific to REALM state
1562bbad1d1SZelalem Aweke  * and updates the cpu context specified by 'ctx'.
1572bbad1d1SZelalem Aweke  *****************************************************************************/
1582bbad1d1SZelalem Aweke static void setup_realm_context(cpu_context_t *ctx, const struct entry_point_info *ep)
1592bbad1d1SZelalem Aweke {
1602bbad1d1SZelalem Aweke 	u_register_t scr_el3;
1612bbad1d1SZelalem Aweke 	el3_state_t *state;
1622bbad1d1SZelalem Aweke 
1632bbad1d1SZelalem Aweke 	state = get_el3state_ctx(ctx);
1642bbad1d1SZelalem Aweke 	scr_el3 = read_ctx_reg(state, CTX_SCR_EL3);
1652bbad1d1SZelalem Aweke 
16601cf14ddSMaksims Svecovs 	scr_el3 |= SCR_NS_BIT | SCR_NSE_BIT;
16701cf14ddSMaksims Svecovs 
16830019d86SSona Mathew 	/* CSV2 version 2 and above */
1697db710f0SAndre Przywara 	if (is_feat_csv2_2_supported()) {
17001cf14ddSMaksims Svecovs 		/* Enable access to the SCXTNUM_ELx registers. */
17101cf14ddSMaksims Svecovs 		scr_el3 |= SCR_EnSCXT_BIT;
1727db710f0SAndre Przywara 	}
1732bbad1d1SZelalem Aweke 
174b17fecd6SJavier Almansa Sobrino 	if (is_feat_sctlr2_supported()) {
175b17fecd6SJavier Almansa Sobrino 		/* Set the SCTLR2En bit in SCR_EL3 to enable access to
176b17fecd6SJavier Almansa Sobrino 		 * SCTLR2_ELx registers.
177b17fecd6SJavier Almansa Sobrino 		 */
178b17fecd6SJavier Almansa Sobrino 		scr_el3 |= SCR_SCTLR2En_BIT;
179b17fecd6SJavier Almansa Sobrino 	}
180b17fecd6SJavier Almansa Sobrino 
181a3effe0aSJavier Almansa Sobrino 	if (is_feat_d128_supported()) {
182a3effe0aSJavier Almansa Sobrino 		/*
183a3effe0aSJavier Almansa Sobrino 		 * Set the D128En bit in SCR_EL3 to enable access to 128-bit
184a3effe0aSJavier Almansa Sobrino 		 * versions of TTBR0_EL1, TTBR1_EL1, RCWMASK_EL1, RCWSMASK_EL1,
185a3effe0aSJavier Almansa Sobrino 		 * PAR_EL1 and TTBR1_EL2, TTBR0_EL2 and VTTBR_EL2 registers.
186a3effe0aSJavier Almansa Sobrino 		 */
187a3effe0aSJavier Almansa Sobrino 		scr_el3 |= SCR_D128En_BIT;
188a3effe0aSJavier Almansa Sobrino 	}
189a3effe0aSJavier Almansa Sobrino 
1902bbad1d1SZelalem Aweke 	write_ctx_reg(state, CTX_SCR_EL3, scr_el3);
1918c52ca8cSSona Mathew 
1928c52ca8cSSona Mathew 	if (is_feat_fgt2_supported()) {
1938c52ca8cSSona Mathew 		fgt2_enable(ctx);
1948c52ca8cSSona Mathew 	}
1958c52ca8cSSona Mathew 
1968c52ca8cSSona Mathew 	if (is_feat_debugv8p9_supported()) {
1978c52ca8cSSona Mathew 		debugv8p9_extended_bp_wp_enable(ctx);
1988c52ca8cSSona Mathew 	}
1998c52ca8cSSona Mathew 
20041ae0473SSona Mathew 	if (is_feat_brbe_supported()) {
20141ae0473SSona Mathew 		brbe_enable(ctx);
20241ae0473SSona Mathew 	}
2038c52ca8cSSona Mathew 
2042bbad1d1SZelalem Aweke }
2052bbad1d1SZelalem Aweke #endif /* ENABLE_RME */
2062bbad1d1SZelalem Aweke 
2072bbad1d1SZelalem Aweke /******************************************************************************
2082bbad1d1SZelalem Aweke  * This function performs initializations that are specific to NON-SECURE state
2092bbad1d1SZelalem Aweke  * and updates the cpu context specified by 'ctx'.
2102bbad1d1SZelalem Aweke  *****************************************************************************/
2112bbad1d1SZelalem Aweke static void setup_ns_context(cpu_context_t *ctx, const struct entry_point_info *ep)
2122bbad1d1SZelalem Aweke {
2132bbad1d1SZelalem Aweke 	u_register_t scr_el3;
2142bbad1d1SZelalem Aweke 	el3_state_t *state;
2152bbad1d1SZelalem Aweke 
2162bbad1d1SZelalem Aweke 	state = get_el3state_ctx(ctx);
2172bbad1d1SZelalem Aweke 	scr_el3 = read_ctx_reg(state, CTX_SCR_EL3);
2182bbad1d1SZelalem Aweke 
2192bbad1d1SZelalem Aweke 	/* SCR_NS: Set the NS bit */
2202bbad1d1SZelalem Aweke 	scr_el3 |= SCR_NS_BIT;
2212bbad1d1SZelalem Aweke 
222ef0d0e54SGovindraj Raja 	/* Allow access to Allocation Tags when FEAT_MTE2 is implemented and enabled. */
223ef0d0e54SGovindraj Raja 	if (is_feat_mte2_supported()) {
2242bbad1d1SZelalem Aweke 		scr_el3 |= SCR_ATA_BIT;
225ef0d0e54SGovindraj Raja 	}
2262bbad1d1SZelalem Aweke 
227f0c96a2eSBoyan Karatotev 	/*
228b0b7609eSBoyan Karatotev 	 * Pointer Authentication feature, if present, is always enabled by
229b0b7609eSBoyan Karatotev 	 * default for Non secure lower exception levels. We do not have an
230b0b7609eSBoyan Karatotev 	 * explicit flag to set it. To prevent the leakage between the worlds
231b0b7609eSBoyan Karatotev 	 * during world switch, we enable it only for the non-secure world.
232b0b7609eSBoyan Karatotev 	 *
233f0c96a2eSBoyan Karatotev 	 * CTX_INCLUDE_PAUTH_REGS flag, is explicitly used to enable for lower
234f0c96a2eSBoyan Karatotev 	 * exception levels of secure and realm worlds.
235f0c96a2eSBoyan Karatotev 	 *
236f0c96a2eSBoyan Karatotev 	 * If the Secure/realm world wants to use pointer authentication,
237f0c96a2eSBoyan Karatotev 	 * CTX_INCLUDE_PAUTH_REGS must be explicitly set to 1, in which case
238f0c96a2eSBoyan Karatotev 	 * it will be enabled globally for all the contexts.
239f0c96a2eSBoyan Karatotev 	 *
240f0c96a2eSBoyan Karatotev 	 * SCR_EL3.API: Set to one to not trap any PAuth instructions at ELs
241f0c96a2eSBoyan Karatotev 	 *  other than EL3
242f0c96a2eSBoyan Karatotev 	 *
243f0c96a2eSBoyan Karatotev 	 * SCR_EL3.APK: Set to one to not trap any PAuth key values at ELs other
244f0c96a2eSBoyan Karatotev 	 *  than EL3
245f0c96a2eSBoyan Karatotev 	 */
246b0b7609eSBoyan Karatotev 	if (!is_ctx_pauth_supported()) {
247f0c96a2eSBoyan Karatotev 		scr_el3 |= SCR_API_BIT | SCR_APK_BIT;
24879c0c7faSBoyan Karatotev 	}
249f0c96a2eSBoyan Karatotev 
25046cc41d5SManish Pandey #if HANDLE_EA_EL3_FIRST_NS
25146cc41d5SManish Pandey 	/* SCR_EL3.EA: Route External Abort and SError Interrupt to EL3. */
25246cc41d5SManish Pandey 	scr_el3 |= SCR_EA_BIT;
25346cc41d5SManish Pandey #endif
25446cc41d5SManish Pandey 
25500e8f79cSManish Pandey #if RAS_TRAP_NS_ERR_REC_ACCESS
25600e8f79cSManish Pandey 	/*
25700e8f79cSManish Pandey 	 * SCR_EL3.TERR: Trap Error record accesses. Accesses to the RAS ERR
25800e8f79cSManish Pandey 	 * and RAS ERX registers from EL1 and EL2(from any security state)
25900e8f79cSManish Pandey 	 * are trapped to EL3.
26000e8f79cSManish Pandey 	 * Set here to trap only for NS EL1/EL2
26100e8f79cSManish Pandey 	 */
26200e8f79cSManish Pandey 	scr_el3 |= SCR_TERR_BIT;
26300e8f79cSManish Pandey #endif
26400e8f79cSManish Pandey 
26530019d86SSona Mathew 	/* CSV2 version 2 and above */
2667db710f0SAndre Przywara 	if (is_feat_csv2_2_supported()) {
26701cf14ddSMaksims Svecovs 		/* Enable access to the SCXTNUM_ELx registers. */
26801cf14ddSMaksims Svecovs 		scr_el3 |= SCR_EnSCXT_BIT;
2697db710f0SAndre Przywara 	}
27001cf14ddSMaksims Svecovs 
2712bbad1d1SZelalem Aweke #ifdef IMAGE_BL31
2722bbad1d1SZelalem Aweke 	/*
2732bbad1d1SZelalem Aweke 	 * SCR_EL3.IRQ, SCR_EL3.FIQ: Enable the physical FIQ and IRQ routing as
2742bbad1d1SZelalem Aweke 	 *  indicated by the interrupt routing model for BL31.
2752bbad1d1SZelalem Aweke 	 */
2762bbad1d1SZelalem Aweke 	scr_el3 |= get_scr_el3_from_routing_model(NON_SECURE);
2772bbad1d1SZelalem Aweke #endif
2786d0433f0SJayanth Dodderi Chidanand 
2796d0433f0SJayanth Dodderi Chidanand 	if (is_feat_the_supported()) {
2806d0433f0SJayanth Dodderi Chidanand 		/* Set the RCWMASKEn bit in SCR_EL3 to enable access to
2816d0433f0SJayanth Dodderi Chidanand 		 * RCWMASK_EL1 and RCWSMASK_EL1 registers.
2826d0433f0SJayanth Dodderi Chidanand 		 */
2836d0433f0SJayanth Dodderi Chidanand 		scr_el3 |= SCR_RCWMASKEn_BIT;
2846d0433f0SJayanth Dodderi Chidanand 	}
2856d0433f0SJayanth Dodderi Chidanand 
2864ec4e545SJayanth Dodderi Chidanand 	if (is_feat_sctlr2_supported()) {
2874ec4e545SJayanth Dodderi Chidanand 		/* Set the SCTLR2En bit in SCR_EL3 to enable access to
2884ec4e545SJayanth Dodderi Chidanand 		 * SCTLR2_ELx registers.
2894ec4e545SJayanth Dodderi Chidanand 		 */
2904ec4e545SJayanth Dodderi Chidanand 		scr_el3 |= SCR_SCTLR2En_BIT;
2914ec4e545SJayanth Dodderi Chidanand 	}
2924ec4e545SJayanth Dodderi Chidanand 
29330655136SGovindraj Raja 	if (is_feat_d128_supported()) {
29430655136SGovindraj Raja 		/* Set the D128En bit in SCR_EL3 to enable access to 128-bit
29530655136SGovindraj Raja 		 * versions of TTBR0_EL1, TTBR1_EL1, RCWMASK_EL1, RCWSMASK_EL1,
29630655136SGovindraj Raja 		 * PAR_EL1 and TTBR1_EL2, TTBR0_EL2 and VTTBR_EL2 registers.
29730655136SGovindraj Raja 		 */
29830655136SGovindraj Raja 		scr_el3 |= SCR_D128En_BIT;
29930655136SGovindraj Raja 	}
30030655136SGovindraj Raja 
301a57e18e4SArvind Ram Prakash 	if (is_feat_fpmr_supported()) {
302a57e18e4SArvind Ram Prakash 		/* Set the EnFPM bit in SCR_EL3 to enable access to FPMR
303a57e18e4SArvind Ram Prakash 		 * register.
304a57e18e4SArvind Ram Prakash 		 */
305a57e18e4SArvind Ram Prakash 		scr_el3 |= SCR_EnFPM_BIT;
306a57e18e4SArvind Ram Prakash 	}
307a57e18e4SArvind Ram Prakash 
3082bbad1d1SZelalem Aweke 	write_ctx_reg(state, CTX_SCR_EL3, scr_el3);
3098b95e848SZelalem Aweke 
3108b95e848SZelalem Aweke 	/* Initialize EL2 context registers */
311a0674ab0SJayanth Dodderi Chidanand #if (CTX_INCLUDE_EL2_REGS && IMAGE_BL31)
3128b95e848SZelalem Aweke 
3138b95e848SZelalem Aweke 	/*
314da1a4591SJayanth Dodderi Chidanand 	 * Initialize SCTLR_EL2 context register with reset value.
3158b95e848SZelalem Aweke 	 */
316da1a4591SJayanth Dodderi Chidanand 	write_el2_ctx_common(get_el2_sysregs_ctx(ctx), sctlr_el2, SCTLR_EL2_RES1);
3178b95e848SZelalem Aweke 
318ddb615b4SJuan Pablo Conde 	if (is_feat_hcx_supported()) {
319ddb615b4SJuan Pablo Conde 		/*
320ddb615b4SJuan Pablo Conde 		 * Initialize register HCRX_EL2 with its init value.
321ddb615b4SJuan Pablo Conde 		 * As the value of HCRX_EL2 is UNKNOWN on reset, there is a
322ddb615b4SJuan Pablo Conde 		 * chance that this can lead to unexpected behavior in lower
323ddb615b4SJuan Pablo Conde 		 * ELs that have not been updated since the introduction of
324ddb615b4SJuan Pablo Conde 		 * this feature if not properly initialized, especially when
325ddb615b4SJuan Pablo Conde 		 * it comes to those bits that enable/disable traps.
326ddb615b4SJuan Pablo Conde 		 */
327d6af2344SJayanth Dodderi Chidanand 		write_el2_ctx_hcx(get_el2_sysregs_ctx(ctx), hcrx_el2,
328ddb615b4SJuan Pablo Conde 			HCRX_EL2_INIT_VAL);
329ddb615b4SJuan Pablo Conde 	}
3304a530b4cSJuan Pablo Conde 
3314a530b4cSJuan Pablo Conde 	if (is_feat_fgt_supported()) {
3324a530b4cSJuan Pablo Conde 		/*
3334a530b4cSJuan Pablo Conde 		 * Initialize HFG*_EL2 registers with a default value so legacy
3344a530b4cSJuan Pablo Conde 		 * systems unaware of FEAT_FGT do not get trapped due to their lack
3354a530b4cSJuan Pablo Conde 		 * of initialization for this feature.
3364a530b4cSJuan Pablo Conde 		 */
337d6af2344SJayanth Dodderi Chidanand 		write_el2_ctx_fgt(get_el2_sysregs_ctx(ctx), hfgitr_el2,
3384a530b4cSJuan Pablo Conde 			HFGITR_EL2_INIT_VAL);
339d6af2344SJayanth Dodderi Chidanand 		write_el2_ctx_fgt(get_el2_sysregs_ctx(ctx), hfgrtr_el2,
3404a530b4cSJuan Pablo Conde 			HFGRTR_EL2_INIT_VAL);
341d6af2344SJayanth Dodderi Chidanand 		write_el2_ctx_fgt(get_el2_sysregs_ctx(ctx), hfgwtr_el2,
3424a530b4cSJuan Pablo Conde 			HFGWTR_EL2_INIT_VAL);
3434a530b4cSJuan Pablo Conde 	}
344a0674ab0SJayanth Dodderi Chidanand #else
345a0674ab0SJayanth Dodderi Chidanand 	/* Initialize EL1 context registers */
346a0674ab0SJayanth Dodderi Chidanand 	setup_el1_context(ctx, ep);
347a0674ab0SJayanth Dodderi Chidanand #endif /* (CTX_INCLUDE_EL2_REGS && IMAGE_BL31) */
34824a70738SBoyan Karatotev 
34924a70738SBoyan Karatotev 	manage_extensions_nonsecure(ctx);
350532ed618SSoby Mathew }
351532ed618SSoby Mathew 
352532ed618SSoby Mathew /*******************************************************************************
3532bbad1d1SZelalem Aweke  * The following function performs initialization of the cpu_context 'ctx'
3542bbad1d1SZelalem Aweke  * for first use that is common to all security states, and sets the
3552bbad1d1SZelalem Aweke  * initial entrypoint state as specified by the entry_point_info structure.
356532ed618SSoby Mathew  *
3578aabea33SPaul Beesley  * The EE and ST attributes are used to configure the endianness and secure
358532ed618SSoby Mathew  * timer availability for the new execution context.
359532ed618SSoby Mathew  ******************************************************************************/
3602bbad1d1SZelalem Aweke static void setup_context_common(cpu_context_t *ctx, const entry_point_info_t *ep)
361532ed618SSoby Mathew {
362f1be00daSLouis Mayencourt 	u_register_t scr_el3;
363123002f9SJayanth Dodderi Chidanand 	u_register_t mdcr_el3;
364532ed618SSoby Mathew 	el3_state_t *state;
365532ed618SSoby Mathew 	gp_regs_t *gp_regs;
366532ed618SSoby Mathew 
367f0c96a2eSBoyan Karatotev 	state = get_el3state_ctx(ctx);
368f0c96a2eSBoyan Karatotev 
369532ed618SSoby Mathew 	/* Clear any residual register values from the context */
37032f0d3c6SDouglas Raillard 	zeromem(ctx, sizeof(*ctx));
371532ed618SSoby Mathew 
372532ed618SSoby Mathew 	/*
3735e8cc727SBoyan Karatotev 	 * The lower-EL context is zeroed so that no stale values leak to a world.
3745e8cc727SBoyan Karatotev 	 * It is assumed that an all-zero lower-EL context is good enough for it
3755e8cc727SBoyan Karatotev 	 * to boot correctly. However, there are very few registers where this
3765e8cc727SBoyan Karatotev 	 * is not true and some values need to be recreated.
3775e8cc727SBoyan Karatotev 	 */
378a0674ab0SJayanth Dodderi Chidanand #if (CTX_INCLUDE_EL2_REGS && IMAGE_BL31)
3795e8cc727SBoyan Karatotev 	el2_sysregs_t *el2_ctx = get_el2_sysregs_ctx(ctx);
3805e8cc727SBoyan Karatotev 
3815e8cc727SBoyan Karatotev 	/*
3825e8cc727SBoyan Karatotev 	 * These bits are set in the gicv3 driver. Losing them (especially the
3835e8cc727SBoyan Karatotev 	 * SRE bit) is problematic for all worlds. Henceforth recreate them.
3845e8cc727SBoyan Karatotev 	 */
385d6af2344SJayanth Dodderi Chidanand 	u_register_t icc_sre_el2_val = ICC_SRE_DIB_BIT | ICC_SRE_DFB_BIT |
3865e8cc727SBoyan Karatotev 				   ICC_SRE_EN_BIT | ICC_SRE_SRE_BIT;
387d6af2344SJayanth Dodderi Chidanand 	write_el2_ctx_common(el2_ctx, icc_sre_el2, icc_sre_el2_val);
3880aa3284aSJagdish Gediya 
3890aa3284aSJagdish Gediya 	/*
3900aa3284aSJagdish Gediya 	 * The actlr_el2 register can be initialized in platform's reset handler
3910aa3284aSJagdish Gediya 	 * and it may contain access control bits (e.g. CLUSTERPMUEN bit).
3920aa3284aSJagdish Gediya 	 */
3930aa3284aSJagdish Gediya 	write_el2_ctx_common(el2_ctx, actlr_el2, read_actlr_el2());
394a0674ab0SJayanth Dodderi Chidanand #endif /* (CTX_INCLUDE_EL2_REGS && IMAGE_BL31) */
3955e8cc727SBoyan Karatotev 
3965c52d7e5SBoyan Karatotev 	/* Start with a clean SCR_EL3 copy as all relevant values are set */
3975c52d7e5SBoyan Karatotev 	scr_el3 = SCR_RESET_VAL;
398c5ea4f8aSZelalem Aweke 
39918f2efd6SDavid Cunado 	/*
400f0c96a2eSBoyan Karatotev 	 * SCR_EL3.TWE: Set to zero so that execution of WFE instructions at
401f0c96a2eSBoyan Karatotev 	 *  EL2, EL1 and EL0 are not trapped to EL3.
402f0c96a2eSBoyan Karatotev 	 *
403f0c96a2eSBoyan Karatotev 	 * SCR_EL3.TWI: Set to zero so that execution of WFI instructions at
404f0c96a2eSBoyan Karatotev 	 *  EL2, EL1 and EL0 are not trapped to EL3.
405f0c96a2eSBoyan Karatotev 	 *
406f0c96a2eSBoyan Karatotev 	 * SCR_EL3.SMD: Set to zero to enable SMC calls at EL1 and above, from
407f0c96a2eSBoyan Karatotev 	 *  both Security states and both Execution states.
408f0c96a2eSBoyan Karatotev 	 *
409f0c96a2eSBoyan Karatotev 	 * SCR_EL3.SIF: Set to one to disable secure instruction execution from
410f0c96a2eSBoyan Karatotev 	 *  Non-secure memory.
411f0c96a2eSBoyan Karatotev 	 */
412f0c96a2eSBoyan Karatotev 	scr_el3 &= ~(SCR_TWE_BIT | SCR_TWI_BIT | SCR_SMD_BIT);
413f0c96a2eSBoyan Karatotev 
414f0c96a2eSBoyan Karatotev 	scr_el3 |= SCR_SIF_BIT;
415f0c96a2eSBoyan Karatotev 
416f0c96a2eSBoyan Karatotev 	/*
41718f2efd6SDavid Cunado 	 * SCR_EL3.RW: Set the execution state, AArch32 or AArch64, for next
41818f2efd6SDavid Cunado 	 *  Exception level as specified by SPSR.
41918f2efd6SDavid Cunado 	 */
420c5ea4f8aSZelalem Aweke 	if (GET_RW(ep->spsr) == MODE_RW_64) {
421532ed618SSoby Mathew 		scr_el3 |= SCR_RW_BIT;
422c5ea4f8aSZelalem Aweke 	}
4232bbad1d1SZelalem Aweke 
42418f2efd6SDavid Cunado 	/*
42518f2efd6SDavid Cunado 	 * SCR_EL3.ST: Traps Secure EL1 accesses to the Counter-timer Physical
42618f2efd6SDavid Cunado 	 * Secure timer registers to EL3, from AArch64 state only, if specified
427b515f541SZelalem Aweke 	 * by the entrypoint attributes. If SEL2 is present and enabled, the ST
428b515f541SZelalem Aweke 	 * bit always behaves as 1 (i.e. secure physical timer register access
429b515f541SZelalem Aweke 	 * is not trapped)
43018f2efd6SDavid Cunado 	 */
431c5ea4f8aSZelalem Aweke 	if (EP_GET_ST(ep->h.attr) != 0U) {
432532ed618SSoby Mathew 		scr_el3 |= SCR_ST_BIT;
433c5ea4f8aSZelalem Aweke 	}
434532ed618SSoby Mathew 
435cb4ec47bSjohpow01 	/*
436cb4ec47bSjohpow01 	 * If FEAT_HCX is enabled, enable access to HCRX_EL2 by setting
437cb4ec47bSjohpow01 	 * SCR_EL3.HXEn.
438cb4ec47bSjohpow01 	 */
439c5a3ebbdSAndre Przywara 	if (is_feat_hcx_supported()) {
440cb4ec47bSjohpow01 		scr_el3 |= SCR_HXEn_BIT;
441c5a3ebbdSAndre Przywara 	}
442cb4ec47bSjohpow01 
443ff86e0b4SJuan Pablo Conde 	/*
44419d52a83SAndre Przywara 	 * If FEAT_LS64_ACCDATA is enabled, enable access to ACCDATA_EL1 by
44519d52a83SAndre Przywara 	 * setting SCR_EL3.ADEn and allow the ST64BV0 instruction by setting
44619d52a83SAndre Przywara 	 * SCR_EL3.EnAS0.
44719d52a83SAndre Przywara 	 */
44819d52a83SAndre Przywara 	if (is_feat_ls64_accdata_supported()) {
44919d52a83SAndre Przywara 		scr_el3 |= SCR_ADEn_BIT | SCR_EnAS0_BIT;
45019d52a83SAndre Przywara 	}
45119d52a83SAndre Przywara 
45219d52a83SAndre Przywara 	/*
453ff86e0b4SJuan Pablo Conde 	 * If FEAT_RNG_TRAP is enabled, all reads of the RNDR and RNDRRS
454ff86e0b4SJuan Pablo Conde 	 * registers are trapped to EL3.
455ff86e0b4SJuan Pablo Conde 	 */
45679c0c7faSBoyan Karatotev 	if (is_feat_rng_trap_supported()) {
457ff86e0b4SJuan Pablo Conde 		scr_el3 |= SCR_TRNDR_BIT;
45879c0c7faSBoyan Karatotev 	}
459ff86e0b4SJuan Pablo Conde 
4601a7c1cfeSJeenu Viswambharan #if FAULT_INJECTION_SUPPORT
4611a7c1cfeSJeenu Viswambharan 	/* Enable fault injection from lower ELs */
4621a7c1cfeSJeenu Viswambharan 	scr_el3 |= SCR_FIEN_BIT;
4631a7c1cfeSJeenu Viswambharan #endif
4641a7c1cfeSJeenu Viswambharan 
465f0c96a2eSBoyan Karatotev 	/*
466f0c96a2eSBoyan Karatotev 	 * Enable Pointer Authentication globally for all the worlds.
467f0c96a2eSBoyan Karatotev 	 *
468f0c96a2eSBoyan Karatotev 	 * SCR_EL3.API: Set to one to not trap any PAuth instructions at ELs
469f0c96a2eSBoyan Karatotev 	 *  other than EL3
470f0c96a2eSBoyan Karatotev 	 *
471f0c96a2eSBoyan Karatotev 	 * SCR_EL3.APK: Set to one to not trap any PAuth key values at ELs other
472f0c96a2eSBoyan Karatotev 	 *  than EL3
473f0c96a2eSBoyan Karatotev 	 */
474b0b7609eSBoyan Karatotev 	if (is_ctx_pauth_supported()) {
475f0c96a2eSBoyan Karatotev 		scr_el3 |= SCR_API_BIT | SCR_APK_BIT;
47679c0c7faSBoyan Karatotev 	}
477f0c96a2eSBoyan Karatotev 
4785283962eSAntonio Nino Diaz 	/*
479062b6c6bSMark Brown 	 * SCR_EL3.PIEN: Enable permission indirection and overlay
480062b6c6bSMark Brown 	 * registers for AArch64 if present.
481062b6c6bSMark Brown 	 */
482062b6c6bSMark Brown 	if (is_feat_sxpie_supported() || is_feat_sxpoe_supported()) {
483062b6c6bSMark Brown 		scr_el3 |= SCR_PIEN_BIT;
484062b6c6bSMark Brown 	}
485062b6c6bSMark Brown 
486062b6c6bSMark Brown 	/*
487688ab57bSMark Brown 	 * SCR_EL3.GCSEn: Enable GCS registers for AArch64 if present.
488688ab57bSMark Brown 	 */
489688ab57bSMark Brown 	if ((is_feat_gcs_supported()) && (GET_RW(ep->spsr) == MODE_RW_64)) {
490688ab57bSMark Brown 		scr_el3 |= SCR_GCSEn_BIT;
491688ab57bSMark Brown 	}
492688ab57bSMark Brown 
493688ab57bSMark Brown 	/*
49418f2efd6SDavid Cunado 	 * SCR_EL3.HCE: Enable HVC instructions if next execution state is
49518f2efd6SDavid Cunado 	 * AArch64 and next EL is EL2, or if next execution state is AArch32 and
49618f2efd6SDavid Cunado 	 * next mode is Hyp.
497110ee433SJimmy Brisson 	 * SCR_EL3.FGTEn: Enable Fine Grained Virtualization Traps under the
498110ee433SJimmy Brisson 	 * same conditions as HVC instructions and when the processor supports
499110ee433SJimmy Brisson 	 * ARMv8.6-FGT.
50029d0ee54SJimmy Brisson 	 * SCR_EL3.ECVEn: Enable Enhanced Counter Virtualization (ECV)
50129d0ee54SJimmy Brisson 	 * CNTPOFF_EL2 register under the same conditions as HVC instructions
50229d0ee54SJimmy Brisson 	 * and when the processor supports ECV.
503532ed618SSoby Mathew 	 */
504a0fee747SAntonio Nino Diaz 	if (((GET_RW(ep->spsr) == MODE_RW_64) && (GET_EL(ep->spsr) == MODE_EL2))
505a0fee747SAntonio Nino Diaz 	    || ((GET_RW(ep->spsr) != MODE_RW_64)
506a0fee747SAntonio Nino Diaz 		&& (GET_M32(ep->spsr) == MODE32_hyp))) {
507532ed618SSoby Mathew 		scr_el3 |= SCR_HCE_BIT;
508110ee433SJimmy Brisson 
509ce485955SAndre Przywara 		if (is_feat_fgt_supported()) {
510110ee433SJimmy Brisson 			scr_el3 |= SCR_FGTEN_BIT;
511110ee433SJimmy Brisson 		}
51229d0ee54SJimmy Brisson 
513b8f03d29SAndre Przywara 		if (is_feat_ecv_supported()) {
51429d0ee54SJimmy Brisson 			scr_el3 |= SCR_ECVEN_BIT;
51529d0ee54SJimmy Brisson 		}
516532ed618SSoby Mathew 	}
517532ed618SSoby Mathew 
5186cac724dSjohpow01 	/* Enable WFE trap delay in SCR_EL3 if supported and configured */
5191223d2a0SAndre Przywara 	if (is_feat_twed_supported()) {
5206cac724dSjohpow01 		/* Set delay in SCR_EL3 */
5216cac724dSjohpow01 		scr_el3 &= ~(SCR_TWEDEL_MASK << SCR_TWEDEL_SHIFT);
522781d07a4SJayanth Dodderi Chidanand 		scr_el3 |= ((TWED_DELAY & SCR_TWEDEL_MASK)
5236cac724dSjohpow01 				<< SCR_TWEDEL_SHIFT);
5246cac724dSjohpow01 
5256cac724dSjohpow01 		/* Enable WFE delay */
5266cac724dSjohpow01 		scr_el3 |= SCR_TWEDEn_BIT;
5271223d2a0SAndre Przywara 	}
5286cac724dSjohpow01 
5299f4b6259SJayanth Dodderi Chidanand #if IMAGE_BL31 && defined(SPD_spmd) && SPMD_SPM_AT_SEL2
5309f4b6259SJayanth Dodderi Chidanand 	/* Enable S-EL2 if FEAT_SEL2 is implemented for all the contexts. */
5319f4b6259SJayanth Dodderi Chidanand 	if (is_feat_sel2_supported()) {
5329f4b6259SJayanth Dodderi Chidanand 		scr_el3 |= SCR_EEL2_BIT;
5339f4b6259SJayanth Dodderi Chidanand 	}
5349f4b6259SJayanth Dodderi Chidanand #endif /* (IMAGE_BL31 && defined(SPD_spmd) && SPMD_SPM_AT_SEL2) */
5359f4b6259SJayanth Dodderi Chidanand 
5367e84f3cfSTushar Khandelwal 	if (is_feat_mec_supported()) {
5377e84f3cfSTushar Khandelwal 		scr_el3 |= SCR_MECEn_BIT;
5387e84f3cfSTushar Khandelwal 	}
5397e84f3cfSTushar Khandelwal 
54018f2efd6SDavid Cunado 	/*
541e290a8fcSAlexei Fedorov 	 * Populate EL3 state so that we've the right context
542e290a8fcSAlexei Fedorov 	 * before doing ERET
5433e61b2b5SDavid Cunado 	 */
544532ed618SSoby Mathew 	write_ctx_reg(state, CTX_SCR_EL3, scr_el3);
545532ed618SSoby Mathew 	write_ctx_reg(state, CTX_ELR_EL3, ep->pc);
546532ed618SSoby Mathew 	write_ctx_reg(state, CTX_SPSR_EL3, ep->spsr);
547532ed618SSoby Mathew 
548123002f9SJayanth Dodderi Chidanand 	/* Start with a clean MDCR_EL3 copy as all relevant values are set */
549123002f9SJayanth Dodderi Chidanand 	mdcr_el3 = MDCR_EL3_RESET_VAL;
550123002f9SJayanth Dodderi Chidanand 
551123002f9SJayanth Dodderi Chidanand 	/* ---------------------------------------------------------------------
552123002f9SJayanth Dodderi Chidanand 	 * Initialise MDCR_EL3, setting all fields rather than relying on hw.
553123002f9SJayanth Dodderi Chidanand 	 * Some fields are architecturally UNKNOWN on reset.
554123002f9SJayanth Dodderi Chidanand 	 *
555123002f9SJayanth Dodderi Chidanand 	 * MDCR_EL3.SDD: Set to one to disable AArch64 Secure self-hosted debug.
556123002f9SJayanth Dodderi Chidanand 	 *  Debug exceptions, other than Breakpoint Instruction exceptions, are
557123002f9SJayanth Dodderi Chidanand 	 *  disabled from all ELs in Secure state.
558123002f9SJayanth Dodderi Chidanand 	 *
559123002f9SJayanth Dodderi Chidanand 	 * MDCR_EL3.SPD32: Set to 0b10 to disable AArch32 Secure self-hosted
560123002f9SJayanth Dodderi Chidanand 	 *  privileged debug from S-EL1.
561123002f9SJayanth Dodderi Chidanand 	 *
562123002f9SJayanth Dodderi Chidanand 	 * MDCR_EL3.TDOSA: Set to zero so that EL2 and EL2 System register
563123002f9SJayanth Dodderi Chidanand 	 *  access to the powerdown debug registers do not trap to EL3.
564123002f9SJayanth Dodderi Chidanand 	 *
565123002f9SJayanth Dodderi Chidanand 	 * MDCR_EL3.TDA: Set to zero to allow EL0, EL1 and EL2 access to the
566123002f9SJayanth Dodderi Chidanand 	 *  debug registers, other than those registers that are controlled by
567123002f9SJayanth Dodderi Chidanand 	 *  MDCR_EL3.TDOSA.
568123002f9SJayanth Dodderi Chidanand 	 */
569123002f9SJayanth Dodderi Chidanand 	mdcr_el3 |= ((MDCR_SDD_BIT | MDCR_SPD32(MDCR_SPD32_DISABLE))
570123002f9SJayanth Dodderi Chidanand 			& ~(MDCR_TDA_BIT | MDCR_TDOSA_BIT)) ;
571123002f9SJayanth Dodderi Chidanand 	write_ctx_reg(state, CTX_MDCR_EL3, mdcr_el3);
572123002f9SJayanth Dodderi Chidanand 
57379c0c7faSBoyan Karatotev #if IMAGE_BL31
57479c0c7faSBoyan Karatotev 	/* Enable FEAT_TRF for Non-Secure and prohibit for Secure state. */
57579c0c7faSBoyan Karatotev 	if (is_feat_trf_supported()) {
57679c0c7faSBoyan Karatotev 		trf_enable(ctx);
57779c0c7faSBoyan Karatotev 	}
578c95aa2ebSMateusz Sulimowicz 
579ef738d19SManish Pandey 	if (is_feat_tcr2_supported()) {
580ef738d19SManish Pandey 		tcr2_enable(ctx);
581ef738d19SManish Pandey 	}
582ef738d19SManish Pandey 
583c95aa2ebSMateusz Sulimowicz 	pmuv3_enable(ctx);
58479c0c7faSBoyan Karatotev #endif /* IMAGE_BL31 */
585123002f9SJayanth Dodderi Chidanand 
586532ed618SSoby Mathew 	/*
587532ed618SSoby Mathew 	 * Store the X0-X7 value from the entrypoint into the context
588532ed618SSoby Mathew 	 * Use memcpy as we are in control of the layout of the structures
589532ed618SSoby Mathew 	 */
590532ed618SSoby Mathew 	gp_regs = get_gpregs_ctx(ctx);
591532ed618SSoby Mathew 	memcpy(gp_regs, (void *)&ep->args, sizeof(aapcs64_params_t));
592532ed618SSoby Mathew }
593532ed618SSoby Mathew 
594532ed618SSoby Mathew /*******************************************************************************
5952bbad1d1SZelalem Aweke  * Context management library initialization routine. This library is used by
5962bbad1d1SZelalem Aweke  * runtime services to share pointers to 'cpu_context' structures for secure
5972bbad1d1SZelalem Aweke  * non-secure and realm states. Management of the structures and their associated
5982bbad1d1SZelalem Aweke  * memory is not done by the context management library e.g. the PSCI service
5992bbad1d1SZelalem Aweke  * manages the cpu context used for entry from and exit to the non-secure state.
6002bbad1d1SZelalem Aweke  * The Secure payload dispatcher service manages the context(s) corresponding to
6012bbad1d1SZelalem Aweke  * the secure state. It also uses this library to get access to the non-secure
6022bbad1d1SZelalem Aweke  * state cpu context pointers.
6032bbad1d1SZelalem Aweke  * Lastly, this library provides the API to make SP_EL3 point to the cpu context
6042bbad1d1SZelalem Aweke  * which will be used for programming an entry into a lower EL. The same context
6052bbad1d1SZelalem Aweke  * will be used to save state upon exception entry from that EL.
6062bbad1d1SZelalem Aweke  ******************************************************************************/
6072bbad1d1SZelalem Aweke void __init cm_init(void)
6082bbad1d1SZelalem Aweke {
6092bbad1d1SZelalem Aweke 	/*
6101b491eeaSElyes Haouas 	 * The context management library has only global data to initialize, but
6112bbad1d1SZelalem Aweke 	 * that will be done when the BSS is zeroed out.
6122bbad1d1SZelalem Aweke 	 */
6132bbad1d1SZelalem Aweke }
6142bbad1d1SZelalem Aweke 
6152bbad1d1SZelalem Aweke /*******************************************************************************
6162bbad1d1SZelalem Aweke  * This is the high-level function used to initialize the cpu_context 'ctx' for
6172bbad1d1SZelalem Aweke  * first use. It performs initializations that are common to all security states
6182bbad1d1SZelalem Aweke  * and initializations specific to the security state specified in 'ep'
6192bbad1d1SZelalem Aweke  ******************************************************************************/
6202bbad1d1SZelalem Aweke void cm_setup_context(cpu_context_t *ctx, const entry_point_info_t *ep)
6212bbad1d1SZelalem Aweke {
622f05b4894SMaheedhar Bollapalli 	size_t security_state;
6232bbad1d1SZelalem Aweke 
6242bbad1d1SZelalem Aweke 	assert(ctx != NULL);
6252bbad1d1SZelalem Aweke 
6262bbad1d1SZelalem Aweke 	/*
6272bbad1d1SZelalem Aweke 	 * Perform initializations that are common
6282bbad1d1SZelalem Aweke 	 * to all security states
6292bbad1d1SZelalem Aweke 	 */
6302bbad1d1SZelalem Aweke 	setup_context_common(ctx, ep);
6312bbad1d1SZelalem Aweke 
6322bbad1d1SZelalem Aweke 	security_state = GET_SECURITY_STATE(ep->h.attr);
6332bbad1d1SZelalem Aweke 
6342bbad1d1SZelalem Aweke 	/* Perform security state specific initializations */
6352bbad1d1SZelalem Aweke 	switch (security_state) {
6362bbad1d1SZelalem Aweke 	case SECURE:
6372bbad1d1SZelalem Aweke 		setup_secure_context(ctx, ep);
6382bbad1d1SZelalem Aweke 		break;
6392bbad1d1SZelalem Aweke #if ENABLE_RME
6402bbad1d1SZelalem Aweke 	case REALM:
6412bbad1d1SZelalem Aweke 		setup_realm_context(ctx, ep);
6422bbad1d1SZelalem Aweke 		break;
6432bbad1d1SZelalem Aweke #endif
6442bbad1d1SZelalem Aweke 	case NON_SECURE:
6452bbad1d1SZelalem Aweke 		setup_ns_context(ctx, ep);
6462bbad1d1SZelalem Aweke 		break;
6472bbad1d1SZelalem Aweke 	default:
6482bbad1d1SZelalem Aweke 		ERROR("Invalid security state\n");
6492bbad1d1SZelalem Aweke 		panic();
6502bbad1d1SZelalem Aweke 		break;
6512bbad1d1SZelalem Aweke 	}
6522bbad1d1SZelalem Aweke }
6532bbad1d1SZelalem Aweke 
6542bbad1d1SZelalem Aweke /*******************************************************************************
65524a70738SBoyan Karatotev  * Enable architecture extensions for EL3 execution. This function only updates
65624a70738SBoyan Karatotev  * registers in-place which are expected to either never change or be
65783ec7e45SBoyan Karatotev  * overwritten by el3_exit. Expects the core_pos of the current core as argument.
65824a70738SBoyan Karatotev  ******************************************************************************/
65924a70738SBoyan Karatotev #if IMAGE_BL31
66083ec7e45SBoyan Karatotev void cm_manage_extensions_el3(unsigned int my_idx)
66124a70738SBoyan Karatotev {
6620a580b51SBoyan Karatotev 	if (is_feat_sve_supported()) {
6630a580b51SBoyan Karatotev 		sve_init_el3();
6640a580b51SBoyan Karatotev 	}
6650a580b51SBoyan Karatotev 
6664085a02cSBoyan Karatotev 	if (is_feat_amu_supported()) {
66783ec7e45SBoyan Karatotev 		amu_init_el3(my_idx);
6684085a02cSBoyan Karatotev 	}
6694085a02cSBoyan Karatotev 
67060d330dcSBoyan Karatotev 	if (is_feat_sme_supported()) {
67160d330dcSBoyan Karatotev 		sme_init_el3();
67260d330dcSBoyan Karatotev 	}
67360d330dcSBoyan Karatotev 
674*4274b526SArvind Ram Prakash 	if (is_feat_fgwte3_supported()) {
675*4274b526SArvind Ram Prakash 		write_fgwte3_el3(FGWTE3_EL3_EARLY_INIT_VAL);
676*4274b526SArvind Ram Prakash 	}
67760d330dcSBoyan Karatotev 	pmuv3_init_el3();
67824a70738SBoyan Karatotev }
67924a70738SBoyan Karatotev 
6804087ed6cSJayanth Dodderi Chidanand /******************************************************************************
6814087ed6cSJayanth Dodderi Chidanand  * Function to initialise the registers with the RESET values in the context
6824087ed6cSJayanth Dodderi Chidanand  * memory, which are maintained per world.
6834087ed6cSJayanth Dodderi Chidanand  ******************************************************************************/
6846eafc060SBoyan Karatotev static void cm_el3_arch_init_per_world(per_world_context_t *per_world_ctx)
6854087ed6cSJayanth Dodderi Chidanand {
6864087ed6cSJayanth Dodderi Chidanand 	/*
6874087ed6cSJayanth Dodderi Chidanand 	 * Initialise CPTR_EL3, setting all fields rather than relying on hw.
6884087ed6cSJayanth Dodderi Chidanand 	 *
6894087ed6cSJayanth Dodderi Chidanand 	 * CPTR_EL3.TFP: Set to zero so that accesses to the V- or Z- registers
6904087ed6cSJayanth Dodderi Chidanand 	 *  by Advanced SIMD, floating-point or SVE instructions (if
6914087ed6cSJayanth Dodderi Chidanand 	 *  implemented) do not trap to EL3.
6924087ed6cSJayanth Dodderi Chidanand 	 *
6934087ed6cSJayanth Dodderi Chidanand 	 * CPTR_EL3.TCPAC: Set to zero so that accesses to CPACR_EL1,
6944087ed6cSJayanth Dodderi Chidanand 	 *  CPTR_EL2,CPACR, or HCPTR do not trap to EL3.
6954087ed6cSJayanth Dodderi Chidanand 	 */
6964087ed6cSJayanth Dodderi Chidanand 	uint64_t cptr_el3 = CPTR_EL3_RESET_VAL & ~(TCPAC_BIT | TFP_BIT);
697ac4f6aafSArvind Ram Prakash 
6984087ed6cSJayanth Dodderi Chidanand 	per_world_ctx->ctx_cptr_el3 = cptr_el3;
699ac4f6aafSArvind Ram Prakash 
700ac4f6aafSArvind Ram Prakash 	/*
701ac4f6aafSArvind Ram Prakash 	 * Initialize MPAM3_EL3 to its default reset value
702ac4f6aafSArvind Ram Prakash 	 *
703ac4f6aafSArvind Ram Prakash 	 * MPAM3_EL3_RESET_VAL sets the MPAM3_EL3.TRAPLOWER bit that forces
704ac4f6aafSArvind Ram Prakash 	 * all lower ELn MPAM3_EL3 register access to, trap to EL3
705ac4f6aafSArvind Ram Prakash 	 */
706ac4f6aafSArvind Ram Prakash 
707ac4f6aafSArvind Ram Prakash 	per_world_ctx->ctx_mpam3_el3 = MPAM3_EL3_RESET_VAL;
7084087ed6cSJayanth Dodderi Chidanand }
7094087ed6cSJayanth Dodderi Chidanand 
71024a70738SBoyan Karatotev /*******************************************************************************
711461c0a5dSElizabeth Ho  * Initialise per_world_context for Non-Secure world.
712461c0a5dSElizabeth Ho  * This function enables the architecture extensions, which have same value
713461c0a5dSElizabeth Ho  * across the cores for the non-secure world.
714461c0a5dSElizabeth Ho  ******************************************************************************/
7156eafc060SBoyan Karatotev static void manage_extensions_nonsecure_per_world(void)
716461c0a5dSElizabeth Ho {
7174087ed6cSJayanth Dodderi Chidanand 	cm_el3_arch_init_per_world(&per_world_context[CPU_CONTEXT_NS]);
7184087ed6cSJayanth Dodderi Chidanand 
719461c0a5dSElizabeth Ho 	if (is_feat_sme_supported()) {
720461c0a5dSElizabeth Ho 		sme_enable_per_world(&per_world_context[CPU_CONTEXT_NS]);
721461c0a5dSElizabeth Ho 	}
722461c0a5dSElizabeth Ho 
723461c0a5dSElizabeth Ho 	if (is_feat_sve_supported()) {
724461c0a5dSElizabeth Ho 		sve_enable_per_world(&per_world_context[CPU_CONTEXT_NS]);
725461c0a5dSElizabeth Ho 	}
726461c0a5dSElizabeth Ho 
727461c0a5dSElizabeth Ho 	if (is_feat_amu_supported()) {
728461c0a5dSElizabeth Ho 		amu_enable_per_world(&per_world_context[CPU_CONTEXT_NS]);
729461c0a5dSElizabeth Ho 	}
730461c0a5dSElizabeth Ho 
731461c0a5dSElizabeth Ho 	if (is_feat_sys_reg_trace_supported()) {
732461c0a5dSElizabeth Ho 		sys_reg_trace_enable_per_world(&per_world_context[CPU_CONTEXT_NS]);
733461c0a5dSElizabeth Ho 	}
734ac4f6aafSArvind Ram Prakash 
735ac4f6aafSArvind Ram Prakash 	if (is_feat_mpam_supported()) {
736ac4f6aafSArvind Ram Prakash 		mpam_enable_per_world(&per_world_context[CPU_CONTEXT_NS]);
737ac4f6aafSArvind Ram Prakash 	}
738a57e18e4SArvind Ram Prakash 
739a57e18e4SArvind Ram Prakash 	if (is_feat_fpmr_supported()) {
740a57e18e4SArvind Ram Prakash 		fpmr_enable_per_world(&per_world_context[CPU_CONTEXT_NS]);
741a57e18e4SArvind Ram Prakash 	}
742461c0a5dSElizabeth Ho }
743461c0a5dSElizabeth Ho 
744461c0a5dSElizabeth Ho /*******************************************************************************
745461c0a5dSElizabeth Ho  * Initialise per_world_context for Secure world.
746461c0a5dSElizabeth Ho  * This function enables the architecture extensions, which have same value
747461c0a5dSElizabeth Ho  * across the cores for the secure world.
748461c0a5dSElizabeth Ho  ******************************************************************************/
749461c0a5dSElizabeth Ho static void manage_extensions_secure_per_world(void)
750461c0a5dSElizabeth Ho {
7514087ed6cSJayanth Dodderi Chidanand 	cm_el3_arch_init_per_world(&per_world_context[CPU_CONTEXT_SECURE]);
7524087ed6cSJayanth Dodderi Chidanand 
753461c0a5dSElizabeth Ho 	if (is_feat_sme_supported()) {
754461c0a5dSElizabeth Ho 
755461c0a5dSElizabeth Ho 		if (ENABLE_SME_FOR_SWD) {
756461c0a5dSElizabeth Ho 		/*
757461c0a5dSElizabeth Ho 		 * Enable SME, SVE, FPU/SIMD in secure context, SPM must ensure
758461c0a5dSElizabeth Ho 		 * SME, SVE, and FPU/SIMD context properly managed.
759461c0a5dSElizabeth Ho 		 */
760461c0a5dSElizabeth Ho 			sme_enable_per_world(&per_world_context[CPU_CONTEXT_SECURE]);
761461c0a5dSElizabeth Ho 		} else {
762461c0a5dSElizabeth Ho 		/*
763461c0a5dSElizabeth Ho 		 * Disable SME, SVE, FPU/SIMD in secure context so non-secure
764461c0a5dSElizabeth Ho 		 * world can safely use the associated registers.
765461c0a5dSElizabeth Ho 		 */
766461c0a5dSElizabeth Ho 			sme_disable_per_world(&per_world_context[CPU_CONTEXT_SECURE]);
767461c0a5dSElizabeth Ho 		}
768461c0a5dSElizabeth Ho 	}
769461c0a5dSElizabeth Ho 	if (is_feat_sve_supported()) {
770461c0a5dSElizabeth Ho 		if (ENABLE_SVE_FOR_SWD) {
771461c0a5dSElizabeth Ho 		/*
772461c0a5dSElizabeth Ho 		 * Enable SVE and FPU in secure context, SPM must ensure
773461c0a5dSElizabeth Ho 		 * that the SVE and FPU register contexts are properly managed.
774461c0a5dSElizabeth Ho 		 */
775461c0a5dSElizabeth Ho 			sve_enable_per_world(&per_world_context[CPU_CONTEXT_SECURE]);
776461c0a5dSElizabeth Ho 		} else {
777461c0a5dSElizabeth Ho 		/*
778461c0a5dSElizabeth Ho 		 * Disable SVE and FPU in secure context so non-secure world
779461c0a5dSElizabeth Ho 		 * can safely use them.
780461c0a5dSElizabeth Ho 		 */
781461c0a5dSElizabeth Ho 			sve_disable_per_world(&per_world_context[CPU_CONTEXT_SECURE]);
782461c0a5dSElizabeth Ho 		}
783461c0a5dSElizabeth Ho 	}
784461c0a5dSElizabeth Ho 
785461c0a5dSElizabeth Ho 	/* NS can access this but Secure shouldn't */
786461c0a5dSElizabeth Ho 	if (is_feat_sys_reg_trace_supported()) {
787461c0a5dSElizabeth Ho 		sys_reg_trace_disable_per_world(&per_world_context[CPU_CONTEXT_SECURE]);
788461c0a5dSElizabeth Ho 	}
789461c0a5dSElizabeth Ho }
790461c0a5dSElizabeth Ho 
7916eafc060SBoyan Karatotev static void manage_extensions_realm_per_world(void)
7926eafc060SBoyan Karatotev {
7936eafc060SBoyan Karatotev #if ENABLE_RME
7946eafc060SBoyan Karatotev 	cm_el3_arch_init_per_world(&per_world_context[CPU_CONTEXT_REALM]);
7956eafc060SBoyan Karatotev 
7966eafc060SBoyan Karatotev 	if (is_feat_sve_supported()) {
7976eafc060SBoyan Karatotev 	/*
7986eafc060SBoyan Karatotev 	 * Enable SVE and FPU in realm context when it is enabled for NS.
7996eafc060SBoyan Karatotev 	 * Realm manager must ensure that the SVE and FPU register
8006eafc060SBoyan Karatotev 	 * contexts are properly managed.
8016eafc060SBoyan Karatotev 	 */
8026eafc060SBoyan Karatotev 		sve_enable_per_world(&per_world_context[CPU_CONTEXT_REALM]);
8036eafc060SBoyan Karatotev 	}
8046eafc060SBoyan Karatotev 
8056eafc060SBoyan Karatotev 	/* NS can access this but Realm shouldn't */
8066eafc060SBoyan Karatotev 	if (is_feat_sys_reg_trace_supported()) {
8076eafc060SBoyan Karatotev 		sys_reg_trace_disable_per_world(&per_world_context[CPU_CONTEXT_REALM]);
8086eafc060SBoyan Karatotev 	}
8096eafc060SBoyan Karatotev 
8106eafc060SBoyan Karatotev 	/*
8116eafc060SBoyan Karatotev 	 * If SME/SME2 is supported and enabled for NS world, then disable trapping
8126eafc060SBoyan Karatotev 	 * of SME instructions for Realm world. RMM will save/restore required
8136eafc060SBoyan Karatotev 	 * registers that are shared with SVE/FPU so that Realm can use FPU or SVE.
8146eafc060SBoyan Karatotev 	 */
8156eafc060SBoyan Karatotev 	if (is_feat_sme_supported()) {
8166eafc060SBoyan Karatotev 		sme_enable_per_world(&per_world_context[CPU_CONTEXT_REALM]);
8176eafc060SBoyan Karatotev 	}
8186eafc060SBoyan Karatotev 
8196eafc060SBoyan Karatotev 	/*
8206eafc060SBoyan Karatotev 	 * If FEAT_MPAM is supported and enabled, then disable trapping access
8216eafc060SBoyan Karatotev 	 * to the MPAM registers for Realm world. Instead, RMM will configure
8226eafc060SBoyan Karatotev 	 * the access to be trapped by itself so it can inject undefined aborts
8236eafc060SBoyan Karatotev 	 * back to the Realm.
8246eafc060SBoyan Karatotev 	 */
8256eafc060SBoyan Karatotev 	if (is_feat_mpam_supported()) {
8266eafc060SBoyan Karatotev 		mpam_enable_per_world(&per_world_context[CPU_CONTEXT_REALM]);
8276eafc060SBoyan Karatotev 	}
8286eafc060SBoyan Karatotev #endif /* ENABLE_RME */
8296eafc060SBoyan Karatotev }
8306eafc060SBoyan Karatotev 
8316eafc060SBoyan Karatotev void cm_manage_extensions_per_world(void)
8326eafc060SBoyan Karatotev {
8336eafc060SBoyan Karatotev 	manage_extensions_nonsecure_per_world();
8346eafc060SBoyan Karatotev 	manage_extensions_secure_per_world();
8356eafc060SBoyan Karatotev 	manage_extensions_realm_per_world();
8366eafc060SBoyan Karatotev }
8376eafc060SBoyan Karatotev #endif /* IMAGE_BL31 */
8386eafc060SBoyan Karatotev 
839461c0a5dSElizabeth Ho /*******************************************************************************
84024a70738SBoyan Karatotev  * Enable architecture extensions on first entry to Non-secure world.
84124a70738SBoyan Karatotev  ******************************************************************************/
84224a70738SBoyan Karatotev static void manage_extensions_nonsecure(cpu_context_t *ctx)
84324a70738SBoyan Karatotev {
84424a70738SBoyan Karatotev #if IMAGE_BL31
84583ec7e45SBoyan Karatotev 	/* NOTE: registers are not context switched */
8464085a02cSBoyan Karatotev 	if (is_feat_amu_supported()) {
8474085a02cSBoyan Karatotev 		amu_enable(ctx);
8484085a02cSBoyan Karatotev 	}
8494085a02cSBoyan Karatotev 
85060d330dcSBoyan Karatotev 	if (is_feat_sme_supported()) {
85160d330dcSBoyan Karatotev 		sme_enable(ctx);
85260d330dcSBoyan Karatotev 	}
85360d330dcSBoyan Karatotev 
85433e6aaacSArvind Ram Prakash 	if (is_feat_fgt2_supported()) {
85533e6aaacSArvind Ram Prakash 		fgt2_enable(ctx);
85633e6aaacSArvind Ram Prakash 	}
85733e6aaacSArvind Ram Prakash 
85883271d5aSArvind Ram Prakash 	if (is_feat_debugv8p9_supported()) {
85983271d5aSArvind Ram Prakash 		debugv8p9_extended_bp_wp_enable(ctx);
86083271d5aSArvind Ram Prakash 	}
86183271d5aSArvind Ram Prakash 
86279c0c7faSBoyan Karatotev 	/*
86379c0c7faSBoyan Karatotev 	 * SPE, TRBE, and BRBE have multi-field enables that affect which world
86479c0c7faSBoyan Karatotev 	 * they apply to. Despite this, it is useful to ignore these for
86579c0c7faSBoyan Karatotev 	 * simplicity in determining the feature's per world enablement status.
86679c0c7faSBoyan Karatotev 	 * This is only possible when context is written per-world. Relied on
86779c0c7faSBoyan Karatotev 	 * by SMCCC_ARCH_FEATURE_AVAILABILITY
86879c0c7faSBoyan Karatotev 	 */
86979c0c7faSBoyan Karatotev 	if (is_feat_spe_supported()) {
87079c0c7faSBoyan Karatotev 		spe_enable(ctx);
87179c0c7faSBoyan Karatotev 	}
87279c0c7faSBoyan Karatotev 
873ef738d19SManish Pandey 	if (!check_if_trbe_disable_affected_core()) {
87479c0c7faSBoyan Karatotev 		if (is_feat_trbe_supported()) {
87579c0c7faSBoyan Karatotev 			trbe_enable(ctx);
87679c0c7faSBoyan Karatotev 		}
877ef738d19SManish Pandey 	}
87879c0c7faSBoyan Karatotev 
8799890eab5SBoyan Karatotev 	if (is_feat_brbe_supported()) {
8809890eab5SBoyan Karatotev 		brbe_enable(ctx);
8819890eab5SBoyan Karatotev 	}
88224a70738SBoyan Karatotev #endif /* IMAGE_BL31 */
88324a70738SBoyan Karatotev }
88424a70738SBoyan Karatotev 
885183329a5SArvind Ram Prakash #if INIT_UNUSED_NS_EL2
88624a70738SBoyan Karatotev /*******************************************************************************
88724a70738SBoyan Karatotev  * Enable architecture extensions in-place at EL2 on first entry to Non-secure
88824a70738SBoyan Karatotev  * world when EL2 is empty and unused.
88924a70738SBoyan Karatotev  ******************************************************************************/
89024a70738SBoyan Karatotev static void manage_extensions_nonsecure_el2_unused(void)
89124a70738SBoyan Karatotev {
89224a70738SBoyan Karatotev #if IMAGE_BL31
89360d330dcSBoyan Karatotev 	if (is_feat_spe_supported()) {
89460d330dcSBoyan Karatotev 		spe_init_el2_unused();
89560d330dcSBoyan Karatotev 	}
89660d330dcSBoyan Karatotev 
8974085a02cSBoyan Karatotev 	if (is_feat_amu_supported()) {
8984085a02cSBoyan Karatotev 		amu_init_el2_unused();
8994085a02cSBoyan Karatotev 	}
9004085a02cSBoyan Karatotev 
90160d330dcSBoyan Karatotev 	if (is_feat_mpam_supported()) {
90260d330dcSBoyan Karatotev 		mpam_init_el2_unused();
90360d330dcSBoyan Karatotev 	}
90460d330dcSBoyan Karatotev 
90560d330dcSBoyan Karatotev 	if (is_feat_trbe_supported()) {
90660d330dcSBoyan Karatotev 		trbe_init_el2_unused();
90760d330dcSBoyan Karatotev 	}
90860d330dcSBoyan Karatotev 
90960d330dcSBoyan Karatotev 	if (is_feat_sys_reg_trace_supported()) {
91060d330dcSBoyan Karatotev 		sys_reg_trace_init_el2_unused();
91160d330dcSBoyan Karatotev 	}
91260d330dcSBoyan Karatotev 
91360d330dcSBoyan Karatotev 	if (is_feat_trf_supported()) {
91460d330dcSBoyan Karatotev 		trf_init_el2_unused();
91560d330dcSBoyan Karatotev 	}
91660d330dcSBoyan Karatotev 
917c73686a1SBoyan Karatotev 	pmuv3_init_el2_unused();
91860d330dcSBoyan Karatotev 
91960d330dcSBoyan Karatotev 	if (is_feat_sve_supported()) {
92060d330dcSBoyan Karatotev 		sve_init_el2_unused();
92160d330dcSBoyan Karatotev 	}
92260d330dcSBoyan Karatotev 
92360d330dcSBoyan Karatotev 	if (is_feat_sme_supported()) {
92460d330dcSBoyan Karatotev 		sme_init_el2_unused();
92560d330dcSBoyan Karatotev 	}
926b48bd790SBoyan Karatotev 
927484befbfSArvind Ram Prakash 	if (is_feat_mops_supported() && is_feat_hcx_supported()) {
9286b8df7b9SArvind Ram Prakash 		write_hcrx_el2(read_hcrx_el2() | HCRX_EL2_MSCEn_BIT);
9296b8df7b9SArvind Ram Prakash 	}
9306b8df7b9SArvind Ram Prakash 
931f8138056SBoyan Karatotev 	if (is_feat_pauth_supported()) {
932f8138056SBoyan Karatotev 		pauth_enable_el2();
933f8138056SBoyan Karatotev 	}
93424a70738SBoyan Karatotev #endif /* IMAGE_BL31 */
93524a70738SBoyan Karatotev }
936183329a5SArvind Ram Prakash #endif /* INIT_UNUSED_NS_EL2 */
93724a70738SBoyan Karatotev 
93824a70738SBoyan Karatotev /*******************************************************************************
93968ac5ed0SArunachalam Ganapathy  * Enable architecture extensions on first entry to Secure world.
94068ac5ed0SArunachalam Ganapathy  ******************************************************************************/
941dc78e62dSjohpow01 static void manage_extensions_secure(cpu_context_t *ctx)
94268ac5ed0SArunachalam Ganapathy {
94368ac5ed0SArunachalam Ganapathy #if IMAGE_BL31
9440d122947SBoyan Karatotev 	if (is_feat_sme_supported()) {
9450d122947SBoyan Karatotev 		if (ENABLE_SME_FOR_SWD) {
9460d122947SBoyan Karatotev 		/*
9470d122947SBoyan Karatotev 		 * Enable SME, SVE, FPU/SIMD in secure context, secure manager
9480d122947SBoyan Karatotev 		 * must ensure SME, SVE, and FPU/SIMD context properly managed.
9490d122947SBoyan Karatotev 		 */
95060d330dcSBoyan Karatotev 			sme_init_el3();
9510d122947SBoyan Karatotev 			sme_enable(ctx);
9520d122947SBoyan Karatotev 		} else {
9530d122947SBoyan Karatotev 		/*
9540d122947SBoyan Karatotev 		 * Disable SME, SVE, FPU/SIMD in secure context so non-secure
9550d122947SBoyan Karatotev 		 * world can safely use the associated registers.
9560d122947SBoyan Karatotev 		 */
9570d122947SBoyan Karatotev 			sme_disable(ctx);
9580d122947SBoyan Karatotev 		}
9590d122947SBoyan Karatotev 	}
96079c0c7faSBoyan Karatotev 
96179c0c7faSBoyan Karatotev 	/*
96279c0c7faSBoyan Karatotev 	 * SPE and TRBE cannot be fully disabled from EL3 registers alone, only
96379c0c7faSBoyan Karatotev 	 * sysreg access can. In case the EL1 controls leave them active on
96479c0c7faSBoyan Karatotev 	 * context switch, we want the owning security state to be NS so Secure
96579c0c7faSBoyan Karatotev 	 * can't be DOSed.
96679c0c7faSBoyan Karatotev 	 */
96779c0c7faSBoyan Karatotev 	if (is_feat_spe_supported()) {
96879c0c7faSBoyan Karatotev 		spe_disable(ctx);
96979c0c7faSBoyan Karatotev 	}
97079c0c7faSBoyan Karatotev 
97179c0c7faSBoyan Karatotev 	if (is_feat_trbe_supported()) {
97279c0c7faSBoyan Karatotev 		trbe_disable(ctx);
97379c0c7faSBoyan Karatotev 	}
974dc78e62dSjohpow01 #endif /* IMAGE_BL31 */
97568ac5ed0SArunachalam Ganapathy }
97668ac5ed0SArunachalam Ganapathy 
977532ed618SSoby Mathew /*******************************************************************************
978532ed618SSoby Mathew  * The following function initializes the cpu_context for the current CPU
979532ed618SSoby Mathew  * for first use, and sets the initial entrypoint state as specified by the
980532ed618SSoby Mathew  * entry_point_info structure.
981532ed618SSoby Mathew  ******************************************************************************/
982532ed618SSoby Mathew void cm_init_my_context(const entry_point_info_t *ep)
983532ed618SSoby Mathew {
984532ed618SSoby Mathew 	cpu_context_t *ctx;
985532ed618SSoby Mathew 	ctx = cm_get_context(GET_SECURITY_STATE(ep->h.attr));
9861634cae8SAntonio Nino Diaz 	cm_setup_context(ctx, ep);
987532ed618SSoby Mathew }
988532ed618SSoby Mathew 
989b48bd790SBoyan Karatotev /* EL2 present but unused, need to disable safely. SCTLR_EL2 can be ignored */
990183329a5SArvind Ram Prakash static void init_nonsecure_el2_unused(cpu_context_t *ctx)
991b48bd790SBoyan Karatotev {
992183329a5SArvind Ram Prakash #if INIT_UNUSED_NS_EL2
993b48bd790SBoyan Karatotev 	u_register_t hcr_el2 = HCR_RESET_VAL;
994b48bd790SBoyan Karatotev 	u_register_t mdcr_el2;
995b48bd790SBoyan Karatotev 	u_register_t scr_el3;
996b48bd790SBoyan Karatotev 
997b48bd790SBoyan Karatotev 	scr_el3 = read_ctx_reg(get_el3state_ctx(ctx), CTX_SCR_EL3);
998b48bd790SBoyan Karatotev 
999b48bd790SBoyan Karatotev 	/* Set EL2 register width: Set HCR_EL2.RW to match SCR_EL3.RW */
1000b48bd790SBoyan Karatotev 	if ((scr_el3 & SCR_RW_BIT) != 0U) {
1001b48bd790SBoyan Karatotev 		hcr_el2 |= HCR_RW_BIT;
1002b48bd790SBoyan Karatotev 	}
1003b48bd790SBoyan Karatotev 
1004b48bd790SBoyan Karatotev 	write_hcr_el2(hcr_el2);
1005b48bd790SBoyan Karatotev 
1006b48bd790SBoyan Karatotev 	/*
1007b48bd790SBoyan Karatotev 	 * Initialise CPTR_EL2 setting all fields rather than relying on the hw.
1008b48bd790SBoyan Karatotev 	 * All fields have architecturally UNKNOWN reset values.
1009b48bd790SBoyan Karatotev 	 */
1010b48bd790SBoyan Karatotev 	write_cptr_el2(CPTR_EL2_RESET_VAL);
1011b48bd790SBoyan Karatotev 
1012b48bd790SBoyan Karatotev 	/*
1013b48bd790SBoyan Karatotev 	 * Initialise CNTHCTL_EL2. All fields are architecturally UNKNOWN on
1014b48bd790SBoyan Karatotev 	 * reset and are set to zero except for field(s) listed below.
1015b48bd790SBoyan Karatotev 	 *
1016b48bd790SBoyan Karatotev 	 * CNTHCTL_EL2.EL1PTEN: Set to one to disable traps to Hyp mode of
1017b48bd790SBoyan Karatotev 	 * Non-secure EL0 and EL1 accesses to the physical timer registers.
1018b48bd790SBoyan Karatotev 	 *
1019b48bd790SBoyan Karatotev 	 * CNTHCTL_EL2.EL1PCTEN: Set to one to disable traps to Hyp mode of
1020b48bd790SBoyan Karatotev 	 * Non-secure EL0 and EL1 accesses to the physical counter registers.
1021b48bd790SBoyan Karatotev 	 */
1022b48bd790SBoyan Karatotev 	write_cnthctl_el2(CNTHCTL_RESET_VAL | EL1PCEN_BIT | EL1PCTEN_BIT);
1023b48bd790SBoyan Karatotev 
1024b48bd790SBoyan Karatotev 	/*
1025b48bd790SBoyan Karatotev 	 * Initialise CNTVOFF_EL2 to zero as it resets to an architecturally
1026b48bd790SBoyan Karatotev 	 * UNKNOWN value.
1027b48bd790SBoyan Karatotev 	 */
1028b48bd790SBoyan Karatotev 	write_cntvoff_el2(0);
1029b48bd790SBoyan Karatotev 
1030b48bd790SBoyan Karatotev 	/*
1031b48bd790SBoyan Karatotev 	 * Set VPIDR_EL2 and VMPIDR_EL2 to match MIDR_EL1 and MPIDR_EL1
1032b48bd790SBoyan Karatotev 	 * respectively.
1033b48bd790SBoyan Karatotev 	 */
1034b48bd790SBoyan Karatotev 	write_vpidr_el2(read_midr_el1());
1035b48bd790SBoyan Karatotev 	write_vmpidr_el2(read_mpidr_el1());
1036b48bd790SBoyan Karatotev 
1037b48bd790SBoyan Karatotev 	/*
1038b48bd790SBoyan Karatotev 	 * Initialise VTTBR_EL2. All fields are architecturally UNKNOWN on reset.
1039b48bd790SBoyan Karatotev 	 *
1040b48bd790SBoyan Karatotev 	 * VTTBR_EL2.VMID: Set to zero. Even though EL1&0 stage 2 address
1041b48bd790SBoyan Karatotev 	 * translation is disabled, cache maintenance operations depend on the
1042b48bd790SBoyan Karatotev 	 * VMID.
1043b48bd790SBoyan Karatotev 	 *
1044b48bd790SBoyan Karatotev 	 * VTTBR_EL2.BADDR: Set to zero as EL1&0 stage 2 address translation is
1045b48bd790SBoyan Karatotev 	 * disabled.
1046b48bd790SBoyan Karatotev 	 */
1047b48bd790SBoyan Karatotev 	write_vttbr_el2(VTTBR_RESET_VAL &
1048b48bd790SBoyan Karatotev 		     ~((VTTBR_VMID_MASK << VTTBR_VMID_SHIFT) |
1049b48bd790SBoyan Karatotev 		       (VTTBR_BADDR_MASK << VTTBR_BADDR_SHIFT)));
1050b48bd790SBoyan Karatotev 
1051b48bd790SBoyan Karatotev 	/*
1052b48bd790SBoyan Karatotev 	 * Initialise MDCR_EL2, setting all fields rather than relying on hw.
1053b48bd790SBoyan Karatotev 	 * Some fields are architecturally UNKNOWN on reset.
1054b48bd790SBoyan Karatotev 	 *
1055b48bd790SBoyan Karatotev 	 * MDCR_EL2.TDRA: Set to zero so that Non-secure EL0 and EL1 System
1056b48bd790SBoyan Karatotev 	 * register accesses to the Debug ROM registers are not trapped to EL2.
1057b48bd790SBoyan Karatotev 	 *
1058b48bd790SBoyan Karatotev 	 * MDCR_EL2.TDOSA: Set to zero so that Non-secure EL1 System register
1059b48bd790SBoyan Karatotev 	 * accesses to the powerdown debug registers are not trapped to EL2.
1060b48bd790SBoyan Karatotev 	 *
1061b48bd790SBoyan Karatotev 	 * MDCR_EL2.TDA: Set to zero so that System register accesses to the
1062b48bd790SBoyan Karatotev 	 * debug registers do not trap to EL2.
1063b48bd790SBoyan Karatotev 	 *
1064b48bd790SBoyan Karatotev 	 * MDCR_EL2.TDE: Set to zero so that debug exceptions are not routed to
1065b48bd790SBoyan Karatotev 	 * EL2.
1066b48bd790SBoyan Karatotev 	 */
1067b48bd790SBoyan Karatotev 	mdcr_el2 = MDCR_EL2_RESET_VAL &
1068b48bd790SBoyan Karatotev 		 ~(MDCR_EL2_TDRA_BIT | MDCR_EL2_TDOSA_BIT | MDCR_EL2_TDA_BIT |
1069b48bd790SBoyan Karatotev 		   MDCR_EL2_TDE_BIT);
1070b48bd790SBoyan Karatotev 
1071b48bd790SBoyan Karatotev 	write_mdcr_el2(mdcr_el2);
1072b48bd790SBoyan Karatotev 
1073b48bd790SBoyan Karatotev 	/*
1074b48bd790SBoyan Karatotev 	 * Initialise HSTR_EL2. All fields are architecturally UNKNOWN on reset.
1075b48bd790SBoyan Karatotev 	 *
1076b48bd790SBoyan Karatotev 	 * HSTR_EL2.T<n>: Set all these fields to zero so that Non-secure EL0 or
1077b48bd790SBoyan Karatotev 	 * EL1 accesses to System registers do not trap to EL2.
1078b48bd790SBoyan Karatotev 	 */
1079b48bd790SBoyan Karatotev 	write_hstr_el2(HSTR_EL2_RESET_VAL & ~(HSTR_EL2_T_MASK));
1080b48bd790SBoyan Karatotev 
1081b48bd790SBoyan Karatotev 	/*
1082b48bd790SBoyan Karatotev 	 * Initialise CNTHP_CTL_EL2. All fields are architecturally UNKNOWN on
1083b48bd790SBoyan Karatotev 	 * reset.
1084b48bd790SBoyan Karatotev 	 *
1085b48bd790SBoyan Karatotev 	 * CNTHP_CTL_EL2:ENABLE: Set to zero to disable the EL2 physical timer
1086b48bd790SBoyan Karatotev 	 * and prevent timer interrupts.
1087b48bd790SBoyan Karatotev 	 */
1088b48bd790SBoyan Karatotev 	write_cnthp_ctl_el2(CNTHP_CTL_RESET_VAL & ~(CNTHP_CTL_ENABLE_BIT));
1089b48bd790SBoyan Karatotev 
1090b48bd790SBoyan Karatotev 	manage_extensions_nonsecure_el2_unused();
1091183329a5SArvind Ram Prakash #endif /* INIT_UNUSED_NS_EL2 */
1092b48bd790SBoyan Karatotev }
1093b48bd790SBoyan Karatotev 
1094532ed618SSoby Mathew /*******************************************************************************
1095c5ea4f8aSZelalem Aweke  * Prepare the CPU system registers for first entry into realm, secure, or
1096c5ea4f8aSZelalem Aweke  * normal world.
1097532ed618SSoby Mathew  *
1098532ed618SSoby Mathew  * If execution is requested to EL2 or hyp mode, SCTLR_EL2 is initialized
1099532ed618SSoby Mathew  * If execution is requested to non-secure EL1 or svc mode, and the CPU supports
1100532ed618SSoby Mathew  * EL2 then EL2 is disabled by configuring all necessary EL2 registers.
1101532ed618SSoby Mathew  * For all entries, the EL1 registers are initialized from the cpu_context
1102532ed618SSoby Mathew  ******************************************************************************/
1103f05b4894SMaheedhar Bollapalli void cm_prepare_el3_exit(size_t security_state)
1104532ed618SSoby Mathew {
1105da1a4591SJayanth Dodderi Chidanand 	u_register_t sctlr_el2, scr_el3;
1106532ed618SSoby Mathew 	cpu_context_t *ctx = cm_get_context(security_state);
1107532ed618SSoby Mathew 
1108a0fee747SAntonio Nino Diaz 	assert(ctx != NULL);
1109532ed618SSoby Mathew 
1110532ed618SSoby Mathew 	if (security_state == NON_SECURE) {
1111ddb615b4SJuan Pablo Conde 		uint64_t el2_implemented = el_implemented(2);
1112ddb615b4SJuan Pablo Conde 
1113f1be00daSLouis Mayencourt 		scr_el3 = read_ctx_reg(get_el3state_ctx(ctx),
1114a0fee747SAntonio Nino Diaz 						 CTX_SCR_EL3);
1115ddb615b4SJuan Pablo Conde 
1116d39b1236SJayanth Dodderi Chidanand 		if (el2_implemented != EL_IMPL_NONE) {
1117d39b1236SJayanth Dodderi Chidanand 
1118ddb615b4SJuan Pablo Conde 			/*
1119ddb615b4SJuan Pablo Conde 			 * If context is not being used for EL2, initialize
1120ddb615b4SJuan Pablo Conde 			 * HCRX_EL2 with its init value here.
1121ddb615b4SJuan Pablo Conde 			 */
1122ddb615b4SJuan Pablo Conde 			if (is_feat_hcx_supported()) {
1123ddb615b4SJuan Pablo Conde 				write_hcrx_el2(HCRX_EL2_INIT_VAL);
1124ddb615b4SJuan Pablo Conde 			}
11254a530b4cSJuan Pablo Conde 
11264a530b4cSJuan Pablo Conde 			/*
11274a530b4cSJuan Pablo Conde 			 * Initialize Fine-grained trap registers introduced
11284a530b4cSJuan Pablo Conde 			 * by FEAT_FGT so all traps are initially disabled when
11294a530b4cSJuan Pablo Conde 			 * switching to EL2 or a lower EL, preventing undesired
11304a530b4cSJuan Pablo Conde 			 * behavior.
11314a530b4cSJuan Pablo Conde 			 */
11324a530b4cSJuan Pablo Conde 			if (is_feat_fgt_supported()) {
11334a530b4cSJuan Pablo Conde 				/*
11344a530b4cSJuan Pablo Conde 				 * Initialize HFG*_EL2 registers with a default
11354a530b4cSJuan Pablo Conde 				 * value so legacy systems unaware of FEAT_FGT
11364a530b4cSJuan Pablo Conde 				 * do not get trapped due to their lack of
11374a530b4cSJuan Pablo Conde 				 * initialization for this feature.
11384a530b4cSJuan Pablo Conde 				 */
11394a530b4cSJuan Pablo Conde 				write_hfgitr_el2(HFGITR_EL2_INIT_VAL);
11404a530b4cSJuan Pablo Conde 				write_hfgrtr_el2(HFGRTR_EL2_INIT_VAL);
11414a530b4cSJuan Pablo Conde 				write_hfgwtr_el2(HFGWTR_EL2_INIT_VAL);
1142ddb615b4SJuan Pablo Conde 			}
11434a530b4cSJuan Pablo Conde 
1144d39b1236SJayanth Dodderi Chidanand 			/* Condition to ensure EL2 is being used. */
1145a0fee747SAntonio Nino Diaz 			if ((scr_el3 & SCR_HCE_BIT) != 0U) {
1146da1a4591SJayanth Dodderi Chidanand 				/* Initialize SCTLR_EL2 register with reset value. */
1147da1a4591SJayanth Dodderi Chidanand 				sctlr_el2 = SCTLR_EL2_RES1;
11487f152ea6SSona Mathew 
11495f5d1ed7SLouis Mayencourt 				/*
1150d39b1236SJayanth Dodderi Chidanand 				 * If workaround of errata 764081 for Cortex-A75
1151d39b1236SJayanth Dodderi Chidanand 				 * is used then set SCTLR_EL2.IESB to enable
1152d39b1236SJayanth Dodderi Chidanand 				 * Implicit Error Synchronization Barrier.
11535f5d1ed7SLouis Mayencourt 				 */
11547f152ea6SSona Mathew 				if (errata_a75_764081_applies()) {
1155da1a4591SJayanth Dodderi Chidanand 					sctlr_el2 |= SCTLR_IESB_BIT;
11567f152ea6SSona Mathew 				}
11577f152ea6SSona Mathew 
1158da1a4591SJayanth Dodderi Chidanand 				write_sctlr_el2(sctlr_el2);
1159d39b1236SJayanth Dodderi Chidanand 			} else {
1160d39b1236SJayanth Dodderi Chidanand 				/*
1161d39b1236SJayanth Dodderi Chidanand 				 * (scr_el3 & SCR_HCE_BIT==0)
1162d39b1236SJayanth Dodderi Chidanand 				 * EL2 implemented but unused.
1163d39b1236SJayanth Dodderi Chidanand 				 */
1164b48bd790SBoyan Karatotev 				init_nonsecure_el2_unused(ctx);
1165532ed618SSoby Mathew 			}
1166532ed618SSoby Mathew 		}
1167*4274b526SArvind Ram Prakash 
1168*4274b526SArvind Ram Prakash 		if (is_feat_fgwte3_supported()) {
1169*4274b526SArvind Ram Prakash 			/*
1170*4274b526SArvind Ram Prakash 			 * TCR_EL3 and ACTLR_EL3 could be overwritten
1171*4274b526SArvind Ram Prakash 			 * by platforms and hence is locked a bit late.
1172*4274b526SArvind Ram Prakash 			 */
1173*4274b526SArvind Ram Prakash 			write_fgwte3_el3(FGWTE3_EL3_LATE_INIT_VAL);
1174*4274b526SArvind Ram Prakash 		}
1175d39b1236SJayanth Dodderi Chidanand 	}
1176a0674ab0SJayanth Dodderi Chidanand #if (!CTX_INCLUDE_EL2_REGS)
1177a0674ab0SJayanth Dodderi Chidanand 	/* Restore EL1 system registers, only when CTX_INCLUDE_EL2_REGS=0 */
117817b4c0ddSDimitris Papastamos 	cm_el1_sysregs_context_restore(security_state);
1179a0674ab0SJayanth Dodderi Chidanand #endif
118017b4c0ddSDimitris Papastamos 	cm_set_next_eret_context(security_state);
1181532ed618SSoby Mathew }
1182532ed618SSoby Mathew 
1183a0674ab0SJayanth Dodderi Chidanand #if (CTX_INCLUDE_EL2_REGS && IMAGE_BL31)
1184bb7b85a3SAndre Przywara 
1185bb7b85a3SAndre Przywara static void el2_sysregs_context_save_fgt(el2_sysregs_t *ctx)
1186bb7b85a3SAndre Przywara {
1187d6af2344SJayanth Dodderi Chidanand 	write_el2_ctx_fgt(ctx, hdfgrtr_el2, read_hdfgrtr_el2());
1188bb7b85a3SAndre Przywara 	if (is_feat_amu_supported()) {
1189d6af2344SJayanth Dodderi Chidanand 		write_el2_ctx_fgt(ctx, hafgrtr_el2, read_hafgrtr_el2());
1190bb7b85a3SAndre Przywara 	}
1191d6af2344SJayanth Dodderi Chidanand 	write_el2_ctx_fgt(ctx, hdfgwtr_el2, read_hdfgwtr_el2());
1192d6af2344SJayanth Dodderi Chidanand 	write_el2_ctx_fgt(ctx, hfgitr_el2, read_hfgitr_el2());
1193d6af2344SJayanth Dodderi Chidanand 	write_el2_ctx_fgt(ctx, hfgrtr_el2, read_hfgrtr_el2());
1194d6af2344SJayanth Dodderi Chidanand 	write_el2_ctx_fgt(ctx, hfgwtr_el2, read_hfgwtr_el2());
1195bb7b85a3SAndre Przywara }
1196bb7b85a3SAndre Przywara 
1197bb7b85a3SAndre Przywara static void el2_sysregs_context_restore_fgt(el2_sysregs_t *ctx)
1198bb7b85a3SAndre Przywara {
1199d6af2344SJayanth Dodderi Chidanand 	write_hdfgrtr_el2(read_el2_ctx_fgt(ctx, hdfgrtr_el2));
1200bb7b85a3SAndre Przywara 	if (is_feat_amu_supported()) {
1201d6af2344SJayanth Dodderi Chidanand 		write_hafgrtr_el2(read_el2_ctx_fgt(ctx, hafgrtr_el2));
1202bb7b85a3SAndre Przywara 	}
1203d6af2344SJayanth Dodderi Chidanand 	write_hdfgwtr_el2(read_el2_ctx_fgt(ctx, hdfgwtr_el2));
1204d6af2344SJayanth Dodderi Chidanand 	write_hfgitr_el2(read_el2_ctx_fgt(ctx, hfgitr_el2));
1205d6af2344SJayanth Dodderi Chidanand 	write_hfgrtr_el2(read_el2_ctx_fgt(ctx, hfgrtr_el2));
1206d6af2344SJayanth Dodderi Chidanand 	write_hfgwtr_el2(read_el2_ctx_fgt(ctx, hfgwtr_el2));
1207bb7b85a3SAndre Przywara }
1208bb7b85a3SAndre Przywara 
120933e6aaacSArvind Ram Prakash static void el2_sysregs_context_save_fgt2(el2_sysregs_t *ctx)
121033e6aaacSArvind Ram Prakash {
121133e6aaacSArvind Ram Prakash 	write_el2_ctx_fgt2(ctx, hdfgrtr2_el2, read_hdfgrtr2_el2());
121233e6aaacSArvind Ram Prakash 	write_el2_ctx_fgt2(ctx, hdfgwtr2_el2, read_hdfgwtr2_el2());
121333e6aaacSArvind Ram Prakash 	write_el2_ctx_fgt2(ctx, hfgitr2_el2, read_hfgitr2_el2());
121433e6aaacSArvind Ram Prakash 	write_el2_ctx_fgt2(ctx, hfgrtr2_el2, read_hfgrtr2_el2());
121533e6aaacSArvind Ram Prakash 	write_el2_ctx_fgt2(ctx, hfgwtr2_el2, read_hfgwtr2_el2());
121633e6aaacSArvind Ram Prakash }
121733e6aaacSArvind Ram Prakash 
121833e6aaacSArvind Ram Prakash static void el2_sysregs_context_restore_fgt2(el2_sysregs_t *ctx)
121933e6aaacSArvind Ram Prakash {
122033e6aaacSArvind Ram Prakash 	write_hdfgrtr2_el2(read_el2_ctx_fgt2(ctx, hdfgrtr2_el2));
122133e6aaacSArvind Ram Prakash 	write_hdfgwtr2_el2(read_el2_ctx_fgt2(ctx, hdfgwtr2_el2));
122233e6aaacSArvind Ram Prakash 	write_hfgitr2_el2(read_el2_ctx_fgt2(ctx, hfgitr2_el2));
122333e6aaacSArvind Ram Prakash 	write_hfgrtr2_el2(read_el2_ctx_fgt2(ctx, hfgrtr2_el2));
122433e6aaacSArvind Ram Prakash 	write_hfgwtr2_el2(read_el2_ctx_fgt2(ctx, hfgwtr2_el2));
122533e6aaacSArvind Ram Prakash }
122633e6aaacSArvind Ram Prakash 
12277d930c7eSJayanth Dodderi Chidanand static void el2_sysregs_context_save_mpam(el2_sysregs_t *ctx)
12289448f2b8SAndre Przywara {
12299448f2b8SAndre Przywara 	u_register_t mpam_idr = read_mpamidr_el1();
12309448f2b8SAndre Przywara 
12317d930c7eSJayanth Dodderi Chidanand 	write_el2_ctx_mpam(ctx, mpam2_el2, read_mpam2_el2());
12329448f2b8SAndre Przywara 
12339448f2b8SAndre Przywara 	/*
12349448f2b8SAndre Przywara 	 * The context registers that we intend to save would be part of the
12359448f2b8SAndre Przywara 	 * PE's system register frame only if MPAMIDR_EL1.HAS_HCR == 1.
12369448f2b8SAndre Przywara 	 */
12379448f2b8SAndre Przywara 	if ((mpam_idr & MPAMIDR_HAS_HCR_BIT) == 0U) {
12389448f2b8SAndre Przywara 		return;
12399448f2b8SAndre Przywara 	}
12409448f2b8SAndre Przywara 
12419448f2b8SAndre Przywara 	/*
12429448f2b8SAndre Przywara 	 * MPAMHCR_EL2, MPAMVPMV_EL2 and MPAMVPM0_EL2 are always present if
12439448f2b8SAndre Przywara 	 * MPAMIDR_HAS_HCR_BIT == 1.
12449448f2b8SAndre Przywara 	 */
12457d930c7eSJayanth Dodderi Chidanand 	write_el2_ctx_mpam(ctx, mpamhcr_el2, read_mpamhcr_el2());
12467d930c7eSJayanth Dodderi Chidanand 	write_el2_ctx_mpam(ctx, mpamvpm0_el2, read_mpamvpm0_el2());
12477d930c7eSJayanth Dodderi Chidanand 	write_el2_ctx_mpam(ctx, mpamvpmv_el2, read_mpamvpmv_el2());
12489448f2b8SAndre Przywara 
12499448f2b8SAndre Przywara 	/*
12509448f2b8SAndre Przywara 	 * The number of MPAMVPM registers is implementation defined, their
12519448f2b8SAndre Przywara 	 * number is stored in the MPAMIDR_EL1 register.
12529448f2b8SAndre Przywara 	 */
12539448f2b8SAndre Przywara 	switch ((mpam_idr >> MPAMIDR_EL1_VPMR_MAX_SHIFT) & MPAMIDR_EL1_VPMR_MAX_MASK) {
12549448f2b8SAndre Przywara 	case 7:
12557d930c7eSJayanth Dodderi Chidanand 		write_el2_ctx_mpam(ctx, mpamvpm7_el2, read_mpamvpm7_el2());
12569448f2b8SAndre Przywara 		__fallthrough;
12579448f2b8SAndre Przywara 	case 6:
12587d930c7eSJayanth Dodderi Chidanand 		write_el2_ctx_mpam(ctx, mpamvpm6_el2, read_mpamvpm6_el2());
12599448f2b8SAndre Przywara 		__fallthrough;
12609448f2b8SAndre Przywara 	case 5:
12617d930c7eSJayanth Dodderi Chidanand 		write_el2_ctx_mpam(ctx, mpamvpm5_el2, read_mpamvpm5_el2());
12629448f2b8SAndre Przywara 		__fallthrough;
12639448f2b8SAndre Przywara 	case 4:
12647d930c7eSJayanth Dodderi Chidanand 		write_el2_ctx_mpam(ctx, mpamvpm4_el2, read_mpamvpm4_el2());
12659448f2b8SAndre Przywara 		__fallthrough;
12669448f2b8SAndre Przywara 	case 3:
12677d930c7eSJayanth Dodderi Chidanand 		write_el2_ctx_mpam(ctx, mpamvpm3_el2, read_mpamvpm3_el2());
12689448f2b8SAndre Przywara 		__fallthrough;
12699448f2b8SAndre Przywara 	case 2:
12707d930c7eSJayanth Dodderi Chidanand 		write_el2_ctx_mpam(ctx, mpamvpm2_el2, read_mpamvpm2_el2());
12719448f2b8SAndre Przywara 		__fallthrough;
12729448f2b8SAndre Przywara 	case 1:
12737d930c7eSJayanth Dodderi Chidanand 		write_el2_ctx_mpam(ctx, mpamvpm1_el2, read_mpamvpm1_el2());
12749448f2b8SAndre Przywara 		break;
12759448f2b8SAndre Przywara 	}
12769448f2b8SAndre Przywara }
12779448f2b8SAndre Przywara 
12787d930c7eSJayanth Dodderi Chidanand static void el2_sysregs_context_restore_mpam(el2_sysregs_t *ctx)
12799448f2b8SAndre Przywara {
12809448f2b8SAndre Przywara 	u_register_t mpam_idr = read_mpamidr_el1();
12819448f2b8SAndre Przywara 
12827d930c7eSJayanth Dodderi Chidanand 	write_mpam2_el2(read_el2_ctx_mpam(ctx, mpam2_el2));
12839448f2b8SAndre Przywara 
12849448f2b8SAndre Przywara 	if ((mpam_idr & MPAMIDR_HAS_HCR_BIT) == 0U) {
12859448f2b8SAndre Przywara 		return;
12869448f2b8SAndre Przywara 	}
12879448f2b8SAndre Przywara 
12887d930c7eSJayanth Dodderi Chidanand 	write_mpamhcr_el2(read_el2_ctx_mpam(ctx, mpamhcr_el2));
12897d930c7eSJayanth Dodderi Chidanand 	write_mpamvpm0_el2(read_el2_ctx_mpam(ctx, mpamvpm0_el2));
12907d930c7eSJayanth Dodderi Chidanand 	write_mpamvpmv_el2(read_el2_ctx_mpam(ctx, mpamvpmv_el2));
12919448f2b8SAndre Przywara 
12929448f2b8SAndre Przywara 	switch ((mpam_idr >> MPAMIDR_EL1_VPMR_MAX_SHIFT) & MPAMIDR_EL1_VPMR_MAX_MASK) {
12939448f2b8SAndre Przywara 	case 7:
12947d930c7eSJayanth Dodderi Chidanand 		write_mpamvpm7_el2(read_el2_ctx_mpam(ctx, mpamvpm7_el2));
12959448f2b8SAndre Przywara 		__fallthrough;
12969448f2b8SAndre Przywara 	case 6:
12977d930c7eSJayanth Dodderi Chidanand 		write_mpamvpm6_el2(read_el2_ctx_mpam(ctx, mpamvpm6_el2));
12989448f2b8SAndre Przywara 		__fallthrough;
12999448f2b8SAndre Przywara 	case 5:
13007d930c7eSJayanth Dodderi Chidanand 		write_mpamvpm5_el2(read_el2_ctx_mpam(ctx, mpamvpm5_el2));
13019448f2b8SAndre Przywara 		__fallthrough;
13029448f2b8SAndre Przywara 	case 4:
13037d930c7eSJayanth Dodderi Chidanand 		write_mpamvpm4_el2(read_el2_ctx_mpam(ctx, mpamvpm4_el2));
13049448f2b8SAndre Przywara 		__fallthrough;
13059448f2b8SAndre Przywara 	case 3:
13067d930c7eSJayanth Dodderi Chidanand 		write_mpamvpm3_el2(read_el2_ctx_mpam(ctx, mpamvpm3_el2));
13079448f2b8SAndre Przywara 		__fallthrough;
13089448f2b8SAndre Przywara 	case 2:
13097d930c7eSJayanth Dodderi Chidanand 		write_mpamvpm2_el2(read_el2_ctx_mpam(ctx, mpamvpm2_el2));
13109448f2b8SAndre Przywara 		__fallthrough;
13119448f2b8SAndre Przywara 	case 1:
13127d930c7eSJayanth Dodderi Chidanand 		write_mpamvpm1_el2(read_el2_ctx_mpam(ctx, mpamvpm1_el2));
13139448f2b8SAndre Przywara 		break;
13149448f2b8SAndre Przywara 	}
13159448f2b8SAndre Przywara }
13169448f2b8SAndre Przywara 
1317937d6fdbSManish Pandey /* ---------------------------------------------------------------------------
1318937d6fdbSManish Pandey  * The following registers are not added:
1319937d6fdbSManish Pandey  * ICH_AP0R<n>_EL2
1320937d6fdbSManish Pandey  * ICH_AP1R<n>_EL2
1321937d6fdbSManish Pandey  * ICH_LR<n>_EL2
1322937d6fdbSManish Pandey  *
1323937d6fdbSManish Pandey  * NOTE: For a system with S-EL2 present but not enabled, accessing
1324937d6fdbSManish Pandey  * ICC_SRE_EL2 is undefined from EL3. To workaround this change the
1325937d6fdbSManish Pandey  * SCR_EL3.NS = 1 before accessing this register.
1326937d6fdbSManish Pandey  * ---------------------------------------------------------------------------
1327937d6fdbSManish Pandey  */
13287455cd17SGovindraj Raja static void el2_sysregs_context_save_gic(el2_sysregs_t *ctx, uint32_t security_state)
1329937d6fdbSManish Pandey {
13307455cd17SGovindraj Raja 	u_register_t scr_el3 = read_scr_el3();
13317455cd17SGovindraj Raja 
1332937d6fdbSManish Pandey #if defined(SPD_spmd) && SPMD_SPM_AT_SEL2
1333d6af2344SJayanth Dodderi Chidanand 	write_el2_ctx_common(ctx, icc_sre_el2, read_icc_sre_el2());
1334937d6fdbSManish Pandey #else
1335937d6fdbSManish Pandey 	write_scr_el3(scr_el3 | SCR_NS_BIT);
1336937d6fdbSManish Pandey 	isb();
1337937d6fdbSManish Pandey 
1338d6af2344SJayanth Dodderi Chidanand 	write_el2_ctx_common(ctx, icc_sre_el2, read_icc_sre_el2());
1339937d6fdbSManish Pandey 
1340937d6fdbSManish Pandey 	write_scr_el3(scr_el3);
1341937d6fdbSManish Pandey 	isb();
1342937d6fdbSManish Pandey #endif
1343d6af2344SJayanth Dodderi Chidanand 	write_el2_ctx_common(ctx, ich_hcr_el2, read_ich_hcr_el2());
13447455cd17SGovindraj Raja 
13457455cd17SGovindraj Raja 	if (errata_ich_vmcr_el2_applies()) {
13467455cd17SGovindraj Raja 		if (security_state == SECURE) {
13477455cd17SGovindraj Raja 			write_scr_el3(scr_el3 & ~SCR_NS_BIT);
13487455cd17SGovindraj Raja 		} else {
13497455cd17SGovindraj Raja 			write_scr_el3(scr_el3 | SCR_NS_BIT);
13507455cd17SGovindraj Raja 		}
13517455cd17SGovindraj Raja 		isb();
1352937d6fdbSManish Pandey 	}
1353937d6fdbSManish Pandey 
13547455cd17SGovindraj Raja 	write_el2_ctx_common(ctx, ich_vmcr_el2, read_ich_vmcr_el2());
13557455cd17SGovindraj Raja 
13567455cd17SGovindraj Raja 	if (errata_ich_vmcr_el2_applies()) {
13577455cd17SGovindraj Raja 		write_scr_el3(scr_el3);
13587455cd17SGovindraj Raja 		isb();
13597455cd17SGovindraj Raja 	}
13607455cd17SGovindraj Raja }
13617455cd17SGovindraj Raja 
13627455cd17SGovindraj Raja static void el2_sysregs_context_restore_gic(el2_sysregs_t *ctx, uint32_t security_state)
1363937d6fdbSManish Pandey {
13647455cd17SGovindraj Raja 	u_register_t scr_el3 = read_scr_el3();
13657455cd17SGovindraj Raja 
1366937d6fdbSManish Pandey #if defined(SPD_spmd) && SPMD_SPM_AT_SEL2
1367d6af2344SJayanth Dodderi Chidanand 	write_icc_sre_el2(read_el2_ctx_common(ctx, icc_sre_el2));
1368937d6fdbSManish Pandey #else
1369937d6fdbSManish Pandey 	write_scr_el3(scr_el3 | SCR_NS_BIT);
1370937d6fdbSManish Pandey 	isb();
1371937d6fdbSManish Pandey 
1372d6af2344SJayanth Dodderi Chidanand 	write_icc_sre_el2(read_el2_ctx_common(ctx, icc_sre_el2));
1373937d6fdbSManish Pandey 
1374937d6fdbSManish Pandey 	write_scr_el3(scr_el3);
1375937d6fdbSManish Pandey 	isb();
1376937d6fdbSManish Pandey #endif
1377d6af2344SJayanth Dodderi Chidanand 	write_ich_hcr_el2(read_el2_ctx_common(ctx, ich_hcr_el2));
13787455cd17SGovindraj Raja 
13797455cd17SGovindraj Raja 	if (errata_ich_vmcr_el2_applies()) {
13807455cd17SGovindraj Raja 		if (security_state == SECURE) {
13817455cd17SGovindraj Raja 			write_scr_el3(scr_el3 & ~SCR_NS_BIT);
13827455cd17SGovindraj Raja 		} else {
13837455cd17SGovindraj Raja 			write_scr_el3(scr_el3 | SCR_NS_BIT);
13847455cd17SGovindraj Raja 		}
13857455cd17SGovindraj Raja 		isb();
13867455cd17SGovindraj Raja 	}
13877455cd17SGovindraj Raja 
1388d6af2344SJayanth Dodderi Chidanand 	write_ich_vmcr_el2(read_el2_ctx_common(ctx, ich_vmcr_el2));
13897455cd17SGovindraj Raja 
13907455cd17SGovindraj Raja 	if (errata_ich_vmcr_el2_applies()) {
13917455cd17SGovindraj Raja 		write_scr_el3(scr_el3);
13927455cd17SGovindraj Raja 		isb();
13937455cd17SGovindraj Raja 	}
1394937d6fdbSManish Pandey }
1395937d6fdbSManish Pandey 
1396ac58e574SBoyan Karatotev /* -----------------------------------------------------
1397ac58e574SBoyan Karatotev  * The following registers are not added:
1398ac58e574SBoyan Karatotev  * AMEVCNTVOFF0<n>_EL2
1399ac58e574SBoyan Karatotev  * AMEVCNTVOFF1<n>_EL2
1400ac58e574SBoyan Karatotev  * -----------------------------------------------------
1401ac58e574SBoyan Karatotev  */
1402ac58e574SBoyan Karatotev static void el2_sysregs_context_save_common(el2_sysregs_t *ctx)
1403ac58e574SBoyan Karatotev {
1404d6af2344SJayanth Dodderi Chidanand 	write_el2_ctx_common(ctx, actlr_el2, read_actlr_el2());
1405d6af2344SJayanth Dodderi Chidanand 	write_el2_ctx_common(ctx, afsr0_el2, read_afsr0_el2());
1406d6af2344SJayanth Dodderi Chidanand 	write_el2_ctx_common(ctx, afsr1_el2, read_afsr1_el2());
1407d6af2344SJayanth Dodderi Chidanand 	write_el2_ctx_common(ctx, amair_el2, read_amair_el2());
1408d6af2344SJayanth Dodderi Chidanand 	write_el2_ctx_common(ctx, cnthctl_el2, read_cnthctl_el2());
1409d6af2344SJayanth Dodderi Chidanand 	write_el2_ctx_common(ctx, cntvoff_el2, read_cntvoff_el2());
1410d6af2344SJayanth Dodderi Chidanand 	write_el2_ctx_common(ctx, cptr_el2, read_cptr_el2());
1411ac58e574SBoyan Karatotev 	if (CTX_INCLUDE_AARCH32_REGS) {
1412d6af2344SJayanth Dodderi Chidanand 		write_el2_ctx_common(ctx, dbgvcr32_el2, read_dbgvcr32_el2());
1413ac58e574SBoyan Karatotev 	}
1414d6af2344SJayanth Dodderi Chidanand 	write_el2_ctx_common(ctx, elr_el2, read_elr_el2());
1415d6af2344SJayanth Dodderi Chidanand 	write_el2_ctx_common(ctx, esr_el2, read_esr_el2());
1416d6af2344SJayanth Dodderi Chidanand 	write_el2_ctx_common(ctx, far_el2, read_far_el2());
1417d6af2344SJayanth Dodderi Chidanand 	write_el2_ctx_common(ctx, hacr_el2, read_hacr_el2());
1418d6af2344SJayanth Dodderi Chidanand 	write_el2_ctx_common(ctx, hcr_el2, read_hcr_el2());
1419d6af2344SJayanth Dodderi Chidanand 	write_el2_ctx_common(ctx, hpfar_el2, read_hpfar_el2());
1420d6af2344SJayanth Dodderi Chidanand 	write_el2_ctx_common(ctx, hstr_el2, read_hstr_el2());
1421d6af2344SJayanth Dodderi Chidanand 	write_el2_ctx_common(ctx, mair_el2, read_mair_el2());
1422d6af2344SJayanth Dodderi Chidanand 	write_el2_ctx_common(ctx, mdcr_el2, read_mdcr_el2());
1423d6af2344SJayanth Dodderi Chidanand 	write_el2_ctx_common(ctx, sctlr_el2, read_sctlr_el2());
1424d6af2344SJayanth Dodderi Chidanand 	write_el2_ctx_common(ctx, spsr_el2, read_spsr_el2());
1425d6af2344SJayanth Dodderi Chidanand 	write_el2_ctx_common(ctx, sp_el2, read_sp_el2());
1426d6af2344SJayanth Dodderi Chidanand 	write_el2_ctx_common(ctx, tcr_el2, read_tcr_el2());
1427d6af2344SJayanth Dodderi Chidanand 	write_el2_ctx_common(ctx, tpidr_el2, read_tpidr_el2());
1428d6af2344SJayanth Dodderi Chidanand 	write_el2_ctx_common(ctx, vbar_el2, read_vbar_el2());
1429d6af2344SJayanth Dodderi Chidanand 	write_el2_ctx_common(ctx, vmpidr_el2, read_vmpidr_el2());
1430d6af2344SJayanth Dodderi Chidanand 	write_el2_ctx_common(ctx, vpidr_el2, read_vpidr_el2());
1431d6af2344SJayanth Dodderi Chidanand 	write_el2_ctx_common(ctx, vtcr_el2, read_vtcr_el2());
143230655136SGovindraj Raja 
14336595f4cbSIgor Podgainõi 	write_el2_ctx_common_sysreg128(ctx, ttbr0_el2, read_ttbr0_el2());
14346595f4cbSIgor Podgainõi 	write_el2_ctx_common_sysreg128(ctx, vttbr_el2, read_vttbr_el2());
1435ac58e574SBoyan Karatotev }
1436ac58e574SBoyan Karatotev 
1437ac58e574SBoyan Karatotev static void el2_sysregs_context_restore_common(el2_sysregs_t *ctx)
1438ac58e574SBoyan Karatotev {
1439d6af2344SJayanth Dodderi Chidanand 	write_actlr_el2(read_el2_ctx_common(ctx, actlr_el2));
1440d6af2344SJayanth Dodderi Chidanand 	write_afsr0_el2(read_el2_ctx_common(ctx, afsr0_el2));
1441d6af2344SJayanth Dodderi Chidanand 	write_afsr1_el2(read_el2_ctx_common(ctx, afsr1_el2));
1442d6af2344SJayanth Dodderi Chidanand 	write_amair_el2(read_el2_ctx_common(ctx, amair_el2));
1443d6af2344SJayanth Dodderi Chidanand 	write_cnthctl_el2(read_el2_ctx_common(ctx, cnthctl_el2));
1444d6af2344SJayanth Dodderi Chidanand 	write_cntvoff_el2(read_el2_ctx_common(ctx, cntvoff_el2));
1445d6af2344SJayanth Dodderi Chidanand 	write_cptr_el2(read_el2_ctx_common(ctx, cptr_el2));
1446ac58e574SBoyan Karatotev 	if (CTX_INCLUDE_AARCH32_REGS) {
1447d6af2344SJayanth Dodderi Chidanand 		write_dbgvcr32_el2(read_el2_ctx_common(ctx, dbgvcr32_el2));
1448ac58e574SBoyan Karatotev 	}
1449d6af2344SJayanth Dodderi Chidanand 	write_elr_el2(read_el2_ctx_common(ctx, elr_el2));
1450d6af2344SJayanth Dodderi Chidanand 	write_esr_el2(read_el2_ctx_common(ctx, esr_el2));
1451d6af2344SJayanth Dodderi Chidanand 	write_far_el2(read_el2_ctx_common(ctx, far_el2));
1452d6af2344SJayanth Dodderi Chidanand 	write_hacr_el2(read_el2_ctx_common(ctx, hacr_el2));
1453d6af2344SJayanth Dodderi Chidanand 	write_hcr_el2(read_el2_ctx_common(ctx, hcr_el2));
1454d6af2344SJayanth Dodderi Chidanand 	write_hpfar_el2(read_el2_ctx_common(ctx, hpfar_el2));
1455d6af2344SJayanth Dodderi Chidanand 	write_hstr_el2(read_el2_ctx_common(ctx, hstr_el2));
1456d6af2344SJayanth Dodderi Chidanand 	write_mair_el2(read_el2_ctx_common(ctx, mair_el2));
1457d6af2344SJayanth Dodderi Chidanand 	write_mdcr_el2(read_el2_ctx_common(ctx, mdcr_el2));
1458d6af2344SJayanth Dodderi Chidanand 	write_sctlr_el2(read_el2_ctx_common(ctx, sctlr_el2));
1459d6af2344SJayanth Dodderi Chidanand 	write_spsr_el2(read_el2_ctx_common(ctx, spsr_el2));
1460d6af2344SJayanth Dodderi Chidanand 	write_sp_el2(read_el2_ctx_common(ctx, sp_el2));
1461d6af2344SJayanth Dodderi Chidanand 	write_tcr_el2(read_el2_ctx_common(ctx, tcr_el2));
1462d6af2344SJayanth Dodderi Chidanand 	write_tpidr_el2(read_el2_ctx_common(ctx, tpidr_el2));
1463d6af2344SJayanth Dodderi Chidanand 	write_ttbr0_el2(read_el2_ctx_common(ctx, ttbr0_el2));
1464d6af2344SJayanth Dodderi Chidanand 	write_vbar_el2(read_el2_ctx_common(ctx, vbar_el2));
1465d6af2344SJayanth Dodderi Chidanand 	write_vmpidr_el2(read_el2_ctx_common(ctx, vmpidr_el2));
1466d6af2344SJayanth Dodderi Chidanand 	write_vpidr_el2(read_el2_ctx_common(ctx, vpidr_el2));
1467d6af2344SJayanth Dodderi Chidanand 	write_vtcr_el2(read_el2_ctx_common(ctx, vtcr_el2));
1468d6af2344SJayanth Dodderi Chidanand 	write_vttbr_el2(read_el2_ctx_common(ctx, vttbr_el2));
1469ac58e574SBoyan Karatotev }
1470ac58e574SBoyan Karatotev 
147128f39f02SMax Shvetsov /*******************************************************************************
147228f39f02SMax Shvetsov  * Save EL2 sysreg context
147328f39f02SMax Shvetsov  ******************************************************************************/
147428f39f02SMax Shvetsov void cm_el2_sysregs_context_save(uint32_t security_state)
147528f39f02SMax Shvetsov {
147628f39f02SMax Shvetsov 	cpu_context_t *ctx;
1477d20052f3SZelalem Aweke 	el2_sysregs_t *el2_sysregs_ctx;
147828f39f02SMax Shvetsov 
147928f39f02SMax Shvetsov 	ctx = cm_get_context(security_state);
148028f39f02SMax Shvetsov 	assert(ctx != NULL);
148128f39f02SMax Shvetsov 
1482d20052f3SZelalem Aweke 	el2_sysregs_ctx = get_el2_sysregs_ctx(ctx);
1483d20052f3SZelalem Aweke 
1484d20052f3SZelalem Aweke 	el2_sysregs_context_save_common(el2_sysregs_ctx);
14857455cd17SGovindraj Raja 	el2_sysregs_context_save_gic(el2_sysregs_ctx, security_state);
14860a33adc0SGovindraj Raja 
1487c282384dSGovindraj Raja 	if (is_feat_mte2_supported()) {
1488a796d5aaSJayanth Dodderi Chidanand 		write_el2_ctx_mte2(el2_sysregs_ctx, tfsr_el2, read_tfsr_el2());
14890a33adc0SGovindraj Raja 	}
14909acff28aSArvind Ram Prakash 
14919448f2b8SAndre Przywara 	if (is_feat_mpam_supported()) {
14927d930c7eSJayanth Dodderi Chidanand 		el2_sysregs_context_save_mpam(el2_sysregs_ctx);
14939448f2b8SAndre Przywara 	}
1494bb7b85a3SAndre Przywara 
1495de8c4892SAndre Przywara 	if (is_feat_fgt_supported()) {
1496d20052f3SZelalem Aweke 		el2_sysregs_context_save_fgt(el2_sysregs_ctx);
1497de8c4892SAndre Przywara 	}
1498bb7b85a3SAndre Przywara 
149933e6aaacSArvind Ram Prakash 	if (is_feat_fgt2_supported()) {
150033e6aaacSArvind Ram Prakash 		el2_sysregs_context_save_fgt2(el2_sysregs_ctx);
150133e6aaacSArvind Ram Prakash 	}
150233e6aaacSArvind Ram Prakash 
1503b8f03d29SAndre Przywara 	if (is_feat_ecv_v2_supported()) {
1504d6af2344SJayanth Dodderi Chidanand 		write_el2_ctx_ecv(el2_sysregs_ctx, cntpoff_el2, read_cntpoff_el2());
1505b8f03d29SAndre Przywara 	}
1506b8f03d29SAndre Przywara 
1507ea735bf5SAndre Przywara 	if (is_feat_vhe_supported()) {
1508d6af2344SJayanth Dodderi Chidanand 		write_el2_ctx_vhe(el2_sysregs_ctx, contextidr_el2,
1509d6af2344SJayanth Dodderi Chidanand 					read_contextidr_el2());
151030655136SGovindraj Raja 		write_el2_ctx_vhe_sysreg128(el2_sysregs_ctx, ttbr1_el2, read_ttbr1_el2());
1511ea735bf5SAndre Przywara 	}
15126503ff29SAndre Przywara 
15136503ff29SAndre Przywara 	if (is_feat_ras_supported()) {
1514d6af2344SJayanth Dodderi Chidanand 		write_el2_ctx_ras(el2_sysregs_ctx, vdisr_el2, read_vdisr_el2());
1515d6af2344SJayanth Dodderi Chidanand 		write_el2_ctx_ras(el2_sysregs_ctx, vsesr_el2, read_vsesr_el2());
15166503ff29SAndre Przywara 	}
1517d5384b69SAndre Przywara 
1518d5384b69SAndre Przywara 	if (is_feat_nv2_supported()) {
1519d6af2344SJayanth Dodderi Chidanand 		write_el2_ctx_neve(el2_sysregs_ctx, vncr_el2, read_vncr_el2());
1520d5384b69SAndre Przywara 	}
1521d5384b69SAndre Przywara 
1522fc8d2d39SAndre Przywara 	if (is_feat_trf_supported()) {
1523d6af2344SJayanth Dodderi Chidanand 		write_el2_ctx_trf(el2_sysregs_ctx, trfcr_el2, read_trfcr_el2());
1524fc8d2d39SAndre Przywara 	}
15257db710f0SAndre Przywara 
15267db710f0SAndre Przywara 	if (is_feat_csv2_2_supported()) {
1527d6af2344SJayanth Dodderi Chidanand 		write_el2_ctx_csv2_2(el2_sysregs_ctx, scxtnum_el2,
1528d6af2344SJayanth Dodderi Chidanand 					read_scxtnum_el2());
15297db710f0SAndre Przywara 	}
15307db710f0SAndre Przywara 
1531c5a3ebbdSAndre Przywara 	if (is_feat_hcx_supported()) {
1532d6af2344SJayanth Dodderi Chidanand 		write_el2_ctx_hcx(el2_sysregs_ctx, hcrx_el2, read_hcrx_el2());
1533c5a3ebbdSAndre Przywara 	}
1534d6af2344SJayanth Dodderi Chidanand 
1535d3331603SMark Brown 	if (is_feat_tcr2_supported()) {
1536d6af2344SJayanth Dodderi Chidanand 		write_el2_ctx_tcr2(el2_sysregs_ctx, tcr2_el2, read_tcr2_el2());
1537d3331603SMark Brown 	}
1538d6af2344SJayanth Dodderi Chidanand 
1539062b6c6bSMark Brown 	if (is_feat_sxpie_supported()) {
1540d6af2344SJayanth Dodderi Chidanand 		write_el2_ctx_sxpie(el2_sysregs_ctx, pire0_el2, read_pire0_el2());
1541d6af2344SJayanth Dodderi Chidanand 		write_el2_ctx_sxpie(el2_sysregs_ctx, pir_el2, read_pir_el2());
1542062b6c6bSMark Brown 	}
1543d6af2344SJayanth Dodderi Chidanand 
1544062b6c6bSMark Brown 	if (is_feat_sxpoe_supported()) {
1545d6af2344SJayanth Dodderi Chidanand 		write_el2_ctx_sxpoe(el2_sysregs_ctx, por_el2, read_por_el2());
1546062b6c6bSMark Brown 	}
1547d6af2344SJayanth Dodderi Chidanand 
154841ae0473SSona Mathew 	if (is_feat_brbe_supported()) {
154941ae0473SSona Mathew 		write_el2_ctx_brbe(el2_sysregs_ctx, brbcr_el2, read_brbcr_el2());
155041ae0473SSona Mathew 	}
155141ae0473SSona Mathew 
1552d6af2344SJayanth Dodderi Chidanand 	if (is_feat_s2pie_supported()) {
1553d6af2344SJayanth Dodderi Chidanand 		write_el2_ctx_s2pie(el2_sysregs_ctx, s2pir_el2, read_s2pir_el2());
1554d6af2344SJayanth Dodderi Chidanand 	}
1555d6af2344SJayanth Dodderi Chidanand 
1556688ab57bSMark Brown 	if (is_feat_gcs_supported()) {
15576aae3acfSMadhukar Pappireddy 		write_el2_ctx_gcs(el2_sysregs_ctx, gcscr_el2, read_gcscr_el2());
15586aae3acfSMadhukar Pappireddy 		write_el2_ctx_gcs(el2_sysregs_ctx, gcspr_el2, read_gcspr_el2());
1559688ab57bSMark Brown 	}
15604ec4e545SJayanth Dodderi Chidanand 
15614ec4e545SJayanth Dodderi Chidanand 	if (is_feat_sctlr2_supported()) {
15624ec4e545SJayanth Dodderi Chidanand 		write_el2_ctx_sctlr2(el2_sysregs_ctx, sctlr2_el2, read_sctlr2_el2());
15634ec4e545SJayanth Dodderi Chidanand 	}
156428f39f02SMax Shvetsov }
156528f39f02SMax Shvetsov 
156628f39f02SMax Shvetsov /*******************************************************************************
156728f39f02SMax Shvetsov  * Restore EL2 sysreg context
156828f39f02SMax Shvetsov  ******************************************************************************/
156928f39f02SMax Shvetsov void cm_el2_sysregs_context_restore(uint32_t security_state)
157028f39f02SMax Shvetsov {
157128f39f02SMax Shvetsov 	cpu_context_t *ctx;
1572d20052f3SZelalem Aweke 	el2_sysregs_t *el2_sysregs_ctx;
157328f39f02SMax Shvetsov 
157428f39f02SMax Shvetsov 	ctx = cm_get_context(security_state);
157528f39f02SMax Shvetsov 	assert(ctx != NULL);
157628f39f02SMax Shvetsov 
1577d20052f3SZelalem Aweke 	el2_sysregs_ctx = get_el2_sysregs_ctx(ctx);
1578d20052f3SZelalem Aweke 
1579d20052f3SZelalem Aweke 	el2_sysregs_context_restore_common(el2_sysregs_ctx);
15807455cd17SGovindraj Raja 	el2_sysregs_context_restore_gic(el2_sysregs_ctx, security_state);
158130788a84SGovindraj Raja 
1582c282384dSGovindraj Raja 	if (is_feat_mte2_supported()) {
1583a796d5aaSJayanth Dodderi Chidanand 		write_tfsr_el2(read_el2_ctx_mte2(el2_sysregs_ctx, tfsr_el2));
158430788a84SGovindraj Raja 	}
15859acff28aSArvind Ram Prakash 
15869448f2b8SAndre Przywara 	if (is_feat_mpam_supported()) {
15877d930c7eSJayanth Dodderi Chidanand 		el2_sysregs_context_restore_mpam(el2_sysregs_ctx);
15889448f2b8SAndre Przywara 	}
1589bb7b85a3SAndre Przywara 
1590de8c4892SAndre Przywara 	if (is_feat_fgt_supported()) {
1591d20052f3SZelalem Aweke 		el2_sysregs_context_restore_fgt(el2_sysregs_ctx);
1592de8c4892SAndre Przywara 	}
1593bb7b85a3SAndre Przywara 
159433e6aaacSArvind Ram Prakash 	if (is_feat_fgt2_supported()) {
159533e6aaacSArvind Ram Prakash 		el2_sysregs_context_restore_fgt2(el2_sysregs_ctx);
159633e6aaacSArvind Ram Prakash 	}
159733e6aaacSArvind Ram Prakash 
1598b8f03d29SAndre Przywara 	if (is_feat_ecv_v2_supported()) {
1599d6af2344SJayanth Dodderi Chidanand 		write_cntpoff_el2(read_el2_ctx_ecv(el2_sysregs_ctx, cntpoff_el2));
1600b8f03d29SAndre Przywara 	}
1601b8f03d29SAndre Przywara 
1602ea735bf5SAndre Przywara 	if (is_feat_vhe_supported()) {
1603d6af2344SJayanth Dodderi Chidanand 		write_contextidr_el2(read_el2_ctx_vhe(el2_sysregs_ctx,
1604d6af2344SJayanth Dodderi Chidanand 					contextidr_el2));
1605d6af2344SJayanth Dodderi Chidanand 		write_ttbr1_el2(read_el2_ctx_vhe(el2_sysregs_ctx, ttbr1_el2));
1606ea735bf5SAndre Przywara 	}
16076503ff29SAndre Przywara 
16086503ff29SAndre Przywara 	if (is_feat_ras_supported()) {
1609d6af2344SJayanth Dodderi Chidanand 		write_vdisr_el2(read_el2_ctx_ras(el2_sysregs_ctx, vdisr_el2));
1610d6af2344SJayanth Dodderi Chidanand 		write_vsesr_el2(read_el2_ctx_ras(el2_sysregs_ctx, vsesr_el2));
16116503ff29SAndre Przywara 	}
1612d5384b69SAndre Przywara 
1613d5384b69SAndre Przywara 	if (is_feat_nv2_supported()) {
1614d6af2344SJayanth Dodderi Chidanand 		write_vncr_el2(read_el2_ctx_neve(el2_sysregs_ctx, vncr_el2));
1615fc8d2d39SAndre Przywara 	}
16167db710f0SAndre Przywara 
1617d6af2344SJayanth Dodderi Chidanand 	if (is_feat_trf_supported()) {
1618d6af2344SJayanth Dodderi Chidanand 		write_trfcr_el2(read_el2_ctx_trf(el2_sysregs_ctx, trfcr_el2));
1619d6af2344SJayanth Dodderi Chidanand 	}
1620d6af2344SJayanth Dodderi Chidanand 
16217db710f0SAndre Przywara 	if (is_feat_csv2_2_supported()) {
1622d6af2344SJayanth Dodderi Chidanand 		write_scxtnum_el2(read_el2_ctx_csv2_2(el2_sysregs_ctx,
1623d6af2344SJayanth Dodderi Chidanand 					scxtnum_el2));
16247db710f0SAndre Przywara 	}
16257db710f0SAndre Przywara 
1626c5a3ebbdSAndre Przywara 	if (is_feat_hcx_supported()) {
1627d6af2344SJayanth Dodderi Chidanand 		write_hcrx_el2(read_el2_ctx_hcx(el2_sysregs_ctx, hcrx_el2));
1628c5a3ebbdSAndre Przywara 	}
1629d6af2344SJayanth Dodderi Chidanand 
1630d3331603SMark Brown 	if (is_feat_tcr2_supported()) {
1631d6af2344SJayanth Dodderi Chidanand 		write_tcr2_el2(read_el2_ctx_tcr2(el2_sysregs_ctx, tcr2_el2));
1632d3331603SMark Brown 	}
1633d6af2344SJayanth Dodderi Chidanand 
1634062b6c6bSMark Brown 	if (is_feat_sxpie_supported()) {
1635d6af2344SJayanth Dodderi Chidanand 		write_pire0_el2(read_el2_ctx_sxpie(el2_sysregs_ctx, pire0_el2));
1636d6af2344SJayanth Dodderi Chidanand 		write_pir_el2(read_el2_ctx_sxpie(el2_sysregs_ctx, pir_el2));
1637062b6c6bSMark Brown 	}
1638d6af2344SJayanth Dodderi Chidanand 
1639062b6c6bSMark Brown 	if (is_feat_sxpoe_supported()) {
1640d6af2344SJayanth Dodderi Chidanand 		write_por_el2(read_el2_ctx_sxpoe(el2_sysregs_ctx, por_el2));
1641062b6c6bSMark Brown 	}
1642d6af2344SJayanth Dodderi Chidanand 
1643d6af2344SJayanth Dodderi Chidanand 	if (is_feat_s2pie_supported()) {
1644d6af2344SJayanth Dodderi Chidanand 		write_s2pir_el2(read_el2_ctx_s2pie(el2_sysregs_ctx, s2pir_el2));
1645d6af2344SJayanth Dodderi Chidanand 	}
1646d6af2344SJayanth Dodderi Chidanand 
1647688ab57bSMark Brown 	if (is_feat_gcs_supported()) {
1648d6af2344SJayanth Dodderi Chidanand 		write_gcscr_el2(read_el2_ctx_gcs(el2_sysregs_ctx, gcscr_el2));
1649d6af2344SJayanth Dodderi Chidanand 		write_gcspr_el2(read_el2_ctx_gcs(el2_sysregs_ctx, gcspr_el2));
1650688ab57bSMark Brown 	}
16514ec4e545SJayanth Dodderi Chidanand 
16524ec4e545SJayanth Dodderi Chidanand 	if (is_feat_sctlr2_supported()) {
16534ec4e545SJayanth Dodderi Chidanand 		write_sctlr2_el2(read_el2_ctx_sctlr2(el2_sysregs_ctx, sctlr2_el2));
16544ec4e545SJayanth Dodderi Chidanand 	}
165541ae0473SSona Mathew 
165641ae0473SSona Mathew 	if (is_feat_brbe_supported()) {
165741ae0473SSona Mathew 		write_brbcr_el2(read_el2_ctx_brbe(el2_sysregs_ctx, brbcr_el2));
165841ae0473SSona Mathew 	}
165928f39f02SMax Shvetsov }
1660a0674ab0SJayanth Dodderi Chidanand #endif /* (CTX_INCLUDE_EL2_REGS && IMAGE_BL31) */
166128f39f02SMax Shvetsov 
1662532ed618SSoby Mathew /*******************************************************************************
16638b95e848SZelalem Aweke  * This function is used to exit to Non-secure world. If CTX_INCLUDE_EL2_REGS
16648b95e848SZelalem Aweke  * is enabled, it restores EL1 and EL2 sysreg contexts instead of directly
16658b95e848SZelalem Aweke  * updating EL1 and EL2 registers. Otherwise, it calls the generic
16668b95e848SZelalem Aweke  * cm_prepare_el3_exit function.
16678b95e848SZelalem Aweke  ******************************************************************************/
16688b95e848SZelalem Aweke void cm_prepare_el3_exit_ns(void)
16698b95e848SZelalem Aweke {
1670a0674ab0SJayanth Dodderi Chidanand #if (CTX_INCLUDE_EL2_REGS && IMAGE_BL31)
16714085a02cSBoyan Karatotev #if ENABLE_ASSERTIONS
16728b95e848SZelalem Aweke 	cpu_context_t *ctx = cm_get_context(NON_SECURE);
16738b95e848SZelalem Aweke 	assert(ctx != NULL);
16748b95e848SZelalem Aweke 
1675b515f541SZelalem Aweke 	/* Assert that EL2 is used. */
16764085a02cSBoyan Karatotev 	u_register_t scr_el3 = read_ctx_reg(get_el3state_ctx(ctx), CTX_SCR_EL3);
1677b515f541SZelalem Aweke 	assert(((scr_el3 & SCR_HCE_BIT) != 0UL) &&
1678b515f541SZelalem Aweke 			(el_implemented(2U) != EL_IMPL_NONE));
16794085a02cSBoyan Karatotev #endif /* ENABLE_ASSERTIONS */
16808b95e848SZelalem Aweke 
1681a0674ab0SJayanth Dodderi Chidanand 	/* Restore EL2 sysreg contexts */
16828b95e848SZelalem Aweke 	cm_el2_sysregs_context_restore(NON_SECURE);
16838b95e848SZelalem Aweke 	cm_set_next_eret_context(NON_SECURE);
16848b95e848SZelalem Aweke #else
16858b95e848SZelalem Aweke 	cm_prepare_el3_exit(NON_SECURE);
1686a0674ab0SJayanth Dodderi Chidanand #endif /* (CTX_INCLUDE_EL2_REGS && IMAGE_BL31) */
16878b95e848SZelalem Aweke }
16888b95e848SZelalem Aweke 
1689a0674ab0SJayanth Dodderi Chidanand #if ((IMAGE_BL1) || (IMAGE_BL31 && (!CTX_INCLUDE_EL2_REGS)))
1690a0674ab0SJayanth Dodderi Chidanand /*******************************************************************************
1691a0674ab0SJayanth Dodderi Chidanand  * The next set of six functions are used by runtime services to save and restore
1692a0674ab0SJayanth Dodderi Chidanand  * EL1 context on the 'cpu_context' structure for the specified security state.
1693a0674ab0SJayanth Dodderi Chidanand  ******************************************************************************/
169459f8882bSJayanth Dodderi Chidanand static void el1_sysregs_context_save(el1_sysregs_t *ctx)
169559f8882bSJayanth Dodderi Chidanand {
169642e35d2fSJayanth Dodderi Chidanand 	write_el1_ctx_common(ctx, spsr_el1, read_spsr_el1());
169742e35d2fSJayanth Dodderi Chidanand 	write_el1_ctx_common(ctx, elr_el1, read_elr_el1());
169859f8882bSJayanth Dodderi Chidanand 
169959b7c0a0SJayanth Dodderi Chidanand #if (!ERRATA_SPECULATIVE_AT)
170042e35d2fSJayanth Dodderi Chidanand 	write_el1_ctx_common(ctx, sctlr_el1, read_sctlr_el1());
170142e35d2fSJayanth Dodderi Chidanand 	write_el1_ctx_common(ctx, tcr_el1, read_tcr_el1());
170259f8882bSJayanth Dodderi Chidanand #endif /* (!ERRATA_SPECULATIVE_AT) */
170359f8882bSJayanth Dodderi Chidanand 
170442e35d2fSJayanth Dodderi Chidanand 	write_el1_ctx_common(ctx, cpacr_el1, read_cpacr_el1());
170542e35d2fSJayanth Dodderi Chidanand 	write_el1_ctx_common(ctx, csselr_el1, read_csselr_el1());
170642e35d2fSJayanth Dodderi Chidanand 	write_el1_ctx_common(ctx, sp_el1, read_sp_el1());
170742e35d2fSJayanth Dodderi Chidanand 	write_el1_ctx_common(ctx, esr_el1, read_esr_el1());
170842e35d2fSJayanth Dodderi Chidanand 	write_el1_ctx_common(ctx, mair_el1, read_mair_el1());
170942e35d2fSJayanth Dodderi Chidanand 	write_el1_ctx_common(ctx, amair_el1, read_amair_el1());
171042e35d2fSJayanth Dodderi Chidanand 	write_el1_ctx_common(ctx, actlr_el1, read_actlr_el1());
171142e35d2fSJayanth Dodderi Chidanand 	write_el1_ctx_common(ctx, tpidr_el1, read_tpidr_el1());
171242e35d2fSJayanth Dodderi Chidanand 	write_el1_ctx_common(ctx, tpidr_el0, read_tpidr_el0());
171342e35d2fSJayanth Dodderi Chidanand 	write_el1_ctx_common(ctx, tpidrro_el0, read_tpidrro_el0());
171442e35d2fSJayanth Dodderi Chidanand 	write_el1_ctx_common(ctx, far_el1, read_far_el1());
171542e35d2fSJayanth Dodderi Chidanand 	write_el1_ctx_common(ctx, afsr0_el1, read_afsr0_el1());
171642e35d2fSJayanth Dodderi Chidanand 	write_el1_ctx_common(ctx, afsr1_el1, read_afsr1_el1());
171742e35d2fSJayanth Dodderi Chidanand 	write_el1_ctx_common(ctx, contextidr_el1, read_contextidr_el1());
171842e35d2fSJayanth Dodderi Chidanand 	write_el1_ctx_common(ctx, vbar_el1, read_vbar_el1());
171942e35d2fSJayanth Dodderi Chidanand 	write_el1_ctx_common(ctx, mdccint_el1, read_mdccint_el1());
172042e35d2fSJayanth Dodderi Chidanand 	write_el1_ctx_common(ctx, mdscr_el1, read_mdscr_el1());
172159f8882bSJayanth Dodderi Chidanand 
17226595f4cbSIgor Podgainõi 	write_el1_ctx_common_sysreg128(ctx, par_el1, read_par_el1());
17236595f4cbSIgor Podgainõi 	write_el1_ctx_common_sysreg128(ctx, ttbr0_el1, read_ttbr0_el1());
17246595f4cbSIgor Podgainõi 	write_el1_ctx_common_sysreg128(ctx, ttbr1_el1, read_ttbr1_el1());
17256595f4cbSIgor Podgainõi 
172642e35d2fSJayanth Dodderi Chidanand 	if (CTX_INCLUDE_AARCH32_REGS) {
172742e35d2fSJayanth Dodderi Chidanand 		/* Save Aarch32 registers */
172842e35d2fSJayanth Dodderi Chidanand 		write_el1_ctx_aarch32(ctx, spsr_abt, read_spsr_abt());
172942e35d2fSJayanth Dodderi Chidanand 		write_el1_ctx_aarch32(ctx, spsr_und, read_spsr_und());
173042e35d2fSJayanth Dodderi Chidanand 		write_el1_ctx_aarch32(ctx, spsr_irq, read_spsr_irq());
173142e35d2fSJayanth Dodderi Chidanand 		write_el1_ctx_aarch32(ctx, spsr_fiq, read_spsr_fiq());
173242e35d2fSJayanth Dodderi Chidanand 		write_el1_ctx_aarch32(ctx, dacr32_el2, read_dacr32_el2());
173342e35d2fSJayanth Dodderi Chidanand 		write_el1_ctx_aarch32(ctx, ifsr32_el2, read_ifsr32_el2());
173442e35d2fSJayanth Dodderi Chidanand 	}
173559f8882bSJayanth Dodderi Chidanand 
173642e35d2fSJayanth Dodderi Chidanand 	if (NS_TIMER_SWITCH) {
173742e35d2fSJayanth Dodderi Chidanand 		/* Save NS Timer registers */
173842e35d2fSJayanth Dodderi Chidanand 		write_el1_ctx_arch_timer(ctx, cntp_ctl_el0, read_cntp_ctl_el0());
173942e35d2fSJayanth Dodderi Chidanand 		write_el1_ctx_arch_timer(ctx, cntp_cval_el0, read_cntp_cval_el0());
174042e35d2fSJayanth Dodderi Chidanand 		write_el1_ctx_arch_timer(ctx, cntv_ctl_el0, read_cntv_ctl_el0());
174142e35d2fSJayanth Dodderi Chidanand 		write_el1_ctx_arch_timer(ctx, cntv_cval_el0, read_cntv_cval_el0());
174242e35d2fSJayanth Dodderi Chidanand 		write_el1_ctx_arch_timer(ctx, cntkctl_el1, read_cntkctl_el1());
174342e35d2fSJayanth Dodderi Chidanand 	}
174459f8882bSJayanth Dodderi Chidanand 
174542e35d2fSJayanth Dodderi Chidanand 	if (is_feat_mte2_supported()) {
174642e35d2fSJayanth Dodderi Chidanand 		write_el1_ctx_mte2(ctx, tfsre0_el1, read_tfsre0_el1());
174742e35d2fSJayanth Dodderi Chidanand 		write_el1_ctx_mte2(ctx, tfsr_el1, read_tfsr_el1());
174842e35d2fSJayanth Dodderi Chidanand 		write_el1_ctx_mte2(ctx, rgsr_el1, read_rgsr_el1());
174942e35d2fSJayanth Dodderi Chidanand 		write_el1_ctx_mte2(ctx, gcr_el1, read_gcr_el1());
175042e35d2fSJayanth Dodderi Chidanand 	}
175159f8882bSJayanth Dodderi Chidanand 
1752ed9bb824SMadhukar Pappireddy 	if (is_feat_ras_supported()) {
175342e35d2fSJayanth Dodderi Chidanand 		write_el1_ctx_ras(ctx, disr_el1, read_disr_el1());
1754ed9bb824SMadhukar Pappireddy 	}
1755ed9bb824SMadhukar Pappireddy 
1756ed9bb824SMadhukar Pappireddy 	if (is_feat_s1pie_supported()) {
175742e35d2fSJayanth Dodderi Chidanand 		write_el1_ctx_s1pie(ctx, pire0_el1, read_pire0_el1());
175842e35d2fSJayanth Dodderi Chidanand 		write_el1_ctx_s1pie(ctx, pir_el1, read_pir_el1());
1759ed9bb824SMadhukar Pappireddy 	}
1760ed9bb824SMadhukar Pappireddy 
1761ed9bb824SMadhukar Pappireddy 	if (is_feat_s1poe_supported()) {
176242e35d2fSJayanth Dodderi Chidanand 		write_el1_ctx_s1poe(ctx, por_el1, read_por_el1());
1763ed9bb824SMadhukar Pappireddy 	}
1764ed9bb824SMadhukar Pappireddy 
1765ed9bb824SMadhukar Pappireddy 	if (is_feat_s2poe_supported()) {
176642e35d2fSJayanth Dodderi Chidanand 		write_el1_ctx_s2poe(ctx, s2por_el1, read_s2por_el1());
1767ed9bb824SMadhukar Pappireddy 	}
1768ed9bb824SMadhukar Pappireddy 
1769ed9bb824SMadhukar Pappireddy 	if (is_feat_tcr2_supported()) {
177042e35d2fSJayanth Dodderi Chidanand 		write_el1_ctx_tcr2(ctx, tcr2_el1, read_tcr2_el1());
1771ed9bb824SMadhukar Pappireddy 	}
1772d6c76e6cSMadhukar Pappireddy 
1773d6c76e6cSMadhukar Pappireddy 	if (is_feat_trf_supported()) {
177442e35d2fSJayanth Dodderi Chidanand 		write_el1_ctx_trf(ctx, trfcr_el1, read_trfcr_el1());
1775d6c76e6cSMadhukar Pappireddy 	}
1776d6c76e6cSMadhukar Pappireddy 
1777d6c76e6cSMadhukar Pappireddy 	if (is_feat_csv2_2_supported()) {
177842e35d2fSJayanth Dodderi Chidanand 		write_el1_ctx_csv2_2(ctx, scxtnum_el0, read_scxtnum_el0());
177942e35d2fSJayanth Dodderi Chidanand 		write_el1_ctx_csv2_2(ctx, scxtnum_el1, read_scxtnum_el1());
1780d6c76e6cSMadhukar Pappireddy 	}
1781d6c76e6cSMadhukar Pappireddy 
1782d6c76e6cSMadhukar Pappireddy 	if (is_feat_gcs_supported()) {
178342e35d2fSJayanth Dodderi Chidanand 		write_el1_ctx_gcs(ctx, gcscr_el1, read_gcscr_el1());
178442e35d2fSJayanth Dodderi Chidanand 		write_el1_ctx_gcs(ctx, gcscre0_el1, read_gcscre0_el1());
178542e35d2fSJayanth Dodderi Chidanand 		write_el1_ctx_gcs(ctx, gcspr_el1, read_gcspr_el1());
178642e35d2fSJayanth Dodderi Chidanand 		write_el1_ctx_gcs(ctx, gcspr_el0, read_gcspr_el0());
1787d6c76e6cSMadhukar Pappireddy 	}
17886d0433f0SJayanth Dodderi Chidanand 
17896d0433f0SJayanth Dodderi Chidanand 	if (is_feat_the_supported()) {
17906595f4cbSIgor Podgainõi 		write_el1_ctx_the_sysreg128(ctx, rcwmask_el1, read_rcwmask_el1());
17916595f4cbSIgor Podgainõi 		write_el1_ctx_the_sysreg128(ctx, rcwsmask_el1, read_rcwsmask_el1());
17926d0433f0SJayanth Dodderi Chidanand 	}
17936d0433f0SJayanth Dodderi Chidanand 
17944ec4e545SJayanth Dodderi Chidanand 	if (is_feat_sctlr2_supported()) {
17954ec4e545SJayanth Dodderi Chidanand 		write_el1_ctx_sctlr2(ctx, sctlr2_el1, read_sctlr2_el1());
17964ec4e545SJayanth Dodderi Chidanand 	}
17974ec4e545SJayanth Dodderi Chidanand 
179819d52a83SAndre Przywara 	if (is_feat_ls64_accdata_supported()) {
179919d52a83SAndre Przywara 		write_el1_ctx_ls64(ctx, accdata_el1, read_accdata_el1());
180019d52a83SAndre Przywara 	}
180159f8882bSJayanth Dodderi Chidanand }
180259f8882bSJayanth Dodderi Chidanand 
180359f8882bSJayanth Dodderi Chidanand static void el1_sysregs_context_restore(el1_sysregs_t *ctx)
180459f8882bSJayanth Dodderi Chidanand {
180542e35d2fSJayanth Dodderi Chidanand 	write_spsr_el1(read_el1_ctx_common(ctx, spsr_el1));
180642e35d2fSJayanth Dodderi Chidanand 	write_elr_el1(read_el1_ctx_common(ctx, elr_el1));
180759f8882bSJayanth Dodderi Chidanand 
180859b7c0a0SJayanth Dodderi Chidanand #if (!ERRATA_SPECULATIVE_AT)
180942e35d2fSJayanth Dodderi Chidanand 	write_sctlr_el1(read_el1_ctx_common(ctx, sctlr_el1));
181042e35d2fSJayanth Dodderi Chidanand 	write_tcr_el1(read_el1_ctx_common(ctx, tcr_el1));
181159f8882bSJayanth Dodderi Chidanand #endif /* (!ERRATA_SPECULATIVE_AT) */
181259f8882bSJayanth Dodderi Chidanand 
181342e35d2fSJayanth Dodderi Chidanand 	write_cpacr_el1(read_el1_ctx_common(ctx, cpacr_el1));
181442e35d2fSJayanth Dodderi Chidanand 	write_csselr_el1(read_el1_ctx_common(ctx, csselr_el1));
181542e35d2fSJayanth Dodderi Chidanand 	write_sp_el1(read_el1_ctx_common(ctx, sp_el1));
181642e35d2fSJayanth Dodderi Chidanand 	write_esr_el1(read_el1_ctx_common(ctx, esr_el1));
181742e35d2fSJayanth Dodderi Chidanand 	write_ttbr0_el1(read_el1_ctx_common(ctx, ttbr0_el1));
181842e35d2fSJayanth Dodderi Chidanand 	write_ttbr1_el1(read_el1_ctx_common(ctx, ttbr1_el1));
181942e35d2fSJayanth Dodderi Chidanand 	write_mair_el1(read_el1_ctx_common(ctx, mair_el1));
182042e35d2fSJayanth Dodderi Chidanand 	write_amair_el1(read_el1_ctx_common(ctx, amair_el1));
182142e35d2fSJayanth Dodderi Chidanand 	write_actlr_el1(read_el1_ctx_common(ctx, actlr_el1));
182242e35d2fSJayanth Dodderi Chidanand 	write_tpidr_el1(read_el1_ctx_common(ctx, tpidr_el1));
182342e35d2fSJayanth Dodderi Chidanand 	write_tpidr_el0(read_el1_ctx_common(ctx, tpidr_el0));
182442e35d2fSJayanth Dodderi Chidanand 	write_tpidrro_el0(read_el1_ctx_common(ctx, tpidrro_el0));
182542e35d2fSJayanth Dodderi Chidanand 	write_par_el1(read_el1_ctx_common(ctx, par_el1));
182642e35d2fSJayanth Dodderi Chidanand 	write_far_el1(read_el1_ctx_common(ctx, far_el1));
182742e35d2fSJayanth Dodderi Chidanand 	write_afsr0_el1(read_el1_ctx_common(ctx, afsr0_el1));
182842e35d2fSJayanth Dodderi Chidanand 	write_afsr1_el1(read_el1_ctx_common(ctx, afsr1_el1));
182942e35d2fSJayanth Dodderi Chidanand 	write_contextidr_el1(read_el1_ctx_common(ctx, contextidr_el1));
183042e35d2fSJayanth Dodderi Chidanand 	write_vbar_el1(read_el1_ctx_common(ctx, vbar_el1));
183142e35d2fSJayanth Dodderi Chidanand 	write_mdccint_el1(read_el1_ctx_common(ctx, mdccint_el1));
183242e35d2fSJayanth Dodderi Chidanand 	write_mdscr_el1(read_el1_ctx_common(ctx, mdscr_el1));
183359f8882bSJayanth Dodderi Chidanand 
183442e35d2fSJayanth Dodderi Chidanand 	if (CTX_INCLUDE_AARCH32_REGS) {
183542e35d2fSJayanth Dodderi Chidanand 		/* Restore Aarch32 registers */
183642e35d2fSJayanth Dodderi Chidanand 		write_spsr_abt(read_el1_ctx_aarch32(ctx, spsr_abt));
183742e35d2fSJayanth Dodderi Chidanand 		write_spsr_und(read_el1_ctx_aarch32(ctx, spsr_und));
183842e35d2fSJayanth Dodderi Chidanand 		write_spsr_irq(read_el1_ctx_aarch32(ctx, spsr_irq));
183942e35d2fSJayanth Dodderi Chidanand 		write_spsr_fiq(read_el1_ctx_aarch32(ctx, spsr_fiq));
184042e35d2fSJayanth Dodderi Chidanand 		write_dacr32_el2(read_el1_ctx_aarch32(ctx, dacr32_el2));
184142e35d2fSJayanth Dodderi Chidanand 		write_ifsr32_el2(read_el1_ctx_aarch32(ctx, ifsr32_el2));
184242e35d2fSJayanth Dodderi Chidanand 	}
184359f8882bSJayanth Dodderi Chidanand 
184442e35d2fSJayanth Dodderi Chidanand 	if (NS_TIMER_SWITCH) {
184542e35d2fSJayanth Dodderi Chidanand 		/* Restore NS Timer registers */
184642e35d2fSJayanth Dodderi Chidanand 		write_cntp_ctl_el0(read_el1_ctx_arch_timer(ctx, cntp_ctl_el0));
184742e35d2fSJayanth Dodderi Chidanand 		write_cntp_cval_el0(read_el1_ctx_arch_timer(ctx, cntp_cval_el0));
184842e35d2fSJayanth Dodderi Chidanand 		write_cntv_ctl_el0(read_el1_ctx_arch_timer(ctx, cntv_ctl_el0));
184942e35d2fSJayanth Dodderi Chidanand 		write_cntv_cval_el0(read_el1_ctx_arch_timer(ctx, cntv_cval_el0));
185042e35d2fSJayanth Dodderi Chidanand 		write_cntkctl_el1(read_el1_ctx_arch_timer(ctx, cntkctl_el1));
185142e35d2fSJayanth Dodderi Chidanand 	}
185259f8882bSJayanth Dodderi Chidanand 
185342e35d2fSJayanth Dodderi Chidanand 	if (is_feat_mte2_supported()) {
185442e35d2fSJayanth Dodderi Chidanand 		write_tfsre0_el1(read_el1_ctx_mte2(ctx, tfsre0_el1));
185542e35d2fSJayanth Dodderi Chidanand 		write_tfsr_el1(read_el1_ctx_mte2(ctx, tfsr_el1));
185642e35d2fSJayanth Dodderi Chidanand 		write_rgsr_el1(read_el1_ctx_mte2(ctx, rgsr_el1));
185742e35d2fSJayanth Dodderi Chidanand 		write_gcr_el1(read_el1_ctx_mte2(ctx, gcr_el1));
185842e35d2fSJayanth Dodderi Chidanand 	}
185959f8882bSJayanth Dodderi Chidanand 
1860ed9bb824SMadhukar Pappireddy 	if (is_feat_ras_supported()) {
186142e35d2fSJayanth Dodderi Chidanand 		write_disr_el1(read_el1_ctx_ras(ctx, disr_el1));
1862ed9bb824SMadhukar Pappireddy 	}
1863ed9bb824SMadhukar Pappireddy 
1864ed9bb824SMadhukar Pappireddy 	if (is_feat_s1pie_supported()) {
186542e35d2fSJayanth Dodderi Chidanand 		write_pire0_el1(read_el1_ctx_s1pie(ctx, pire0_el1));
186642e35d2fSJayanth Dodderi Chidanand 		write_pir_el1(read_el1_ctx_s1pie(ctx, pir_el1));
1867ed9bb824SMadhukar Pappireddy 	}
1868ed9bb824SMadhukar Pappireddy 
1869ed9bb824SMadhukar Pappireddy 	if (is_feat_s1poe_supported()) {
187042e35d2fSJayanth Dodderi Chidanand 		write_por_el1(read_el1_ctx_s1poe(ctx, por_el1));
1871ed9bb824SMadhukar Pappireddy 	}
1872ed9bb824SMadhukar Pappireddy 
1873ed9bb824SMadhukar Pappireddy 	if (is_feat_s2poe_supported()) {
187442e35d2fSJayanth Dodderi Chidanand 		write_s2por_el1(read_el1_ctx_s2poe(ctx, s2por_el1));
1875ed9bb824SMadhukar Pappireddy 	}
1876ed9bb824SMadhukar Pappireddy 
1877ed9bb824SMadhukar Pappireddy 	if (is_feat_tcr2_supported()) {
187842e35d2fSJayanth Dodderi Chidanand 		write_tcr2_el1(read_el1_ctx_tcr2(ctx, tcr2_el1));
1879ed9bb824SMadhukar Pappireddy 	}
1880d6c76e6cSMadhukar Pappireddy 
1881d6c76e6cSMadhukar Pappireddy 	if (is_feat_trf_supported()) {
188242e35d2fSJayanth Dodderi Chidanand 		write_trfcr_el1(read_el1_ctx_trf(ctx, trfcr_el1));
1883d6c76e6cSMadhukar Pappireddy 	}
1884d6c76e6cSMadhukar Pappireddy 
1885d6c76e6cSMadhukar Pappireddy 	if (is_feat_csv2_2_supported()) {
188642e35d2fSJayanth Dodderi Chidanand 		write_scxtnum_el0(read_el1_ctx_csv2_2(ctx, scxtnum_el0));
188742e35d2fSJayanth Dodderi Chidanand 		write_scxtnum_el1(read_el1_ctx_csv2_2(ctx, scxtnum_el1));
1888d6c76e6cSMadhukar Pappireddy 	}
1889d6c76e6cSMadhukar Pappireddy 
1890d6c76e6cSMadhukar Pappireddy 	if (is_feat_gcs_supported()) {
189142e35d2fSJayanth Dodderi Chidanand 		write_gcscr_el1(read_el1_ctx_gcs(ctx, gcscr_el1));
189242e35d2fSJayanth Dodderi Chidanand 		write_gcscre0_el1(read_el1_ctx_gcs(ctx, gcscre0_el1));
189342e35d2fSJayanth Dodderi Chidanand 		write_gcspr_el1(read_el1_ctx_gcs(ctx, gcspr_el1));
189442e35d2fSJayanth Dodderi Chidanand 		write_gcspr_el0(read_el1_ctx_gcs(ctx, gcspr_el0));
1895d6c76e6cSMadhukar Pappireddy 	}
18966d0433f0SJayanth Dodderi Chidanand 
18976d0433f0SJayanth Dodderi Chidanand 	if (is_feat_the_supported()) {
18986d0433f0SJayanth Dodderi Chidanand 		write_rcwmask_el1(read_el1_ctx_the(ctx, rcwmask_el1));
18996d0433f0SJayanth Dodderi Chidanand 		write_rcwsmask_el1(read_el1_ctx_the(ctx, rcwsmask_el1));
19006d0433f0SJayanth Dodderi Chidanand 	}
19014ec4e545SJayanth Dodderi Chidanand 
19024ec4e545SJayanth Dodderi Chidanand 	if (is_feat_sctlr2_supported()) {
19034ec4e545SJayanth Dodderi Chidanand 		write_sctlr2_el1(read_el1_ctx_sctlr2(ctx, sctlr2_el1));
19044ec4e545SJayanth Dodderi Chidanand 	}
19054ec4e545SJayanth Dodderi Chidanand 
190619d52a83SAndre Przywara 	if (is_feat_ls64_accdata_supported()) {
190719d52a83SAndre Przywara 		write_accdata_el1(read_el1_ctx_ls64(ctx, accdata_el1));
190819d52a83SAndre Przywara 	}
190959f8882bSJayanth Dodderi Chidanand }
191059f8882bSJayanth Dodderi Chidanand 
19118b95e848SZelalem Aweke /*******************************************************************************
1912a0674ab0SJayanth Dodderi Chidanand  * The next couple of functions are used by runtime services to save and restore
1913a0674ab0SJayanth Dodderi Chidanand  * EL1 context on the 'cpu_context' structure for the specified security state.
1914532ed618SSoby Mathew  ******************************************************************************/
1915532ed618SSoby Mathew void cm_el1_sysregs_context_save(uint32_t security_state)
1916532ed618SSoby Mathew {
1917532ed618SSoby Mathew 	cpu_context_t *ctx;
1918532ed618SSoby Mathew 
1919532ed618SSoby Mathew 	ctx = cm_get_context(security_state);
1920a0fee747SAntonio Nino Diaz 	assert(ctx != NULL);
1921532ed618SSoby Mathew 
19222825946eSMax Shvetsov 	el1_sysregs_context_save(get_el1_sysregs_ctx(ctx));
192317b4c0ddSDimitris Papastamos 
192417b4c0ddSDimitris Papastamos #if IMAGE_BL31
1925858dc35cSMaheedhar Bollapalli 	if (security_state == SECURE) {
192617b4c0ddSDimitris Papastamos 		PUBLISH_EVENT(cm_exited_secure_world);
1927858dc35cSMaheedhar Bollapalli 	} else {
192817b4c0ddSDimitris Papastamos 		PUBLISH_EVENT(cm_exited_normal_world);
1929858dc35cSMaheedhar Bollapalli 	}
193017b4c0ddSDimitris Papastamos #endif
1931532ed618SSoby Mathew }
1932532ed618SSoby Mathew 
1933532ed618SSoby Mathew void cm_el1_sysregs_context_restore(uint32_t security_state)
1934532ed618SSoby Mathew {
1935532ed618SSoby Mathew 	cpu_context_t *ctx;
1936532ed618SSoby Mathew 
1937532ed618SSoby Mathew 	ctx = cm_get_context(security_state);
1938a0fee747SAntonio Nino Diaz 	assert(ctx != NULL);
1939532ed618SSoby Mathew 
19402825946eSMax Shvetsov 	el1_sysregs_context_restore(get_el1_sysregs_ctx(ctx));
194117b4c0ddSDimitris Papastamos 
194217b4c0ddSDimitris Papastamos #if IMAGE_BL31
1943858dc35cSMaheedhar Bollapalli 	if (security_state == SECURE) {
194417b4c0ddSDimitris Papastamos 		PUBLISH_EVENT(cm_entering_secure_world);
1945858dc35cSMaheedhar Bollapalli 	} else {
194617b4c0ddSDimitris Papastamos 		PUBLISH_EVENT(cm_entering_normal_world);
1947858dc35cSMaheedhar Bollapalli 	}
194817b4c0ddSDimitris Papastamos #endif
1949532ed618SSoby Mathew }
1950532ed618SSoby Mathew 
1951a0674ab0SJayanth Dodderi Chidanand #endif /* ((IMAGE_BL1) || (IMAGE_BL31 && (!CTX_INCLUDE_EL2_REGS))) */
1952a0674ab0SJayanth Dodderi Chidanand 
1953532ed618SSoby Mathew /*******************************************************************************
1954532ed618SSoby Mathew  * This function populates ELR_EL3 member of 'cpu_context' pertaining to the
1955532ed618SSoby Mathew  * given security state with the given entrypoint
1956532ed618SSoby Mathew  ******************************************************************************/
1957532ed618SSoby Mathew void cm_set_elr_el3(uint32_t security_state, uintptr_t entrypoint)
1958532ed618SSoby Mathew {
1959532ed618SSoby Mathew 	cpu_context_t *ctx;
1960532ed618SSoby Mathew 	el3_state_t *state;
1961532ed618SSoby Mathew 
1962532ed618SSoby Mathew 	ctx = cm_get_context(security_state);
1963a0fee747SAntonio Nino Diaz 	assert(ctx != NULL);
1964532ed618SSoby Mathew 
1965532ed618SSoby Mathew 	/* Populate EL3 state so that ERET jumps to the correct entry */
1966532ed618SSoby Mathew 	state = get_el3state_ctx(ctx);
1967532ed618SSoby Mathew 	write_ctx_reg(state, CTX_ELR_EL3, entrypoint);
1968532ed618SSoby Mathew }
1969532ed618SSoby Mathew 
1970532ed618SSoby Mathew /*******************************************************************************
1971532ed618SSoby Mathew  * This function populates ELR_EL3 and SPSR_EL3 members of 'cpu_context'
1972532ed618SSoby Mathew  * pertaining to the given security state
1973532ed618SSoby Mathew  ******************************************************************************/
1974532ed618SSoby Mathew void cm_set_elr_spsr_el3(uint32_t security_state,
1975532ed618SSoby Mathew 			uintptr_t entrypoint, uint32_t spsr)
1976532ed618SSoby Mathew {
1977532ed618SSoby Mathew 	cpu_context_t *ctx;
1978532ed618SSoby Mathew 	el3_state_t *state;
1979532ed618SSoby Mathew 
1980532ed618SSoby Mathew 	ctx = cm_get_context(security_state);
1981a0fee747SAntonio Nino Diaz 	assert(ctx != NULL);
1982532ed618SSoby Mathew 
1983532ed618SSoby Mathew 	/* Populate EL3 state so that ERET jumps to the correct entry */
1984532ed618SSoby Mathew 	state = get_el3state_ctx(ctx);
1985532ed618SSoby Mathew 	write_ctx_reg(state, CTX_ELR_EL3, entrypoint);
1986532ed618SSoby Mathew 	write_ctx_reg(state, CTX_SPSR_EL3, spsr);
1987532ed618SSoby Mathew }
1988532ed618SSoby Mathew 
1989532ed618SSoby Mathew /*******************************************************************************
1990532ed618SSoby Mathew  * This function updates a single bit in the SCR_EL3 member of the 'cpu_context'
1991532ed618SSoby Mathew  * pertaining to the given security state using the value and bit position
1992532ed618SSoby Mathew  * specified in the parameters. It preserves all other bits.
1993532ed618SSoby Mathew  ******************************************************************************/
1994532ed618SSoby Mathew void cm_write_scr_el3_bit(uint32_t security_state,
1995532ed618SSoby Mathew 			  uint32_t bit_pos,
1996532ed618SSoby Mathew 			  uint32_t value)
1997532ed618SSoby Mathew {
1998532ed618SSoby Mathew 	cpu_context_t *ctx;
1999532ed618SSoby Mathew 	el3_state_t *state;
2000f1be00daSLouis Mayencourt 	u_register_t scr_el3;
2001532ed618SSoby Mathew 
2002532ed618SSoby Mathew 	ctx = cm_get_context(security_state);
2003a0fee747SAntonio Nino Diaz 	assert(ctx != NULL);
2004532ed618SSoby Mathew 
2005532ed618SSoby Mathew 	/* Ensure that the bit position is a valid one */
2006d7b5f408SJimmy Brisson 	assert(((1UL << bit_pos) & SCR_VALID_BIT_MASK) != 0U);
2007532ed618SSoby Mathew 
2008532ed618SSoby Mathew 	/* Ensure that the 'value' is only a bit wide */
2009a0fee747SAntonio Nino Diaz 	assert(value <= 1U);
2010532ed618SSoby Mathew 
2011532ed618SSoby Mathew 	/*
2012532ed618SSoby Mathew 	 * Get the SCR_EL3 value from the cpu context, clear the desired bit
2013532ed618SSoby Mathew 	 * and set it to its new value.
2014532ed618SSoby Mathew 	 */
2015532ed618SSoby Mathew 	state = get_el3state_ctx(ctx);
2016f1be00daSLouis Mayencourt 	scr_el3 = read_ctx_reg(state, CTX_SCR_EL3);
2017d7b5f408SJimmy Brisson 	scr_el3 &= ~(1UL << bit_pos);
2018f1be00daSLouis Mayencourt 	scr_el3 |= (u_register_t)value << bit_pos;
2019532ed618SSoby Mathew 	write_ctx_reg(state, CTX_SCR_EL3, scr_el3);
2020532ed618SSoby Mathew }
2021532ed618SSoby Mathew 
2022532ed618SSoby Mathew /*******************************************************************************
2023532ed618SSoby Mathew  * This function retrieves SCR_EL3 member of 'cpu_context' pertaining to the
2024532ed618SSoby Mathew  * given security state.
2025532ed618SSoby Mathew  ******************************************************************************/
2026f1be00daSLouis Mayencourt u_register_t cm_get_scr_el3(uint32_t security_state)
2027532ed618SSoby Mathew {
202854c9c68aSNithin G 	const cpu_context_t *ctx;
202954c9c68aSNithin G 	const el3_state_t *state;
2030532ed618SSoby Mathew 
2031532ed618SSoby Mathew 	ctx = cm_get_context(security_state);
2032a0fee747SAntonio Nino Diaz 	assert(ctx != NULL);
2033532ed618SSoby Mathew 
2034532ed618SSoby Mathew 	/* Populate EL3 state so that ERET jumps to the correct entry */
2035532ed618SSoby Mathew 	state = get_el3state_ctx(ctx);
2036f1be00daSLouis Mayencourt 	return read_ctx_reg(state, CTX_SCR_EL3);
2037532ed618SSoby Mathew }
2038532ed618SSoby Mathew 
2039532ed618SSoby Mathew /*******************************************************************************
2040532ed618SSoby Mathew  * This function is used to program the context that's used for exception
2041532ed618SSoby Mathew  * return. This initializes the SP_EL3 to a pointer to a 'cpu_context' set for
2042532ed618SSoby Mathew  * the required security state
2043532ed618SSoby Mathew  ******************************************************************************/
2044532ed618SSoby Mathew void cm_set_next_eret_context(uint32_t security_state)
2045532ed618SSoby Mathew {
2046532ed618SSoby Mathew 	cpu_context_t *ctx;
2047532ed618SSoby Mathew 
2048532ed618SSoby Mathew 	ctx = cm_get_context(security_state);
2049a0fee747SAntonio Nino Diaz 	assert(ctx != NULL);
2050532ed618SSoby Mathew 
2051532ed618SSoby Mathew 	cm_set_next_context(ctx);
2052532ed618SSoby Mathew }
2053