1532ed618SSoby Mathew /* 27455cd17SGovindraj Raja * Copyright (c) 2013-2025, Arm Limited and Contributors. All rights reserved. 32b28727eSVarun Wadekar * Copyright (c) 2022, NVIDIA Corporation. All rights reserved. 4532ed618SSoby Mathew * 582cb2c1aSdp-arm * SPDX-License-Identifier: BSD-3-Clause 6532ed618SSoby Mathew */ 7532ed618SSoby Mathew 8532ed618SSoby Mathew #include <assert.h> 940daecc1SAntonio Nino Diaz #include <stdbool.h> 10532ed618SSoby Mathew #include <string.h> 1109d40e0eSAntonio Nino Diaz 1209d40e0eSAntonio Nino Diaz #include <platform_def.h> 1309d40e0eSAntonio Nino Diaz 1409d40e0eSAntonio Nino Diaz #include <arch.h> 1509d40e0eSAntonio Nino Diaz #include <arch_helpers.h> 16b7e398d6SSoby Mathew #include <arch_features.h> 1709d40e0eSAntonio Nino Diaz #include <bl31/interrupt_mgmt.h> 1809d40e0eSAntonio Nino Diaz #include <common/bl_common.h> 19885e2683SClaus Pedersen #include <common/debug.h> 2009d40e0eSAntonio Nino Diaz #include <context.h> 218b95e848SZelalem Aweke #include <drivers/arm/gicv3.h> 22721249b0SArvind Ram Prakash #include <lib/cpus/cpu_ops.h> 23721249b0SArvind Ram Prakash #include <lib/cpus/errata.h> 2409d40e0eSAntonio Nino Diaz #include <lib/el3_runtime/context_mgmt.h> 25461c0a5dSElizabeth Ho #include <lib/el3_runtime/cpu_data.h> 2609d40e0eSAntonio Nino Diaz #include <lib/el3_runtime/pubsub_events.h> 2709d40e0eSAntonio Nino Diaz #include <lib/extensions/amu.h> 28744ad974Sjohpow01 #include <lib/extensions/brbe.h> 2983271d5aSArvind Ram Prakash #include <lib/extensions/debug_v8p9.h> 3033e6aaacSArvind Ram Prakash #include <lib/extensions/fgt2.h> 31a57e18e4SArvind Ram Prakash #include <lib/extensions/fpmr.h> 3209d40e0eSAntonio Nino Diaz #include <lib/extensions/mpam.h> 33c73686a1SBoyan Karatotev #include <lib/extensions/pmuv3.h> 34dc78e62dSjohpow01 #include <lib/extensions/sme.h> 3509d40e0eSAntonio Nino Diaz #include <lib/extensions/spe.h> 3609d40e0eSAntonio Nino Diaz #include <lib/extensions/sve.h> 3730655136SGovindraj Raja #include <lib/extensions/sysreg128.h> 38d4582d30SManish V Badarkhe #include <lib/extensions/sys_reg_trace.h> 39f4303d05SJayanth Dodderi Chidanand #include <lib/extensions/tcr2.h> 40813524eaSManish V Badarkhe #include <lib/extensions/trbe.h> 418fcd3d96SManish V Badarkhe #include <lib/extensions/trf.h> 4209d40e0eSAntonio Nino Diaz #include <lib/utils.h> 43532ed618SSoby Mathew 44781d07a4SJayanth Dodderi Chidanand #if ENABLE_FEAT_TWED 45781d07a4SJayanth Dodderi Chidanand /* Make sure delay value fits within the range(0-15) */ 46781d07a4SJayanth Dodderi Chidanand CASSERT(((TWED_DELAY & ~SCR_TWEDEL_MASK) == 0U), assert_twed_delay_value_check); 47781d07a4SJayanth Dodderi Chidanand #endif /* ENABLE_FEAT_TWED */ 48532ed618SSoby Mathew 49461c0a5dSElizabeth Ho per_world_context_t per_world_context[CPU_DATA_CONTEXT_NUM]; 50461c0a5dSElizabeth Ho static bool has_secure_perworld_init; 51461c0a5dSElizabeth Ho 5224a70738SBoyan Karatotev static void manage_extensions_nonsecure(cpu_context_t *ctx); 53781d07a4SJayanth Dodderi Chidanand static void manage_extensions_secure(cpu_context_t *ctx); 54461c0a5dSElizabeth Ho static void manage_extensions_secure_per_world(void); 55b515f541SZelalem Aweke 56a0674ab0SJayanth Dodderi Chidanand #if ((IMAGE_BL1) || (IMAGE_BL31 && (!CTX_INCLUDE_EL2_REGS))) 57b515f541SZelalem Aweke static void setup_el1_context(cpu_context_t *ctx, const struct entry_point_info *ep) 58b515f541SZelalem Aweke { 59b515f541SZelalem Aweke u_register_t sctlr_elx, actlr_elx; 60b515f541SZelalem Aweke 61b515f541SZelalem Aweke /* 62b515f541SZelalem Aweke * Initialise SCTLR_EL1 to the reset value corresponding to the target 63b515f541SZelalem Aweke * execution state setting all fields rather than relying on the hw. 64b515f541SZelalem Aweke * Some fields have architecturally UNKNOWN reset values and these are 65b515f541SZelalem Aweke * set to zero. 66b515f541SZelalem Aweke * 67b515f541SZelalem Aweke * SCTLR.EE: Endianness is taken from the entrypoint attributes. 68b515f541SZelalem Aweke * 69b515f541SZelalem Aweke * SCTLR.M, SCTLR.C and SCTLR.I: These fields must be zero (as 70b515f541SZelalem Aweke * required by PSCI specification) 71b515f541SZelalem Aweke */ 72b515f541SZelalem Aweke sctlr_elx = (EP_GET_EE(ep->h.attr) != 0U) ? SCTLR_EE_BIT : 0UL; 73b515f541SZelalem Aweke if (GET_RW(ep->spsr) == MODE_RW_64) { 74b515f541SZelalem Aweke sctlr_elx |= SCTLR_EL1_RES1; 75b515f541SZelalem Aweke } else { 76b515f541SZelalem Aweke /* 77b515f541SZelalem Aweke * If the target execution state is AArch32 then the following 78b515f541SZelalem Aweke * fields need to be set. 79b515f541SZelalem Aweke * 80b515f541SZelalem Aweke * SCTRL_EL1.nTWE: Set to one so that EL0 execution of WFE 81b515f541SZelalem Aweke * instructions are not trapped to EL1. 82b515f541SZelalem Aweke * 83b515f541SZelalem Aweke * SCTLR_EL1.nTWI: Set to one so that EL0 execution of WFI 84b515f541SZelalem Aweke * instructions are not trapped to EL1. 85b515f541SZelalem Aweke * 86b515f541SZelalem Aweke * SCTLR_EL1.CP15BEN: Set to one to enable EL0 execution of the 87b515f541SZelalem Aweke * CP15DMB, CP15DSB, and CP15ISB instructions. 88b515f541SZelalem Aweke */ 89b515f541SZelalem Aweke sctlr_elx |= SCTLR_AARCH32_EL1_RES1 | SCTLR_CP15BEN_BIT 90b515f541SZelalem Aweke | SCTLR_NTWI_BIT | SCTLR_NTWE_BIT; 91b515f541SZelalem Aweke } 92b515f541SZelalem Aweke 93b515f541SZelalem Aweke /* 94b515f541SZelalem Aweke * If workaround of errata 764081 for Cortex-A75 is used then set 95b515f541SZelalem Aweke * SCTLR_EL1.IESB to enable Implicit Error Synchronization Barrier. 96b515f541SZelalem Aweke */ 977f152ea6SSona Mathew if (errata_a75_764081_applies()) { 98b515f541SZelalem Aweke sctlr_elx |= SCTLR_IESB_BIT; 997f152ea6SSona Mathew } 10059b7c0a0SJayanth Dodderi Chidanand 101b515f541SZelalem Aweke /* Store the initialised SCTLR_EL1 value in the cpu_context */ 102a0d9a973SJayanth Dodderi Chidanand write_ctx_sctlr_el1_reg_errata(ctx, sctlr_elx); 103b515f541SZelalem Aweke 104b515f541SZelalem Aweke /* 105b515f541SZelalem Aweke * Base the context ACTLR_EL1 on the current value, as it is 106b515f541SZelalem Aweke * implementation defined. The context restore process will write 107b515f541SZelalem Aweke * the value from the context to the actual register and can cause 108b515f541SZelalem Aweke * problems for processor cores that don't expect certain bits to 109b515f541SZelalem Aweke * be zero. 110b515f541SZelalem Aweke */ 111b515f541SZelalem Aweke actlr_elx = read_actlr_el1(); 11242e35d2fSJayanth Dodderi Chidanand write_el1_ctx_common(get_el1_sysregs_ctx(ctx), actlr_el1, actlr_elx); 113b515f541SZelalem Aweke } 114a0674ab0SJayanth Dodderi Chidanand #endif /* (IMAGE_BL1) || (IMAGE_BL31 && (!CTX_INCLUDE_EL2_REGS)) */ 115b515f541SZelalem Aweke 1162bbad1d1SZelalem Aweke /****************************************************************************** 1172bbad1d1SZelalem Aweke * This function performs initializations that are specific to SECURE state 1182bbad1d1SZelalem Aweke * and updates the cpu context specified by 'ctx'. 1192bbad1d1SZelalem Aweke *****************************************************************************/ 1202bbad1d1SZelalem Aweke static void setup_secure_context(cpu_context_t *ctx, const struct entry_point_info *ep) 121532ed618SSoby Mathew { 1222bbad1d1SZelalem Aweke u_register_t scr_el3; 1232bbad1d1SZelalem Aweke el3_state_t *state; 1242bbad1d1SZelalem Aweke 1252bbad1d1SZelalem Aweke state = get_el3state_ctx(ctx); 1262bbad1d1SZelalem Aweke scr_el3 = read_ctx_reg(state, CTX_SCR_EL3); 1272bbad1d1SZelalem Aweke 1282bbad1d1SZelalem Aweke #if defined(IMAGE_BL31) && !defined(SPD_spmd) 129532ed618SSoby Mathew /* 1302bbad1d1SZelalem Aweke * SCR_EL3.IRQ, SCR_EL3.FIQ: Enable the physical FIQ and IRQ routing as 1312bbad1d1SZelalem Aweke * indicated by the interrupt routing model for BL31. 132532ed618SSoby Mathew */ 1332bbad1d1SZelalem Aweke scr_el3 |= get_scr_el3_from_routing_model(SECURE); 1342bbad1d1SZelalem Aweke #endif 1352bbad1d1SZelalem Aweke 136ef0d0e54SGovindraj Raja /* Allow access to Allocation Tags when FEAT_MTE2 is implemented and enabled. */ 137ef0d0e54SGovindraj Raja if (is_feat_mte2_supported()) { 1382bbad1d1SZelalem Aweke scr_el3 |= SCR_ATA_BIT; 1392bbad1d1SZelalem Aweke } 1402bbad1d1SZelalem Aweke 1412bbad1d1SZelalem Aweke write_ctx_reg(state, CTX_SCR_EL3, scr_el3); 1422bbad1d1SZelalem Aweke 143b515f541SZelalem Aweke /* 144b515f541SZelalem Aweke * Initialize EL1 context registers unless SPMC is running 145b515f541SZelalem Aweke * at S-EL2. 146b515f541SZelalem Aweke */ 147a0674ab0SJayanth Dodderi Chidanand #if (!SPMD_SPM_AT_SEL2) 148b515f541SZelalem Aweke setup_el1_context(ctx, ep); 149b515f541SZelalem Aweke #endif 150b515f541SZelalem Aweke 1512bbad1d1SZelalem Aweke manage_extensions_secure(ctx); 152461c0a5dSElizabeth Ho 153461c0a5dSElizabeth Ho /** 154461c0a5dSElizabeth Ho * manage_extensions_secure_per_world api has to be executed once, 155461c0a5dSElizabeth Ho * as the registers getting initialised, maintain constant value across 156461c0a5dSElizabeth Ho * all the cpus for the secure world. 157461c0a5dSElizabeth Ho * Henceforth, this check ensures that the registers are initialised once 158461c0a5dSElizabeth Ho * and avoids re-initialization from multiple cores. 159461c0a5dSElizabeth Ho */ 160461c0a5dSElizabeth Ho if (!has_secure_perworld_init) { 161461c0a5dSElizabeth Ho manage_extensions_secure_per_world(); 162461c0a5dSElizabeth Ho } 1632bbad1d1SZelalem Aweke } 1642bbad1d1SZelalem Aweke 1652bbad1d1SZelalem Aweke #if ENABLE_RME 1662bbad1d1SZelalem Aweke /****************************************************************************** 1672bbad1d1SZelalem Aweke * This function performs initializations that are specific to REALM state 1682bbad1d1SZelalem Aweke * and updates the cpu context specified by 'ctx'. 1692bbad1d1SZelalem Aweke *****************************************************************************/ 1702bbad1d1SZelalem Aweke static void setup_realm_context(cpu_context_t *ctx, const struct entry_point_info *ep) 1712bbad1d1SZelalem Aweke { 1722bbad1d1SZelalem Aweke u_register_t scr_el3; 1732bbad1d1SZelalem Aweke el3_state_t *state; 1742bbad1d1SZelalem Aweke 1752bbad1d1SZelalem Aweke state = get_el3state_ctx(ctx); 1762bbad1d1SZelalem Aweke scr_el3 = read_ctx_reg(state, CTX_SCR_EL3); 1772bbad1d1SZelalem Aweke 17801cf14ddSMaksims Svecovs scr_el3 |= SCR_NS_BIT | SCR_NSE_BIT; 17901cf14ddSMaksims Svecovs 18030019d86SSona Mathew /* CSV2 version 2 and above */ 1817db710f0SAndre Przywara if (is_feat_csv2_2_supported()) { 18201cf14ddSMaksims Svecovs /* Enable access to the SCXTNUM_ELx registers. */ 18301cf14ddSMaksims Svecovs scr_el3 |= SCR_EnSCXT_BIT; 1847db710f0SAndre Przywara } 1852bbad1d1SZelalem Aweke 186b17fecd6SJavier Almansa Sobrino if (is_feat_sctlr2_supported()) { 187b17fecd6SJavier Almansa Sobrino /* Set the SCTLR2En bit in SCR_EL3 to enable access to 188b17fecd6SJavier Almansa Sobrino * SCTLR2_ELx registers. 189b17fecd6SJavier Almansa Sobrino */ 190b17fecd6SJavier Almansa Sobrino scr_el3 |= SCR_SCTLR2En_BIT; 191b17fecd6SJavier Almansa Sobrino } 192b17fecd6SJavier Almansa Sobrino 1932bbad1d1SZelalem Aweke write_ctx_reg(state, CTX_SCR_EL3, scr_el3); 1948c52ca8cSSona Mathew 1958c52ca8cSSona Mathew if (is_feat_fgt2_supported()) { 1968c52ca8cSSona Mathew fgt2_enable(ctx); 1978c52ca8cSSona Mathew } 1988c52ca8cSSona Mathew 1998c52ca8cSSona Mathew if (is_feat_debugv8p9_supported()) { 2008c52ca8cSSona Mathew debugv8p9_extended_bp_wp_enable(ctx); 2018c52ca8cSSona Mathew } 2028c52ca8cSSona Mathew 203*41ae0473SSona Mathew if (is_feat_brbe_supported()) { 204*41ae0473SSona Mathew brbe_enable(ctx); 205*41ae0473SSona Mathew } 2068c52ca8cSSona Mathew 2072bbad1d1SZelalem Aweke } 2082bbad1d1SZelalem Aweke #endif /* ENABLE_RME */ 2092bbad1d1SZelalem Aweke 2102bbad1d1SZelalem Aweke /****************************************************************************** 2112bbad1d1SZelalem Aweke * This function performs initializations that are specific to NON-SECURE state 2122bbad1d1SZelalem Aweke * and updates the cpu context specified by 'ctx'. 2132bbad1d1SZelalem Aweke *****************************************************************************/ 2142bbad1d1SZelalem Aweke static void setup_ns_context(cpu_context_t *ctx, const struct entry_point_info *ep) 2152bbad1d1SZelalem Aweke { 2162bbad1d1SZelalem Aweke u_register_t scr_el3; 2172bbad1d1SZelalem Aweke el3_state_t *state; 2182bbad1d1SZelalem Aweke 2192bbad1d1SZelalem Aweke state = get_el3state_ctx(ctx); 2202bbad1d1SZelalem Aweke scr_el3 = read_ctx_reg(state, CTX_SCR_EL3); 2212bbad1d1SZelalem Aweke 2222bbad1d1SZelalem Aweke /* SCR_NS: Set the NS bit */ 2232bbad1d1SZelalem Aweke scr_el3 |= SCR_NS_BIT; 2242bbad1d1SZelalem Aweke 225ef0d0e54SGovindraj Raja /* Allow access to Allocation Tags when FEAT_MTE2 is implemented and enabled. */ 226ef0d0e54SGovindraj Raja if (is_feat_mte2_supported()) { 2272bbad1d1SZelalem Aweke scr_el3 |= SCR_ATA_BIT; 228ef0d0e54SGovindraj Raja } 2292bbad1d1SZelalem Aweke 230f0c96a2eSBoyan Karatotev #if !CTX_INCLUDE_PAUTH_REGS 231f0c96a2eSBoyan Karatotev /* 232f0c96a2eSBoyan Karatotev * Pointer Authentication feature, if present, is always enabled by default 233f0c96a2eSBoyan Karatotev * for Non secure lower exception levels. We do not have an explicit 234f0c96a2eSBoyan Karatotev * flag to set it. 235f0c96a2eSBoyan Karatotev * CTX_INCLUDE_PAUTH_REGS flag, is explicitly used to enable for lower 236f0c96a2eSBoyan Karatotev * exception levels of secure and realm worlds. 237f0c96a2eSBoyan Karatotev * 238f0c96a2eSBoyan Karatotev * To prevent the leakage between the worlds during world switch, 239f0c96a2eSBoyan Karatotev * we enable it only for the non-secure world. 240f0c96a2eSBoyan Karatotev * 241f0c96a2eSBoyan Karatotev * If the Secure/realm world wants to use pointer authentication, 242f0c96a2eSBoyan Karatotev * CTX_INCLUDE_PAUTH_REGS must be explicitly set to 1, in which case 243f0c96a2eSBoyan Karatotev * it will be enabled globally for all the contexts. 244f0c96a2eSBoyan Karatotev * 245f0c96a2eSBoyan Karatotev * SCR_EL3.API: Set to one to not trap any PAuth instructions at ELs 246f0c96a2eSBoyan Karatotev * other than EL3 247f0c96a2eSBoyan Karatotev * 248f0c96a2eSBoyan Karatotev * SCR_EL3.APK: Set to one to not trap any PAuth key values at ELs other 249f0c96a2eSBoyan Karatotev * than EL3 250f0c96a2eSBoyan Karatotev */ 25179c0c7faSBoyan Karatotev if (is_armv8_3_pauth_present()) { 252f0c96a2eSBoyan Karatotev scr_el3 |= SCR_API_BIT | SCR_APK_BIT; 25379c0c7faSBoyan Karatotev } 254f0c96a2eSBoyan Karatotev #endif /* CTX_INCLUDE_PAUTH_REGS */ 255f0c96a2eSBoyan Karatotev 25646cc41d5SManish Pandey #if HANDLE_EA_EL3_FIRST_NS 25746cc41d5SManish Pandey /* SCR_EL3.EA: Route External Abort and SError Interrupt to EL3. */ 25846cc41d5SManish Pandey scr_el3 |= SCR_EA_BIT; 25946cc41d5SManish Pandey #endif 26046cc41d5SManish Pandey 26100e8f79cSManish Pandey #if RAS_TRAP_NS_ERR_REC_ACCESS 26200e8f79cSManish Pandey /* 26300e8f79cSManish Pandey * SCR_EL3.TERR: Trap Error record accesses. Accesses to the RAS ERR 26400e8f79cSManish Pandey * and RAS ERX registers from EL1 and EL2(from any security state) 26500e8f79cSManish Pandey * are trapped to EL3. 26600e8f79cSManish Pandey * Set here to trap only for NS EL1/EL2 26700e8f79cSManish Pandey */ 26800e8f79cSManish Pandey scr_el3 |= SCR_TERR_BIT; 26900e8f79cSManish Pandey #endif 27000e8f79cSManish Pandey 27130019d86SSona Mathew /* CSV2 version 2 and above */ 2727db710f0SAndre Przywara if (is_feat_csv2_2_supported()) { 27301cf14ddSMaksims Svecovs /* Enable access to the SCXTNUM_ELx registers. */ 27401cf14ddSMaksims Svecovs scr_el3 |= SCR_EnSCXT_BIT; 2757db710f0SAndre Przywara } 27601cf14ddSMaksims Svecovs 2772bbad1d1SZelalem Aweke #ifdef IMAGE_BL31 2782bbad1d1SZelalem Aweke /* 2792bbad1d1SZelalem Aweke * SCR_EL3.IRQ, SCR_EL3.FIQ: Enable the physical FIQ and IRQ routing as 2802bbad1d1SZelalem Aweke * indicated by the interrupt routing model for BL31. 2812bbad1d1SZelalem Aweke */ 2822bbad1d1SZelalem Aweke scr_el3 |= get_scr_el3_from_routing_model(NON_SECURE); 2832bbad1d1SZelalem Aweke #endif 2846d0433f0SJayanth Dodderi Chidanand 2856d0433f0SJayanth Dodderi Chidanand if (is_feat_the_supported()) { 2866d0433f0SJayanth Dodderi Chidanand /* Set the RCWMASKEn bit in SCR_EL3 to enable access to 2876d0433f0SJayanth Dodderi Chidanand * RCWMASK_EL1 and RCWSMASK_EL1 registers. 2886d0433f0SJayanth Dodderi Chidanand */ 2896d0433f0SJayanth Dodderi Chidanand scr_el3 |= SCR_RCWMASKEn_BIT; 2906d0433f0SJayanth Dodderi Chidanand } 2916d0433f0SJayanth Dodderi Chidanand 2924ec4e545SJayanth Dodderi Chidanand if (is_feat_sctlr2_supported()) { 2934ec4e545SJayanth Dodderi Chidanand /* Set the SCTLR2En bit in SCR_EL3 to enable access to 2944ec4e545SJayanth Dodderi Chidanand * SCTLR2_ELx registers. 2954ec4e545SJayanth Dodderi Chidanand */ 2964ec4e545SJayanth Dodderi Chidanand scr_el3 |= SCR_SCTLR2En_BIT; 2974ec4e545SJayanth Dodderi Chidanand } 2984ec4e545SJayanth Dodderi Chidanand 29930655136SGovindraj Raja if (is_feat_d128_supported()) { 30030655136SGovindraj Raja /* Set the D128En bit in SCR_EL3 to enable access to 128-bit 30130655136SGovindraj Raja * versions of TTBR0_EL1, TTBR1_EL1, RCWMASK_EL1, RCWSMASK_EL1, 30230655136SGovindraj Raja * PAR_EL1 and TTBR1_EL2, TTBR0_EL2 and VTTBR_EL2 registers. 30330655136SGovindraj Raja */ 30430655136SGovindraj Raja scr_el3 |= SCR_D128En_BIT; 30530655136SGovindraj Raja } 30630655136SGovindraj Raja 307a57e18e4SArvind Ram Prakash if (is_feat_fpmr_supported()) { 308a57e18e4SArvind Ram Prakash /* Set the EnFPM bit in SCR_EL3 to enable access to FPMR 309a57e18e4SArvind Ram Prakash * register. 310a57e18e4SArvind Ram Prakash */ 311a57e18e4SArvind Ram Prakash scr_el3 |= SCR_EnFPM_BIT; 312a57e18e4SArvind Ram Prakash } 313a57e18e4SArvind Ram Prakash 3142bbad1d1SZelalem Aweke write_ctx_reg(state, CTX_SCR_EL3, scr_el3); 3158b95e848SZelalem Aweke 3168b95e848SZelalem Aweke /* Initialize EL2 context registers */ 317a0674ab0SJayanth Dodderi Chidanand #if (CTX_INCLUDE_EL2_REGS && IMAGE_BL31) 3188b95e848SZelalem Aweke 3198b95e848SZelalem Aweke /* 320da1a4591SJayanth Dodderi Chidanand * Initialize SCTLR_EL2 context register with reset value. 3218b95e848SZelalem Aweke */ 322da1a4591SJayanth Dodderi Chidanand write_el2_ctx_common(get_el2_sysregs_ctx(ctx), sctlr_el2, SCTLR_EL2_RES1); 3238b95e848SZelalem Aweke 324ddb615b4SJuan Pablo Conde if (is_feat_hcx_supported()) { 325ddb615b4SJuan Pablo Conde /* 326ddb615b4SJuan Pablo Conde * Initialize register HCRX_EL2 with its init value. 327ddb615b4SJuan Pablo Conde * As the value of HCRX_EL2 is UNKNOWN on reset, there is a 328ddb615b4SJuan Pablo Conde * chance that this can lead to unexpected behavior in lower 329ddb615b4SJuan Pablo Conde * ELs that have not been updated since the introduction of 330ddb615b4SJuan Pablo Conde * this feature if not properly initialized, especially when 331ddb615b4SJuan Pablo Conde * it comes to those bits that enable/disable traps. 332ddb615b4SJuan Pablo Conde */ 333d6af2344SJayanth Dodderi Chidanand write_el2_ctx_hcx(get_el2_sysregs_ctx(ctx), hcrx_el2, 334ddb615b4SJuan Pablo Conde HCRX_EL2_INIT_VAL); 335ddb615b4SJuan Pablo Conde } 3364a530b4cSJuan Pablo Conde 3374a530b4cSJuan Pablo Conde if (is_feat_fgt_supported()) { 3384a530b4cSJuan Pablo Conde /* 3394a530b4cSJuan Pablo Conde * Initialize HFG*_EL2 registers with a default value so legacy 3404a530b4cSJuan Pablo Conde * systems unaware of FEAT_FGT do not get trapped due to their lack 3414a530b4cSJuan Pablo Conde * of initialization for this feature. 3424a530b4cSJuan Pablo Conde */ 343d6af2344SJayanth Dodderi Chidanand write_el2_ctx_fgt(get_el2_sysregs_ctx(ctx), hfgitr_el2, 3444a530b4cSJuan Pablo Conde HFGITR_EL2_INIT_VAL); 345d6af2344SJayanth Dodderi Chidanand write_el2_ctx_fgt(get_el2_sysregs_ctx(ctx), hfgrtr_el2, 3464a530b4cSJuan Pablo Conde HFGRTR_EL2_INIT_VAL); 347d6af2344SJayanth Dodderi Chidanand write_el2_ctx_fgt(get_el2_sysregs_ctx(ctx), hfgwtr_el2, 3484a530b4cSJuan Pablo Conde HFGWTR_EL2_INIT_VAL); 3494a530b4cSJuan Pablo Conde } 350a0674ab0SJayanth Dodderi Chidanand #else 351a0674ab0SJayanth Dodderi Chidanand /* Initialize EL1 context registers */ 352a0674ab0SJayanth Dodderi Chidanand setup_el1_context(ctx, ep); 353a0674ab0SJayanth Dodderi Chidanand #endif /* (CTX_INCLUDE_EL2_REGS && IMAGE_BL31) */ 35424a70738SBoyan Karatotev 35524a70738SBoyan Karatotev manage_extensions_nonsecure(ctx); 356532ed618SSoby Mathew } 357532ed618SSoby Mathew 358532ed618SSoby Mathew /******************************************************************************* 3592bbad1d1SZelalem Aweke * The following function performs initialization of the cpu_context 'ctx' 3602bbad1d1SZelalem Aweke * for first use that is common to all security states, and sets the 3612bbad1d1SZelalem Aweke * initial entrypoint state as specified by the entry_point_info structure. 362532ed618SSoby Mathew * 3638aabea33SPaul Beesley * The EE and ST attributes are used to configure the endianness and secure 364532ed618SSoby Mathew * timer availability for the new execution context. 365532ed618SSoby Mathew ******************************************************************************/ 3662bbad1d1SZelalem Aweke static void setup_context_common(cpu_context_t *ctx, const entry_point_info_t *ep) 367532ed618SSoby Mathew { 368f1be00daSLouis Mayencourt u_register_t scr_el3; 369123002f9SJayanth Dodderi Chidanand u_register_t mdcr_el3; 370532ed618SSoby Mathew el3_state_t *state; 371532ed618SSoby Mathew gp_regs_t *gp_regs; 372532ed618SSoby Mathew 373f0c96a2eSBoyan Karatotev state = get_el3state_ctx(ctx); 374f0c96a2eSBoyan Karatotev 375532ed618SSoby Mathew /* Clear any residual register values from the context */ 37632f0d3c6SDouglas Raillard zeromem(ctx, sizeof(*ctx)); 377532ed618SSoby Mathew 378532ed618SSoby Mathew /* 3795e8cc727SBoyan Karatotev * The lower-EL context is zeroed so that no stale values leak to a world. 3805e8cc727SBoyan Karatotev * It is assumed that an all-zero lower-EL context is good enough for it 3815e8cc727SBoyan Karatotev * to boot correctly. However, there are very few registers where this 3825e8cc727SBoyan Karatotev * is not true and some values need to be recreated. 3835e8cc727SBoyan Karatotev */ 384a0674ab0SJayanth Dodderi Chidanand #if (CTX_INCLUDE_EL2_REGS && IMAGE_BL31) 3855e8cc727SBoyan Karatotev el2_sysregs_t *el2_ctx = get_el2_sysregs_ctx(ctx); 3865e8cc727SBoyan Karatotev 3875e8cc727SBoyan Karatotev /* 3885e8cc727SBoyan Karatotev * These bits are set in the gicv3 driver. Losing them (especially the 3895e8cc727SBoyan Karatotev * SRE bit) is problematic for all worlds. Henceforth recreate them. 3905e8cc727SBoyan Karatotev */ 391d6af2344SJayanth Dodderi Chidanand u_register_t icc_sre_el2_val = ICC_SRE_DIB_BIT | ICC_SRE_DFB_BIT | 3925e8cc727SBoyan Karatotev ICC_SRE_EN_BIT | ICC_SRE_SRE_BIT; 393d6af2344SJayanth Dodderi Chidanand write_el2_ctx_common(el2_ctx, icc_sre_el2, icc_sre_el2_val); 3940aa3284aSJagdish Gediya 3950aa3284aSJagdish Gediya /* 3960aa3284aSJagdish Gediya * The actlr_el2 register can be initialized in platform's reset handler 3970aa3284aSJagdish Gediya * and it may contain access control bits (e.g. CLUSTERPMUEN bit). 3980aa3284aSJagdish Gediya */ 3990aa3284aSJagdish Gediya write_el2_ctx_common(el2_ctx, actlr_el2, read_actlr_el2()); 400a0674ab0SJayanth Dodderi Chidanand #endif /* (CTX_INCLUDE_EL2_REGS && IMAGE_BL31) */ 4015e8cc727SBoyan Karatotev 4025c52d7e5SBoyan Karatotev /* Start with a clean SCR_EL3 copy as all relevant values are set */ 4035c52d7e5SBoyan Karatotev scr_el3 = SCR_RESET_VAL; 404c5ea4f8aSZelalem Aweke 40518f2efd6SDavid Cunado /* 406f0c96a2eSBoyan Karatotev * SCR_EL3.TWE: Set to zero so that execution of WFE instructions at 407f0c96a2eSBoyan Karatotev * EL2, EL1 and EL0 are not trapped to EL3. 408f0c96a2eSBoyan Karatotev * 409f0c96a2eSBoyan Karatotev * SCR_EL3.TWI: Set to zero so that execution of WFI instructions at 410f0c96a2eSBoyan Karatotev * EL2, EL1 and EL0 are not trapped to EL3. 411f0c96a2eSBoyan Karatotev * 412f0c96a2eSBoyan Karatotev * SCR_EL3.SMD: Set to zero to enable SMC calls at EL1 and above, from 413f0c96a2eSBoyan Karatotev * both Security states and both Execution states. 414f0c96a2eSBoyan Karatotev * 415f0c96a2eSBoyan Karatotev * SCR_EL3.SIF: Set to one to disable secure instruction execution from 416f0c96a2eSBoyan Karatotev * Non-secure memory. 417f0c96a2eSBoyan Karatotev */ 418f0c96a2eSBoyan Karatotev scr_el3 &= ~(SCR_TWE_BIT | SCR_TWI_BIT | SCR_SMD_BIT); 419f0c96a2eSBoyan Karatotev 420f0c96a2eSBoyan Karatotev scr_el3 |= SCR_SIF_BIT; 421f0c96a2eSBoyan Karatotev 422f0c96a2eSBoyan Karatotev /* 42318f2efd6SDavid Cunado * SCR_EL3.RW: Set the execution state, AArch32 or AArch64, for next 42418f2efd6SDavid Cunado * Exception level as specified by SPSR. 42518f2efd6SDavid Cunado */ 426c5ea4f8aSZelalem Aweke if (GET_RW(ep->spsr) == MODE_RW_64) { 427532ed618SSoby Mathew scr_el3 |= SCR_RW_BIT; 428c5ea4f8aSZelalem Aweke } 4292bbad1d1SZelalem Aweke 43018f2efd6SDavid Cunado /* 43118f2efd6SDavid Cunado * SCR_EL3.ST: Traps Secure EL1 accesses to the Counter-timer Physical 43218f2efd6SDavid Cunado * Secure timer registers to EL3, from AArch64 state only, if specified 433b515f541SZelalem Aweke * by the entrypoint attributes. If SEL2 is present and enabled, the ST 434b515f541SZelalem Aweke * bit always behaves as 1 (i.e. secure physical timer register access 435b515f541SZelalem Aweke * is not trapped) 43618f2efd6SDavid Cunado */ 437c5ea4f8aSZelalem Aweke if (EP_GET_ST(ep->h.attr) != 0U) { 438532ed618SSoby Mathew scr_el3 |= SCR_ST_BIT; 439c5ea4f8aSZelalem Aweke } 440532ed618SSoby Mathew 441cb4ec47bSjohpow01 /* 442cb4ec47bSjohpow01 * If FEAT_HCX is enabled, enable access to HCRX_EL2 by setting 443cb4ec47bSjohpow01 * SCR_EL3.HXEn. 444cb4ec47bSjohpow01 */ 445c5a3ebbdSAndre Przywara if (is_feat_hcx_supported()) { 446cb4ec47bSjohpow01 scr_el3 |= SCR_HXEn_BIT; 447c5a3ebbdSAndre Przywara } 448cb4ec47bSjohpow01 449ff86e0b4SJuan Pablo Conde /* 45019d52a83SAndre Przywara * If FEAT_LS64_ACCDATA is enabled, enable access to ACCDATA_EL1 by 45119d52a83SAndre Przywara * setting SCR_EL3.ADEn and allow the ST64BV0 instruction by setting 45219d52a83SAndre Przywara * SCR_EL3.EnAS0. 45319d52a83SAndre Przywara */ 45419d52a83SAndre Przywara if (is_feat_ls64_accdata_supported()) { 45519d52a83SAndre Przywara scr_el3 |= SCR_ADEn_BIT | SCR_EnAS0_BIT; 45619d52a83SAndre Przywara } 45719d52a83SAndre Przywara 45819d52a83SAndre Przywara /* 459ff86e0b4SJuan Pablo Conde * If FEAT_RNG_TRAP is enabled, all reads of the RNDR and RNDRRS 460ff86e0b4SJuan Pablo Conde * registers are trapped to EL3. 461ff86e0b4SJuan Pablo Conde */ 46279c0c7faSBoyan Karatotev if (is_feat_rng_trap_supported()) { 463ff86e0b4SJuan Pablo Conde scr_el3 |= SCR_TRNDR_BIT; 46479c0c7faSBoyan Karatotev } 465ff86e0b4SJuan Pablo Conde 4661a7c1cfeSJeenu Viswambharan #if FAULT_INJECTION_SUPPORT 4671a7c1cfeSJeenu Viswambharan /* Enable fault injection from lower ELs */ 4681a7c1cfeSJeenu Viswambharan scr_el3 |= SCR_FIEN_BIT; 4691a7c1cfeSJeenu Viswambharan #endif 4701a7c1cfeSJeenu Viswambharan 471f0c96a2eSBoyan Karatotev #if CTX_INCLUDE_PAUTH_REGS 472f0c96a2eSBoyan Karatotev /* 473f0c96a2eSBoyan Karatotev * Enable Pointer Authentication globally for all the worlds. 474f0c96a2eSBoyan Karatotev * 475f0c96a2eSBoyan Karatotev * SCR_EL3.API: Set to one to not trap any PAuth instructions at ELs 476f0c96a2eSBoyan Karatotev * other than EL3 477f0c96a2eSBoyan Karatotev * 478f0c96a2eSBoyan Karatotev * SCR_EL3.APK: Set to one to not trap any PAuth key values at ELs other 479f0c96a2eSBoyan Karatotev * than EL3 480f0c96a2eSBoyan Karatotev */ 48179c0c7faSBoyan Karatotev if (is_armv8_3_pauth_present()) { 482f0c96a2eSBoyan Karatotev scr_el3 |= SCR_API_BIT | SCR_APK_BIT; 48379c0c7faSBoyan Karatotev } 484f0c96a2eSBoyan Karatotev #endif /* CTX_INCLUDE_PAUTH_REGS */ 485f0c96a2eSBoyan Karatotev 4865283962eSAntonio Nino Diaz /* 487d3331603SMark Brown * SCR_EL3.TCR2EN: Enable access to TCR2_ELx for AArch64 if present. 488d3331603SMark Brown */ 489d3331603SMark Brown if (is_feat_tcr2_supported() && (GET_RW(ep->spsr) == MODE_RW_64)) { 490d3331603SMark Brown scr_el3 |= SCR_TCR2EN_BIT; 491d3331603SMark Brown } 492d3331603SMark Brown 493d3331603SMark Brown /* 494062b6c6bSMark Brown * SCR_EL3.PIEN: Enable permission indirection and overlay 495062b6c6bSMark Brown * registers for AArch64 if present. 496062b6c6bSMark Brown */ 497062b6c6bSMark Brown if (is_feat_sxpie_supported() || is_feat_sxpoe_supported()) { 498062b6c6bSMark Brown scr_el3 |= SCR_PIEN_BIT; 499062b6c6bSMark Brown } 500062b6c6bSMark Brown 501062b6c6bSMark Brown /* 502688ab57bSMark Brown * SCR_EL3.GCSEn: Enable GCS registers for AArch64 if present. 503688ab57bSMark Brown */ 504688ab57bSMark Brown if ((is_feat_gcs_supported()) && (GET_RW(ep->spsr) == MODE_RW_64)) { 505688ab57bSMark Brown scr_el3 |= SCR_GCSEn_BIT; 506688ab57bSMark Brown } 507688ab57bSMark Brown 508688ab57bSMark Brown /* 50918f2efd6SDavid Cunado * SCR_EL3.HCE: Enable HVC instructions if next execution state is 51018f2efd6SDavid Cunado * AArch64 and next EL is EL2, or if next execution state is AArch32 and 51118f2efd6SDavid Cunado * next mode is Hyp. 512110ee433SJimmy Brisson * SCR_EL3.FGTEn: Enable Fine Grained Virtualization Traps under the 513110ee433SJimmy Brisson * same conditions as HVC instructions and when the processor supports 514110ee433SJimmy Brisson * ARMv8.6-FGT. 51529d0ee54SJimmy Brisson * SCR_EL3.ECVEn: Enable Enhanced Counter Virtualization (ECV) 51629d0ee54SJimmy Brisson * CNTPOFF_EL2 register under the same conditions as HVC instructions 51729d0ee54SJimmy Brisson * and when the processor supports ECV. 518532ed618SSoby Mathew */ 519a0fee747SAntonio Nino Diaz if (((GET_RW(ep->spsr) == MODE_RW_64) && (GET_EL(ep->spsr) == MODE_EL2)) 520a0fee747SAntonio Nino Diaz || ((GET_RW(ep->spsr) != MODE_RW_64) 521a0fee747SAntonio Nino Diaz && (GET_M32(ep->spsr) == MODE32_hyp))) { 522532ed618SSoby Mathew scr_el3 |= SCR_HCE_BIT; 523110ee433SJimmy Brisson 524ce485955SAndre Przywara if (is_feat_fgt_supported()) { 525110ee433SJimmy Brisson scr_el3 |= SCR_FGTEN_BIT; 526110ee433SJimmy Brisson } 52729d0ee54SJimmy Brisson 528b8f03d29SAndre Przywara if (is_feat_ecv_supported()) { 52929d0ee54SJimmy Brisson scr_el3 |= SCR_ECVEN_BIT; 53029d0ee54SJimmy Brisson } 531532ed618SSoby Mathew } 532532ed618SSoby Mathew 5336cac724dSjohpow01 /* Enable WFE trap delay in SCR_EL3 if supported and configured */ 5341223d2a0SAndre Przywara if (is_feat_twed_supported()) { 5356cac724dSjohpow01 /* Set delay in SCR_EL3 */ 5366cac724dSjohpow01 scr_el3 &= ~(SCR_TWEDEL_MASK << SCR_TWEDEL_SHIFT); 537781d07a4SJayanth Dodderi Chidanand scr_el3 |= ((TWED_DELAY & SCR_TWEDEL_MASK) 5386cac724dSjohpow01 << SCR_TWEDEL_SHIFT); 5396cac724dSjohpow01 5406cac724dSjohpow01 /* Enable WFE delay */ 5416cac724dSjohpow01 scr_el3 |= SCR_TWEDEn_BIT; 5421223d2a0SAndre Przywara } 5436cac724dSjohpow01 5449f4b6259SJayanth Dodderi Chidanand #if IMAGE_BL31 && defined(SPD_spmd) && SPMD_SPM_AT_SEL2 5459f4b6259SJayanth Dodderi Chidanand /* Enable S-EL2 if FEAT_SEL2 is implemented for all the contexts. */ 5469f4b6259SJayanth Dodderi Chidanand if (is_feat_sel2_supported()) { 5479f4b6259SJayanth Dodderi Chidanand scr_el3 |= SCR_EEL2_BIT; 5489f4b6259SJayanth Dodderi Chidanand } 5499f4b6259SJayanth Dodderi Chidanand #endif /* (IMAGE_BL31 && defined(SPD_spmd) && SPMD_SPM_AT_SEL2) */ 5509f4b6259SJayanth Dodderi Chidanand 55118f2efd6SDavid Cunado /* 552e290a8fcSAlexei Fedorov * Populate EL3 state so that we've the right context 553e290a8fcSAlexei Fedorov * before doing ERET 5543e61b2b5SDavid Cunado */ 555532ed618SSoby Mathew write_ctx_reg(state, CTX_SCR_EL3, scr_el3); 556532ed618SSoby Mathew write_ctx_reg(state, CTX_ELR_EL3, ep->pc); 557532ed618SSoby Mathew write_ctx_reg(state, CTX_SPSR_EL3, ep->spsr); 558532ed618SSoby Mathew 559123002f9SJayanth Dodderi Chidanand /* Start with a clean MDCR_EL3 copy as all relevant values are set */ 560123002f9SJayanth Dodderi Chidanand mdcr_el3 = MDCR_EL3_RESET_VAL; 561123002f9SJayanth Dodderi Chidanand 562123002f9SJayanth Dodderi Chidanand /* --------------------------------------------------------------------- 563123002f9SJayanth Dodderi Chidanand * Initialise MDCR_EL3, setting all fields rather than relying on hw. 564123002f9SJayanth Dodderi Chidanand * Some fields are architecturally UNKNOWN on reset. 565123002f9SJayanth Dodderi Chidanand * 566123002f9SJayanth Dodderi Chidanand * MDCR_EL3.SDD: Set to one to disable AArch64 Secure self-hosted debug. 567123002f9SJayanth Dodderi Chidanand * Debug exceptions, other than Breakpoint Instruction exceptions, are 568123002f9SJayanth Dodderi Chidanand * disabled from all ELs in Secure state. 569123002f9SJayanth Dodderi Chidanand * 570123002f9SJayanth Dodderi Chidanand * MDCR_EL3.SPD32: Set to 0b10 to disable AArch32 Secure self-hosted 571123002f9SJayanth Dodderi Chidanand * privileged debug from S-EL1. 572123002f9SJayanth Dodderi Chidanand * 573123002f9SJayanth Dodderi Chidanand * MDCR_EL3.TDOSA: Set to zero so that EL2 and EL2 System register 574123002f9SJayanth Dodderi Chidanand * access to the powerdown debug registers do not trap to EL3. 575123002f9SJayanth Dodderi Chidanand * 576123002f9SJayanth Dodderi Chidanand * MDCR_EL3.TDA: Set to zero to allow EL0, EL1 and EL2 access to the 577123002f9SJayanth Dodderi Chidanand * debug registers, other than those registers that are controlled by 578123002f9SJayanth Dodderi Chidanand * MDCR_EL3.TDOSA. 579123002f9SJayanth Dodderi Chidanand */ 580123002f9SJayanth Dodderi Chidanand mdcr_el3 |= ((MDCR_SDD_BIT | MDCR_SPD32(MDCR_SPD32_DISABLE)) 581123002f9SJayanth Dodderi Chidanand & ~(MDCR_TDA_BIT | MDCR_TDOSA_BIT)) ; 582123002f9SJayanth Dodderi Chidanand write_ctx_reg(state, CTX_MDCR_EL3, mdcr_el3); 583123002f9SJayanth Dodderi Chidanand 58479c0c7faSBoyan Karatotev #if IMAGE_BL31 58579c0c7faSBoyan Karatotev /* Enable FEAT_TRF for Non-Secure and prohibit for Secure state. */ 58679c0c7faSBoyan Karatotev if (is_feat_trf_supported()) { 58779c0c7faSBoyan Karatotev trf_enable(ctx); 58879c0c7faSBoyan Karatotev } 589c95aa2ebSMateusz Sulimowicz 590c95aa2ebSMateusz Sulimowicz pmuv3_enable(ctx); 59179c0c7faSBoyan Karatotev #endif /* IMAGE_BL31 */ 592123002f9SJayanth Dodderi Chidanand 593532ed618SSoby Mathew /* 594532ed618SSoby Mathew * Store the X0-X7 value from the entrypoint into the context 595532ed618SSoby Mathew * Use memcpy as we are in control of the layout of the structures 596532ed618SSoby Mathew */ 597532ed618SSoby Mathew gp_regs = get_gpregs_ctx(ctx); 598532ed618SSoby Mathew memcpy(gp_regs, (void *)&ep->args, sizeof(aapcs64_params_t)); 599532ed618SSoby Mathew } 600532ed618SSoby Mathew 601532ed618SSoby Mathew /******************************************************************************* 6022bbad1d1SZelalem Aweke * Context management library initialization routine. This library is used by 6032bbad1d1SZelalem Aweke * runtime services to share pointers to 'cpu_context' structures for secure 6042bbad1d1SZelalem Aweke * non-secure and realm states. Management of the structures and their associated 6052bbad1d1SZelalem Aweke * memory is not done by the context management library e.g. the PSCI service 6062bbad1d1SZelalem Aweke * manages the cpu context used for entry from and exit to the non-secure state. 6072bbad1d1SZelalem Aweke * The Secure payload dispatcher service manages the context(s) corresponding to 6082bbad1d1SZelalem Aweke * the secure state. It also uses this library to get access to the non-secure 6092bbad1d1SZelalem Aweke * state cpu context pointers. 6102bbad1d1SZelalem Aweke * Lastly, this library provides the API to make SP_EL3 point to the cpu context 6112bbad1d1SZelalem Aweke * which will be used for programming an entry into a lower EL. The same context 6122bbad1d1SZelalem Aweke * will be used to save state upon exception entry from that EL. 6132bbad1d1SZelalem Aweke ******************************************************************************/ 6142bbad1d1SZelalem Aweke void __init cm_init(void) 6152bbad1d1SZelalem Aweke { 6162bbad1d1SZelalem Aweke /* 6171b491eeaSElyes Haouas * The context management library has only global data to initialize, but 6182bbad1d1SZelalem Aweke * that will be done when the BSS is zeroed out. 6192bbad1d1SZelalem Aweke */ 6202bbad1d1SZelalem Aweke } 6212bbad1d1SZelalem Aweke 6222bbad1d1SZelalem Aweke /******************************************************************************* 6232bbad1d1SZelalem Aweke * This is the high-level function used to initialize the cpu_context 'ctx' for 6242bbad1d1SZelalem Aweke * first use. It performs initializations that are common to all security states 6252bbad1d1SZelalem Aweke * and initializations specific to the security state specified in 'ep' 6262bbad1d1SZelalem Aweke ******************************************************************************/ 6272bbad1d1SZelalem Aweke void cm_setup_context(cpu_context_t *ctx, const entry_point_info_t *ep) 6282bbad1d1SZelalem Aweke { 6292bbad1d1SZelalem Aweke unsigned int security_state; 6302bbad1d1SZelalem Aweke 6312bbad1d1SZelalem Aweke assert(ctx != NULL); 6322bbad1d1SZelalem Aweke 6332bbad1d1SZelalem Aweke /* 6342bbad1d1SZelalem Aweke * Perform initializations that are common 6352bbad1d1SZelalem Aweke * to all security states 6362bbad1d1SZelalem Aweke */ 6372bbad1d1SZelalem Aweke setup_context_common(ctx, ep); 6382bbad1d1SZelalem Aweke 6392bbad1d1SZelalem Aweke security_state = GET_SECURITY_STATE(ep->h.attr); 6402bbad1d1SZelalem Aweke 6412bbad1d1SZelalem Aweke /* Perform security state specific initializations */ 6422bbad1d1SZelalem Aweke switch (security_state) { 6432bbad1d1SZelalem Aweke case SECURE: 6442bbad1d1SZelalem Aweke setup_secure_context(ctx, ep); 6452bbad1d1SZelalem Aweke break; 6462bbad1d1SZelalem Aweke #if ENABLE_RME 6472bbad1d1SZelalem Aweke case REALM: 6482bbad1d1SZelalem Aweke setup_realm_context(ctx, ep); 6492bbad1d1SZelalem Aweke break; 6502bbad1d1SZelalem Aweke #endif 6512bbad1d1SZelalem Aweke case NON_SECURE: 6522bbad1d1SZelalem Aweke setup_ns_context(ctx, ep); 6532bbad1d1SZelalem Aweke break; 6542bbad1d1SZelalem Aweke default: 6552bbad1d1SZelalem Aweke ERROR("Invalid security state\n"); 6562bbad1d1SZelalem Aweke panic(); 6572bbad1d1SZelalem Aweke break; 6582bbad1d1SZelalem Aweke } 6592bbad1d1SZelalem Aweke } 6602bbad1d1SZelalem Aweke 6612bbad1d1SZelalem Aweke /******************************************************************************* 66224a70738SBoyan Karatotev * Enable architecture extensions for EL3 execution. This function only updates 66324a70738SBoyan Karatotev * registers in-place which are expected to either never change or be 66424a70738SBoyan Karatotev * overwritten by el3_exit. 66524a70738SBoyan Karatotev ******************************************************************************/ 66624a70738SBoyan Karatotev #if IMAGE_BL31 66724a70738SBoyan Karatotev void cm_manage_extensions_el3(void) 66824a70738SBoyan Karatotev { 6694085a02cSBoyan Karatotev if (is_feat_amu_supported()) { 6704085a02cSBoyan Karatotev amu_init_el3(); 6714085a02cSBoyan Karatotev } 6724085a02cSBoyan Karatotev 67360d330dcSBoyan Karatotev if (is_feat_sme_supported()) { 67460d330dcSBoyan Karatotev sme_init_el3(); 67560d330dcSBoyan Karatotev } 67660d330dcSBoyan Karatotev 67760d330dcSBoyan Karatotev pmuv3_init_el3(); 67824a70738SBoyan Karatotev } 67924a70738SBoyan Karatotev #endif /* IMAGE_BL31 */ 68024a70738SBoyan Karatotev 6814087ed6cSJayanth Dodderi Chidanand /****************************************************************************** 6824087ed6cSJayanth Dodderi Chidanand * Function to initialise the registers with the RESET values in the context 6834087ed6cSJayanth Dodderi Chidanand * memory, which are maintained per world. 6844087ed6cSJayanth Dodderi Chidanand ******************************************************************************/ 6854087ed6cSJayanth Dodderi Chidanand #if IMAGE_BL31 6864087ed6cSJayanth Dodderi Chidanand void cm_el3_arch_init_per_world(per_world_context_t *per_world_ctx) 6874087ed6cSJayanth Dodderi Chidanand { 6884087ed6cSJayanth Dodderi Chidanand /* 6894087ed6cSJayanth Dodderi Chidanand * Initialise CPTR_EL3, setting all fields rather than relying on hw. 6904087ed6cSJayanth Dodderi Chidanand * 6914087ed6cSJayanth Dodderi Chidanand * CPTR_EL3.TFP: Set to zero so that accesses to the V- or Z- registers 6924087ed6cSJayanth Dodderi Chidanand * by Advanced SIMD, floating-point or SVE instructions (if 6934087ed6cSJayanth Dodderi Chidanand * implemented) do not trap to EL3. 6944087ed6cSJayanth Dodderi Chidanand * 6954087ed6cSJayanth Dodderi Chidanand * CPTR_EL3.TCPAC: Set to zero so that accesses to CPACR_EL1, 6964087ed6cSJayanth Dodderi Chidanand * CPTR_EL2,CPACR, or HCPTR do not trap to EL3. 6974087ed6cSJayanth Dodderi Chidanand */ 6984087ed6cSJayanth Dodderi Chidanand uint64_t cptr_el3 = CPTR_EL3_RESET_VAL & ~(TCPAC_BIT | TFP_BIT); 699ac4f6aafSArvind Ram Prakash 7004087ed6cSJayanth Dodderi Chidanand per_world_ctx->ctx_cptr_el3 = cptr_el3; 701ac4f6aafSArvind Ram Prakash 702ac4f6aafSArvind Ram Prakash /* 703ac4f6aafSArvind Ram Prakash * Initialize MPAM3_EL3 to its default reset value 704ac4f6aafSArvind Ram Prakash * 705ac4f6aafSArvind Ram Prakash * MPAM3_EL3_RESET_VAL sets the MPAM3_EL3.TRAPLOWER bit that forces 706ac4f6aafSArvind Ram Prakash * all lower ELn MPAM3_EL3 register access to, trap to EL3 707ac4f6aafSArvind Ram Prakash */ 708ac4f6aafSArvind Ram Prakash 709ac4f6aafSArvind Ram Prakash per_world_ctx->ctx_mpam3_el3 = MPAM3_EL3_RESET_VAL; 7104087ed6cSJayanth Dodderi Chidanand } 7114087ed6cSJayanth Dodderi Chidanand #endif /* IMAGE_BL31 */ 7124087ed6cSJayanth Dodderi Chidanand 71324a70738SBoyan Karatotev /******************************************************************************* 714461c0a5dSElizabeth Ho * Initialise per_world_context for Non-Secure world. 715461c0a5dSElizabeth Ho * This function enables the architecture extensions, which have same value 716461c0a5dSElizabeth Ho * across the cores for the non-secure world. 717461c0a5dSElizabeth Ho ******************************************************************************/ 718461c0a5dSElizabeth Ho #if IMAGE_BL31 719461c0a5dSElizabeth Ho void manage_extensions_nonsecure_per_world(void) 720461c0a5dSElizabeth Ho { 7214087ed6cSJayanth Dodderi Chidanand cm_el3_arch_init_per_world(&per_world_context[CPU_CONTEXT_NS]); 7224087ed6cSJayanth Dodderi Chidanand 723461c0a5dSElizabeth Ho if (is_feat_sme_supported()) { 724461c0a5dSElizabeth Ho sme_enable_per_world(&per_world_context[CPU_CONTEXT_NS]); 725461c0a5dSElizabeth Ho } 726461c0a5dSElizabeth Ho 727461c0a5dSElizabeth Ho if (is_feat_sve_supported()) { 728461c0a5dSElizabeth Ho sve_enable_per_world(&per_world_context[CPU_CONTEXT_NS]); 729461c0a5dSElizabeth Ho } 730461c0a5dSElizabeth Ho 731461c0a5dSElizabeth Ho if (is_feat_amu_supported()) { 732461c0a5dSElizabeth Ho amu_enable_per_world(&per_world_context[CPU_CONTEXT_NS]); 733461c0a5dSElizabeth Ho } 734461c0a5dSElizabeth Ho 735461c0a5dSElizabeth Ho if (is_feat_sys_reg_trace_supported()) { 736461c0a5dSElizabeth Ho sys_reg_trace_enable_per_world(&per_world_context[CPU_CONTEXT_NS]); 737461c0a5dSElizabeth Ho } 738ac4f6aafSArvind Ram Prakash 739ac4f6aafSArvind Ram Prakash if (is_feat_mpam_supported()) { 740ac4f6aafSArvind Ram Prakash mpam_enable_per_world(&per_world_context[CPU_CONTEXT_NS]); 741ac4f6aafSArvind Ram Prakash } 742a57e18e4SArvind Ram Prakash 743a57e18e4SArvind Ram Prakash if (is_feat_fpmr_supported()) { 744a57e18e4SArvind Ram Prakash fpmr_enable_per_world(&per_world_context[CPU_CONTEXT_NS]); 745a57e18e4SArvind Ram Prakash } 746461c0a5dSElizabeth Ho } 747461c0a5dSElizabeth Ho #endif /* IMAGE_BL31 */ 748461c0a5dSElizabeth Ho 749461c0a5dSElizabeth Ho /******************************************************************************* 750461c0a5dSElizabeth Ho * Initialise per_world_context for Secure world. 751461c0a5dSElizabeth Ho * This function enables the architecture extensions, which have same value 752461c0a5dSElizabeth Ho * across the cores for the secure world. 753461c0a5dSElizabeth Ho ******************************************************************************/ 754461c0a5dSElizabeth Ho static void manage_extensions_secure_per_world(void) 755461c0a5dSElizabeth Ho { 756461c0a5dSElizabeth Ho #if IMAGE_BL31 7574087ed6cSJayanth Dodderi Chidanand cm_el3_arch_init_per_world(&per_world_context[CPU_CONTEXT_SECURE]); 7584087ed6cSJayanth Dodderi Chidanand 759461c0a5dSElizabeth Ho if (is_feat_sme_supported()) { 760461c0a5dSElizabeth Ho 761461c0a5dSElizabeth Ho if (ENABLE_SME_FOR_SWD) { 762461c0a5dSElizabeth Ho /* 763461c0a5dSElizabeth Ho * Enable SME, SVE, FPU/SIMD in secure context, SPM must ensure 764461c0a5dSElizabeth Ho * SME, SVE, and FPU/SIMD context properly managed. 765461c0a5dSElizabeth Ho */ 766461c0a5dSElizabeth Ho sme_enable_per_world(&per_world_context[CPU_CONTEXT_SECURE]); 767461c0a5dSElizabeth Ho } else { 768461c0a5dSElizabeth Ho /* 769461c0a5dSElizabeth Ho * Disable SME, SVE, FPU/SIMD in secure context so non-secure 770461c0a5dSElizabeth Ho * world can safely use the associated registers. 771461c0a5dSElizabeth Ho */ 772461c0a5dSElizabeth Ho sme_disable_per_world(&per_world_context[CPU_CONTEXT_SECURE]); 773461c0a5dSElizabeth Ho } 774461c0a5dSElizabeth Ho } 775461c0a5dSElizabeth Ho if (is_feat_sve_supported()) { 776461c0a5dSElizabeth Ho if (ENABLE_SVE_FOR_SWD) { 777461c0a5dSElizabeth Ho /* 778461c0a5dSElizabeth Ho * Enable SVE and FPU in secure context, SPM must ensure 779461c0a5dSElizabeth Ho * that the SVE and FPU register contexts are properly managed. 780461c0a5dSElizabeth Ho */ 781461c0a5dSElizabeth Ho sve_enable_per_world(&per_world_context[CPU_CONTEXT_SECURE]); 782461c0a5dSElizabeth Ho } else { 783461c0a5dSElizabeth Ho /* 784461c0a5dSElizabeth Ho * Disable SVE and FPU in secure context so non-secure world 785461c0a5dSElizabeth Ho * can safely use them. 786461c0a5dSElizabeth Ho */ 787461c0a5dSElizabeth Ho sve_disable_per_world(&per_world_context[CPU_CONTEXT_SECURE]); 788461c0a5dSElizabeth Ho } 789461c0a5dSElizabeth Ho } 790461c0a5dSElizabeth Ho 791461c0a5dSElizabeth Ho /* NS can access this but Secure shouldn't */ 792461c0a5dSElizabeth Ho if (is_feat_sys_reg_trace_supported()) { 793461c0a5dSElizabeth Ho sys_reg_trace_disable_per_world(&per_world_context[CPU_CONTEXT_SECURE]); 794461c0a5dSElizabeth Ho } 795461c0a5dSElizabeth Ho 796461c0a5dSElizabeth Ho has_secure_perworld_init = true; 797461c0a5dSElizabeth Ho #endif /* IMAGE_BL31 */ 798461c0a5dSElizabeth Ho } 799461c0a5dSElizabeth Ho 800461c0a5dSElizabeth Ho /******************************************************************************* 80124a70738SBoyan Karatotev * Enable architecture extensions on first entry to Non-secure world. 80224a70738SBoyan Karatotev ******************************************************************************/ 80324a70738SBoyan Karatotev static void manage_extensions_nonsecure(cpu_context_t *ctx) 80424a70738SBoyan Karatotev { 80524a70738SBoyan Karatotev #if IMAGE_BL31 8064085a02cSBoyan Karatotev if (is_feat_amu_supported()) { 8074085a02cSBoyan Karatotev amu_enable(ctx); 8084085a02cSBoyan Karatotev } 8094085a02cSBoyan Karatotev 81060d330dcSBoyan Karatotev if (is_feat_sme_supported()) { 81160d330dcSBoyan Karatotev sme_enable(ctx); 81260d330dcSBoyan Karatotev } 81360d330dcSBoyan Karatotev 81433e6aaacSArvind Ram Prakash if (is_feat_fgt2_supported()) { 81533e6aaacSArvind Ram Prakash fgt2_enable(ctx); 81633e6aaacSArvind Ram Prakash } 81733e6aaacSArvind Ram Prakash 81883271d5aSArvind Ram Prakash if (is_feat_debugv8p9_supported()) { 81983271d5aSArvind Ram Prakash debugv8p9_extended_bp_wp_enable(ctx); 82083271d5aSArvind Ram Prakash } 82183271d5aSArvind Ram Prakash 82279c0c7faSBoyan Karatotev /* 82379c0c7faSBoyan Karatotev * SPE, TRBE, and BRBE have multi-field enables that affect which world 82479c0c7faSBoyan Karatotev * they apply to. Despite this, it is useful to ignore these for 82579c0c7faSBoyan Karatotev * simplicity in determining the feature's per world enablement status. 82679c0c7faSBoyan Karatotev * This is only possible when context is written per-world. Relied on 82779c0c7faSBoyan Karatotev * by SMCCC_ARCH_FEATURE_AVAILABILITY 82879c0c7faSBoyan Karatotev */ 82979c0c7faSBoyan Karatotev if (is_feat_spe_supported()) { 83079c0c7faSBoyan Karatotev spe_enable(ctx); 83179c0c7faSBoyan Karatotev } 83279c0c7faSBoyan Karatotev 83379c0c7faSBoyan Karatotev if (is_feat_trbe_supported()) { 83479c0c7faSBoyan Karatotev trbe_enable(ctx); 83579c0c7faSBoyan Karatotev } 83679c0c7faSBoyan Karatotev 8379890eab5SBoyan Karatotev if (is_feat_brbe_supported()) { 8389890eab5SBoyan Karatotev brbe_enable(ctx); 8399890eab5SBoyan Karatotev } 84024a70738SBoyan Karatotev #endif /* IMAGE_BL31 */ 84124a70738SBoyan Karatotev } 84224a70738SBoyan Karatotev 843b48bd790SBoyan Karatotev /* TODO: move to lib/extensions/pauth when it has been ported to FEAT_STATE */ 844b48bd790SBoyan Karatotev static __unused void enable_pauth_el2(void) 845b48bd790SBoyan Karatotev { 846b48bd790SBoyan Karatotev u_register_t hcr_el2 = read_hcr_el2(); 847b48bd790SBoyan Karatotev /* 848b48bd790SBoyan Karatotev * For Armv8.3 pointer authentication feature, disable traps to EL2 when 849b48bd790SBoyan Karatotev * accessing key registers or using pointer authentication instructions 850b48bd790SBoyan Karatotev * from lower ELs. 851b48bd790SBoyan Karatotev */ 852b48bd790SBoyan Karatotev hcr_el2 |= (HCR_API_BIT | HCR_APK_BIT); 853b48bd790SBoyan Karatotev 854b48bd790SBoyan Karatotev write_hcr_el2(hcr_el2); 855b48bd790SBoyan Karatotev } 856b48bd790SBoyan Karatotev 857183329a5SArvind Ram Prakash #if INIT_UNUSED_NS_EL2 85824a70738SBoyan Karatotev /******************************************************************************* 85924a70738SBoyan Karatotev * Enable architecture extensions in-place at EL2 on first entry to Non-secure 86024a70738SBoyan Karatotev * world when EL2 is empty and unused. 86124a70738SBoyan Karatotev ******************************************************************************/ 86224a70738SBoyan Karatotev static void manage_extensions_nonsecure_el2_unused(void) 86324a70738SBoyan Karatotev { 86424a70738SBoyan Karatotev #if IMAGE_BL31 86560d330dcSBoyan Karatotev if (is_feat_spe_supported()) { 86660d330dcSBoyan Karatotev spe_init_el2_unused(); 86760d330dcSBoyan Karatotev } 86860d330dcSBoyan Karatotev 8694085a02cSBoyan Karatotev if (is_feat_amu_supported()) { 8704085a02cSBoyan Karatotev amu_init_el2_unused(); 8714085a02cSBoyan Karatotev } 8724085a02cSBoyan Karatotev 87360d330dcSBoyan Karatotev if (is_feat_mpam_supported()) { 87460d330dcSBoyan Karatotev mpam_init_el2_unused(); 87560d330dcSBoyan Karatotev } 87660d330dcSBoyan Karatotev 87760d330dcSBoyan Karatotev if (is_feat_trbe_supported()) { 87860d330dcSBoyan Karatotev trbe_init_el2_unused(); 87960d330dcSBoyan Karatotev } 88060d330dcSBoyan Karatotev 88160d330dcSBoyan Karatotev if (is_feat_sys_reg_trace_supported()) { 88260d330dcSBoyan Karatotev sys_reg_trace_init_el2_unused(); 88360d330dcSBoyan Karatotev } 88460d330dcSBoyan Karatotev 88560d330dcSBoyan Karatotev if (is_feat_trf_supported()) { 88660d330dcSBoyan Karatotev trf_init_el2_unused(); 88760d330dcSBoyan Karatotev } 88860d330dcSBoyan Karatotev 889c73686a1SBoyan Karatotev pmuv3_init_el2_unused(); 89060d330dcSBoyan Karatotev 89160d330dcSBoyan Karatotev if (is_feat_sve_supported()) { 89260d330dcSBoyan Karatotev sve_init_el2_unused(); 89360d330dcSBoyan Karatotev } 89460d330dcSBoyan Karatotev 89560d330dcSBoyan Karatotev if (is_feat_sme_supported()) { 89660d330dcSBoyan Karatotev sme_init_el2_unused(); 89760d330dcSBoyan Karatotev } 898b48bd790SBoyan Karatotev 8996b8df7b9SArvind Ram Prakash if (is_feat_mops_supported()) { 9006b8df7b9SArvind Ram Prakash write_hcrx_el2(read_hcrx_el2() | HCRX_EL2_MSCEn_BIT); 9016b8df7b9SArvind Ram Prakash } 9026b8df7b9SArvind Ram Prakash 903b48bd790SBoyan Karatotev #if ENABLE_PAUTH 904b48bd790SBoyan Karatotev enable_pauth_el2(); 905b48bd790SBoyan Karatotev #endif /* ENABLE_PAUTH */ 90624a70738SBoyan Karatotev #endif /* IMAGE_BL31 */ 90724a70738SBoyan Karatotev } 908183329a5SArvind Ram Prakash #endif /* INIT_UNUSED_NS_EL2 */ 90924a70738SBoyan Karatotev 91024a70738SBoyan Karatotev /******************************************************************************* 91168ac5ed0SArunachalam Ganapathy * Enable architecture extensions on first entry to Secure world. 91268ac5ed0SArunachalam Ganapathy ******************************************************************************/ 913dc78e62dSjohpow01 static void manage_extensions_secure(cpu_context_t *ctx) 91468ac5ed0SArunachalam Ganapathy { 91568ac5ed0SArunachalam Ganapathy #if IMAGE_BL31 9160d122947SBoyan Karatotev if (is_feat_sme_supported()) { 9170d122947SBoyan Karatotev if (ENABLE_SME_FOR_SWD) { 9180d122947SBoyan Karatotev /* 9190d122947SBoyan Karatotev * Enable SME, SVE, FPU/SIMD in secure context, secure manager 9200d122947SBoyan Karatotev * must ensure SME, SVE, and FPU/SIMD context properly managed. 9210d122947SBoyan Karatotev */ 92260d330dcSBoyan Karatotev sme_init_el3(); 9230d122947SBoyan Karatotev sme_enable(ctx); 9240d122947SBoyan Karatotev } else { 9250d122947SBoyan Karatotev /* 9260d122947SBoyan Karatotev * Disable SME, SVE, FPU/SIMD in secure context so non-secure 9270d122947SBoyan Karatotev * world can safely use the associated registers. 9280d122947SBoyan Karatotev */ 9290d122947SBoyan Karatotev sme_disable(ctx); 9300d122947SBoyan Karatotev } 9310d122947SBoyan Karatotev } 93279c0c7faSBoyan Karatotev 93379c0c7faSBoyan Karatotev /* 93479c0c7faSBoyan Karatotev * SPE and TRBE cannot be fully disabled from EL3 registers alone, only 93579c0c7faSBoyan Karatotev * sysreg access can. In case the EL1 controls leave them active on 93679c0c7faSBoyan Karatotev * context switch, we want the owning security state to be NS so Secure 93779c0c7faSBoyan Karatotev * can't be DOSed. 93879c0c7faSBoyan Karatotev */ 93979c0c7faSBoyan Karatotev if (is_feat_spe_supported()) { 94079c0c7faSBoyan Karatotev spe_disable(ctx); 94179c0c7faSBoyan Karatotev } 94279c0c7faSBoyan Karatotev 94379c0c7faSBoyan Karatotev if (is_feat_trbe_supported()) { 94479c0c7faSBoyan Karatotev trbe_disable(ctx); 94579c0c7faSBoyan Karatotev } 946dc78e62dSjohpow01 #endif /* IMAGE_BL31 */ 94768ac5ed0SArunachalam Ganapathy } 94868ac5ed0SArunachalam Ganapathy 949a6b3643cSChris Kay #if !IMAGE_BL1 95068ac5ed0SArunachalam Ganapathy /******************************************************************************* 951532ed618SSoby Mathew * The following function initializes the cpu_context for a CPU specified by 952532ed618SSoby Mathew * its `cpu_idx` for first use, and sets the initial entrypoint state as 953532ed618SSoby Mathew * specified by the entry_point_info structure. 954532ed618SSoby Mathew ******************************************************************************/ 955532ed618SSoby Mathew void cm_init_context_by_index(unsigned int cpu_idx, 956532ed618SSoby Mathew const entry_point_info_t *ep) 957532ed618SSoby Mathew { 958532ed618SSoby Mathew cpu_context_t *ctx; 959532ed618SSoby Mathew ctx = cm_get_context_by_index(cpu_idx, GET_SECURITY_STATE(ep->h.attr)); 9601634cae8SAntonio Nino Diaz cm_setup_context(ctx, ep); 961532ed618SSoby Mathew } 962a6b3643cSChris Kay #endif /* !IMAGE_BL1 */ 963532ed618SSoby Mathew 964532ed618SSoby Mathew /******************************************************************************* 965532ed618SSoby Mathew * The following function initializes the cpu_context for the current CPU 966532ed618SSoby Mathew * for first use, and sets the initial entrypoint state as specified by the 967532ed618SSoby Mathew * entry_point_info structure. 968532ed618SSoby Mathew ******************************************************************************/ 969532ed618SSoby Mathew void cm_init_my_context(const entry_point_info_t *ep) 970532ed618SSoby Mathew { 971532ed618SSoby Mathew cpu_context_t *ctx; 972532ed618SSoby Mathew ctx = cm_get_context(GET_SECURITY_STATE(ep->h.attr)); 9731634cae8SAntonio Nino Diaz cm_setup_context(ctx, ep); 974532ed618SSoby Mathew } 975532ed618SSoby Mathew 976b48bd790SBoyan Karatotev /* EL2 present but unused, need to disable safely. SCTLR_EL2 can be ignored */ 977183329a5SArvind Ram Prakash static void init_nonsecure_el2_unused(cpu_context_t *ctx) 978b48bd790SBoyan Karatotev { 979183329a5SArvind Ram Prakash #if INIT_UNUSED_NS_EL2 980b48bd790SBoyan Karatotev u_register_t hcr_el2 = HCR_RESET_VAL; 981b48bd790SBoyan Karatotev u_register_t mdcr_el2; 982b48bd790SBoyan Karatotev u_register_t scr_el3; 983b48bd790SBoyan Karatotev 984b48bd790SBoyan Karatotev scr_el3 = read_ctx_reg(get_el3state_ctx(ctx), CTX_SCR_EL3); 985b48bd790SBoyan Karatotev 986b48bd790SBoyan Karatotev /* Set EL2 register width: Set HCR_EL2.RW to match SCR_EL3.RW */ 987b48bd790SBoyan Karatotev if ((scr_el3 & SCR_RW_BIT) != 0U) { 988b48bd790SBoyan Karatotev hcr_el2 |= HCR_RW_BIT; 989b48bd790SBoyan Karatotev } 990b48bd790SBoyan Karatotev 991b48bd790SBoyan Karatotev write_hcr_el2(hcr_el2); 992b48bd790SBoyan Karatotev 993b48bd790SBoyan Karatotev /* 994b48bd790SBoyan Karatotev * Initialise CPTR_EL2 setting all fields rather than relying on the hw. 995b48bd790SBoyan Karatotev * All fields have architecturally UNKNOWN reset values. 996b48bd790SBoyan Karatotev */ 997b48bd790SBoyan Karatotev write_cptr_el2(CPTR_EL2_RESET_VAL); 998b48bd790SBoyan Karatotev 999b48bd790SBoyan Karatotev /* 1000b48bd790SBoyan Karatotev * Initialise CNTHCTL_EL2. All fields are architecturally UNKNOWN on 1001b48bd790SBoyan Karatotev * reset and are set to zero except for field(s) listed below. 1002b48bd790SBoyan Karatotev * 1003b48bd790SBoyan Karatotev * CNTHCTL_EL2.EL1PTEN: Set to one to disable traps to Hyp mode of 1004b48bd790SBoyan Karatotev * Non-secure EL0 and EL1 accesses to the physical timer registers. 1005b48bd790SBoyan Karatotev * 1006b48bd790SBoyan Karatotev * CNTHCTL_EL2.EL1PCTEN: Set to one to disable traps to Hyp mode of 1007b48bd790SBoyan Karatotev * Non-secure EL0 and EL1 accesses to the physical counter registers. 1008b48bd790SBoyan Karatotev */ 1009b48bd790SBoyan Karatotev write_cnthctl_el2(CNTHCTL_RESET_VAL | EL1PCEN_BIT | EL1PCTEN_BIT); 1010b48bd790SBoyan Karatotev 1011b48bd790SBoyan Karatotev /* 1012b48bd790SBoyan Karatotev * Initialise CNTVOFF_EL2 to zero as it resets to an architecturally 1013b48bd790SBoyan Karatotev * UNKNOWN value. 1014b48bd790SBoyan Karatotev */ 1015b48bd790SBoyan Karatotev write_cntvoff_el2(0); 1016b48bd790SBoyan Karatotev 1017b48bd790SBoyan Karatotev /* 1018b48bd790SBoyan Karatotev * Set VPIDR_EL2 and VMPIDR_EL2 to match MIDR_EL1 and MPIDR_EL1 1019b48bd790SBoyan Karatotev * respectively. 1020b48bd790SBoyan Karatotev */ 1021b48bd790SBoyan Karatotev write_vpidr_el2(read_midr_el1()); 1022b48bd790SBoyan Karatotev write_vmpidr_el2(read_mpidr_el1()); 1023b48bd790SBoyan Karatotev 1024b48bd790SBoyan Karatotev /* 1025b48bd790SBoyan Karatotev * Initialise VTTBR_EL2. All fields are architecturally UNKNOWN on reset. 1026b48bd790SBoyan Karatotev * 1027b48bd790SBoyan Karatotev * VTTBR_EL2.VMID: Set to zero. Even though EL1&0 stage 2 address 1028b48bd790SBoyan Karatotev * translation is disabled, cache maintenance operations depend on the 1029b48bd790SBoyan Karatotev * VMID. 1030b48bd790SBoyan Karatotev * 1031b48bd790SBoyan Karatotev * VTTBR_EL2.BADDR: Set to zero as EL1&0 stage 2 address translation is 1032b48bd790SBoyan Karatotev * disabled. 1033b48bd790SBoyan Karatotev */ 1034b48bd790SBoyan Karatotev write_vttbr_el2(VTTBR_RESET_VAL & 1035b48bd790SBoyan Karatotev ~((VTTBR_VMID_MASK << VTTBR_VMID_SHIFT) | 1036b48bd790SBoyan Karatotev (VTTBR_BADDR_MASK << VTTBR_BADDR_SHIFT))); 1037b48bd790SBoyan Karatotev 1038b48bd790SBoyan Karatotev /* 1039b48bd790SBoyan Karatotev * Initialise MDCR_EL2, setting all fields rather than relying on hw. 1040b48bd790SBoyan Karatotev * Some fields are architecturally UNKNOWN on reset. 1041b48bd790SBoyan Karatotev * 1042b48bd790SBoyan Karatotev * MDCR_EL2.TDRA: Set to zero so that Non-secure EL0 and EL1 System 1043b48bd790SBoyan Karatotev * register accesses to the Debug ROM registers are not trapped to EL2. 1044b48bd790SBoyan Karatotev * 1045b48bd790SBoyan Karatotev * MDCR_EL2.TDOSA: Set to zero so that Non-secure EL1 System register 1046b48bd790SBoyan Karatotev * accesses to the powerdown debug registers are not trapped to EL2. 1047b48bd790SBoyan Karatotev * 1048b48bd790SBoyan Karatotev * MDCR_EL2.TDA: Set to zero so that System register accesses to the 1049b48bd790SBoyan Karatotev * debug registers do not trap to EL2. 1050b48bd790SBoyan Karatotev * 1051b48bd790SBoyan Karatotev * MDCR_EL2.TDE: Set to zero so that debug exceptions are not routed to 1052b48bd790SBoyan Karatotev * EL2. 1053b48bd790SBoyan Karatotev */ 1054b48bd790SBoyan Karatotev mdcr_el2 = MDCR_EL2_RESET_VAL & 1055b48bd790SBoyan Karatotev ~(MDCR_EL2_TDRA_BIT | MDCR_EL2_TDOSA_BIT | MDCR_EL2_TDA_BIT | 1056b48bd790SBoyan Karatotev MDCR_EL2_TDE_BIT); 1057b48bd790SBoyan Karatotev 1058b48bd790SBoyan Karatotev write_mdcr_el2(mdcr_el2); 1059b48bd790SBoyan Karatotev 1060b48bd790SBoyan Karatotev /* 1061b48bd790SBoyan Karatotev * Initialise HSTR_EL2. All fields are architecturally UNKNOWN on reset. 1062b48bd790SBoyan Karatotev * 1063b48bd790SBoyan Karatotev * HSTR_EL2.T<n>: Set all these fields to zero so that Non-secure EL0 or 1064b48bd790SBoyan Karatotev * EL1 accesses to System registers do not trap to EL2. 1065b48bd790SBoyan Karatotev */ 1066b48bd790SBoyan Karatotev write_hstr_el2(HSTR_EL2_RESET_VAL & ~(HSTR_EL2_T_MASK)); 1067b48bd790SBoyan Karatotev 1068b48bd790SBoyan Karatotev /* 1069b48bd790SBoyan Karatotev * Initialise CNTHP_CTL_EL2. All fields are architecturally UNKNOWN on 1070b48bd790SBoyan Karatotev * reset. 1071b48bd790SBoyan Karatotev * 1072b48bd790SBoyan Karatotev * CNTHP_CTL_EL2:ENABLE: Set to zero to disable the EL2 physical timer 1073b48bd790SBoyan Karatotev * and prevent timer interrupts. 1074b48bd790SBoyan Karatotev */ 1075b48bd790SBoyan Karatotev write_cnthp_ctl_el2(CNTHP_CTL_RESET_VAL & ~(CNTHP_CTL_ENABLE_BIT)); 1076b48bd790SBoyan Karatotev 1077b48bd790SBoyan Karatotev manage_extensions_nonsecure_el2_unused(); 1078183329a5SArvind Ram Prakash #endif /* INIT_UNUSED_NS_EL2 */ 1079b48bd790SBoyan Karatotev } 1080b48bd790SBoyan Karatotev 1081532ed618SSoby Mathew /******************************************************************************* 1082c5ea4f8aSZelalem Aweke * Prepare the CPU system registers for first entry into realm, secure, or 1083c5ea4f8aSZelalem Aweke * normal world. 1084532ed618SSoby Mathew * 1085532ed618SSoby Mathew * If execution is requested to EL2 or hyp mode, SCTLR_EL2 is initialized 1086532ed618SSoby Mathew * If execution is requested to non-secure EL1 or svc mode, and the CPU supports 1087532ed618SSoby Mathew * EL2 then EL2 is disabled by configuring all necessary EL2 registers. 1088532ed618SSoby Mathew * For all entries, the EL1 registers are initialized from the cpu_context 1089532ed618SSoby Mathew ******************************************************************************/ 1090532ed618SSoby Mathew void cm_prepare_el3_exit(uint32_t security_state) 1091532ed618SSoby Mathew { 1092da1a4591SJayanth Dodderi Chidanand u_register_t sctlr_el2, scr_el3; 1093532ed618SSoby Mathew cpu_context_t *ctx = cm_get_context(security_state); 1094532ed618SSoby Mathew 1095a0fee747SAntonio Nino Diaz assert(ctx != NULL); 1096532ed618SSoby Mathew 1097532ed618SSoby Mathew if (security_state == NON_SECURE) { 1098ddb615b4SJuan Pablo Conde uint64_t el2_implemented = el_implemented(2); 1099ddb615b4SJuan Pablo Conde 1100f1be00daSLouis Mayencourt scr_el3 = read_ctx_reg(get_el3state_ctx(ctx), 1101a0fee747SAntonio Nino Diaz CTX_SCR_EL3); 1102ddb615b4SJuan Pablo Conde 1103d39b1236SJayanth Dodderi Chidanand if (el2_implemented != EL_IMPL_NONE) { 1104d39b1236SJayanth Dodderi Chidanand 1105ddb615b4SJuan Pablo Conde /* 1106ddb615b4SJuan Pablo Conde * If context is not being used for EL2, initialize 1107ddb615b4SJuan Pablo Conde * HCRX_EL2 with its init value here. 1108ddb615b4SJuan Pablo Conde */ 1109ddb615b4SJuan Pablo Conde if (is_feat_hcx_supported()) { 1110ddb615b4SJuan Pablo Conde write_hcrx_el2(HCRX_EL2_INIT_VAL); 1111ddb615b4SJuan Pablo Conde } 11124a530b4cSJuan Pablo Conde 11134a530b4cSJuan Pablo Conde /* 11144a530b4cSJuan Pablo Conde * Initialize Fine-grained trap registers introduced 11154a530b4cSJuan Pablo Conde * by FEAT_FGT so all traps are initially disabled when 11164a530b4cSJuan Pablo Conde * switching to EL2 or a lower EL, preventing undesired 11174a530b4cSJuan Pablo Conde * behavior. 11184a530b4cSJuan Pablo Conde */ 11194a530b4cSJuan Pablo Conde if (is_feat_fgt_supported()) { 11204a530b4cSJuan Pablo Conde /* 11214a530b4cSJuan Pablo Conde * Initialize HFG*_EL2 registers with a default 11224a530b4cSJuan Pablo Conde * value so legacy systems unaware of FEAT_FGT 11234a530b4cSJuan Pablo Conde * do not get trapped due to their lack of 11244a530b4cSJuan Pablo Conde * initialization for this feature. 11254a530b4cSJuan Pablo Conde */ 11264a530b4cSJuan Pablo Conde write_hfgitr_el2(HFGITR_EL2_INIT_VAL); 11274a530b4cSJuan Pablo Conde write_hfgrtr_el2(HFGRTR_EL2_INIT_VAL); 11284a530b4cSJuan Pablo Conde write_hfgwtr_el2(HFGWTR_EL2_INIT_VAL); 1129ddb615b4SJuan Pablo Conde } 11304a530b4cSJuan Pablo Conde 1131d39b1236SJayanth Dodderi Chidanand /* Condition to ensure EL2 is being used. */ 1132a0fee747SAntonio Nino Diaz if ((scr_el3 & SCR_HCE_BIT) != 0U) { 1133da1a4591SJayanth Dodderi Chidanand /* Initialize SCTLR_EL2 register with reset value. */ 1134da1a4591SJayanth Dodderi Chidanand sctlr_el2 = SCTLR_EL2_RES1; 11357f152ea6SSona Mathew 11365f5d1ed7SLouis Mayencourt /* 1137d39b1236SJayanth Dodderi Chidanand * If workaround of errata 764081 for Cortex-A75 1138d39b1236SJayanth Dodderi Chidanand * is used then set SCTLR_EL2.IESB to enable 1139d39b1236SJayanth Dodderi Chidanand * Implicit Error Synchronization Barrier. 11405f5d1ed7SLouis Mayencourt */ 11417f152ea6SSona Mathew if (errata_a75_764081_applies()) { 1142da1a4591SJayanth Dodderi Chidanand sctlr_el2 |= SCTLR_IESB_BIT; 11437f152ea6SSona Mathew } 11447f152ea6SSona Mathew 1145da1a4591SJayanth Dodderi Chidanand write_sctlr_el2(sctlr_el2); 1146d39b1236SJayanth Dodderi Chidanand } else { 1147d39b1236SJayanth Dodderi Chidanand /* 1148d39b1236SJayanth Dodderi Chidanand * (scr_el3 & SCR_HCE_BIT==0) 1149d39b1236SJayanth Dodderi Chidanand * EL2 implemented but unused. 1150d39b1236SJayanth Dodderi Chidanand */ 1151b48bd790SBoyan Karatotev init_nonsecure_el2_unused(ctx); 1152532ed618SSoby Mathew } 1153532ed618SSoby Mathew } 1154d39b1236SJayanth Dodderi Chidanand } 1155a0674ab0SJayanth Dodderi Chidanand #if (!CTX_INCLUDE_EL2_REGS) 1156a0674ab0SJayanth Dodderi Chidanand /* Restore EL1 system registers, only when CTX_INCLUDE_EL2_REGS=0 */ 115717b4c0ddSDimitris Papastamos cm_el1_sysregs_context_restore(security_state); 1158a0674ab0SJayanth Dodderi Chidanand #endif 115917b4c0ddSDimitris Papastamos cm_set_next_eret_context(security_state); 1160532ed618SSoby Mathew } 1161532ed618SSoby Mathew 1162a0674ab0SJayanth Dodderi Chidanand #if (CTX_INCLUDE_EL2_REGS && IMAGE_BL31) 1163bb7b85a3SAndre Przywara 1164bb7b85a3SAndre Przywara static void el2_sysregs_context_save_fgt(el2_sysregs_t *ctx) 1165bb7b85a3SAndre Przywara { 1166d6af2344SJayanth Dodderi Chidanand write_el2_ctx_fgt(ctx, hdfgrtr_el2, read_hdfgrtr_el2()); 1167bb7b85a3SAndre Przywara if (is_feat_amu_supported()) { 1168d6af2344SJayanth Dodderi Chidanand write_el2_ctx_fgt(ctx, hafgrtr_el2, read_hafgrtr_el2()); 1169bb7b85a3SAndre Przywara } 1170d6af2344SJayanth Dodderi Chidanand write_el2_ctx_fgt(ctx, hdfgwtr_el2, read_hdfgwtr_el2()); 1171d6af2344SJayanth Dodderi Chidanand write_el2_ctx_fgt(ctx, hfgitr_el2, read_hfgitr_el2()); 1172d6af2344SJayanth Dodderi Chidanand write_el2_ctx_fgt(ctx, hfgrtr_el2, read_hfgrtr_el2()); 1173d6af2344SJayanth Dodderi Chidanand write_el2_ctx_fgt(ctx, hfgwtr_el2, read_hfgwtr_el2()); 1174bb7b85a3SAndre Przywara } 1175bb7b85a3SAndre Przywara 1176bb7b85a3SAndre Przywara static void el2_sysregs_context_restore_fgt(el2_sysregs_t *ctx) 1177bb7b85a3SAndre Przywara { 1178d6af2344SJayanth Dodderi Chidanand write_hdfgrtr_el2(read_el2_ctx_fgt(ctx, hdfgrtr_el2)); 1179bb7b85a3SAndre Przywara if (is_feat_amu_supported()) { 1180d6af2344SJayanth Dodderi Chidanand write_hafgrtr_el2(read_el2_ctx_fgt(ctx, hafgrtr_el2)); 1181bb7b85a3SAndre Przywara } 1182d6af2344SJayanth Dodderi Chidanand write_hdfgwtr_el2(read_el2_ctx_fgt(ctx, hdfgwtr_el2)); 1183d6af2344SJayanth Dodderi Chidanand write_hfgitr_el2(read_el2_ctx_fgt(ctx, hfgitr_el2)); 1184d6af2344SJayanth Dodderi Chidanand write_hfgrtr_el2(read_el2_ctx_fgt(ctx, hfgrtr_el2)); 1185d6af2344SJayanth Dodderi Chidanand write_hfgwtr_el2(read_el2_ctx_fgt(ctx, hfgwtr_el2)); 1186bb7b85a3SAndre Przywara } 1187bb7b85a3SAndre Przywara 118833e6aaacSArvind Ram Prakash static void el2_sysregs_context_save_fgt2(el2_sysregs_t *ctx) 118933e6aaacSArvind Ram Prakash { 119033e6aaacSArvind Ram Prakash write_el2_ctx_fgt2(ctx, hdfgrtr2_el2, read_hdfgrtr2_el2()); 119133e6aaacSArvind Ram Prakash write_el2_ctx_fgt2(ctx, hdfgwtr2_el2, read_hdfgwtr2_el2()); 119233e6aaacSArvind Ram Prakash write_el2_ctx_fgt2(ctx, hfgitr2_el2, read_hfgitr2_el2()); 119333e6aaacSArvind Ram Prakash write_el2_ctx_fgt2(ctx, hfgrtr2_el2, read_hfgrtr2_el2()); 119433e6aaacSArvind Ram Prakash write_el2_ctx_fgt2(ctx, hfgwtr2_el2, read_hfgwtr2_el2()); 119533e6aaacSArvind Ram Prakash } 119633e6aaacSArvind Ram Prakash 119733e6aaacSArvind Ram Prakash static void el2_sysregs_context_restore_fgt2(el2_sysregs_t *ctx) 119833e6aaacSArvind Ram Prakash { 119933e6aaacSArvind Ram Prakash write_hdfgrtr2_el2(read_el2_ctx_fgt2(ctx, hdfgrtr2_el2)); 120033e6aaacSArvind Ram Prakash write_hdfgwtr2_el2(read_el2_ctx_fgt2(ctx, hdfgwtr2_el2)); 120133e6aaacSArvind Ram Prakash write_hfgitr2_el2(read_el2_ctx_fgt2(ctx, hfgitr2_el2)); 120233e6aaacSArvind Ram Prakash write_hfgrtr2_el2(read_el2_ctx_fgt2(ctx, hfgrtr2_el2)); 120333e6aaacSArvind Ram Prakash write_hfgwtr2_el2(read_el2_ctx_fgt2(ctx, hfgwtr2_el2)); 120433e6aaacSArvind Ram Prakash } 120533e6aaacSArvind Ram Prakash 12067d930c7eSJayanth Dodderi Chidanand static void el2_sysregs_context_save_mpam(el2_sysregs_t *ctx) 12079448f2b8SAndre Przywara { 12089448f2b8SAndre Przywara u_register_t mpam_idr = read_mpamidr_el1(); 12099448f2b8SAndre Przywara 12107d930c7eSJayanth Dodderi Chidanand write_el2_ctx_mpam(ctx, mpam2_el2, read_mpam2_el2()); 12119448f2b8SAndre Przywara 12129448f2b8SAndre Przywara /* 12139448f2b8SAndre Przywara * The context registers that we intend to save would be part of the 12149448f2b8SAndre Przywara * PE's system register frame only if MPAMIDR_EL1.HAS_HCR == 1. 12159448f2b8SAndre Przywara */ 12169448f2b8SAndre Przywara if ((mpam_idr & MPAMIDR_HAS_HCR_BIT) == 0U) { 12179448f2b8SAndre Przywara return; 12189448f2b8SAndre Przywara } 12199448f2b8SAndre Przywara 12209448f2b8SAndre Przywara /* 12219448f2b8SAndre Przywara * MPAMHCR_EL2, MPAMVPMV_EL2 and MPAMVPM0_EL2 are always present if 12229448f2b8SAndre Przywara * MPAMIDR_HAS_HCR_BIT == 1. 12239448f2b8SAndre Przywara */ 12247d930c7eSJayanth Dodderi Chidanand write_el2_ctx_mpam(ctx, mpamhcr_el2, read_mpamhcr_el2()); 12257d930c7eSJayanth Dodderi Chidanand write_el2_ctx_mpam(ctx, mpamvpm0_el2, read_mpamvpm0_el2()); 12267d930c7eSJayanth Dodderi Chidanand write_el2_ctx_mpam(ctx, mpamvpmv_el2, read_mpamvpmv_el2()); 12279448f2b8SAndre Przywara 12289448f2b8SAndre Przywara /* 12299448f2b8SAndre Przywara * The number of MPAMVPM registers is implementation defined, their 12309448f2b8SAndre Przywara * number is stored in the MPAMIDR_EL1 register. 12319448f2b8SAndre Przywara */ 12329448f2b8SAndre Przywara switch ((mpam_idr >> MPAMIDR_EL1_VPMR_MAX_SHIFT) & MPAMIDR_EL1_VPMR_MAX_MASK) { 12339448f2b8SAndre Przywara case 7: 12347d930c7eSJayanth Dodderi Chidanand write_el2_ctx_mpam(ctx, mpamvpm7_el2, read_mpamvpm7_el2()); 12359448f2b8SAndre Przywara __fallthrough; 12369448f2b8SAndre Przywara case 6: 12377d930c7eSJayanth Dodderi Chidanand write_el2_ctx_mpam(ctx, mpamvpm6_el2, read_mpamvpm6_el2()); 12389448f2b8SAndre Przywara __fallthrough; 12399448f2b8SAndre Przywara case 5: 12407d930c7eSJayanth Dodderi Chidanand write_el2_ctx_mpam(ctx, mpamvpm5_el2, read_mpamvpm5_el2()); 12419448f2b8SAndre Przywara __fallthrough; 12429448f2b8SAndre Przywara case 4: 12437d930c7eSJayanth Dodderi Chidanand write_el2_ctx_mpam(ctx, mpamvpm4_el2, read_mpamvpm4_el2()); 12449448f2b8SAndre Przywara __fallthrough; 12459448f2b8SAndre Przywara case 3: 12467d930c7eSJayanth Dodderi Chidanand write_el2_ctx_mpam(ctx, mpamvpm3_el2, read_mpamvpm3_el2()); 12479448f2b8SAndre Przywara __fallthrough; 12489448f2b8SAndre Przywara case 2: 12497d930c7eSJayanth Dodderi Chidanand write_el2_ctx_mpam(ctx, mpamvpm2_el2, read_mpamvpm2_el2()); 12509448f2b8SAndre Przywara __fallthrough; 12519448f2b8SAndre Przywara case 1: 12527d930c7eSJayanth Dodderi Chidanand write_el2_ctx_mpam(ctx, mpamvpm1_el2, read_mpamvpm1_el2()); 12539448f2b8SAndre Przywara break; 12549448f2b8SAndre Przywara } 12559448f2b8SAndre Przywara } 12569448f2b8SAndre Przywara 12577d930c7eSJayanth Dodderi Chidanand static void el2_sysregs_context_restore_mpam(el2_sysregs_t *ctx) 12589448f2b8SAndre Przywara { 12599448f2b8SAndre Przywara u_register_t mpam_idr = read_mpamidr_el1(); 12609448f2b8SAndre Przywara 12617d930c7eSJayanth Dodderi Chidanand write_mpam2_el2(read_el2_ctx_mpam(ctx, mpam2_el2)); 12629448f2b8SAndre Przywara 12639448f2b8SAndre Przywara if ((mpam_idr & MPAMIDR_HAS_HCR_BIT) == 0U) { 12649448f2b8SAndre Przywara return; 12659448f2b8SAndre Przywara } 12669448f2b8SAndre Przywara 12677d930c7eSJayanth Dodderi Chidanand write_mpamhcr_el2(read_el2_ctx_mpam(ctx, mpamhcr_el2)); 12687d930c7eSJayanth Dodderi Chidanand write_mpamvpm0_el2(read_el2_ctx_mpam(ctx, mpamvpm0_el2)); 12697d930c7eSJayanth Dodderi Chidanand write_mpamvpmv_el2(read_el2_ctx_mpam(ctx, mpamvpmv_el2)); 12709448f2b8SAndre Przywara 12719448f2b8SAndre Przywara switch ((mpam_idr >> MPAMIDR_EL1_VPMR_MAX_SHIFT) & MPAMIDR_EL1_VPMR_MAX_MASK) { 12729448f2b8SAndre Przywara case 7: 12737d930c7eSJayanth Dodderi Chidanand write_mpamvpm7_el2(read_el2_ctx_mpam(ctx, mpamvpm7_el2)); 12749448f2b8SAndre Przywara __fallthrough; 12759448f2b8SAndre Przywara case 6: 12767d930c7eSJayanth Dodderi Chidanand write_mpamvpm6_el2(read_el2_ctx_mpam(ctx, mpamvpm6_el2)); 12779448f2b8SAndre Przywara __fallthrough; 12789448f2b8SAndre Przywara case 5: 12797d930c7eSJayanth Dodderi Chidanand write_mpamvpm5_el2(read_el2_ctx_mpam(ctx, mpamvpm5_el2)); 12809448f2b8SAndre Przywara __fallthrough; 12819448f2b8SAndre Przywara case 4: 12827d930c7eSJayanth Dodderi Chidanand write_mpamvpm4_el2(read_el2_ctx_mpam(ctx, mpamvpm4_el2)); 12839448f2b8SAndre Przywara __fallthrough; 12849448f2b8SAndre Przywara case 3: 12857d930c7eSJayanth Dodderi Chidanand write_mpamvpm3_el2(read_el2_ctx_mpam(ctx, mpamvpm3_el2)); 12869448f2b8SAndre Przywara __fallthrough; 12879448f2b8SAndre Przywara case 2: 12887d930c7eSJayanth Dodderi Chidanand write_mpamvpm2_el2(read_el2_ctx_mpam(ctx, mpamvpm2_el2)); 12899448f2b8SAndre Przywara __fallthrough; 12909448f2b8SAndre Przywara case 1: 12917d930c7eSJayanth Dodderi Chidanand write_mpamvpm1_el2(read_el2_ctx_mpam(ctx, mpamvpm1_el2)); 12929448f2b8SAndre Przywara break; 12939448f2b8SAndre Przywara } 12949448f2b8SAndre Przywara } 12959448f2b8SAndre Przywara 1296937d6fdbSManish Pandey /* --------------------------------------------------------------------------- 1297937d6fdbSManish Pandey * The following registers are not added: 1298937d6fdbSManish Pandey * ICH_AP0R<n>_EL2 1299937d6fdbSManish Pandey * ICH_AP1R<n>_EL2 1300937d6fdbSManish Pandey * ICH_LR<n>_EL2 1301937d6fdbSManish Pandey * 1302937d6fdbSManish Pandey * NOTE: For a system with S-EL2 present but not enabled, accessing 1303937d6fdbSManish Pandey * ICC_SRE_EL2 is undefined from EL3. To workaround this change the 1304937d6fdbSManish Pandey * SCR_EL3.NS = 1 before accessing this register. 1305937d6fdbSManish Pandey * --------------------------------------------------------------------------- 1306937d6fdbSManish Pandey */ 13077455cd17SGovindraj Raja static void el2_sysregs_context_save_gic(el2_sysregs_t *ctx, uint32_t security_state) 1308937d6fdbSManish Pandey { 13097455cd17SGovindraj Raja u_register_t scr_el3 = read_scr_el3(); 13107455cd17SGovindraj Raja 1311937d6fdbSManish Pandey #if defined(SPD_spmd) && SPMD_SPM_AT_SEL2 1312d6af2344SJayanth Dodderi Chidanand write_el2_ctx_common(ctx, icc_sre_el2, read_icc_sre_el2()); 1313937d6fdbSManish Pandey #else 1314937d6fdbSManish Pandey write_scr_el3(scr_el3 | SCR_NS_BIT); 1315937d6fdbSManish Pandey isb(); 1316937d6fdbSManish Pandey 1317d6af2344SJayanth Dodderi Chidanand write_el2_ctx_common(ctx, icc_sre_el2, read_icc_sre_el2()); 1318937d6fdbSManish Pandey 1319937d6fdbSManish Pandey write_scr_el3(scr_el3); 1320937d6fdbSManish Pandey isb(); 1321937d6fdbSManish Pandey #endif 1322d6af2344SJayanth Dodderi Chidanand write_el2_ctx_common(ctx, ich_hcr_el2, read_ich_hcr_el2()); 13237455cd17SGovindraj Raja 13247455cd17SGovindraj Raja if (errata_ich_vmcr_el2_applies()) { 13257455cd17SGovindraj Raja if (security_state == SECURE) { 13267455cd17SGovindraj Raja write_scr_el3(scr_el3 & ~SCR_NS_BIT); 13277455cd17SGovindraj Raja } else { 13287455cd17SGovindraj Raja write_scr_el3(scr_el3 | SCR_NS_BIT); 13297455cd17SGovindraj Raja } 13307455cd17SGovindraj Raja isb(); 1331937d6fdbSManish Pandey } 1332937d6fdbSManish Pandey 13337455cd17SGovindraj Raja write_el2_ctx_common(ctx, ich_vmcr_el2, read_ich_vmcr_el2()); 13347455cd17SGovindraj Raja 13357455cd17SGovindraj Raja if (errata_ich_vmcr_el2_applies()) { 13367455cd17SGovindraj Raja write_scr_el3(scr_el3); 13377455cd17SGovindraj Raja isb(); 13387455cd17SGovindraj Raja } 13397455cd17SGovindraj Raja } 13407455cd17SGovindraj Raja 13417455cd17SGovindraj Raja static void el2_sysregs_context_restore_gic(el2_sysregs_t *ctx, uint32_t security_state) 1342937d6fdbSManish Pandey { 13437455cd17SGovindraj Raja u_register_t scr_el3 = read_scr_el3(); 13447455cd17SGovindraj Raja 1345937d6fdbSManish Pandey #if defined(SPD_spmd) && SPMD_SPM_AT_SEL2 1346d6af2344SJayanth Dodderi Chidanand write_icc_sre_el2(read_el2_ctx_common(ctx, icc_sre_el2)); 1347937d6fdbSManish Pandey #else 1348937d6fdbSManish Pandey write_scr_el3(scr_el3 | SCR_NS_BIT); 1349937d6fdbSManish Pandey isb(); 1350937d6fdbSManish Pandey 1351d6af2344SJayanth Dodderi Chidanand write_icc_sre_el2(read_el2_ctx_common(ctx, icc_sre_el2)); 1352937d6fdbSManish Pandey 1353937d6fdbSManish Pandey write_scr_el3(scr_el3); 1354937d6fdbSManish Pandey isb(); 1355937d6fdbSManish Pandey #endif 1356d6af2344SJayanth Dodderi Chidanand write_ich_hcr_el2(read_el2_ctx_common(ctx, ich_hcr_el2)); 13577455cd17SGovindraj Raja 13587455cd17SGovindraj Raja if (errata_ich_vmcr_el2_applies()) { 13597455cd17SGovindraj Raja if (security_state == SECURE) { 13607455cd17SGovindraj Raja write_scr_el3(scr_el3 & ~SCR_NS_BIT); 13617455cd17SGovindraj Raja } else { 13627455cd17SGovindraj Raja write_scr_el3(scr_el3 | SCR_NS_BIT); 13637455cd17SGovindraj Raja } 13647455cd17SGovindraj Raja isb(); 13657455cd17SGovindraj Raja } 13667455cd17SGovindraj Raja 1367d6af2344SJayanth Dodderi Chidanand write_ich_vmcr_el2(read_el2_ctx_common(ctx, ich_vmcr_el2)); 13687455cd17SGovindraj Raja 13697455cd17SGovindraj Raja if (errata_ich_vmcr_el2_applies()) { 13707455cd17SGovindraj Raja write_scr_el3(scr_el3); 13717455cd17SGovindraj Raja isb(); 13727455cd17SGovindraj Raja } 1373937d6fdbSManish Pandey } 1374937d6fdbSManish Pandey 1375ac58e574SBoyan Karatotev /* ----------------------------------------------------- 1376ac58e574SBoyan Karatotev * The following registers are not added: 1377ac58e574SBoyan Karatotev * AMEVCNTVOFF0<n>_EL2 1378ac58e574SBoyan Karatotev * AMEVCNTVOFF1<n>_EL2 1379ac58e574SBoyan Karatotev * ----------------------------------------------------- 1380ac58e574SBoyan Karatotev */ 1381ac58e574SBoyan Karatotev static void el2_sysregs_context_save_common(el2_sysregs_t *ctx) 1382ac58e574SBoyan Karatotev { 1383d6af2344SJayanth Dodderi Chidanand write_el2_ctx_common(ctx, actlr_el2, read_actlr_el2()); 1384d6af2344SJayanth Dodderi Chidanand write_el2_ctx_common(ctx, afsr0_el2, read_afsr0_el2()); 1385d6af2344SJayanth Dodderi Chidanand write_el2_ctx_common(ctx, afsr1_el2, read_afsr1_el2()); 1386d6af2344SJayanth Dodderi Chidanand write_el2_ctx_common(ctx, amair_el2, read_amair_el2()); 1387d6af2344SJayanth Dodderi Chidanand write_el2_ctx_common(ctx, cnthctl_el2, read_cnthctl_el2()); 1388d6af2344SJayanth Dodderi Chidanand write_el2_ctx_common(ctx, cntvoff_el2, read_cntvoff_el2()); 1389d6af2344SJayanth Dodderi Chidanand write_el2_ctx_common(ctx, cptr_el2, read_cptr_el2()); 1390ac58e574SBoyan Karatotev if (CTX_INCLUDE_AARCH32_REGS) { 1391d6af2344SJayanth Dodderi Chidanand write_el2_ctx_common(ctx, dbgvcr32_el2, read_dbgvcr32_el2()); 1392ac58e574SBoyan Karatotev } 1393d6af2344SJayanth Dodderi Chidanand write_el2_ctx_common(ctx, elr_el2, read_elr_el2()); 1394d6af2344SJayanth Dodderi Chidanand write_el2_ctx_common(ctx, esr_el2, read_esr_el2()); 1395d6af2344SJayanth Dodderi Chidanand write_el2_ctx_common(ctx, far_el2, read_far_el2()); 1396d6af2344SJayanth Dodderi Chidanand write_el2_ctx_common(ctx, hacr_el2, read_hacr_el2()); 1397d6af2344SJayanth Dodderi Chidanand write_el2_ctx_common(ctx, hcr_el2, read_hcr_el2()); 1398d6af2344SJayanth Dodderi Chidanand write_el2_ctx_common(ctx, hpfar_el2, read_hpfar_el2()); 1399d6af2344SJayanth Dodderi Chidanand write_el2_ctx_common(ctx, hstr_el2, read_hstr_el2()); 1400d6af2344SJayanth Dodderi Chidanand write_el2_ctx_common(ctx, mair_el2, read_mair_el2()); 1401d6af2344SJayanth Dodderi Chidanand write_el2_ctx_common(ctx, mdcr_el2, read_mdcr_el2()); 1402d6af2344SJayanth Dodderi Chidanand write_el2_ctx_common(ctx, sctlr_el2, read_sctlr_el2()); 1403d6af2344SJayanth Dodderi Chidanand write_el2_ctx_common(ctx, spsr_el2, read_spsr_el2()); 1404d6af2344SJayanth Dodderi Chidanand write_el2_ctx_common(ctx, sp_el2, read_sp_el2()); 1405d6af2344SJayanth Dodderi Chidanand write_el2_ctx_common(ctx, tcr_el2, read_tcr_el2()); 1406d6af2344SJayanth Dodderi Chidanand write_el2_ctx_common(ctx, tpidr_el2, read_tpidr_el2()); 1407d6af2344SJayanth Dodderi Chidanand write_el2_ctx_common(ctx, vbar_el2, read_vbar_el2()); 1408d6af2344SJayanth Dodderi Chidanand write_el2_ctx_common(ctx, vmpidr_el2, read_vmpidr_el2()); 1409d6af2344SJayanth Dodderi Chidanand write_el2_ctx_common(ctx, vpidr_el2, read_vpidr_el2()); 1410d6af2344SJayanth Dodderi Chidanand write_el2_ctx_common(ctx, vtcr_el2, read_vtcr_el2()); 141130655136SGovindraj Raja 14126595f4cbSIgor Podgainõi write_el2_ctx_common_sysreg128(ctx, ttbr0_el2, read_ttbr0_el2()); 14136595f4cbSIgor Podgainõi write_el2_ctx_common_sysreg128(ctx, vttbr_el2, read_vttbr_el2()); 1414ac58e574SBoyan Karatotev } 1415ac58e574SBoyan Karatotev 1416ac58e574SBoyan Karatotev static void el2_sysregs_context_restore_common(el2_sysregs_t *ctx) 1417ac58e574SBoyan Karatotev { 1418d6af2344SJayanth Dodderi Chidanand write_actlr_el2(read_el2_ctx_common(ctx, actlr_el2)); 1419d6af2344SJayanth Dodderi Chidanand write_afsr0_el2(read_el2_ctx_common(ctx, afsr0_el2)); 1420d6af2344SJayanth Dodderi Chidanand write_afsr1_el2(read_el2_ctx_common(ctx, afsr1_el2)); 1421d6af2344SJayanth Dodderi Chidanand write_amair_el2(read_el2_ctx_common(ctx, amair_el2)); 1422d6af2344SJayanth Dodderi Chidanand write_cnthctl_el2(read_el2_ctx_common(ctx, cnthctl_el2)); 1423d6af2344SJayanth Dodderi Chidanand write_cntvoff_el2(read_el2_ctx_common(ctx, cntvoff_el2)); 1424d6af2344SJayanth Dodderi Chidanand write_cptr_el2(read_el2_ctx_common(ctx, cptr_el2)); 1425ac58e574SBoyan Karatotev if (CTX_INCLUDE_AARCH32_REGS) { 1426d6af2344SJayanth Dodderi Chidanand write_dbgvcr32_el2(read_el2_ctx_common(ctx, dbgvcr32_el2)); 1427ac58e574SBoyan Karatotev } 1428d6af2344SJayanth Dodderi Chidanand write_elr_el2(read_el2_ctx_common(ctx, elr_el2)); 1429d6af2344SJayanth Dodderi Chidanand write_esr_el2(read_el2_ctx_common(ctx, esr_el2)); 1430d6af2344SJayanth Dodderi Chidanand write_far_el2(read_el2_ctx_common(ctx, far_el2)); 1431d6af2344SJayanth Dodderi Chidanand write_hacr_el2(read_el2_ctx_common(ctx, hacr_el2)); 1432d6af2344SJayanth Dodderi Chidanand write_hcr_el2(read_el2_ctx_common(ctx, hcr_el2)); 1433d6af2344SJayanth Dodderi Chidanand write_hpfar_el2(read_el2_ctx_common(ctx, hpfar_el2)); 1434d6af2344SJayanth Dodderi Chidanand write_hstr_el2(read_el2_ctx_common(ctx, hstr_el2)); 1435d6af2344SJayanth Dodderi Chidanand write_mair_el2(read_el2_ctx_common(ctx, mair_el2)); 1436d6af2344SJayanth Dodderi Chidanand write_mdcr_el2(read_el2_ctx_common(ctx, mdcr_el2)); 1437d6af2344SJayanth Dodderi Chidanand write_sctlr_el2(read_el2_ctx_common(ctx, sctlr_el2)); 1438d6af2344SJayanth Dodderi Chidanand write_spsr_el2(read_el2_ctx_common(ctx, spsr_el2)); 1439d6af2344SJayanth Dodderi Chidanand write_sp_el2(read_el2_ctx_common(ctx, sp_el2)); 1440d6af2344SJayanth Dodderi Chidanand write_tcr_el2(read_el2_ctx_common(ctx, tcr_el2)); 1441d6af2344SJayanth Dodderi Chidanand write_tpidr_el2(read_el2_ctx_common(ctx, tpidr_el2)); 1442d6af2344SJayanth Dodderi Chidanand write_ttbr0_el2(read_el2_ctx_common(ctx, ttbr0_el2)); 1443d6af2344SJayanth Dodderi Chidanand write_vbar_el2(read_el2_ctx_common(ctx, vbar_el2)); 1444d6af2344SJayanth Dodderi Chidanand write_vmpidr_el2(read_el2_ctx_common(ctx, vmpidr_el2)); 1445d6af2344SJayanth Dodderi Chidanand write_vpidr_el2(read_el2_ctx_common(ctx, vpidr_el2)); 1446d6af2344SJayanth Dodderi Chidanand write_vtcr_el2(read_el2_ctx_common(ctx, vtcr_el2)); 1447d6af2344SJayanth Dodderi Chidanand write_vttbr_el2(read_el2_ctx_common(ctx, vttbr_el2)); 1448ac58e574SBoyan Karatotev } 1449ac58e574SBoyan Karatotev 145028f39f02SMax Shvetsov /******************************************************************************* 145128f39f02SMax Shvetsov * Save EL2 sysreg context 145228f39f02SMax Shvetsov ******************************************************************************/ 145328f39f02SMax Shvetsov void cm_el2_sysregs_context_save(uint32_t security_state) 145428f39f02SMax Shvetsov { 145528f39f02SMax Shvetsov cpu_context_t *ctx; 1456d20052f3SZelalem Aweke el2_sysregs_t *el2_sysregs_ctx; 145728f39f02SMax Shvetsov 145828f39f02SMax Shvetsov ctx = cm_get_context(security_state); 145928f39f02SMax Shvetsov assert(ctx != NULL); 146028f39f02SMax Shvetsov 1461d20052f3SZelalem Aweke el2_sysregs_ctx = get_el2_sysregs_ctx(ctx); 1462d20052f3SZelalem Aweke 1463d20052f3SZelalem Aweke el2_sysregs_context_save_common(el2_sysregs_ctx); 14647455cd17SGovindraj Raja el2_sysregs_context_save_gic(el2_sysregs_ctx, security_state); 14650a33adc0SGovindraj Raja 1466c282384dSGovindraj Raja if (is_feat_mte2_supported()) { 1467a796d5aaSJayanth Dodderi Chidanand write_el2_ctx_mte2(el2_sysregs_ctx, tfsr_el2, read_tfsr_el2()); 14680a33adc0SGovindraj Raja } 14699acff28aSArvind Ram Prakash 14709448f2b8SAndre Przywara if (is_feat_mpam_supported()) { 14717d930c7eSJayanth Dodderi Chidanand el2_sysregs_context_save_mpam(el2_sysregs_ctx); 14729448f2b8SAndre Przywara } 1473bb7b85a3SAndre Przywara 1474de8c4892SAndre Przywara if (is_feat_fgt_supported()) { 1475d20052f3SZelalem Aweke el2_sysregs_context_save_fgt(el2_sysregs_ctx); 1476de8c4892SAndre Przywara } 1477bb7b85a3SAndre Przywara 147833e6aaacSArvind Ram Prakash if (is_feat_fgt2_supported()) { 147933e6aaacSArvind Ram Prakash el2_sysregs_context_save_fgt2(el2_sysregs_ctx); 148033e6aaacSArvind Ram Prakash } 148133e6aaacSArvind Ram Prakash 1482b8f03d29SAndre Przywara if (is_feat_ecv_v2_supported()) { 1483d6af2344SJayanth Dodderi Chidanand write_el2_ctx_ecv(el2_sysregs_ctx, cntpoff_el2, read_cntpoff_el2()); 1484b8f03d29SAndre Przywara } 1485b8f03d29SAndre Przywara 1486ea735bf5SAndre Przywara if (is_feat_vhe_supported()) { 1487d6af2344SJayanth Dodderi Chidanand write_el2_ctx_vhe(el2_sysregs_ctx, contextidr_el2, 1488d6af2344SJayanth Dodderi Chidanand read_contextidr_el2()); 148930655136SGovindraj Raja write_el2_ctx_vhe_sysreg128(el2_sysregs_ctx, ttbr1_el2, read_ttbr1_el2()); 1490ea735bf5SAndre Przywara } 14916503ff29SAndre Przywara 14926503ff29SAndre Przywara if (is_feat_ras_supported()) { 1493d6af2344SJayanth Dodderi Chidanand write_el2_ctx_ras(el2_sysregs_ctx, vdisr_el2, read_vdisr_el2()); 1494d6af2344SJayanth Dodderi Chidanand write_el2_ctx_ras(el2_sysregs_ctx, vsesr_el2, read_vsesr_el2()); 14956503ff29SAndre Przywara } 1496d5384b69SAndre Przywara 1497d5384b69SAndre Przywara if (is_feat_nv2_supported()) { 1498d6af2344SJayanth Dodderi Chidanand write_el2_ctx_neve(el2_sysregs_ctx, vncr_el2, read_vncr_el2()); 1499d5384b69SAndre Przywara } 1500d5384b69SAndre Przywara 1501fc8d2d39SAndre Przywara if (is_feat_trf_supported()) { 1502d6af2344SJayanth Dodderi Chidanand write_el2_ctx_trf(el2_sysregs_ctx, trfcr_el2, read_trfcr_el2()); 1503fc8d2d39SAndre Przywara } 15047db710f0SAndre Przywara 15057db710f0SAndre Przywara if (is_feat_csv2_2_supported()) { 1506d6af2344SJayanth Dodderi Chidanand write_el2_ctx_csv2_2(el2_sysregs_ctx, scxtnum_el2, 1507d6af2344SJayanth Dodderi Chidanand read_scxtnum_el2()); 15087db710f0SAndre Przywara } 15097db710f0SAndre Przywara 1510c5a3ebbdSAndre Przywara if (is_feat_hcx_supported()) { 1511d6af2344SJayanth Dodderi Chidanand write_el2_ctx_hcx(el2_sysregs_ctx, hcrx_el2, read_hcrx_el2()); 1512c5a3ebbdSAndre Przywara } 1513d6af2344SJayanth Dodderi Chidanand 1514d3331603SMark Brown if (is_feat_tcr2_supported()) { 1515d6af2344SJayanth Dodderi Chidanand write_el2_ctx_tcr2(el2_sysregs_ctx, tcr2_el2, read_tcr2_el2()); 1516d3331603SMark Brown } 1517d6af2344SJayanth Dodderi Chidanand 1518062b6c6bSMark Brown if (is_feat_sxpie_supported()) { 1519d6af2344SJayanth Dodderi Chidanand write_el2_ctx_sxpie(el2_sysregs_ctx, pire0_el2, read_pire0_el2()); 1520d6af2344SJayanth Dodderi Chidanand write_el2_ctx_sxpie(el2_sysregs_ctx, pir_el2, read_pir_el2()); 1521062b6c6bSMark Brown } 1522d6af2344SJayanth Dodderi Chidanand 1523062b6c6bSMark Brown if (is_feat_sxpoe_supported()) { 1524d6af2344SJayanth Dodderi Chidanand write_el2_ctx_sxpoe(el2_sysregs_ctx, por_el2, read_por_el2()); 1525062b6c6bSMark Brown } 1526d6af2344SJayanth Dodderi Chidanand 1527*41ae0473SSona Mathew if (is_feat_brbe_supported()) { 1528*41ae0473SSona Mathew write_el2_ctx_brbe(el2_sysregs_ctx, brbcr_el2, read_brbcr_el2()); 1529*41ae0473SSona Mathew } 1530*41ae0473SSona Mathew 1531d6af2344SJayanth Dodderi Chidanand if (is_feat_s2pie_supported()) { 1532d6af2344SJayanth Dodderi Chidanand write_el2_ctx_s2pie(el2_sysregs_ctx, s2pir_el2, read_s2pir_el2()); 1533d6af2344SJayanth Dodderi Chidanand } 1534d6af2344SJayanth Dodderi Chidanand 1535688ab57bSMark Brown if (is_feat_gcs_supported()) { 15366aae3acfSMadhukar Pappireddy write_el2_ctx_gcs(el2_sysregs_ctx, gcscr_el2, read_gcscr_el2()); 15376aae3acfSMadhukar Pappireddy write_el2_ctx_gcs(el2_sysregs_ctx, gcspr_el2, read_gcspr_el2()); 1538688ab57bSMark Brown } 15394ec4e545SJayanth Dodderi Chidanand 15404ec4e545SJayanth Dodderi Chidanand if (is_feat_sctlr2_supported()) { 15414ec4e545SJayanth Dodderi Chidanand write_el2_ctx_sctlr2(el2_sysregs_ctx, sctlr2_el2, read_sctlr2_el2()); 15424ec4e545SJayanth Dodderi Chidanand } 154328f39f02SMax Shvetsov } 154428f39f02SMax Shvetsov 154528f39f02SMax Shvetsov /******************************************************************************* 154628f39f02SMax Shvetsov * Restore EL2 sysreg context 154728f39f02SMax Shvetsov ******************************************************************************/ 154828f39f02SMax Shvetsov void cm_el2_sysregs_context_restore(uint32_t security_state) 154928f39f02SMax Shvetsov { 155028f39f02SMax Shvetsov cpu_context_t *ctx; 1551d20052f3SZelalem Aweke el2_sysregs_t *el2_sysregs_ctx; 155228f39f02SMax Shvetsov 155328f39f02SMax Shvetsov ctx = cm_get_context(security_state); 155428f39f02SMax Shvetsov assert(ctx != NULL); 155528f39f02SMax Shvetsov 1556d20052f3SZelalem Aweke el2_sysregs_ctx = get_el2_sysregs_ctx(ctx); 1557d20052f3SZelalem Aweke 1558d20052f3SZelalem Aweke el2_sysregs_context_restore_common(el2_sysregs_ctx); 15597455cd17SGovindraj Raja el2_sysregs_context_restore_gic(el2_sysregs_ctx, security_state); 156030788a84SGovindraj Raja 1561c282384dSGovindraj Raja if (is_feat_mte2_supported()) { 1562a796d5aaSJayanth Dodderi Chidanand write_tfsr_el2(read_el2_ctx_mte2(el2_sysregs_ctx, tfsr_el2)); 156330788a84SGovindraj Raja } 15649acff28aSArvind Ram Prakash 15659448f2b8SAndre Przywara if (is_feat_mpam_supported()) { 15667d930c7eSJayanth Dodderi Chidanand el2_sysregs_context_restore_mpam(el2_sysregs_ctx); 15679448f2b8SAndre Przywara } 1568bb7b85a3SAndre Przywara 1569de8c4892SAndre Przywara if (is_feat_fgt_supported()) { 1570d20052f3SZelalem Aweke el2_sysregs_context_restore_fgt(el2_sysregs_ctx); 1571de8c4892SAndre Przywara } 1572bb7b85a3SAndre Przywara 157333e6aaacSArvind Ram Prakash if (is_feat_fgt2_supported()) { 157433e6aaacSArvind Ram Prakash el2_sysregs_context_restore_fgt2(el2_sysregs_ctx); 157533e6aaacSArvind Ram Prakash } 157633e6aaacSArvind Ram Prakash 1577b8f03d29SAndre Przywara if (is_feat_ecv_v2_supported()) { 1578d6af2344SJayanth Dodderi Chidanand write_cntpoff_el2(read_el2_ctx_ecv(el2_sysregs_ctx, cntpoff_el2)); 1579b8f03d29SAndre Przywara } 1580b8f03d29SAndre Przywara 1581ea735bf5SAndre Przywara if (is_feat_vhe_supported()) { 1582d6af2344SJayanth Dodderi Chidanand write_contextidr_el2(read_el2_ctx_vhe(el2_sysregs_ctx, 1583d6af2344SJayanth Dodderi Chidanand contextidr_el2)); 1584d6af2344SJayanth Dodderi Chidanand write_ttbr1_el2(read_el2_ctx_vhe(el2_sysregs_ctx, ttbr1_el2)); 1585ea735bf5SAndre Przywara } 15866503ff29SAndre Przywara 15876503ff29SAndre Przywara if (is_feat_ras_supported()) { 1588d6af2344SJayanth Dodderi Chidanand write_vdisr_el2(read_el2_ctx_ras(el2_sysregs_ctx, vdisr_el2)); 1589d6af2344SJayanth Dodderi Chidanand write_vsesr_el2(read_el2_ctx_ras(el2_sysregs_ctx, vsesr_el2)); 15906503ff29SAndre Przywara } 1591d5384b69SAndre Przywara 1592d5384b69SAndre Przywara if (is_feat_nv2_supported()) { 1593d6af2344SJayanth Dodderi Chidanand write_vncr_el2(read_el2_ctx_neve(el2_sysregs_ctx, vncr_el2)); 1594fc8d2d39SAndre Przywara } 15957db710f0SAndre Przywara 1596d6af2344SJayanth Dodderi Chidanand if (is_feat_trf_supported()) { 1597d6af2344SJayanth Dodderi Chidanand write_trfcr_el2(read_el2_ctx_trf(el2_sysregs_ctx, trfcr_el2)); 1598d6af2344SJayanth Dodderi Chidanand } 1599d6af2344SJayanth Dodderi Chidanand 16007db710f0SAndre Przywara if (is_feat_csv2_2_supported()) { 1601d6af2344SJayanth Dodderi Chidanand write_scxtnum_el2(read_el2_ctx_csv2_2(el2_sysregs_ctx, 1602d6af2344SJayanth Dodderi Chidanand scxtnum_el2)); 16037db710f0SAndre Przywara } 16047db710f0SAndre Przywara 1605c5a3ebbdSAndre Przywara if (is_feat_hcx_supported()) { 1606d6af2344SJayanth Dodderi Chidanand write_hcrx_el2(read_el2_ctx_hcx(el2_sysregs_ctx, hcrx_el2)); 1607c5a3ebbdSAndre Przywara } 1608d6af2344SJayanth Dodderi Chidanand 1609d3331603SMark Brown if (is_feat_tcr2_supported()) { 1610d6af2344SJayanth Dodderi Chidanand write_tcr2_el2(read_el2_ctx_tcr2(el2_sysregs_ctx, tcr2_el2)); 1611d3331603SMark Brown } 1612d6af2344SJayanth Dodderi Chidanand 1613062b6c6bSMark Brown if (is_feat_sxpie_supported()) { 1614d6af2344SJayanth Dodderi Chidanand write_pire0_el2(read_el2_ctx_sxpie(el2_sysregs_ctx, pire0_el2)); 1615d6af2344SJayanth Dodderi Chidanand write_pir_el2(read_el2_ctx_sxpie(el2_sysregs_ctx, pir_el2)); 1616062b6c6bSMark Brown } 1617d6af2344SJayanth Dodderi Chidanand 1618062b6c6bSMark Brown if (is_feat_sxpoe_supported()) { 1619d6af2344SJayanth Dodderi Chidanand write_por_el2(read_el2_ctx_sxpoe(el2_sysregs_ctx, por_el2)); 1620062b6c6bSMark Brown } 1621d6af2344SJayanth Dodderi Chidanand 1622d6af2344SJayanth Dodderi Chidanand if (is_feat_s2pie_supported()) { 1623d6af2344SJayanth Dodderi Chidanand write_s2pir_el2(read_el2_ctx_s2pie(el2_sysregs_ctx, s2pir_el2)); 1624d6af2344SJayanth Dodderi Chidanand } 1625d6af2344SJayanth Dodderi Chidanand 1626688ab57bSMark Brown if (is_feat_gcs_supported()) { 1627d6af2344SJayanth Dodderi Chidanand write_gcscr_el2(read_el2_ctx_gcs(el2_sysregs_ctx, gcscr_el2)); 1628d6af2344SJayanth Dodderi Chidanand write_gcspr_el2(read_el2_ctx_gcs(el2_sysregs_ctx, gcspr_el2)); 1629688ab57bSMark Brown } 16304ec4e545SJayanth Dodderi Chidanand 16314ec4e545SJayanth Dodderi Chidanand if (is_feat_sctlr2_supported()) { 16324ec4e545SJayanth Dodderi Chidanand write_sctlr2_el2(read_el2_ctx_sctlr2(el2_sysregs_ctx, sctlr2_el2)); 16334ec4e545SJayanth Dodderi Chidanand } 1634*41ae0473SSona Mathew 1635*41ae0473SSona Mathew if (is_feat_brbe_supported()) { 1636*41ae0473SSona Mathew write_brbcr_el2(read_el2_ctx_brbe(el2_sysregs_ctx, brbcr_el2)); 1637*41ae0473SSona Mathew } 163828f39f02SMax Shvetsov } 1639a0674ab0SJayanth Dodderi Chidanand #endif /* (CTX_INCLUDE_EL2_REGS && IMAGE_BL31) */ 164028f39f02SMax Shvetsov 16412f41c9a7SManish Pandey #if IMAGE_BL31 16422f41c9a7SManish Pandey /********************************************************************************* 16432f41c9a7SManish Pandey * This function allows Architecture features asymmetry among cores. 16442f41c9a7SManish Pandey * TF-A assumes that all the cores in the platform has architecture feature parity 16452f41c9a7SManish Pandey * and hence the context is setup on different core (e.g. primary sets up the 16462f41c9a7SManish Pandey * context for secondary cores).This assumption may not be true for systems where 16472f41c9a7SManish Pandey * cores are not conforming to same Arch version or there is CPU Erratum which 16482f41c9a7SManish Pandey * requires certain feature to be be disabled only on a given core. 16492f41c9a7SManish Pandey * 16502f41c9a7SManish Pandey * This function is called on secondary cores to override any disparity in context 16512f41c9a7SManish Pandey * setup by primary, this would be called during warmboot path. 16522f41c9a7SManish Pandey *********************************************************************************/ 16532f41c9a7SManish Pandey void cm_handle_asymmetric_features(void) 16542f41c9a7SManish Pandey { 1655f4303d05SJayanth Dodderi Chidanand cpu_context_t *ctx __maybe_unused = cm_get_context(NON_SECURE); 1656f4303d05SJayanth Dodderi Chidanand 1657f4303d05SJayanth Dodderi Chidanand assert(ctx != NULL); 1658f4303d05SJayanth Dodderi Chidanand 1659188f8c4bSManish Pandey #if ENABLE_SPE_FOR_NS == FEAT_STATE_CHECK_ASYMMETRIC 1660188f8c4bSManish Pandey if (is_feat_spe_supported()) { 1661f4303d05SJayanth Dodderi Chidanand spe_enable(ctx); 1662188f8c4bSManish Pandey } else { 1663f4303d05SJayanth Dodderi Chidanand spe_disable(ctx); 1664188f8c4bSManish Pandey } 1665188f8c4bSManish Pandey #endif 1666f4303d05SJayanth Dodderi Chidanand 1667721249b0SArvind Ram Prakash #if ERRATA_A520_2938996 || ERRATA_X4_2726228 1668721249b0SArvind Ram Prakash if (check_if_affected_core() == ERRATA_APPLIES) { 1669721249b0SArvind Ram Prakash if (is_feat_trbe_supported()) { 1670f4303d05SJayanth Dodderi Chidanand trbe_disable(ctx); 1671721249b0SArvind Ram Prakash } 1672721249b0SArvind Ram Prakash } 1673721249b0SArvind Ram Prakash #endif 1674f4303d05SJayanth Dodderi Chidanand 1675f4303d05SJayanth Dodderi Chidanand #if ENABLE_FEAT_TCR2 == FEAT_STATE_CHECK_ASYMMETRIC 1676f4303d05SJayanth Dodderi Chidanand el3_state_t *el3_state = get_el3state_ctx(ctx); 1677f4303d05SJayanth Dodderi Chidanand u_register_t spsr = read_ctx_reg(el3_state, CTX_SPSR_EL3); 1678f4303d05SJayanth Dodderi Chidanand 1679f4303d05SJayanth Dodderi Chidanand if (is_feat_tcr2_supported() && (GET_RW(spsr) == MODE_RW_64)) { 1680f4303d05SJayanth Dodderi Chidanand tcr2_enable(ctx); 1681f4303d05SJayanth Dodderi Chidanand } else { 1682f4303d05SJayanth Dodderi Chidanand tcr2_disable(ctx); 1683f4303d05SJayanth Dodderi Chidanand } 1684f4303d05SJayanth Dodderi Chidanand #endif 1685f4303d05SJayanth Dodderi Chidanand 16862f41c9a7SManish Pandey } 16872f41c9a7SManish Pandey #endif 16882f41c9a7SManish Pandey 1689532ed618SSoby Mathew /******************************************************************************* 16908b95e848SZelalem Aweke * This function is used to exit to Non-secure world. If CTX_INCLUDE_EL2_REGS 16918b95e848SZelalem Aweke * is enabled, it restores EL1 and EL2 sysreg contexts instead of directly 16928b95e848SZelalem Aweke * updating EL1 and EL2 registers. Otherwise, it calls the generic 16938b95e848SZelalem Aweke * cm_prepare_el3_exit function. 16948b95e848SZelalem Aweke ******************************************************************************/ 16958b95e848SZelalem Aweke void cm_prepare_el3_exit_ns(void) 16968b95e848SZelalem Aweke { 16972f41c9a7SManish Pandey #if IMAGE_BL31 16982f41c9a7SManish Pandey /* 16992f41c9a7SManish Pandey * Check and handle Architecture feature asymmetry among cores. 17002f41c9a7SManish Pandey * 17012f41c9a7SManish Pandey * In warmboot path secondary cores context is initialized on core which 17022f41c9a7SManish Pandey * did CPU_ON SMC call, if there is feature asymmetry in these cores handle 17032f41c9a7SManish Pandey * it in this function call. 17042f41c9a7SManish Pandey * For Symmetric cores this is an empty function. 17052f41c9a7SManish Pandey */ 17062f41c9a7SManish Pandey cm_handle_asymmetric_features(); 17072f41c9a7SManish Pandey #endif 17082f41c9a7SManish Pandey 1709a0674ab0SJayanth Dodderi Chidanand #if (CTX_INCLUDE_EL2_REGS && IMAGE_BL31) 17104085a02cSBoyan Karatotev #if ENABLE_ASSERTIONS 17118b95e848SZelalem Aweke cpu_context_t *ctx = cm_get_context(NON_SECURE); 17128b95e848SZelalem Aweke assert(ctx != NULL); 17138b95e848SZelalem Aweke 1714b515f541SZelalem Aweke /* Assert that EL2 is used. */ 17154085a02cSBoyan Karatotev u_register_t scr_el3 = read_ctx_reg(get_el3state_ctx(ctx), CTX_SCR_EL3); 1716b515f541SZelalem Aweke assert(((scr_el3 & SCR_HCE_BIT) != 0UL) && 1717b515f541SZelalem Aweke (el_implemented(2U) != EL_IMPL_NONE)); 17184085a02cSBoyan Karatotev #endif /* ENABLE_ASSERTIONS */ 17198b95e848SZelalem Aweke 1720a0674ab0SJayanth Dodderi Chidanand /* Restore EL2 sysreg contexts */ 17218b95e848SZelalem Aweke cm_el2_sysregs_context_restore(NON_SECURE); 17228b95e848SZelalem Aweke cm_set_next_eret_context(NON_SECURE); 17238b95e848SZelalem Aweke #else 17248b95e848SZelalem Aweke cm_prepare_el3_exit(NON_SECURE); 1725a0674ab0SJayanth Dodderi Chidanand #endif /* (CTX_INCLUDE_EL2_REGS && IMAGE_BL31) */ 17268b95e848SZelalem Aweke } 17278b95e848SZelalem Aweke 1728a0674ab0SJayanth Dodderi Chidanand #if ((IMAGE_BL1) || (IMAGE_BL31 && (!CTX_INCLUDE_EL2_REGS))) 1729a0674ab0SJayanth Dodderi Chidanand /******************************************************************************* 1730a0674ab0SJayanth Dodderi Chidanand * The next set of six functions are used by runtime services to save and restore 1731a0674ab0SJayanth Dodderi Chidanand * EL1 context on the 'cpu_context' structure for the specified security state. 1732a0674ab0SJayanth Dodderi Chidanand ******************************************************************************/ 173359f8882bSJayanth Dodderi Chidanand static void el1_sysregs_context_save(el1_sysregs_t *ctx) 173459f8882bSJayanth Dodderi Chidanand { 173542e35d2fSJayanth Dodderi Chidanand write_el1_ctx_common(ctx, spsr_el1, read_spsr_el1()); 173642e35d2fSJayanth Dodderi Chidanand write_el1_ctx_common(ctx, elr_el1, read_elr_el1()); 173759f8882bSJayanth Dodderi Chidanand 173859b7c0a0SJayanth Dodderi Chidanand #if (!ERRATA_SPECULATIVE_AT) 173942e35d2fSJayanth Dodderi Chidanand write_el1_ctx_common(ctx, sctlr_el1, read_sctlr_el1()); 174042e35d2fSJayanth Dodderi Chidanand write_el1_ctx_common(ctx, tcr_el1, read_tcr_el1()); 174159f8882bSJayanth Dodderi Chidanand #endif /* (!ERRATA_SPECULATIVE_AT) */ 174259f8882bSJayanth Dodderi Chidanand 174342e35d2fSJayanth Dodderi Chidanand write_el1_ctx_common(ctx, cpacr_el1, read_cpacr_el1()); 174442e35d2fSJayanth Dodderi Chidanand write_el1_ctx_common(ctx, csselr_el1, read_csselr_el1()); 174542e35d2fSJayanth Dodderi Chidanand write_el1_ctx_common(ctx, sp_el1, read_sp_el1()); 174642e35d2fSJayanth Dodderi Chidanand write_el1_ctx_common(ctx, esr_el1, read_esr_el1()); 174742e35d2fSJayanth Dodderi Chidanand write_el1_ctx_common(ctx, mair_el1, read_mair_el1()); 174842e35d2fSJayanth Dodderi Chidanand write_el1_ctx_common(ctx, amair_el1, read_amair_el1()); 174942e35d2fSJayanth Dodderi Chidanand write_el1_ctx_common(ctx, actlr_el1, read_actlr_el1()); 175042e35d2fSJayanth Dodderi Chidanand write_el1_ctx_common(ctx, tpidr_el1, read_tpidr_el1()); 175142e35d2fSJayanth Dodderi Chidanand write_el1_ctx_common(ctx, tpidr_el0, read_tpidr_el0()); 175242e35d2fSJayanth Dodderi Chidanand write_el1_ctx_common(ctx, tpidrro_el0, read_tpidrro_el0()); 175342e35d2fSJayanth Dodderi Chidanand write_el1_ctx_common(ctx, far_el1, read_far_el1()); 175442e35d2fSJayanth Dodderi Chidanand write_el1_ctx_common(ctx, afsr0_el1, read_afsr0_el1()); 175542e35d2fSJayanth Dodderi Chidanand write_el1_ctx_common(ctx, afsr1_el1, read_afsr1_el1()); 175642e35d2fSJayanth Dodderi Chidanand write_el1_ctx_common(ctx, contextidr_el1, read_contextidr_el1()); 175742e35d2fSJayanth Dodderi Chidanand write_el1_ctx_common(ctx, vbar_el1, read_vbar_el1()); 175842e35d2fSJayanth Dodderi Chidanand write_el1_ctx_common(ctx, mdccint_el1, read_mdccint_el1()); 175942e35d2fSJayanth Dodderi Chidanand write_el1_ctx_common(ctx, mdscr_el1, read_mdscr_el1()); 176059f8882bSJayanth Dodderi Chidanand 17616595f4cbSIgor Podgainõi write_el1_ctx_common_sysreg128(ctx, par_el1, read_par_el1()); 17626595f4cbSIgor Podgainõi write_el1_ctx_common_sysreg128(ctx, ttbr0_el1, read_ttbr0_el1()); 17636595f4cbSIgor Podgainõi write_el1_ctx_common_sysreg128(ctx, ttbr1_el1, read_ttbr1_el1()); 17646595f4cbSIgor Podgainõi 176542e35d2fSJayanth Dodderi Chidanand if (CTX_INCLUDE_AARCH32_REGS) { 176642e35d2fSJayanth Dodderi Chidanand /* Save Aarch32 registers */ 176742e35d2fSJayanth Dodderi Chidanand write_el1_ctx_aarch32(ctx, spsr_abt, read_spsr_abt()); 176842e35d2fSJayanth Dodderi Chidanand write_el1_ctx_aarch32(ctx, spsr_und, read_spsr_und()); 176942e35d2fSJayanth Dodderi Chidanand write_el1_ctx_aarch32(ctx, spsr_irq, read_spsr_irq()); 177042e35d2fSJayanth Dodderi Chidanand write_el1_ctx_aarch32(ctx, spsr_fiq, read_spsr_fiq()); 177142e35d2fSJayanth Dodderi Chidanand write_el1_ctx_aarch32(ctx, dacr32_el2, read_dacr32_el2()); 177242e35d2fSJayanth Dodderi Chidanand write_el1_ctx_aarch32(ctx, ifsr32_el2, read_ifsr32_el2()); 177342e35d2fSJayanth Dodderi Chidanand } 177459f8882bSJayanth Dodderi Chidanand 177542e35d2fSJayanth Dodderi Chidanand if (NS_TIMER_SWITCH) { 177642e35d2fSJayanth Dodderi Chidanand /* Save NS Timer registers */ 177742e35d2fSJayanth Dodderi Chidanand write_el1_ctx_arch_timer(ctx, cntp_ctl_el0, read_cntp_ctl_el0()); 177842e35d2fSJayanth Dodderi Chidanand write_el1_ctx_arch_timer(ctx, cntp_cval_el0, read_cntp_cval_el0()); 177942e35d2fSJayanth Dodderi Chidanand write_el1_ctx_arch_timer(ctx, cntv_ctl_el0, read_cntv_ctl_el0()); 178042e35d2fSJayanth Dodderi Chidanand write_el1_ctx_arch_timer(ctx, cntv_cval_el0, read_cntv_cval_el0()); 178142e35d2fSJayanth Dodderi Chidanand write_el1_ctx_arch_timer(ctx, cntkctl_el1, read_cntkctl_el1()); 178242e35d2fSJayanth Dodderi Chidanand } 178359f8882bSJayanth Dodderi Chidanand 178442e35d2fSJayanth Dodderi Chidanand if (is_feat_mte2_supported()) { 178542e35d2fSJayanth Dodderi Chidanand write_el1_ctx_mte2(ctx, tfsre0_el1, read_tfsre0_el1()); 178642e35d2fSJayanth Dodderi Chidanand write_el1_ctx_mte2(ctx, tfsr_el1, read_tfsr_el1()); 178742e35d2fSJayanth Dodderi Chidanand write_el1_ctx_mte2(ctx, rgsr_el1, read_rgsr_el1()); 178842e35d2fSJayanth Dodderi Chidanand write_el1_ctx_mte2(ctx, gcr_el1, read_gcr_el1()); 178942e35d2fSJayanth Dodderi Chidanand } 179059f8882bSJayanth Dodderi Chidanand 1791ed9bb824SMadhukar Pappireddy if (is_feat_ras_supported()) { 179242e35d2fSJayanth Dodderi Chidanand write_el1_ctx_ras(ctx, disr_el1, read_disr_el1()); 1793ed9bb824SMadhukar Pappireddy } 1794ed9bb824SMadhukar Pappireddy 1795ed9bb824SMadhukar Pappireddy if (is_feat_s1pie_supported()) { 179642e35d2fSJayanth Dodderi Chidanand write_el1_ctx_s1pie(ctx, pire0_el1, read_pire0_el1()); 179742e35d2fSJayanth Dodderi Chidanand write_el1_ctx_s1pie(ctx, pir_el1, read_pir_el1()); 1798ed9bb824SMadhukar Pappireddy } 1799ed9bb824SMadhukar Pappireddy 1800ed9bb824SMadhukar Pappireddy if (is_feat_s1poe_supported()) { 180142e35d2fSJayanth Dodderi Chidanand write_el1_ctx_s1poe(ctx, por_el1, read_por_el1()); 1802ed9bb824SMadhukar Pappireddy } 1803ed9bb824SMadhukar Pappireddy 1804ed9bb824SMadhukar Pappireddy if (is_feat_s2poe_supported()) { 180542e35d2fSJayanth Dodderi Chidanand write_el1_ctx_s2poe(ctx, s2por_el1, read_s2por_el1()); 1806ed9bb824SMadhukar Pappireddy } 1807ed9bb824SMadhukar Pappireddy 1808ed9bb824SMadhukar Pappireddy if (is_feat_tcr2_supported()) { 180942e35d2fSJayanth Dodderi Chidanand write_el1_ctx_tcr2(ctx, tcr2_el1, read_tcr2_el1()); 1810ed9bb824SMadhukar Pappireddy } 1811d6c76e6cSMadhukar Pappireddy 1812d6c76e6cSMadhukar Pappireddy if (is_feat_trf_supported()) { 181342e35d2fSJayanth Dodderi Chidanand write_el1_ctx_trf(ctx, trfcr_el1, read_trfcr_el1()); 1814d6c76e6cSMadhukar Pappireddy } 1815d6c76e6cSMadhukar Pappireddy 1816d6c76e6cSMadhukar Pappireddy if (is_feat_csv2_2_supported()) { 181742e35d2fSJayanth Dodderi Chidanand write_el1_ctx_csv2_2(ctx, scxtnum_el0, read_scxtnum_el0()); 181842e35d2fSJayanth Dodderi Chidanand write_el1_ctx_csv2_2(ctx, scxtnum_el1, read_scxtnum_el1()); 1819d6c76e6cSMadhukar Pappireddy } 1820d6c76e6cSMadhukar Pappireddy 1821d6c76e6cSMadhukar Pappireddy if (is_feat_gcs_supported()) { 182242e35d2fSJayanth Dodderi Chidanand write_el1_ctx_gcs(ctx, gcscr_el1, read_gcscr_el1()); 182342e35d2fSJayanth Dodderi Chidanand write_el1_ctx_gcs(ctx, gcscre0_el1, read_gcscre0_el1()); 182442e35d2fSJayanth Dodderi Chidanand write_el1_ctx_gcs(ctx, gcspr_el1, read_gcspr_el1()); 182542e35d2fSJayanth Dodderi Chidanand write_el1_ctx_gcs(ctx, gcspr_el0, read_gcspr_el0()); 1826d6c76e6cSMadhukar Pappireddy } 18276d0433f0SJayanth Dodderi Chidanand 18286d0433f0SJayanth Dodderi Chidanand if (is_feat_the_supported()) { 18296595f4cbSIgor Podgainõi write_el1_ctx_the_sysreg128(ctx, rcwmask_el1, read_rcwmask_el1()); 18306595f4cbSIgor Podgainõi write_el1_ctx_the_sysreg128(ctx, rcwsmask_el1, read_rcwsmask_el1()); 18316d0433f0SJayanth Dodderi Chidanand } 18326d0433f0SJayanth Dodderi Chidanand 18334ec4e545SJayanth Dodderi Chidanand if (is_feat_sctlr2_supported()) { 18344ec4e545SJayanth Dodderi Chidanand write_el1_ctx_sctlr2(ctx, sctlr2_el1, read_sctlr2_el1()); 18354ec4e545SJayanth Dodderi Chidanand } 18364ec4e545SJayanth Dodderi Chidanand 183719d52a83SAndre Przywara if (is_feat_ls64_accdata_supported()) { 183819d52a83SAndre Przywara write_el1_ctx_ls64(ctx, accdata_el1, read_accdata_el1()); 183919d52a83SAndre Przywara } 184059f8882bSJayanth Dodderi Chidanand } 184159f8882bSJayanth Dodderi Chidanand 184259f8882bSJayanth Dodderi Chidanand static void el1_sysregs_context_restore(el1_sysregs_t *ctx) 184359f8882bSJayanth Dodderi Chidanand { 184442e35d2fSJayanth Dodderi Chidanand write_spsr_el1(read_el1_ctx_common(ctx, spsr_el1)); 184542e35d2fSJayanth Dodderi Chidanand write_elr_el1(read_el1_ctx_common(ctx, elr_el1)); 184659f8882bSJayanth Dodderi Chidanand 184759b7c0a0SJayanth Dodderi Chidanand #if (!ERRATA_SPECULATIVE_AT) 184842e35d2fSJayanth Dodderi Chidanand write_sctlr_el1(read_el1_ctx_common(ctx, sctlr_el1)); 184942e35d2fSJayanth Dodderi Chidanand write_tcr_el1(read_el1_ctx_common(ctx, tcr_el1)); 185059f8882bSJayanth Dodderi Chidanand #endif /* (!ERRATA_SPECULATIVE_AT) */ 185159f8882bSJayanth Dodderi Chidanand 185242e35d2fSJayanth Dodderi Chidanand write_cpacr_el1(read_el1_ctx_common(ctx, cpacr_el1)); 185342e35d2fSJayanth Dodderi Chidanand write_csselr_el1(read_el1_ctx_common(ctx, csselr_el1)); 185442e35d2fSJayanth Dodderi Chidanand write_sp_el1(read_el1_ctx_common(ctx, sp_el1)); 185542e35d2fSJayanth Dodderi Chidanand write_esr_el1(read_el1_ctx_common(ctx, esr_el1)); 185642e35d2fSJayanth Dodderi Chidanand write_ttbr0_el1(read_el1_ctx_common(ctx, ttbr0_el1)); 185742e35d2fSJayanth Dodderi Chidanand write_ttbr1_el1(read_el1_ctx_common(ctx, ttbr1_el1)); 185842e35d2fSJayanth Dodderi Chidanand write_mair_el1(read_el1_ctx_common(ctx, mair_el1)); 185942e35d2fSJayanth Dodderi Chidanand write_amair_el1(read_el1_ctx_common(ctx, amair_el1)); 186042e35d2fSJayanth Dodderi Chidanand write_actlr_el1(read_el1_ctx_common(ctx, actlr_el1)); 186142e35d2fSJayanth Dodderi Chidanand write_tpidr_el1(read_el1_ctx_common(ctx, tpidr_el1)); 186242e35d2fSJayanth Dodderi Chidanand write_tpidr_el0(read_el1_ctx_common(ctx, tpidr_el0)); 186342e35d2fSJayanth Dodderi Chidanand write_tpidrro_el0(read_el1_ctx_common(ctx, tpidrro_el0)); 186442e35d2fSJayanth Dodderi Chidanand write_par_el1(read_el1_ctx_common(ctx, par_el1)); 186542e35d2fSJayanth Dodderi Chidanand write_far_el1(read_el1_ctx_common(ctx, far_el1)); 186642e35d2fSJayanth Dodderi Chidanand write_afsr0_el1(read_el1_ctx_common(ctx, afsr0_el1)); 186742e35d2fSJayanth Dodderi Chidanand write_afsr1_el1(read_el1_ctx_common(ctx, afsr1_el1)); 186842e35d2fSJayanth Dodderi Chidanand write_contextidr_el1(read_el1_ctx_common(ctx, contextidr_el1)); 186942e35d2fSJayanth Dodderi Chidanand write_vbar_el1(read_el1_ctx_common(ctx, vbar_el1)); 187042e35d2fSJayanth Dodderi Chidanand write_mdccint_el1(read_el1_ctx_common(ctx, mdccint_el1)); 187142e35d2fSJayanth Dodderi Chidanand write_mdscr_el1(read_el1_ctx_common(ctx, mdscr_el1)); 187259f8882bSJayanth Dodderi Chidanand 187342e35d2fSJayanth Dodderi Chidanand if (CTX_INCLUDE_AARCH32_REGS) { 187442e35d2fSJayanth Dodderi Chidanand /* Restore Aarch32 registers */ 187542e35d2fSJayanth Dodderi Chidanand write_spsr_abt(read_el1_ctx_aarch32(ctx, spsr_abt)); 187642e35d2fSJayanth Dodderi Chidanand write_spsr_und(read_el1_ctx_aarch32(ctx, spsr_und)); 187742e35d2fSJayanth Dodderi Chidanand write_spsr_irq(read_el1_ctx_aarch32(ctx, spsr_irq)); 187842e35d2fSJayanth Dodderi Chidanand write_spsr_fiq(read_el1_ctx_aarch32(ctx, spsr_fiq)); 187942e35d2fSJayanth Dodderi Chidanand write_dacr32_el2(read_el1_ctx_aarch32(ctx, dacr32_el2)); 188042e35d2fSJayanth Dodderi Chidanand write_ifsr32_el2(read_el1_ctx_aarch32(ctx, ifsr32_el2)); 188142e35d2fSJayanth Dodderi Chidanand } 188259f8882bSJayanth Dodderi Chidanand 188342e35d2fSJayanth Dodderi Chidanand if (NS_TIMER_SWITCH) { 188442e35d2fSJayanth Dodderi Chidanand /* Restore NS Timer registers */ 188542e35d2fSJayanth Dodderi Chidanand write_cntp_ctl_el0(read_el1_ctx_arch_timer(ctx, cntp_ctl_el0)); 188642e35d2fSJayanth Dodderi Chidanand write_cntp_cval_el0(read_el1_ctx_arch_timer(ctx, cntp_cval_el0)); 188742e35d2fSJayanth Dodderi Chidanand write_cntv_ctl_el0(read_el1_ctx_arch_timer(ctx, cntv_ctl_el0)); 188842e35d2fSJayanth Dodderi Chidanand write_cntv_cval_el0(read_el1_ctx_arch_timer(ctx, cntv_cval_el0)); 188942e35d2fSJayanth Dodderi Chidanand write_cntkctl_el1(read_el1_ctx_arch_timer(ctx, cntkctl_el1)); 189042e35d2fSJayanth Dodderi Chidanand } 189159f8882bSJayanth Dodderi Chidanand 189242e35d2fSJayanth Dodderi Chidanand if (is_feat_mte2_supported()) { 189342e35d2fSJayanth Dodderi Chidanand write_tfsre0_el1(read_el1_ctx_mte2(ctx, tfsre0_el1)); 189442e35d2fSJayanth Dodderi Chidanand write_tfsr_el1(read_el1_ctx_mte2(ctx, tfsr_el1)); 189542e35d2fSJayanth Dodderi Chidanand write_rgsr_el1(read_el1_ctx_mte2(ctx, rgsr_el1)); 189642e35d2fSJayanth Dodderi Chidanand write_gcr_el1(read_el1_ctx_mte2(ctx, gcr_el1)); 189742e35d2fSJayanth Dodderi Chidanand } 189859f8882bSJayanth Dodderi Chidanand 1899ed9bb824SMadhukar Pappireddy if (is_feat_ras_supported()) { 190042e35d2fSJayanth Dodderi Chidanand write_disr_el1(read_el1_ctx_ras(ctx, disr_el1)); 1901ed9bb824SMadhukar Pappireddy } 1902ed9bb824SMadhukar Pappireddy 1903ed9bb824SMadhukar Pappireddy if (is_feat_s1pie_supported()) { 190442e35d2fSJayanth Dodderi Chidanand write_pire0_el1(read_el1_ctx_s1pie(ctx, pire0_el1)); 190542e35d2fSJayanth Dodderi Chidanand write_pir_el1(read_el1_ctx_s1pie(ctx, pir_el1)); 1906ed9bb824SMadhukar Pappireddy } 1907ed9bb824SMadhukar Pappireddy 1908ed9bb824SMadhukar Pappireddy if (is_feat_s1poe_supported()) { 190942e35d2fSJayanth Dodderi Chidanand write_por_el1(read_el1_ctx_s1poe(ctx, por_el1)); 1910ed9bb824SMadhukar Pappireddy } 1911ed9bb824SMadhukar Pappireddy 1912ed9bb824SMadhukar Pappireddy if (is_feat_s2poe_supported()) { 191342e35d2fSJayanth Dodderi Chidanand write_s2por_el1(read_el1_ctx_s2poe(ctx, s2por_el1)); 1914ed9bb824SMadhukar Pappireddy } 1915ed9bb824SMadhukar Pappireddy 1916ed9bb824SMadhukar Pappireddy if (is_feat_tcr2_supported()) { 191742e35d2fSJayanth Dodderi Chidanand write_tcr2_el1(read_el1_ctx_tcr2(ctx, tcr2_el1)); 1918ed9bb824SMadhukar Pappireddy } 1919d6c76e6cSMadhukar Pappireddy 1920d6c76e6cSMadhukar Pappireddy if (is_feat_trf_supported()) { 192142e35d2fSJayanth Dodderi Chidanand write_trfcr_el1(read_el1_ctx_trf(ctx, trfcr_el1)); 1922d6c76e6cSMadhukar Pappireddy } 1923d6c76e6cSMadhukar Pappireddy 1924d6c76e6cSMadhukar Pappireddy if (is_feat_csv2_2_supported()) { 192542e35d2fSJayanth Dodderi Chidanand write_scxtnum_el0(read_el1_ctx_csv2_2(ctx, scxtnum_el0)); 192642e35d2fSJayanth Dodderi Chidanand write_scxtnum_el1(read_el1_ctx_csv2_2(ctx, scxtnum_el1)); 1927d6c76e6cSMadhukar Pappireddy } 1928d6c76e6cSMadhukar Pappireddy 1929d6c76e6cSMadhukar Pappireddy if (is_feat_gcs_supported()) { 193042e35d2fSJayanth Dodderi Chidanand write_gcscr_el1(read_el1_ctx_gcs(ctx, gcscr_el1)); 193142e35d2fSJayanth Dodderi Chidanand write_gcscre0_el1(read_el1_ctx_gcs(ctx, gcscre0_el1)); 193242e35d2fSJayanth Dodderi Chidanand write_gcspr_el1(read_el1_ctx_gcs(ctx, gcspr_el1)); 193342e35d2fSJayanth Dodderi Chidanand write_gcspr_el0(read_el1_ctx_gcs(ctx, gcspr_el0)); 1934d6c76e6cSMadhukar Pappireddy } 19356d0433f0SJayanth Dodderi Chidanand 19366d0433f0SJayanth Dodderi Chidanand if (is_feat_the_supported()) { 19376d0433f0SJayanth Dodderi Chidanand write_rcwmask_el1(read_el1_ctx_the(ctx, rcwmask_el1)); 19386d0433f0SJayanth Dodderi Chidanand write_rcwsmask_el1(read_el1_ctx_the(ctx, rcwsmask_el1)); 19396d0433f0SJayanth Dodderi Chidanand } 19404ec4e545SJayanth Dodderi Chidanand 19414ec4e545SJayanth Dodderi Chidanand if (is_feat_sctlr2_supported()) { 19424ec4e545SJayanth Dodderi Chidanand write_sctlr2_el1(read_el1_ctx_sctlr2(ctx, sctlr2_el1)); 19434ec4e545SJayanth Dodderi Chidanand } 19444ec4e545SJayanth Dodderi Chidanand 194519d52a83SAndre Przywara if (is_feat_ls64_accdata_supported()) { 194619d52a83SAndre Przywara write_accdata_el1(read_el1_ctx_ls64(ctx, accdata_el1)); 194719d52a83SAndre Przywara } 194859f8882bSJayanth Dodderi Chidanand } 194959f8882bSJayanth Dodderi Chidanand 19508b95e848SZelalem Aweke /******************************************************************************* 1951a0674ab0SJayanth Dodderi Chidanand * The next couple of functions are used by runtime services to save and restore 1952a0674ab0SJayanth Dodderi Chidanand * EL1 context on the 'cpu_context' structure for the specified security state. 1953532ed618SSoby Mathew ******************************************************************************/ 1954532ed618SSoby Mathew void cm_el1_sysregs_context_save(uint32_t security_state) 1955532ed618SSoby Mathew { 1956532ed618SSoby Mathew cpu_context_t *ctx; 1957532ed618SSoby Mathew 1958532ed618SSoby Mathew ctx = cm_get_context(security_state); 1959a0fee747SAntonio Nino Diaz assert(ctx != NULL); 1960532ed618SSoby Mathew 19612825946eSMax Shvetsov el1_sysregs_context_save(get_el1_sysregs_ctx(ctx)); 196217b4c0ddSDimitris Papastamos 196317b4c0ddSDimitris Papastamos #if IMAGE_BL31 196417b4c0ddSDimitris Papastamos if (security_state == SECURE) 196517b4c0ddSDimitris Papastamos PUBLISH_EVENT(cm_exited_secure_world); 196617b4c0ddSDimitris Papastamos else 196717b4c0ddSDimitris Papastamos PUBLISH_EVENT(cm_exited_normal_world); 196817b4c0ddSDimitris Papastamos #endif 1969532ed618SSoby Mathew } 1970532ed618SSoby Mathew 1971532ed618SSoby Mathew void cm_el1_sysregs_context_restore(uint32_t security_state) 1972532ed618SSoby Mathew { 1973532ed618SSoby Mathew cpu_context_t *ctx; 1974532ed618SSoby Mathew 1975532ed618SSoby Mathew ctx = cm_get_context(security_state); 1976a0fee747SAntonio Nino Diaz assert(ctx != NULL); 1977532ed618SSoby Mathew 19782825946eSMax Shvetsov el1_sysregs_context_restore(get_el1_sysregs_ctx(ctx)); 197917b4c0ddSDimitris Papastamos 198017b4c0ddSDimitris Papastamos #if IMAGE_BL31 198117b4c0ddSDimitris Papastamos if (security_state == SECURE) 198217b4c0ddSDimitris Papastamos PUBLISH_EVENT(cm_entering_secure_world); 198317b4c0ddSDimitris Papastamos else 198417b4c0ddSDimitris Papastamos PUBLISH_EVENT(cm_entering_normal_world); 198517b4c0ddSDimitris Papastamos #endif 1986532ed618SSoby Mathew } 1987532ed618SSoby Mathew 1988a0674ab0SJayanth Dodderi Chidanand #endif /* ((IMAGE_BL1) || (IMAGE_BL31 && (!CTX_INCLUDE_EL2_REGS))) */ 1989a0674ab0SJayanth Dodderi Chidanand 1990532ed618SSoby Mathew /******************************************************************************* 1991532ed618SSoby Mathew * This function populates ELR_EL3 member of 'cpu_context' pertaining to the 1992532ed618SSoby Mathew * given security state with the given entrypoint 1993532ed618SSoby Mathew ******************************************************************************/ 1994532ed618SSoby Mathew void cm_set_elr_el3(uint32_t security_state, uintptr_t entrypoint) 1995532ed618SSoby Mathew { 1996532ed618SSoby Mathew cpu_context_t *ctx; 1997532ed618SSoby Mathew el3_state_t *state; 1998532ed618SSoby Mathew 1999532ed618SSoby Mathew ctx = cm_get_context(security_state); 2000a0fee747SAntonio Nino Diaz assert(ctx != NULL); 2001532ed618SSoby Mathew 2002532ed618SSoby Mathew /* Populate EL3 state so that ERET jumps to the correct entry */ 2003532ed618SSoby Mathew state = get_el3state_ctx(ctx); 2004532ed618SSoby Mathew write_ctx_reg(state, CTX_ELR_EL3, entrypoint); 2005532ed618SSoby Mathew } 2006532ed618SSoby Mathew 2007532ed618SSoby Mathew /******************************************************************************* 2008532ed618SSoby Mathew * This function populates ELR_EL3 and SPSR_EL3 members of 'cpu_context' 2009532ed618SSoby Mathew * pertaining to the given security state 2010532ed618SSoby Mathew ******************************************************************************/ 2011532ed618SSoby Mathew void cm_set_elr_spsr_el3(uint32_t security_state, 2012532ed618SSoby Mathew uintptr_t entrypoint, uint32_t spsr) 2013532ed618SSoby Mathew { 2014532ed618SSoby Mathew cpu_context_t *ctx; 2015532ed618SSoby Mathew el3_state_t *state; 2016532ed618SSoby Mathew 2017532ed618SSoby Mathew ctx = cm_get_context(security_state); 2018a0fee747SAntonio Nino Diaz assert(ctx != NULL); 2019532ed618SSoby Mathew 2020532ed618SSoby Mathew /* Populate EL3 state so that ERET jumps to the correct entry */ 2021532ed618SSoby Mathew state = get_el3state_ctx(ctx); 2022532ed618SSoby Mathew write_ctx_reg(state, CTX_ELR_EL3, entrypoint); 2023532ed618SSoby Mathew write_ctx_reg(state, CTX_SPSR_EL3, spsr); 2024532ed618SSoby Mathew } 2025532ed618SSoby Mathew 2026532ed618SSoby Mathew /******************************************************************************* 2027532ed618SSoby Mathew * This function updates a single bit in the SCR_EL3 member of the 'cpu_context' 2028532ed618SSoby Mathew * pertaining to the given security state using the value and bit position 2029532ed618SSoby Mathew * specified in the parameters. It preserves all other bits. 2030532ed618SSoby Mathew ******************************************************************************/ 2031532ed618SSoby Mathew void cm_write_scr_el3_bit(uint32_t security_state, 2032532ed618SSoby Mathew uint32_t bit_pos, 2033532ed618SSoby Mathew uint32_t value) 2034532ed618SSoby Mathew { 2035532ed618SSoby Mathew cpu_context_t *ctx; 2036532ed618SSoby Mathew el3_state_t *state; 2037f1be00daSLouis Mayencourt u_register_t scr_el3; 2038532ed618SSoby Mathew 2039532ed618SSoby Mathew ctx = cm_get_context(security_state); 2040a0fee747SAntonio Nino Diaz assert(ctx != NULL); 2041532ed618SSoby Mathew 2042532ed618SSoby Mathew /* Ensure that the bit position is a valid one */ 2043d7b5f408SJimmy Brisson assert(((1UL << bit_pos) & SCR_VALID_BIT_MASK) != 0U); 2044532ed618SSoby Mathew 2045532ed618SSoby Mathew /* Ensure that the 'value' is only a bit wide */ 2046a0fee747SAntonio Nino Diaz assert(value <= 1U); 2047532ed618SSoby Mathew 2048532ed618SSoby Mathew /* 2049532ed618SSoby Mathew * Get the SCR_EL3 value from the cpu context, clear the desired bit 2050532ed618SSoby Mathew * and set it to its new value. 2051532ed618SSoby Mathew */ 2052532ed618SSoby Mathew state = get_el3state_ctx(ctx); 2053f1be00daSLouis Mayencourt scr_el3 = read_ctx_reg(state, CTX_SCR_EL3); 2054d7b5f408SJimmy Brisson scr_el3 &= ~(1UL << bit_pos); 2055f1be00daSLouis Mayencourt scr_el3 |= (u_register_t)value << bit_pos; 2056532ed618SSoby Mathew write_ctx_reg(state, CTX_SCR_EL3, scr_el3); 2057532ed618SSoby Mathew } 2058532ed618SSoby Mathew 2059532ed618SSoby Mathew /******************************************************************************* 2060532ed618SSoby Mathew * This function retrieves SCR_EL3 member of 'cpu_context' pertaining to the 2061532ed618SSoby Mathew * given security state. 2062532ed618SSoby Mathew ******************************************************************************/ 2063f1be00daSLouis Mayencourt u_register_t cm_get_scr_el3(uint32_t security_state) 2064532ed618SSoby Mathew { 2065532ed618SSoby Mathew cpu_context_t *ctx; 2066532ed618SSoby Mathew el3_state_t *state; 2067532ed618SSoby Mathew 2068532ed618SSoby Mathew ctx = cm_get_context(security_state); 2069a0fee747SAntonio Nino Diaz assert(ctx != NULL); 2070532ed618SSoby Mathew 2071532ed618SSoby Mathew /* Populate EL3 state so that ERET jumps to the correct entry */ 2072532ed618SSoby Mathew state = get_el3state_ctx(ctx); 2073f1be00daSLouis Mayencourt return read_ctx_reg(state, CTX_SCR_EL3); 2074532ed618SSoby Mathew } 2075532ed618SSoby Mathew 2076532ed618SSoby Mathew /******************************************************************************* 2077532ed618SSoby Mathew * This function is used to program the context that's used for exception 2078532ed618SSoby Mathew * return. This initializes the SP_EL3 to a pointer to a 'cpu_context' set for 2079532ed618SSoby Mathew * the required security state 2080532ed618SSoby Mathew ******************************************************************************/ 2081532ed618SSoby Mathew void cm_set_next_eret_context(uint32_t security_state) 2082532ed618SSoby Mathew { 2083532ed618SSoby Mathew cpu_context_t *ctx; 2084532ed618SSoby Mathew 2085532ed618SSoby Mathew ctx = cm_get_context(security_state); 2086a0fee747SAntonio Nino Diaz assert(ctx != NULL); 2087532ed618SSoby Mathew 2088532ed618SSoby Mathew cm_set_next_context(ctx); 2089532ed618SSoby Mathew } 2090