xref: /rk3399_ARM-atf/lib/el3_runtime/aarch64/context_mgmt.c (revision 306551362c15c3be7d118b549c7c99290716d5d6)
1532ed618SSoby Mathew /*
20a33adc0SGovindraj Raja  * Copyright (c) 2013-2024, Arm Limited and Contributors. All rights reserved.
32b28727eSVarun Wadekar  * Copyright (c) 2022, NVIDIA Corporation. All rights reserved.
4532ed618SSoby Mathew  *
582cb2c1aSdp-arm  * SPDX-License-Identifier: BSD-3-Clause
6532ed618SSoby Mathew  */
7532ed618SSoby Mathew 
8532ed618SSoby Mathew #include <assert.h>
940daecc1SAntonio Nino Diaz #include <stdbool.h>
10532ed618SSoby Mathew #include <string.h>
1109d40e0eSAntonio Nino Diaz 
1209d40e0eSAntonio Nino Diaz #include <platform_def.h>
1309d40e0eSAntonio Nino Diaz 
1409d40e0eSAntonio Nino Diaz #include <arch.h>
1509d40e0eSAntonio Nino Diaz #include <arch_helpers.h>
16b7e398d6SSoby Mathew #include <arch_features.h>
1709d40e0eSAntonio Nino Diaz #include <bl31/interrupt_mgmt.h>
1809d40e0eSAntonio Nino Diaz #include <common/bl_common.h>
19885e2683SClaus Pedersen #include <common/debug.h>
2009d40e0eSAntonio Nino Diaz #include <context.h>
218b95e848SZelalem Aweke #include <drivers/arm/gicv3.h>
22721249b0SArvind Ram Prakash #include <lib/cpus/cpu_ops.h>
23721249b0SArvind Ram Prakash #include <lib/cpus/errata.h>
2409d40e0eSAntonio Nino Diaz #include <lib/el3_runtime/context_mgmt.h>
25461c0a5dSElizabeth Ho #include <lib/el3_runtime/cpu_data.h>
2609d40e0eSAntonio Nino Diaz #include <lib/el3_runtime/pubsub_events.h>
2709d40e0eSAntonio Nino Diaz #include <lib/extensions/amu.h>
28744ad974Sjohpow01 #include <lib/extensions/brbe.h>
2983271d5aSArvind Ram Prakash #include <lib/extensions/debug_v8p9.h>
3033e6aaacSArvind Ram Prakash #include <lib/extensions/fgt2.h>
3109d40e0eSAntonio Nino Diaz #include <lib/extensions/mpam.h>
32c73686a1SBoyan Karatotev #include <lib/extensions/pmuv3.h>
33dc78e62dSjohpow01 #include <lib/extensions/sme.h>
3409d40e0eSAntonio Nino Diaz #include <lib/extensions/spe.h>
3509d40e0eSAntonio Nino Diaz #include <lib/extensions/sve.h>
36*30655136SGovindraj Raja #include <lib/extensions/sysreg128.h>
37d4582d30SManish V Badarkhe #include <lib/extensions/sys_reg_trace.h>
38f4303d05SJayanth Dodderi Chidanand #include <lib/extensions/tcr2.h>
39813524eaSManish V Badarkhe #include <lib/extensions/trbe.h>
408fcd3d96SManish V Badarkhe #include <lib/extensions/trf.h>
4109d40e0eSAntonio Nino Diaz #include <lib/utils.h>
42532ed618SSoby Mathew 
43781d07a4SJayanth Dodderi Chidanand #if ENABLE_FEAT_TWED
44781d07a4SJayanth Dodderi Chidanand /* Make sure delay value fits within the range(0-15) */
45781d07a4SJayanth Dodderi Chidanand CASSERT(((TWED_DELAY & ~SCR_TWEDEL_MASK) == 0U), assert_twed_delay_value_check);
46781d07a4SJayanth Dodderi Chidanand #endif /* ENABLE_FEAT_TWED */
47532ed618SSoby Mathew 
48461c0a5dSElizabeth Ho per_world_context_t per_world_context[CPU_DATA_CONTEXT_NUM];
49461c0a5dSElizabeth Ho static bool has_secure_perworld_init;
50461c0a5dSElizabeth Ho 
51123002f9SJayanth Dodderi Chidanand static void manage_extensions_common(cpu_context_t *ctx);
5224a70738SBoyan Karatotev static void manage_extensions_nonsecure(cpu_context_t *ctx);
53781d07a4SJayanth Dodderi Chidanand static void manage_extensions_secure(cpu_context_t *ctx);
54461c0a5dSElizabeth Ho static void manage_extensions_secure_per_world(void);
55b515f541SZelalem Aweke 
56a0674ab0SJayanth Dodderi Chidanand #if ((IMAGE_BL1) || (IMAGE_BL31 && (!CTX_INCLUDE_EL2_REGS)))
57b515f541SZelalem Aweke static void setup_el1_context(cpu_context_t *ctx, const struct entry_point_info *ep)
58b515f541SZelalem Aweke {
59b515f541SZelalem Aweke 	u_register_t sctlr_elx, actlr_elx;
60b515f541SZelalem Aweke 
61b515f541SZelalem Aweke 	/*
62b515f541SZelalem Aweke 	 * Initialise SCTLR_EL1 to the reset value corresponding to the target
63b515f541SZelalem Aweke 	 * execution state setting all fields rather than relying on the hw.
64b515f541SZelalem Aweke 	 * Some fields have architecturally UNKNOWN reset values and these are
65b515f541SZelalem Aweke 	 * set to zero.
66b515f541SZelalem Aweke 	 *
67b515f541SZelalem Aweke 	 * SCTLR.EE: Endianness is taken from the entrypoint attributes.
68b515f541SZelalem Aweke 	 *
69b515f541SZelalem Aweke 	 * SCTLR.M, SCTLR.C and SCTLR.I: These fields must be zero (as
70b515f541SZelalem Aweke 	 * required by PSCI specification)
71b515f541SZelalem Aweke 	 */
72b515f541SZelalem Aweke 	sctlr_elx = (EP_GET_EE(ep->h.attr) != 0U) ? SCTLR_EE_BIT : 0UL;
73b515f541SZelalem Aweke 	if (GET_RW(ep->spsr) == MODE_RW_64) {
74b515f541SZelalem Aweke 		sctlr_elx |= SCTLR_EL1_RES1;
75b515f541SZelalem Aweke 	} else {
76b515f541SZelalem Aweke 		/*
77b515f541SZelalem Aweke 		 * If the target execution state is AArch32 then the following
78b515f541SZelalem Aweke 		 * fields need to be set.
79b515f541SZelalem Aweke 		 *
80b515f541SZelalem Aweke 		 * SCTRL_EL1.nTWE: Set to one so that EL0 execution of WFE
81b515f541SZelalem Aweke 		 *  instructions are not trapped to EL1.
82b515f541SZelalem Aweke 		 *
83b515f541SZelalem Aweke 		 * SCTLR_EL1.nTWI: Set to one so that EL0 execution of WFI
84b515f541SZelalem Aweke 		 *  instructions are not trapped to EL1.
85b515f541SZelalem Aweke 		 *
86b515f541SZelalem Aweke 		 * SCTLR_EL1.CP15BEN: Set to one to enable EL0 execution of the
87b515f541SZelalem Aweke 		 *  CP15DMB, CP15DSB, and CP15ISB instructions.
88b515f541SZelalem Aweke 		 */
89b515f541SZelalem Aweke 		sctlr_elx |= SCTLR_AARCH32_EL1_RES1 | SCTLR_CP15BEN_BIT
90b515f541SZelalem Aweke 					| SCTLR_NTWI_BIT | SCTLR_NTWE_BIT;
91b515f541SZelalem Aweke 	}
92b515f541SZelalem Aweke 
93b515f541SZelalem Aweke 	/*
94b515f541SZelalem Aweke 	 * If workaround of errata 764081 for Cortex-A75 is used then set
95b515f541SZelalem Aweke 	 * SCTLR_EL1.IESB to enable Implicit Error Synchronization Barrier.
96b515f541SZelalem Aweke 	 */
977f152ea6SSona Mathew 	if (errata_a75_764081_applies()) {
98b515f541SZelalem Aweke 		sctlr_elx |= SCTLR_IESB_BIT;
997f152ea6SSona Mathew 	}
10059b7c0a0SJayanth Dodderi Chidanand 
101b515f541SZelalem Aweke 	/* Store the initialised SCTLR_EL1 value in the cpu_context */
102a0d9a973SJayanth Dodderi Chidanand 	write_ctx_sctlr_el1_reg_errata(ctx, sctlr_elx);
103b515f541SZelalem Aweke 
104b515f541SZelalem Aweke 	/*
105b515f541SZelalem Aweke 	 * Base the context ACTLR_EL1 on the current value, as it is
106b515f541SZelalem Aweke 	 * implementation defined. The context restore process will write
107b515f541SZelalem Aweke 	 * the value from the context to the actual register and can cause
108b515f541SZelalem Aweke 	 * problems for processor cores that don't expect certain bits to
109b515f541SZelalem Aweke 	 * be zero.
110b515f541SZelalem Aweke 	 */
111b515f541SZelalem Aweke 	actlr_elx = read_actlr_el1();
11242e35d2fSJayanth Dodderi Chidanand 	write_el1_ctx_common(get_el1_sysregs_ctx(ctx), actlr_el1, actlr_elx);
113b515f541SZelalem Aweke }
114a0674ab0SJayanth Dodderi Chidanand #endif /* (IMAGE_BL1) || (IMAGE_BL31 && (!CTX_INCLUDE_EL2_REGS)) */
115b515f541SZelalem Aweke 
1162bbad1d1SZelalem Aweke /******************************************************************************
1172bbad1d1SZelalem Aweke  * This function performs initializations that are specific to SECURE state
1182bbad1d1SZelalem Aweke  * and updates the cpu context specified by 'ctx'.
1192bbad1d1SZelalem Aweke  *****************************************************************************/
1202bbad1d1SZelalem Aweke static void setup_secure_context(cpu_context_t *ctx, const struct entry_point_info *ep)
121532ed618SSoby Mathew {
1222bbad1d1SZelalem Aweke 	u_register_t scr_el3;
1232bbad1d1SZelalem Aweke 	el3_state_t *state;
1242bbad1d1SZelalem Aweke 
1252bbad1d1SZelalem Aweke 	state = get_el3state_ctx(ctx);
1262bbad1d1SZelalem Aweke 	scr_el3 = read_ctx_reg(state, CTX_SCR_EL3);
1272bbad1d1SZelalem Aweke 
1282bbad1d1SZelalem Aweke #if defined(IMAGE_BL31) && !defined(SPD_spmd)
129532ed618SSoby Mathew 	/*
1302bbad1d1SZelalem Aweke 	 * SCR_EL3.IRQ, SCR_EL3.FIQ: Enable the physical FIQ and IRQ routing as
1312bbad1d1SZelalem Aweke 	 * indicated by the interrupt routing model for BL31.
132532ed618SSoby Mathew 	 */
1332bbad1d1SZelalem Aweke 	scr_el3 |= get_scr_el3_from_routing_model(SECURE);
1342bbad1d1SZelalem Aweke #endif
1352bbad1d1SZelalem Aweke 
136ef0d0e54SGovindraj Raja 	/* Allow access to Allocation Tags when FEAT_MTE2 is implemented and enabled. */
137ef0d0e54SGovindraj Raja 	if (is_feat_mte2_supported()) {
1382bbad1d1SZelalem Aweke 		scr_el3 |= SCR_ATA_BIT;
1392bbad1d1SZelalem Aweke 	}
1402bbad1d1SZelalem Aweke 
1412bbad1d1SZelalem Aweke 	write_ctx_reg(state, CTX_SCR_EL3, scr_el3);
1422bbad1d1SZelalem Aweke 
143b515f541SZelalem Aweke 	/*
144b515f541SZelalem Aweke 	 * Initialize EL1 context registers unless SPMC is running
145b515f541SZelalem Aweke 	 * at S-EL2.
146b515f541SZelalem Aweke 	 */
147a0674ab0SJayanth Dodderi Chidanand #if (!SPMD_SPM_AT_SEL2)
148b515f541SZelalem Aweke 	setup_el1_context(ctx, ep);
149b515f541SZelalem Aweke #endif
150b515f541SZelalem Aweke 
1512bbad1d1SZelalem Aweke 	manage_extensions_secure(ctx);
152461c0a5dSElizabeth Ho 
153461c0a5dSElizabeth Ho 	/**
154461c0a5dSElizabeth Ho 	 * manage_extensions_secure_per_world api has to be executed once,
155461c0a5dSElizabeth Ho 	 * as the registers getting initialised, maintain constant value across
156461c0a5dSElizabeth Ho 	 * all the cpus for the secure world.
157461c0a5dSElizabeth Ho 	 * Henceforth, this check ensures that the registers are initialised once
158461c0a5dSElizabeth Ho 	 * and avoids re-initialization from multiple cores.
159461c0a5dSElizabeth Ho 	 */
160461c0a5dSElizabeth Ho 	if (!has_secure_perworld_init) {
161461c0a5dSElizabeth Ho 		manage_extensions_secure_per_world();
162461c0a5dSElizabeth Ho 	}
1632bbad1d1SZelalem Aweke }
1642bbad1d1SZelalem Aweke 
1652bbad1d1SZelalem Aweke #if ENABLE_RME
1662bbad1d1SZelalem Aweke /******************************************************************************
1672bbad1d1SZelalem Aweke  * This function performs initializations that are specific to REALM state
1682bbad1d1SZelalem Aweke  * and updates the cpu context specified by 'ctx'.
1692bbad1d1SZelalem Aweke  *****************************************************************************/
1702bbad1d1SZelalem Aweke static void setup_realm_context(cpu_context_t *ctx, const struct entry_point_info *ep)
1712bbad1d1SZelalem Aweke {
1722bbad1d1SZelalem Aweke 	u_register_t scr_el3;
1732bbad1d1SZelalem Aweke 	el3_state_t *state;
1742bbad1d1SZelalem Aweke 
1752bbad1d1SZelalem Aweke 	state = get_el3state_ctx(ctx);
1762bbad1d1SZelalem Aweke 	scr_el3 = read_ctx_reg(state, CTX_SCR_EL3);
1772bbad1d1SZelalem Aweke 
17801cf14ddSMaksims Svecovs 	scr_el3 |= SCR_NS_BIT | SCR_NSE_BIT;
17901cf14ddSMaksims Svecovs 
18030019d86SSona Mathew 	/* CSV2 version 2 and above */
1817db710f0SAndre Przywara 	if (is_feat_csv2_2_supported()) {
18201cf14ddSMaksims Svecovs 		/* Enable access to the SCXTNUM_ELx registers. */
18301cf14ddSMaksims Svecovs 		scr_el3 |= SCR_EnSCXT_BIT;
1847db710f0SAndre Przywara 	}
1852bbad1d1SZelalem Aweke 
1862bbad1d1SZelalem Aweke 	write_ctx_reg(state, CTX_SCR_EL3, scr_el3);
1872bbad1d1SZelalem Aweke }
1882bbad1d1SZelalem Aweke #endif /* ENABLE_RME */
1892bbad1d1SZelalem Aweke 
1902bbad1d1SZelalem Aweke /******************************************************************************
1912bbad1d1SZelalem Aweke  * This function performs initializations that are specific to NON-SECURE state
1922bbad1d1SZelalem Aweke  * and updates the cpu context specified by 'ctx'.
1932bbad1d1SZelalem Aweke  *****************************************************************************/
1942bbad1d1SZelalem Aweke static void setup_ns_context(cpu_context_t *ctx, const struct entry_point_info *ep)
1952bbad1d1SZelalem Aweke {
1962bbad1d1SZelalem Aweke 	u_register_t scr_el3;
1972bbad1d1SZelalem Aweke 	el3_state_t *state;
1982bbad1d1SZelalem Aweke 
1992bbad1d1SZelalem Aweke 	state = get_el3state_ctx(ctx);
2002bbad1d1SZelalem Aweke 	scr_el3 = read_ctx_reg(state, CTX_SCR_EL3);
2012bbad1d1SZelalem Aweke 
2022bbad1d1SZelalem Aweke 	/* SCR_NS: Set the NS bit */
2032bbad1d1SZelalem Aweke 	scr_el3 |= SCR_NS_BIT;
2042bbad1d1SZelalem Aweke 
205ef0d0e54SGovindraj Raja 	/* Allow access to Allocation Tags when FEAT_MTE2 is implemented and enabled. */
206ef0d0e54SGovindraj Raja 	if (is_feat_mte2_supported()) {
2072bbad1d1SZelalem Aweke 		scr_el3 |= SCR_ATA_BIT;
208ef0d0e54SGovindraj Raja 	}
2092bbad1d1SZelalem Aweke 
210f0c96a2eSBoyan Karatotev #if !CTX_INCLUDE_PAUTH_REGS
211f0c96a2eSBoyan Karatotev 	/*
212f0c96a2eSBoyan Karatotev 	 * Pointer Authentication feature, if present, is always enabled by default
213f0c96a2eSBoyan Karatotev 	 * for Non secure lower exception levels. We do not have an explicit
214f0c96a2eSBoyan Karatotev 	 * flag to set it.
215f0c96a2eSBoyan Karatotev 	 * CTX_INCLUDE_PAUTH_REGS flag, is explicitly used to enable for lower
216f0c96a2eSBoyan Karatotev 	 * exception levels of secure and realm worlds.
217f0c96a2eSBoyan Karatotev 	 *
218f0c96a2eSBoyan Karatotev 	 * To prevent the leakage between the worlds during world switch,
219f0c96a2eSBoyan Karatotev 	 * we enable it only for the non-secure world.
220f0c96a2eSBoyan Karatotev 	 *
221f0c96a2eSBoyan Karatotev 	 * If the Secure/realm world wants to use pointer authentication,
222f0c96a2eSBoyan Karatotev 	 * CTX_INCLUDE_PAUTH_REGS must be explicitly set to 1, in which case
223f0c96a2eSBoyan Karatotev 	 * it will be enabled globally for all the contexts.
224f0c96a2eSBoyan Karatotev 	 *
225f0c96a2eSBoyan Karatotev 	 * SCR_EL3.API: Set to one to not trap any PAuth instructions at ELs
226f0c96a2eSBoyan Karatotev 	 *  other than EL3
227f0c96a2eSBoyan Karatotev 	 *
228f0c96a2eSBoyan Karatotev 	 * SCR_EL3.APK: Set to one to not trap any PAuth key values at ELs other
229f0c96a2eSBoyan Karatotev 	 *  than EL3
230f0c96a2eSBoyan Karatotev 	 */
231f0c96a2eSBoyan Karatotev 	scr_el3 |= SCR_API_BIT | SCR_APK_BIT;
232f0c96a2eSBoyan Karatotev 
233f0c96a2eSBoyan Karatotev #endif /* CTX_INCLUDE_PAUTH_REGS */
234f0c96a2eSBoyan Karatotev 
23546cc41d5SManish Pandey #if HANDLE_EA_EL3_FIRST_NS
23646cc41d5SManish Pandey 	/* SCR_EL3.EA: Route External Abort and SError Interrupt to EL3. */
23746cc41d5SManish Pandey 	scr_el3 |= SCR_EA_BIT;
23846cc41d5SManish Pandey #endif
23946cc41d5SManish Pandey 
24000e8f79cSManish Pandey #if RAS_TRAP_NS_ERR_REC_ACCESS
24100e8f79cSManish Pandey 	/*
24200e8f79cSManish Pandey 	 * SCR_EL3.TERR: Trap Error record accesses. Accesses to the RAS ERR
24300e8f79cSManish Pandey 	 * and RAS ERX registers from EL1 and EL2(from any security state)
24400e8f79cSManish Pandey 	 * are trapped to EL3.
24500e8f79cSManish Pandey 	 * Set here to trap only for NS EL1/EL2
24600e8f79cSManish Pandey 	 *
24700e8f79cSManish Pandey 	 */
24800e8f79cSManish Pandey 	scr_el3 |= SCR_TERR_BIT;
24900e8f79cSManish Pandey #endif
25000e8f79cSManish Pandey 
25130019d86SSona Mathew 	/* CSV2 version 2 and above */
2527db710f0SAndre Przywara 	if (is_feat_csv2_2_supported()) {
25301cf14ddSMaksims Svecovs 		/* Enable access to the SCXTNUM_ELx registers. */
25401cf14ddSMaksims Svecovs 		scr_el3 |= SCR_EnSCXT_BIT;
2557db710f0SAndre Przywara 	}
25601cf14ddSMaksims Svecovs 
2572bbad1d1SZelalem Aweke #ifdef IMAGE_BL31
2582bbad1d1SZelalem Aweke 	/*
2592bbad1d1SZelalem Aweke 	 * SCR_EL3.IRQ, SCR_EL3.FIQ: Enable the physical FIQ and IRQ routing as
2602bbad1d1SZelalem Aweke 	 *  indicated by the interrupt routing model for BL31.
2612bbad1d1SZelalem Aweke 	 */
2622bbad1d1SZelalem Aweke 	scr_el3 |= get_scr_el3_from_routing_model(NON_SECURE);
2632bbad1d1SZelalem Aweke #endif
2646d0433f0SJayanth Dodderi Chidanand 
2656d0433f0SJayanth Dodderi Chidanand 	if (is_feat_the_supported()) {
2666d0433f0SJayanth Dodderi Chidanand 		/* Set the RCWMASKEn bit in SCR_EL3 to enable access to
2676d0433f0SJayanth Dodderi Chidanand 		 * RCWMASK_EL1 and RCWSMASK_EL1 registers.
2686d0433f0SJayanth Dodderi Chidanand 		 */
2696d0433f0SJayanth Dodderi Chidanand 		scr_el3 |= SCR_RCWMASKEn_BIT;
2706d0433f0SJayanth Dodderi Chidanand 	}
2716d0433f0SJayanth Dodderi Chidanand 
2724ec4e545SJayanth Dodderi Chidanand 	if (is_feat_sctlr2_supported()) {
2734ec4e545SJayanth Dodderi Chidanand 		/* Set the SCTLR2En bit in SCR_EL3 to enable access to
2744ec4e545SJayanth Dodderi Chidanand 		 * SCTLR2_ELx registers.
2754ec4e545SJayanth Dodderi Chidanand 		 */
2764ec4e545SJayanth Dodderi Chidanand 		scr_el3 |= SCR_SCTLR2En_BIT;
2774ec4e545SJayanth Dodderi Chidanand 	}
2784ec4e545SJayanth Dodderi Chidanand 
279*30655136SGovindraj Raja 	if (is_feat_d128_supported()) {
280*30655136SGovindraj Raja 		/* Set the D128En bit in SCR_EL3 to enable access to 128-bit
281*30655136SGovindraj Raja 		 * versions of TTBR0_EL1, TTBR1_EL1, RCWMASK_EL1, RCWSMASK_EL1,
282*30655136SGovindraj Raja 		 * PAR_EL1 and TTBR1_EL2, TTBR0_EL2 and VTTBR_EL2 registers.
283*30655136SGovindraj Raja 		 */
284*30655136SGovindraj Raja 		scr_el3 |= SCR_D128En_BIT;
285*30655136SGovindraj Raja 	}
286*30655136SGovindraj Raja 
2872bbad1d1SZelalem Aweke 	write_ctx_reg(state, CTX_SCR_EL3, scr_el3);
2888b95e848SZelalem Aweke 
2898b95e848SZelalem Aweke 	/* Initialize EL2 context registers */
290a0674ab0SJayanth Dodderi Chidanand #if (CTX_INCLUDE_EL2_REGS && IMAGE_BL31)
2918b95e848SZelalem Aweke 
2928b95e848SZelalem Aweke 	/*
293da1a4591SJayanth Dodderi Chidanand 	 * Initialize SCTLR_EL2 context register with reset value.
2948b95e848SZelalem Aweke 	 */
295da1a4591SJayanth Dodderi Chidanand 	write_el2_ctx_common(get_el2_sysregs_ctx(ctx), sctlr_el2, SCTLR_EL2_RES1);
2968b95e848SZelalem Aweke 
297ddb615b4SJuan Pablo Conde 	if (is_feat_hcx_supported()) {
298ddb615b4SJuan Pablo Conde 		/*
299ddb615b4SJuan Pablo Conde 		 * Initialize register HCRX_EL2 with its init value.
300ddb615b4SJuan Pablo Conde 		 * As the value of HCRX_EL2 is UNKNOWN on reset, there is a
301ddb615b4SJuan Pablo Conde 		 * chance that this can lead to unexpected behavior in lower
302ddb615b4SJuan Pablo Conde 		 * ELs that have not been updated since the introduction of
303ddb615b4SJuan Pablo Conde 		 * this feature if not properly initialized, especially when
304ddb615b4SJuan Pablo Conde 		 * it comes to those bits that enable/disable traps.
305ddb615b4SJuan Pablo Conde 		 */
306d6af2344SJayanth Dodderi Chidanand 		write_el2_ctx_hcx(get_el2_sysregs_ctx(ctx), hcrx_el2,
307ddb615b4SJuan Pablo Conde 			HCRX_EL2_INIT_VAL);
308ddb615b4SJuan Pablo Conde 	}
3094a530b4cSJuan Pablo Conde 
3104a530b4cSJuan Pablo Conde 	if (is_feat_fgt_supported()) {
3114a530b4cSJuan Pablo Conde 		/*
3124a530b4cSJuan Pablo Conde 		 * Initialize HFG*_EL2 registers with a default value so legacy
3134a530b4cSJuan Pablo Conde 		 * systems unaware of FEAT_FGT do not get trapped due to their lack
3144a530b4cSJuan Pablo Conde 		 * of initialization for this feature.
3154a530b4cSJuan Pablo Conde 		 */
316d6af2344SJayanth Dodderi Chidanand 		write_el2_ctx_fgt(get_el2_sysregs_ctx(ctx), hfgitr_el2,
3174a530b4cSJuan Pablo Conde 			HFGITR_EL2_INIT_VAL);
318d6af2344SJayanth Dodderi Chidanand 		write_el2_ctx_fgt(get_el2_sysregs_ctx(ctx), hfgrtr_el2,
3194a530b4cSJuan Pablo Conde 			HFGRTR_EL2_INIT_VAL);
320d6af2344SJayanth Dodderi Chidanand 		write_el2_ctx_fgt(get_el2_sysregs_ctx(ctx), hfgwtr_el2,
3214a530b4cSJuan Pablo Conde 			HFGWTR_EL2_INIT_VAL);
3224a530b4cSJuan Pablo Conde 	}
323a0674ab0SJayanth Dodderi Chidanand #else
324a0674ab0SJayanth Dodderi Chidanand 	/* Initialize EL1 context registers */
325a0674ab0SJayanth Dodderi Chidanand 	setup_el1_context(ctx, ep);
326a0674ab0SJayanth Dodderi Chidanand #endif /* (CTX_INCLUDE_EL2_REGS && IMAGE_BL31) */
32724a70738SBoyan Karatotev 
32824a70738SBoyan Karatotev 	manage_extensions_nonsecure(ctx);
329532ed618SSoby Mathew }
330532ed618SSoby Mathew 
331532ed618SSoby Mathew /*******************************************************************************
3322bbad1d1SZelalem Aweke  * The following function performs initialization of the cpu_context 'ctx'
3332bbad1d1SZelalem Aweke  * for first use that is common to all security states, and sets the
3342bbad1d1SZelalem Aweke  * initial entrypoint state as specified by the entry_point_info structure.
335532ed618SSoby Mathew  *
3368aabea33SPaul Beesley  * The EE and ST attributes are used to configure the endianness and secure
337532ed618SSoby Mathew  * timer availability for the new execution context.
338532ed618SSoby Mathew  ******************************************************************************/
3392bbad1d1SZelalem Aweke static void setup_context_common(cpu_context_t *ctx, const entry_point_info_t *ep)
340532ed618SSoby Mathew {
341f1be00daSLouis Mayencourt 	u_register_t scr_el3;
342123002f9SJayanth Dodderi Chidanand 	u_register_t mdcr_el3;
343532ed618SSoby Mathew 	el3_state_t *state;
344532ed618SSoby Mathew 	gp_regs_t *gp_regs;
345532ed618SSoby Mathew 
346f0c96a2eSBoyan Karatotev 	state = get_el3state_ctx(ctx);
347f0c96a2eSBoyan Karatotev 
348532ed618SSoby Mathew 	/* Clear any residual register values from the context */
34932f0d3c6SDouglas Raillard 	zeromem(ctx, sizeof(*ctx));
350532ed618SSoby Mathew 
351532ed618SSoby Mathew 	/*
3525e8cc727SBoyan Karatotev 	 * The lower-EL context is zeroed so that no stale values leak to a world.
3535e8cc727SBoyan Karatotev 	 * It is assumed that an all-zero lower-EL context is good enough for it
3545e8cc727SBoyan Karatotev 	 * to boot correctly. However, there are very few registers where this
3555e8cc727SBoyan Karatotev 	 * is not true and some values need to be recreated.
3565e8cc727SBoyan Karatotev 	 */
357a0674ab0SJayanth Dodderi Chidanand #if (CTX_INCLUDE_EL2_REGS && IMAGE_BL31)
3585e8cc727SBoyan Karatotev 	el2_sysregs_t *el2_ctx = get_el2_sysregs_ctx(ctx);
3595e8cc727SBoyan Karatotev 
3605e8cc727SBoyan Karatotev 	/*
3615e8cc727SBoyan Karatotev 	 * These bits are set in the gicv3 driver. Losing them (especially the
3625e8cc727SBoyan Karatotev 	 * SRE bit) is problematic for all worlds. Henceforth recreate them.
3635e8cc727SBoyan Karatotev 	 */
364d6af2344SJayanth Dodderi Chidanand 	u_register_t icc_sre_el2_val = ICC_SRE_DIB_BIT | ICC_SRE_DFB_BIT |
3655e8cc727SBoyan Karatotev 				   ICC_SRE_EN_BIT | ICC_SRE_SRE_BIT;
366d6af2344SJayanth Dodderi Chidanand 	write_el2_ctx_common(el2_ctx, icc_sre_el2, icc_sre_el2_val);
3670aa3284aSJagdish Gediya 
3680aa3284aSJagdish Gediya 	/*
3690aa3284aSJagdish Gediya 	 * The actlr_el2 register can be initialized in platform's reset handler
3700aa3284aSJagdish Gediya 	 * and it may contain access control bits (e.g. CLUSTERPMUEN bit).
3710aa3284aSJagdish Gediya 	 */
3720aa3284aSJagdish Gediya 	write_el2_ctx_common(el2_ctx, actlr_el2, read_actlr_el2());
373a0674ab0SJayanth Dodderi Chidanand #endif /* (CTX_INCLUDE_EL2_REGS && IMAGE_BL31) */
3745e8cc727SBoyan Karatotev 
3755c52d7e5SBoyan Karatotev 	/* Start with a clean SCR_EL3 copy as all relevant values are set */
3765c52d7e5SBoyan Karatotev 	scr_el3 = SCR_RESET_VAL;
377c5ea4f8aSZelalem Aweke 
37818f2efd6SDavid Cunado 	/*
379f0c96a2eSBoyan Karatotev 	 * SCR_EL3.TWE: Set to zero so that execution of WFE instructions at
380f0c96a2eSBoyan Karatotev 	 *  EL2, EL1 and EL0 are not trapped to EL3.
381f0c96a2eSBoyan Karatotev 	 *
382f0c96a2eSBoyan Karatotev 	 * SCR_EL3.TWI: Set to zero so that execution of WFI instructions at
383f0c96a2eSBoyan Karatotev 	 *  EL2, EL1 and EL0 are not trapped to EL3.
384f0c96a2eSBoyan Karatotev 	 *
385f0c96a2eSBoyan Karatotev 	 * SCR_EL3.SMD: Set to zero to enable SMC calls at EL1 and above, from
386f0c96a2eSBoyan Karatotev 	 *  both Security states and both Execution states.
387f0c96a2eSBoyan Karatotev 	 *
388f0c96a2eSBoyan Karatotev 	 * SCR_EL3.SIF: Set to one to disable secure instruction execution from
389f0c96a2eSBoyan Karatotev 	 *  Non-secure memory.
390f0c96a2eSBoyan Karatotev 	 */
391f0c96a2eSBoyan Karatotev 	scr_el3 &= ~(SCR_TWE_BIT | SCR_TWI_BIT | SCR_SMD_BIT);
392f0c96a2eSBoyan Karatotev 
393f0c96a2eSBoyan Karatotev 	scr_el3 |= SCR_SIF_BIT;
394f0c96a2eSBoyan Karatotev 
395f0c96a2eSBoyan Karatotev 	/*
39618f2efd6SDavid Cunado 	 * SCR_EL3.RW: Set the execution state, AArch32 or AArch64, for next
39718f2efd6SDavid Cunado 	 *  Exception level as specified by SPSR.
39818f2efd6SDavid Cunado 	 */
399c5ea4f8aSZelalem Aweke 	if (GET_RW(ep->spsr) == MODE_RW_64) {
400532ed618SSoby Mathew 		scr_el3 |= SCR_RW_BIT;
401c5ea4f8aSZelalem Aweke 	}
4022bbad1d1SZelalem Aweke 
40318f2efd6SDavid Cunado 	/*
40418f2efd6SDavid Cunado 	 * SCR_EL3.ST: Traps Secure EL1 accesses to the Counter-timer Physical
40518f2efd6SDavid Cunado 	 * Secure timer registers to EL3, from AArch64 state only, if specified
406b515f541SZelalem Aweke 	 * by the entrypoint attributes. If SEL2 is present and enabled, the ST
407b515f541SZelalem Aweke 	 * bit always behaves as 1 (i.e. secure physical timer register access
408b515f541SZelalem Aweke 	 * is not trapped)
40918f2efd6SDavid Cunado 	 */
410c5ea4f8aSZelalem Aweke 	if (EP_GET_ST(ep->h.attr) != 0U) {
411532ed618SSoby Mathew 		scr_el3 |= SCR_ST_BIT;
412c5ea4f8aSZelalem Aweke 	}
413532ed618SSoby Mathew 
414cb4ec47bSjohpow01 	/*
415cb4ec47bSjohpow01 	 * If FEAT_HCX is enabled, enable access to HCRX_EL2 by setting
416cb4ec47bSjohpow01 	 * SCR_EL3.HXEn.
417cb4ec47bSjohpow01 	 */
418c5a3ebbdSAndre Przywara 	if (is_feat_hcx_supported()) {
419cb4ec47bSjohpow01 		scr_el3 |= SCR_HXEn_BIT;
420c5a3ebbdSAndre Przywara 	}
421cb4ec47bSjohpow01 
422ff86e0b4SJuan Pablo Conde 	/*
423ff86e0b4SJuan Pablo Conde 	 * If FEAT_RNG_TRAP is enabled, all reads of the RNDR and RNDRRS
424ff86e0b4SJuan Pablo Conde 	 * registers are trapped to EL3.
425ff86e0b4SJuan Pablo Conde 	 */
426ff86e0b4SJuan Pablo Conde #if ENABLE_FEAT_RNG_TRAP
427ff86e0b4SJuan Pablo Conde 	scr_el3 |= SCR_TRNDR_BIT;
428ff86e0b4SJuan Pablo Conde #endif
429ff86e0b4SJuan Pablo Conde 
4301a7c1cfeSJeenu Viswambharan #if FAULT_INJECTION_SUPPORT
4311a7c1cfeSJeenu Viswambharan 	/* Enable fault injection from lower ELs */
4321a7c1cfeSJeenu Viswambharan 	scr_el3 |= SCR_FIEN_BIT;
4331a7c1cfeSJeenu Viswambharan #endif
4341a7c1cfeSJeenu Viswambharan 
435f0c96a2eSBoyan Karatotev #if CTX_INCLUDE_PAUTH_REGS
436f0c96a2eSBoyan Karatotev 	/*
437f0c96a2eSBoyan Karatotev 	 * Enable Pointer Authentication globally for all the worlds.
438f0c96a2eSBoyan Karatotev 	 *
439f0c96a2eSBoyan Karatotev 	 * SCR_EL3.API: Set to one to not trap any PAuth instructions at ELs
440f0c96a2eSBoyan Karatotev 	 *  other than EL3
441f0c96a2eSBoyan Karatotev 	 *
442f0c96a2eSBoyan Karatotev 	 * SCR_EL3.APK: Set to one to not trap any PAuth key values at ELs other
443f0c96a2eSBoyan Karatotev 	 *  than EL3
444f0c96a2eSBoyan Karatotev 	 */
445f0c96a2eSBoyan Karatotev 	scr_el3 |= SCR_API_BIT | SCR_APK_BIT;
446f0c96a2eSBoyan Karatotev #endif /* CTX_INCLUDE_PAUTH_REGS */
447f0c96a2eSBoyan Karatotev 
4485283962eSAntonio Nino Diaz 	/*
449d3331603SMark Brown 	 * SCR_EL3.TCR2EN: Enable access to TCR2_ELx for AArch64 if present.
450d3331603SMark Brown 	 */
451d3331603SMark Brown 	if (is_feat_tcr2_supported() && (GET_RW(ep->spsr) == MODE_RW_64)) {
452d3331603SMark Brown 		scr_el3 |= SCR_TCR2EN_BIT;
453d3331603SMark Brown 	}
454d3331603SMark Brown 
455d3331603SMark Brown 	/*
456062b6c6bSMark Brown 	 * SCR_EL3.PIEN: Enable permission indirection and overlay
457062b6c6bSMark Brown 	 * registers for AArch64 if present.
458062b6c6bSMark Brown 	 */
459062b6c6bSMark Brown 	if (is_feat_sxpie_supported() || is_feat_sxpoe_supported()) {
460062b6c6bSMark Brown 		scr_el3 |= SCR_PIEN_BIT;
461062b6c6bSMark Brown 	}
462062b6c6bSMark Brown 
463062b6c6bSMark Brown 	/*
464688ab57bSMark Brown 	 * SCR_EL3.GCSEn: Enable GCS registers for AArch64 if present.
465688ab57bSMark Brown 	 */
466688ab57bSMark Brown 	if ((is_feat_gcs_supported()) && (GET_RW(ep->spsr) == MODE_RW_64)) {
467688ab57bSMark Brown 		scr_el3 |= SCR_GCSEn_BIT;
468688ab57bSMark Brown 	}
469688ab57bSMark Brown 
470688ab57bSMark Brown 	/*
47118f2efd6SDavid Cunado 	 * SCR_EL3.HCE: Enable HVC instructions if next execution state is
47218f2efd6SDavid Cunado 	 * AArch64 and next EL is EL2, or if next execution state is AArch32 and
47318f2efd6SDavid Cunado 	 * next mode is Hyp.
474110ee433SJimmy Brisson 	 * SCR_EL3.FGTEn: Enable Fine Grained Virtualization Traps under the
475110ee433SJimmy Brisson 	 * same conditions as HVC instructions and when the processor supports
476110ee433SJimmy Brisson 	 * ARMv8.6-FGT.
47729d0ee54SJimmy Brisson 	 * SCR_EL3.ECVEn: Enable Enhanced Counter Virtualization (ECV)
47829d0ee54SJimmy Brisson 	 * CNTPOFF_EL2 register under the same conditions as HVC instructions
47929d0ee54SJimmy Brisson 	 * and when the processor supports ECV.
480532ed618SSoby Mathew 	 */
481a0fee747SAntonio Nino Diaz 	if (((GET_RW(ep->spsr) == MODE_RW_64) && (GET_EL(ep->spsr) == MODE_EL2))
482a0fee747SAntonio Nino Diaz 	    || ((GET_RW(ep->spsr) != MODE_RW_64)
483a0fee747SAntonio Nino Diaz 		&& (GET_M32(ep->spsr) == MODE32_hyp))) {
484532ed618SSoby Mathew 		scr_el3 |= SCR_HCE_BIT;
485110ee433SJimmy Brisson 
486ce485955SAndre Przywara 		if (is_feat_fgt_supported()) {
487110ee433SJimmy Brisson 			scr_el3 |= SCR_FGTEN_BIT;
488110ee433SJimmy Brisson 		}
48929d0ee54SJimmy Brisson 
490b8f03d29SAndre Przywara 		if (is_feat_ecv_supported()) {
49129d0ee54SJimmy Brisson 			scr_el3 |= SCR_ECVEN_BIT;
49229d0ee54SJimmy Brisson 		}
493532ed618SSoby Mathew 	}
494532ed618SSoby Mathew 
4956cac724dSjohpow01 	/* Enable WFE trap delay in SCR_EL3 if supported and configured */
4961223d2a0SAndre Przywara 	if (is_feat_twed_supported()) {
4976cac724dSjohpow01 		/* Set delay in SCR_EL3 */
4986cac724dSjohpow01 		scr_el3 &= ~(SCR_TWEDEL_MASK << SCR_TWEDEL_SHIFT);
499781d07a4SJayanth Dodderi Chidanand 		scr_el3 |= ((TWED_DELAY & SCR_TWEDEL_MASK)
5006cac724dSjohpow01 				<< SCR_TWEDEL_SHIFT);
5016cac724dSjohpow01 
5026cac724dSjohpow01 		/* Enable WFE delay */
5036cac724dSjohpow01 		scr_el3 |= SCR_TWEDEn_BIT;
5041223d2a0SAndre Przywara 	}
5056cac724dSjohpow01 
5069f4b6259SJayanth Dodderi Chidanand #if IMAGE_BL31 && defined(SPD_spmd) && SPMD_SPM_AT_SEL2
5079f4b6259SJayanth Dodderi Chidanand 	/* Enable S-EL2 if FEAT_SEL2 is implemented for all the contexts. */
5089f4b6259SJayanth Dodderi Chidanand 	if (is_feat_sel2_supported()) {
5099f4b6259SJayanth Dodderi Chidanand 		scr_el3 |= SCR_EEL2_BIT;
5109f4b6259SJayanth Dodderi Chidanand 	}
5119f4b6259SJayanth Dodderi Chidanand #endif /* (IMAGE_BL31 && defined(SPD_spmd) && SPMD_SPM_AT_SEL2) */
5129f4b6259SJayanth Dodderi Chidanand 
51318f2efd6SDavid Cunado 	/*
514e290a8fcSAlexei Fedorov 	 * Populate EL3 state so that we've the right context
515e290a8fcSAlexei Fedorov 	 * before doing ERET
5163e61b2b5SDavid Cunado 	 */
517532ed618SSoby Mathew 	write_ctx_reg(state, CTX_SCR_EL3, scr_el3);
518532ed618SSoby Mathew 	write_ctx_reg(state, CTX_ELR_EL3, ep->pc);
519532ed618SSoby Mathew 	write_ctx_reg(state, CTX_SPSR_EL3, ep->spsr);
520532ed618SSoby Mathew 
521123002f9SJayanth Dodderi Chidanand 	/* Start with a clean MDCR_EL3 copy as all relevant values are set */
522123002f9SJayanth Dodderi Chidanand 	mdcr_el3 = MDCR_EL3_RESET_VAL;
523123002f9SJayanth Dodderi Chidanand 
524123002f9SJayanth Dodderi Chidanand 	/* ---------------------------------------------------------------------
525123002f9SJayanth Dodderi Chidanand 	 * Initialise MDCR_EL3, setting all fields rather than relying on hw.
526123002f9SJayanth Dodderi Chidanand 	 * Some fields are architecturally UNKNOWN on reset.
527123002f9SJayanth Dodderi Chidanand 	 *
528123002f9SJayanth Dodderi Chidanand 	 * MDCR_EL3.SDD: Set to one to disable AArch64 Secure self-hosted debug.
529123002f9SJayanth Dodderi Chidanand 	 *  Debug exceptions, other than Breakpoint Instruction exceptions, are
530123002f9SJayanth Dodderi Chidanand 	 *  disabled from all ELs in Secure state.
531123002f9SJayanth Dodderi Chidanand 	 *
532123002f9SJayanth Dodderi Chidanand 	 * MDCR_EL3.SPD32: Set to 0b10 to disable AArch32 Secure self-hosted
533123002f9SJayanth Dodderi Chidanand 	 *  privileged debug from S-EL1.
534123002f9SJayanth Dodderi Chidanand 	 *
535123002f9SJayanth Dodderi Chidanand 	 * MDCR_EL3.TDOSA: Set to zero so that EL2 and EL2 System register
536123002f9SJayanth Dodderi Chidanand 	 *  access to the powerdown debug registers do not trap to EL3.
537123002f9SJayanth Dodderi Chidanand 	 *
538123002f9SJayanth Dodderi Chidanand 	 * MDCR_EL3.TDA: Set to zero to allow EL0, EL1 and EL2 access to the
539123002f9SJayanth Dodderi Chidanand 	 *  debug registers, other than those registers that are controlled by
540123002f9SJayanth Dodderi Chidanand 	 *  MDCR_EL3.TDOSA.
541123002f9SJayanth Dodderi Chidanand 	 */
542123002f9SJayanth Dodderi Chidanand 	mdcr_el3 |= ((MDCR_SDD_BIT | MDCR_SPD32(MDCR_SPD32_DISABLE))
543123002f9SJayanth Dodderi Chidanand 			& ~(MDCR_TDA_BIT | MDCR_TDOSA_BIT)) ;
544123002f9SJayanth Dodderi Chidanand 	write_ctx_reg(state, CTX_MDCR_EL3, mdcr_el3);
545123002f9SJayanth Dodderi Chidanand 
546123002f9SJayanth Dodderi Chidanand 	/*
547123002f9SJayanth Dodderi Chidanand 	 * Configure MDCR_EL3 register as applicable for each world
548123002f9SJayanth Dodderi Chidanand 	 * (NS/Secure/Realm) context.
549123002f9SJayanth Dodderi Chidanand 	 */
550123002f9SJayanth Dodderi Chidanand 	manage_extensions_common(ctx);
551123002f9SJayanth Dodderi Chidanand 
552532ed618SSoby Mathew 	/*
553532ed618SSoby Mathew 	 * Store the X0-X7 value from the entrypoint into the context
554532ed618SSoby Mathew 	 * Use memcpy as we are in control of the layout of the structures
555532ed618SSoby Mathew 	 */
556532ed618SSoby Mathew 	gp_regs = get_gpregs_ctx(ctx);
557532ed618SSoby Mathew 	memcpy(gp_regs, (void *)&ep->args, sizeof(aapcs64_params_t));
558532ed618SSoby Mathew }
559532ed618SSoby Mathew 
560532ed618SSoby Mathew /*******************************************************************************
5612bbad1d1SZelalem Aweke  * Context management library initialization routine. This library is used by
5622bbad1d1SZelalem Aweke  * runtime services to share pointers to 'cpu_context' structures for secure
5632bbad1d1SZelalem Aweke  * non-secure and realm states. Management of the structures and their associated
5642bbad1d1SZelalem Aweke  * memory is not done by the context management library e.g. the PSCI service
5652bbad1d1SZelalem Aweke  * manages the cpu context used for entry from and exit to the non-secure state.
5662bbad1d1SZelalem Aweke  * The Secure payload dispatcher service manages the context(s) corresponding to
5672bbad1d1SZelalem Aweke  * the secure state. It also uses this library to get access to the non-secure
5682bbad1d1SZelalem Aweke  * state cpu context pointers.
5692bbad1d1SZelalem Aweke  * Lastly, this library provides the API to make SP_EL3 point to the cpu context
5702bbad1d1SZelalem Aweke  * which will be used for programming an entry into a lower EL. The same context
5712bbad1d1SZelalem Aweke  * will be used to save state upon exception entry from that EL.
5722bbad1d1SZelalem Aweke  ******************************************************************************/
5732bbad1d1SZelalem Aweke void __init cm_init(void)
5742bbad1d1SZelalem Aweke {
5752bbad1d1SZelalem Aweke 	/*
5761b491eeaSElyes Haouas 	 * The context management library has only global data to initialize, but
5772bbad1d1SZelalem Aweke 	 * that will be done when the BSS is zeroed out.
5782bbad1d1SZelalem Aweke 	 */
5792bbad1d1SZelalem Aweke }
5802bbad1d1SZelalem Aweke 
5812bbad1d1SZelalem Aweke /*******************************************************************************
5822bbad1d1SZelalem Aweke  * This is the high-level function used to initialize the cpu_context 'ctx' for
5832bbad1d1SZelalem Aweke  * first use. It performs initializations that are common to all security states
5842bbad1d1SZelalem Aweke  * and initializations specific to the security state specified in 'ep'
5852bbad1d1SZelalem Aweke  ******************************************************************************/
5862bbad1d1SZelalem Aweke void cm_setup_context(cpu_context_t *ctx, const entry_point_info_t *ep)
5872bbad1d1SZelalem Aweke {
5882bbad1d1SZelalem Aweke 	unsigned int security_state;
5892bbad1d1SZelalem Aweke 
5902bbad1d1SZelalem Aweke 	assert(ctx != NULL);
5912bbad1d1SZelalem Aweke 
5922bbad1d1SZelalem Aweke 	/*
5932bbad1d1SZelalem Aweke 	 * Perform initializations that are common
5942bbad1d1SZelalem Aweke 	 * to all security states
5952bbad1d1SZelalem Aweke 	 */
5962bbad1d1SZelalem Aweke 	setup_context_common(ctx, ep);
5972bbad1d1SZelalem Aweke 
5982bbad1d1SZelalem Aweke 	security_state = GET_SECURITY_STATE(ep->h.attr);
5992bbad1d1SZelalem Aweke 
6002bbad1d1SZelalem Aweke 	/* Perform security state specific initializations */
6012bbad1d1SZelalem Aweke 	switch (security_state) {
6022bbad1d1SZelalem Aweke 	case SECURE:
6032bbad1d1SZelalem Aweke 		setup_secure_context(ctx, ep);
6042bbad1d1SZelalem Aweke 		break;
6052bbad1d1SZelalem Aweke #if ENABLE_RME
6062bbad1d1SZelalem Aweke 	case REALM:
6072bbad1d1SZelalem Aweke 		setup_realm_context(ctx, ep);
6082bbad1d1SZelalem Aweke 		break;
6092bbad1d1SZelalem Aweke #endif
6102bbad1d1SZelalem Aweke 	case NON_SECURE:
6112bbad1d1SZelalem Aweke 		setup_ns_context(ctx, ep);
6122bbad1d1SZelalem Aweke 		break;
6132bbad1d1SZelalem Aweke 	default:
6142bbad1d1SZelalem Aweke 		ERROR("Invalid security state\n");
6152bbad1d1SZelalem Aweke 		panic();
6162bbad1d1SZelalem Aweke 		break;
6172bbad1d1SZelalem Aweke 	}
6182bbad1d1SZelalem Aweke }
6192bbad1d1SZelalem Aweke 
6202bbad1d1SZelalem Aweke /*******************************************************************************
62124a70738SBoyan Karatotev  * Enable architecture extensions for EL3 execution. This function only updates
62224a70738SBoyan Karatotev  * registers in-place which are expected to either never change or be
62324a70738SBoyan Karatotev  * overwritten by el3_exit.
62424a70738SBoyan Karatotev  ******************************************************************************/
62524a70738SBoyan Karatotev #if IMAGE_BL31
62624a70738SBoyan Karatotev void cm_manage_extensions_el3(void)
62724a70738SBoyan Karatotev {
6284085a02cSBoyan Karatotev 	if (is_feat_amu_supported()) {
6294085a02cSBoyan Karatotev 		amu_init_el3();
6304085a02cSBoyan Karatotev 	}
6314085a02cSBoyan Karatotev 
63260d330dcSBoyan Karatotev 	if (is_feat_sme_supported()) {
63360d330dcSBoyan Karatotev 		sme_init_el3();
63460d330dcSBoyan Karatotev 	}
63560d330dcSBoyan Karatotev 
63660d330dcSBoyan Karatotev 	pmuv3_init_el3();
63724a70738SBoyan Karatotev }
63824a70738SBoyan Karatotev #endif /* IMAGE_BL31 */
63924a70738SBoyan Karatotev 
6404087ed6cSJayanth Dodderi Chidanand /******************************************************************************
6414087ed6cSJayanth Dodderi Chidanand  * Function to initialise the registers with the RESET values in the context
6424087ed6cSJayanth Dodderi Chidanand  * memory, which are maintained per world.
6434087ed6cSJayanth Dodderi Chidanand  ******************************************************************************/
6444087ed6cSJayanth Dodderi Chidanand #if IMAGE_BL31
6454087ed6cSJayanth Dodderi Chidanand void cm_el3_arch_init_per_world(per_world_context_t *per_world_ctx)
6464087ed6cSJayanth Dodderi Chidanand {
6474087ed6cSJayanth Dodderi Chidanand 	/*
6484087ed6cSJayanth Dodderi Chidanand 	 * Initialise CPTR_EL3, setting all fields rather than relying on hw.
6494087ed6cSJayanth Dodderi Chidanand 	 *
6504087ed6cSJayanth Dodderi Chidanand 	 * CPTR_EL3.TFP: Set to zero so that accesses to the V- or Z- registers
6514087ed6cSJayanth Dodderi Chidanand 	 *  by Advanced SIMD, floating-point or SVE instructions (if
6524087ed6cSJayanth Dodderi Chidanand 	 *  implemented) do not trap to EL3.
6534087ed6cSJayanth Dodderi Chidanand 	 *
6544087ed6cSJayanth Dodderi Chidanand 	 * CPTR_EL3.TCPAC: Set to zero so that accesses to CPACR_EL1,
6554087ed6cSJayanth Dodderi Chidanand 	 *  CPTR_EL2,CPACR, or HCPTR do not trap to EL3.
6564087ed6cSJayanth Dodderi Chidanand 	 */
6574087ed6cSJayanth Dodderi Chidanand 	uint64_t cptr_el3 = CPTR_EL3_RESET_VAL & ~(TCPAC_BIT | TFP_BIT);
658ac4f6aafSArvind Ram Prakash 
6594087ed6cSJayanth Dodderi Chidanand 	per_world_ctx->ctx_cptr_el3 = cptr_el3;
660ac4f6aafSArvind Ram Prakash 
661ac4f6aafSArvind Ram Prakash 	/*
662ac4f6aafSArvind Ram Prakash 	 * Initialize MPAM3_EL3 to its default reset value
663ac4f6aafSArvind Ram Prakash 	 *
664ac4f6aafSArvind Ram Prakash 	 * MPAM3_EL3_RESET_VAL sets the MPAM3_EL3.TRAPLOWER bit that forces
665ac4f6aafSArvind Ram Prakash 	 * all lower ELn MPAM3_EL3 register access to, trap to EL3
666ac4f6aafSArvind Ram Prakash 	 */
667ac4f6aafSArvind Ram Prakash 
668ac4f6aafSArvind Ram Prakash 	per_world_ctx->ctx_mpam3_el3 = MPAM3_EL3_RESET_VAL;
6694087ed6cSJayanth Dodderi Chidanand }
6704087ed6cSJayanth Dodderi Chidanand #endif /* IMAGE_BL31 */
6714087ed6cSJayanth Dodderi Chidanand 
67224a70738SBoyan Karatotev /*******************************************************************************
673461c0a5dSElizabeth Ho  * Initialise per_world_context for Non-Secure world.
674461c0a5dSElizabeth Ho  * This function enables the architecture extensions, which have same value
675461c0a5dSElizabeth Ho  * across the cores for the non-secure world.
676461c0a5dSElizabeth Ho  ******************************************************************************/
677461c0a5dSElizabeth Ho #if IMAGE_BL31
678461c0a5dSElizabeth Ho void manage_extensions_nonsecure_per_world(void)
679461c0a5dSElizabeth Ho {
6804087ed6cSJayanth Dodderi Chidanand 	cm_el3_arch_init_per_world(&per_world_context[CPU_CONTEXT_NS]);
6814087ed6cSJayanth Dodderi Chidanand 
682461c0a5dSElizabeth Ho 	if (is_feat_sme_supported()) {
683461c0a5dSElizabeth Ho 		sme_enable_per_world(&per_world_context[CPU_CONTEXT_NS]);
684461c0a5dSElizabeth Ho 	}
685461c0a5dSElizabeth Ho 
686461c0a5dSElizabeth Ho 	if (is_feat_sve_supported()) {
687461c0a5dSElizabeth Ho 		sve_enable_per_world(&per_world_context[CPU_CONTEXT_NS]);
688461c0a5dSElizabeth Ho 	}
689461c0a5dSElizabeth Ho 
690461c0a5dSElizabeth Ho 	if (is_feat_amu_supported()) {
691461c0a5dSElizabeth Ho 		amu_enable_per_world(&per_world_context[CPU_CONTEXT_NS]);
692461c0a5dSElizabeth Ho 	}
693461c0a5dSElizabeth Ho 
694461c0a5dSElizabeth Ho 	if (is_feat_sys_reg_trace_supported()) {
695461c0a5dSElizabeth Ho 		sys_reg_trace_enable_per_world(&per_world_context[CPU_CONTEXT_NS]);
696461c0a5dSElizabeth Ho 	}
697ac4f6aafSArvind Ram Prakash 
698ac4f6aafSArvind Ram Prakash 	if (is_feat_mpam_supported()) {
699ac4f6aafSArvind Ram Prakash 		mpam_enable_per_world(&per_world_context[CPU_CONTEXT_NS]);
700ac4f6aafSArvind Ram Prakash 	}
701461c0a5dSElizabeth Ho }
702461c0a5dSElizabeth Ho #endif /* IMAGE_BL31 */
703461c0a5dSElizabeth Ho 
704461c0a5dSElizabeth Ho /*******************************************************************************
705461c0a5dSElizabeth Ho  * Initialise per_world_context for Secure world.
706461c0a5dSElizabeth Ho  * This function enables the architecture extensions, which have same value
707461c0a5dSElizabeth Ho  * across the cores for the secure world.
708461c0a5dSElizabeth Ho  ******************************************************************************/
709461c0a5dSElizabeth Ho static void manage_extensions_secure_per_world(void)
710461c0a5dSElizabeth Ho {
711461c0a5dSElizabeth Ho #if IMAGE_BL31
7124087ed6cSJayanth Dodderi Chidanand 	cm_el3_arch_init_per_world(&per_world_context[CPU_CONTEXT_SECURE]);
7134087ed6cSJayanth Dodderi Chidanand 
714461c0a5dSElizabeth Ho 	if (is_feat_sme_supported()) {
715461c0a5dSElizabeth Ho 
716461c0a5dSElizabeth Ho 		if (ENABLE_SME_FOR_SWD) {
717461c0a5dSElizabeth Ho 		/*
718461c0a5dSElizabeth Ho 		 * Enable SME, SVE, FPU/SIMD in secure context, SPM must ensure
719461c0a5dSElizabeth Ho 		 * SME, SVE, and FPU/SIMD context properly managed.
720461c0a5dSElizabeth Ho 		 */
721461c0a5dSElizabeth Ho 			sme_enable_per_world(&per_world_context[CPU_CONTEXT_SECURE]);
722461c0a5dSElizabeth Ho 		} else {
723461c0a5dSElizabeth Ho 		/*
724461c0a5dSElizabeth Ho 		 * Disable SME, SVE, FPU/SIMD in secure context so non-secure
725461c0a5dSElizabeth Ho 		 * world can safely use the associated registers.
726461c0a5dSElizabeth Ho 		 */
727461c0a5dSElizabeth Ho 			sme_disable_per_world(&per_world_context[CPU_CONTEXT_SECURE]);
728461c0a5dSElizabeth Ho 		}
729461c0a5dSElizabeth Ho 	}
730461c0a5dSElizabeth Ho 	if (is_feat_sve_supported()) {
731461c0a5dSElizabeth Ho 		if (ENABLE_SVE_FOR_SWD) {
732461c0a5dSElizabeth Ho 		/*
733461c0a5dSElizabeth Ho 		 * Enable SVE and FPU in secure context, SPM must ensure
734461c0a5dSElizabeth Ho 		 * that the SVE and FPU register contexts are properly managed.
735461c0a5dSElizabeth Ho 		 */
736461c0a5dSElizabeth Ho 			sve_enable_per_world(&per_world_context[CPU_CONTEXT_SECURE]);
737461c0a5dSElizabeth Ho 		} else {
738461c0a5dSElizabeth Ho 		/*
739461c0a5dSElizabeth Ho 		 * Disable SVE and FPU in secure context so non-secure world
740461c0a5dSElizabeth Ho 		 * can safely use them.
741461c0a5dSElizabeth Ho 		 */
742461c0a5dSElizabeth Ho 			sve_disable_per_world(&per_world_context[CPU_CONTEXT_SECURE]);
743461c0a5dSElizabeth Ho 		}
744461c0a5dSElizabeth Ho 	}
745461c0a5dSElizabeth Ho 
746461c0a5dSElizabeth Ho 	/* NS can access this but Secure shouldn't */
747461c0a5dSElizabeth Ho 	if (is_feat_sys_reg_trace_supported()) {
748461c0a5dSElizabeth Ho 		sys_reg_trace_disable_per_world(&per_world_context[CPU_CONTEXT_SECURE]);
749461c0a5dSElizabeth Ho 	}
750461c0a5dSElizabeth Ho 
751461c0a5dSElizabeth Ho 	has_secure_perworld_init = true;
752461c0a5dSElizabeth Ho #endif /* IMAGE_BL31 */
753461c0a5dSElizabeth Ho }
754461c0a5dSElizabeth Ho 
755461c0a5dSElizabeth Ho /*******************************************************************************
756123002f9SJayanth Dodderi Chidanand  * Enable architecture extensions on first entry to Non-secure world only
757123002f9SJayanth Dodderi Chidanand  * and disable for secure world.
758123002f9SJayanth Dodderi Chidanand  *
759123002f9SJayanth Dodderi Chidanand  * NOTE: Arch features which have been provided with the capability of getting
760123002f9SJayanth Dodderi Chidanand  * enabled only for non-secure world and being disabled for secure world are
761123002f9SJayanth Dodderi Chidanand  * grouped here, as the MDCR_EL3 context value remains same across the worlds.
762123002f9SJayanth Dodderi Chidanand  ******************************************************************************/
763123002f9SJayanth Dodderi Chidanand static void manage_extensions_common(cpu_context_t *ctx)
764123002f9SJayanth Dodderi Chidanand {
765123002f9SJayanth Dodderi Chidanand #if IMAGE_BL31
766123002f9SJayanth Dodderi Chidanand 	if (is_feat_spe_supported()) {
767123002f9SJayanth Dodderi Chidanand 		/*
768123002f9SJayanth Dodderi Chidanand 		 * Enable FEAT_SPE for Non-Secure and prohibit for Secure state.
769123002f9SJayanth Dodderi Chidanand 		 */
770123002f9SJayanth Dodderi Chidanand 		spe_enable(ctx);
771123002f9SJayanth Dodderi Chidanand 	}
772123002f9SJayanth Dodderi Chidanand 
773123002f9SJayanth Dodderi Chidanand 	if (is_feat_trbe_supported()) {
774123002f9SJayanth Dodderi Chidanand 		/*
775a822a228SManish Pandey 		 * Enable FEAT_TRBE for Non-Secure and prohibit for Secure and
776123002f9SJayanth Dodderi Chidanand 		 * Realm state.
777123002f9SJayanth Dodderi Chidanand 		 */
778123002f9SJayanth Dodderi Chidanand 		trbe_enable(ctx);
779123002f9SJayanth Dodderi Chidanand 	}
780123002f9SJayanth Dodderi Chidanand 
781123002f9SJayanth Dodderi Chidanand 	if (is_feat_trf_supported()) {
782123002f9SJayanth Dodderi Chidanand 		/*
783a822a228SManish Pandey 		 * Enable FEAT_TRF for Non-Secure and prohibit for Secure state.
784123002f9SJayanth Dodderi Chidanand 		 */
785123002f9SJayanth Dodderi Chidanand 		trf_enable(ctx);
786123002f9SJayanth Dodderi Chidanand 	}
787123002f9SJayanth Dodderi Chidanand #endif /* IMAGE_BL31 */
788123002f9SJayanth Dodderi Chidanand }
789123002f9SJayanth Dodderi Chidanand 
790123002f9SJayanth Dodderi Chidanand /*******************************************************************************
79124a70738SBoyan Karatotev  * Enable architecture extensions on first entry to Non-secure world.
79224a70738SBoyan Karatotev  ******************************************************************************/
79324a70738SBoyan Karatotev static void manage_extensions_nonsecure(cpu_context_t *ctx)
79424a70738SBoyan Karatotev {
79524a70738SBoyan Karatotev #if IMAGE_BL31
7964085a02cSBoyan Karatotev 	if (is_feat_amu_supported()) {
7974085a02cSBoyan Karatotev 		amu_enable(ctx);
7984085a02cSBoyan Karatotev 	}
7994085a02cSBoyan Karatotev 
80060d330dcSBoyan Karatotev 	if (is_feat_sme_supported()) {
80160d330dcSBoyan Karatotev 		sme_enable(ctx);
80260d330dcSBoyan Karatotev 	}
80360d330dcSBoyan Karatotev 
80433e6aaacSArvind Ram Prakash 	if (is_feat_fgt2_supported()) {
80533e6aaacSArvind Ram Prakash 		fgt2_enable(ctx);
80633e6aaacSArvind Ram Prakash 	}
80733e6aaacSArvind Ram Prakash 
80883271d5aSArvind Ram Prakash 	if (is_feat_debugv8p9_supported()) {
80983271d5aSArvind Ram Prakash 		debugv8p9_extended_bp_wp_enable(ctx);
81083271d5aSArvind Ram Prakash 	}
81183271d5aSArvind Ram Prakash 
8129890eab5SBoyan Karatotev 	if (is_feat_brbe_supported()) {
8139890eab5SBoyan Karatotev 		brbe_enable(ctx);
8149890eab5SBoyan Karatotev 	}
8159890eab5SBoyan Karatotev 
816c73686a1SBoyan Karatotev 	pmuv3_enable(ctx);
81724a70738SBoyan Karatotev #endif /* IMAGE_BL31 */
81824a70738SBoyan Karatotev }
81924a70738SBoyan Karatotev 
820b48bd790SBoyan Karatotev /* TODO: move to lib/extensions/pauth when it has been ported to FEAT_STATE */
821b48bd790SBoyan Karatotev static __unused void enable_pauth_el2(void)
822b48bd790SBoyan Karatotev {
823b48bd790SBoyan Karatotev 	u_register_t hcr_el2 = read_hcr_el2();
824b48bd790SBoyan Karatotev 	/*
825b48bd790SBoyan Karatotev 	 * For Armv8.3 pointer authentication feature, disable traps to EL2 when
826b48bd790SBoyan Karatotev 	 *  accessing key registers or using pointer authentication instructions
827b48bd790SBoyan Karatotev 	 *  from lower ELs.
828b48bd790SBoyan Karatotev 	 */
829b48bd790SBoyan Karatotev 	hcr_el2 |= (HCR_API_BIT | HCR_APK_BIT);
830b48bd790SBoyan Karatotev 
831b48bd790SBoyan Karatotev 	write_hcr_el2(hcr_el2);
832b48bd790SBoyan Karatotev }
833b48bd790SBoyan Karatotev 
834183329a5SArvind Ram Prakash #if INIT_UNUSED_NS_EL2
83524a70738SBoyan Karatotev /*******************************************************************************
83624a70738SBoyan Karatotev  * Enable architecture extensions in-place at EL2 on first entry to Non-secure
83724a70738SBoyan Karatotev  * world when EL2 is empty and unused.
83824a70738SBoyan Karatotev  ******************************************************************************/
83924a70738SBoyan Karatotev static void manage_extensions_nonsecure_el2_unused(void)
84024a70738SBoyan Karatotev {
84124a70738SBoyan Karatotev #if IMAGE_BL31
84260d330dcSBoyan Karatotev 	if (is_feat_spe_supported()) {
84360d330dcSBoyan Karatotev 		spe_init_el2_unused();
84460d330dcSBoyan Karatotev 	}
84560d330dcSBoyan Karatotev 
8464085a02cSBoyan Karatotev 	if (is_feat_amu_supported()) {
8474085a02cSBoyan Karatotev 		amu_init_el2_unused();
8484085a02cSBoyan Karatotev 	}
8494085a02cSBoyan Karatotev 
85060d330dcSBoyan Karatotev 	if (is_feat_mpam_supported()) {
85160d330dcSBoyan Karatotev 		mpam_init_el2_unused();
85260d330dcSBoyan Karatotev 	}
85360d330dcSBoyan Karatotev 
85460d330dcSBoyan Karatotev 	if (is_feat_trbe_supported()) {
85560d330dcSBoyan Karatotev 		trbe_init_el2_unused();
85660d330dcSBoyan Karatotev 	}
85760d330dcSBoyan Karatotev 
85860d330dcSBoyan Karatotev 	if (is_feat_sys_reg_trace_supported()) {
85960d330dcSBoyan Karatotev 		sys_reg_trace_init_el2_unused();
86060d330dcSBoyan Karatotev 	}
86160d330dcSBoyan Karatotev 
86260d330dcSBoyan Karatotev 	if (is_feat_trf_supported()) {
86360d330dcSBoyan Karatotev 		trf_init_el2_unused();
86460d330dcSBoyan Karatotev 	}
86560d330dcSBoyan Karatotev 
866c73686a1SBoyan Karatotev 	pmuv3_init_el2_unused();
86760d330dcSBoyan Karatotev 
86860d330dcSBoyan Karatotev 	if (is_feat_sve_supported()) {
86960d330dcSBoyan Karatotev 		sve_init_el2_unused();
87060d330dcSBoyan Karatotev 	}
87160d330dcSBoyan Karatotev 
87260d330dcSBoyan Karatotev 	if (is_feat_sme_supported()) {
87360d330dcSBoyan Karatotev 		sme_init_el2_unused();
87460d330dcSBoyan Karatotev 	}
875b48bd790SBoyan Karatotev 
876b48bd790SBoyan Karatotev #if ENABLE_PAUTH
877b48bd790SBoyan Karatotev 	enable_pauth_el2();
878b48bd790SBoyan Karatotev #endif /* ENABLE_PAUTH */
87924a70738SBoyan Karatotev #endif /* IMAGE_BL31 */
88024a70738SBoyan Karatotev }
881183329a5SArvind Ram Prakash #endif /* INIT_UNUSED_NS_EL2 */
88224a70738SBoyan Karatotev 
88324a70738SBoyan Karatotev /*******************************************************************************
88468ac5ed0SArunachalam Ganapathy  * Enable architecture extensions on first entry to Secure world.
88568ac5ed0SArunachalam Ganapathy  ******************************************************************************/
886dc78e62dSjohpow01 static void manage_extensions_secure(cpu_context_t *ctx)
88768ac5ed0SArunachalam Ganapathy {
88868ac5ed0SArunachalam Ganapathy #if IMAGE_BL31
8890d122947SBoyan Karatotev 	if (is_feat_sme_supported()) {
8900d122947SBoyan Karatotev 		if (ENABLE_SME_FOR_SWD) {
8910d122947SBoyan Karatotev 		/*
8920d122947SBoyan Karatotev 		 * Enable SME, SVE, FPU/SIMD in secure context, secure manager
8930d122947SBoyan Karatotev 		 * must ensure SME, SVE, and FPU/SIMD context properly managed.
8940d122947SBoyan Karatotev 		 */
89560d330dcSBoyan Karatotev 			sme_init_el3();
8960d122947SBoyan Karatotev 			sme_enable(ctx);
8970d122947SBoyan Karatotev 		} else {
8980d122947SBoyan Karatotev 		/*
8990d122947SBoyan Karatotev 		 * Disable SME, SVE, FPU/SIMD in secure context so non-secure
9000d122947SBoyan Karatotev 		 * world can safely use the associated registers.
9010d122947SBoyan Karatotev 		 */
9020d122947SBoyan Karatotev 			sme_disable(ctx);
9030d122947SBoyan Karatotev 		}
9040d122947SBoyan Karatotev 	}
905dc78e62dSjohpow01 #endif /* IMAGE_BL31 */
90668ac5ed0SArunachalam Ganapathy }
90768ac5ed0SArunachalam Ganapathy 
908a6b3643cSChris Kay #if !IMAGE_BL1
90968ac5ed0SArunachalam Ganapathy /*******************************************************************************
910532ed618SSoby Mathew  * The following function initializes the cpu_context for a CPU specified by
911532ed618SSoby Mathew  * its `cpu_idx` for first use, and sets the initial entrypoint state as
912532ed618SSoby Mathew  * specified by the entry_point_info structure.
913532ed618SSoby Mathew  ******************************************************************************/
914532ed618SSoby Mathew void cm_init_context_by_index(unsigned int cpu_idx,
915532ed618SSoby Mathew 			      const entry_point_info_t *ep)
916532ed618SSoby Mathew {
917532ed618SSoby Mathew 	cpu_context_t *ctx;
918532ed618SSoby Mathew 	ctx = cm_get_context_by_index(cpu_idx, GET_SECURITY_STATE(ep->h.attr));
9191634cae8SAntonio Nino Diaz 	cm_setup_context(ctx, ep);
920532ed618SSoby Mathew }
921a6b3643cSChris Kay #endif /* !IMAGE_BL1 */
922532ed618SSoby Mathew 
923532ed618SSoby Mathew /*******************************************************************************
924532ed618SSoby Mathew  * The following function initializes the cpu_context for the current CPU
925532ed618SSoby Mathew  * for first use, and sets the initial entrypoint state as specified by the
926532ed618SSoby Mathew  * entry_point_info structure.
927532ed618SSoby Mathew  ******************************************************************************/
928532ed618SSoby Mathew void cm_init_my_context(const entry_point_info_t *ep)
929532ed618SSoby Mathew {
930532ed618SSoby Mathew 	cpu_context_t *ctx;
931532ed618SSoby Mathew 	ctx = cm_get_context(GET_SECURITY_STATE(ep->h.attr));
9321634cae8SAntonio Nino Diaz 	cm_setup_context(ctx, ep);
933532ed618SSoby Mathew }
934532ed618SSoby Mathew 
935b48bd790SBoyan Karatotev /* EL2 present but unused, need to disable safely. SCTLR_EL2 can be ignored */
936183329a5SArvind Ram Prakash static void init_nonsecure_el2_unused(cpu_context_t *ctx)
937b48bd790SBoyan Karatotev {
938183329a5SArvind Ram Prakash #if INIT_UNUSED_NS_EL2
939b48bd790SBoyan Karatotev 	u_register_t hcr_el2 = HCR_RESET_VAL;
940b48bd790SBoyan Karatotev 	u_register_t mdcr_el2;
941b48bd790SBoyan Karatotev 	u_register_t scr_el3;
942b48bd790SBoyan Karatotev 
943b48bd790SBoyan Karatotev 	scr_el3 = read_ctx_reg(get_el3state_ctx(ctx), CTX_SCR_EL3);
944b48bd790SBoyan Karatotev 
945b48bd790SBoyan Karatotev 	/* Set EL2 register width: Set HCR_EL2.RW to match SCR_EL3.RW */
946b48bd790SBoyan Karatotev 	if ((scr_el3 & SCR_RW_BIT) != 0U) {
947b48bd790SBoyan Karatotev 		hcr_el2 |= HCR_RW_BIT;
948b48bd790SBoyan Karatotev 	}
949b48bd790SBoyan Karatotev 
950b48bd790SBoyan Karatotev 	write_hcr_el2(hcr_el2);
951b48bd790SBoyan Karatotev 
952b48bd790SBoyan Karatotev 	/*
953b48bd790SBoyan Karatotev 	 * Initialise CPTR_EL2 setting all fields rather than relying on the hw.
954b48bd790SBoyan Karatotev 	 * All fields have architecturally UNKNOWN reset values.
955b48bd790SBoyan Karatotev 	 */
956b48bd790SBoyan Karatotev 	write_cptr_el2(CPTR_EL2_RESET_VAL);
957b48bd790SBoyan Karatotev 
958b48bd790SBoyan Karatotev 	/*
959b48bd790SBoyan Karatotev 	 * Initialise CNTHCTL_EL2. All fields are architecturally UNKNOWN on
960b48bd790SBoyan Karatotev 	 * reset and are set to zero except for field(s) listed below.
961b48bd790SBoyan Karatotev 	 *
962b48bd790SBoyan Karatotev 	 * CNTHCTL_EL2.EL1PTEN: Set to one to disable traps to Hyp mode of
963b48bd790SBoyan Karatotev 	 * Non-secure EL0 and EL1 accesses to the physical timer registers.
964b48bd790SBoyan Karatotev 	 *
965b48bd790SBoyan Karatotev 	 * CNTHCTL_EL2.EL1PCTEN: Set to one to disable traps to Hyp mode of
966b48bd790SBoyan Karatotev 	 * Non-secure EL0 and EL1 accesses to the physical counter registers.
967b48bd790SBoyan Karatotev 	 */
968b48bd790SBoyan Karatotev 	write_cnthctl_el2(CNTHCTL_RESET_VAL | EL1PCEN_BIT | EL1PCTEN_BIT);
969b48bd790SBoyan Karatotev 
970b48bd790SBoyan Karatotev 	/*
971b48bd790SBoyan Karatotev 	 * Initialise CNTVOFF_EL2 to zero as it resets to an architecturally
972b48bd790SBoyan Karatotev 	 * UNKNOWN value.
973b48bd790SBoyan Karatotev 	 */
974b48bd790SBoyan Karatotev 	write_cntvoff_el2(0);
975b48bd790SBoyan Karatotev 
976b48bd790SBoyan Karatotev 	/*
977b48bd790SBoyan Karatotev 	 * Set VPIDR_EL2 and VMPIDR_EL2 to match MIDR_EL1 and MPIDR_EL1
978b48bd790SBoyan Karatotev 	 * respectively.
979b48bd790SBoyan Karatotev 	 */
980b48bd790SBoyan Karatotev 	write_vpidr_el2(read_midr_el1());
981b48bd790SBoyan Karatotev 	write_vmpidr_el2(read_mpidr_el1());
982b48bd790SBoyan Karatotev 
983b48bd790SBoyan Karatotev 	/*
984b48bd790SBoyan Karatotev 	 * Initialise VTTBR_EL2. All fields are architecturally UNKNOWN on reset.
985b48bd790SBoyan Karatotev 	 *
986b48bd790SBoyan Karatotev 	 * VTTBR_EL2.VMID: Set to zero. Even though EL1&0 stage 2 address
987b48bd790SBoyan Karatotev 	 * translation is disabled, cache maintenance operations depend on the
988b48bd790SBoyan Karatotev 	 * VMID.
989b48bd790SBoyan Karatotev 	 *
990b48bd790SBoyan Karatotev 	 * VTTBR_EL2.BADDR: Set to zero as EL1&0 stage 2 address translation is
991b48bd790SBoyan Karatotev 	 * disabled.
992b48bd790SBoyan Karatotev 	 */
993b48bd790SBoyan Karatotev 	write_vttbr_el2(VTTBR_RESET_VAL &
994b48bd790SBoyan Karatotev 		     ~((VTTBR_VMID_MASK << VTTBR_VMID_SHIFT) |
995b48bd790SBoyan Karatotev 		       (VTTBR_BADDR_MASK << VTTBR_BADDR_SHIFT)));
996b48bd790SBoyan Karatotev 
997b48bd790SBoyan Karatotev 	/*
998b48bd790SBoyan Karatotev 	 * Initialise MDCR_EL2, setting all fields rather than relying on hw.
999b48bd790SBoyan Karatotev 	 * Some fields are architecturally UNKNOWN on reset.
1000b48bd790SBoyan Karatotev 	 *
1001b48bd790SBoyan Karatotev 	 * MDCR_EL2.TDRA: Set to zero so that Non-secure EL0 and EL1 System
1002b48bd790SBoyan Karatotev 	 * register accesses to the Debug ROM registers are not trapped to EL2.
1003b48bd790SBoyan Karatotev 	 *
1004b48bd790SBoyan Karatotev 	 * MDCR_EL2.TDOSA: Set to zero so that Non-secure EL1 System register
1005b48bd790SBoyan Karatotev 	 * accesses to the powerdown debug registers are not trapped to EL2.
1006b48bd790SBoyan Karatotev 	 *
1007b48bd790SBoyan Karatotev 	 * MDCR_EL2.TDA: Set to zero so that System register accesses to the
1008b48bd790SBoyan Karatotev 	 * debug registers do not trap to EL2.
1009b48bd790SBoyan Karatotev 	 *
1010b48bd790SBoyan Karatotev 	 * MDCR_EL2.TDE: Set to zero so that debug exceptions are not routed to
1011b48bd790SBoyan Karatotev 	 * EL2.
1012b48bd790SBoyan Karatotev 	 */
1013b48bd790SBoyan Karatotev 	mdcr_el2 = MDCR_EL2_RESET_VAL &
1014b48bd790SBoyan Karatotev 		 ~(MDCR_EL2_TDRA_BIT | MDCR_EL2_TDOSA_BIT | MDCR_EL2_TDA_BIT |
1015b48bd790SBoyan Karatotev 		   MDCR_EL2_TDE_BIT);
1016b48bd790SBoyan Karatotev 
1017b48bd790SBoyan Karatotev 	write_mdcr_el2(mdcr_el2);
1018b48bd790SBoyan Karatotev 
1019b48bd790SBoyan Karatotev 	/*
1020b48bd790SBoyan Karatotev 	 * Initialise HSTR_EL2. All fields are architecturally UNKNOWN on reset.
1021b48bd790SBoyan Karatotev 	 *
1022b48bd790SBoyan Karatotev 	 * HSTR_EL2.T<n>: Set all these fields to zero so that Non-secure EL0 or
1023b48bd790SBoyan Karatotev 	 * EL1 accesses to System registers do not trap to EL2.
1024b48bd790SBoyan Karatotev 	 */
1025b48bd790SBoyan Karatotev 	write_hstr_el2(HSTR_EL2_RESET_VAL & ~(HSTR_EL2_T_MASK));
1026b48bd790SBoyan Karatotev 
1027b48bd790SBoyan Karatotev 	/*
1028b48bd790SBoyan Karatotev 	 * Initialise CNTHP_CTL_EL2. All fields are architecturally UNKNOWN on
1029b48bd790SBoyan Karatotev 	 * reset.
1030b48bd790SBoyan Karatotev 	 *
1031b48bd790SBoyan Karatotev 	 * CNTHP_CTL_EL2:ENABLE: Set to zero to disable the EL2 physical timer
1032b48bd790SBoyan Karatotev 	 * and prevent timer interrupts.
1033b48bd790SBoyan Karatotev 	 */
1034b48bd790SBoyan Karatotev 	write_cnthp_ctl_el2(CNTHP_CTL_RESET_VAL & ~(CNTHP_CTL_ENABLE_BIT));
1035b48bd790SBoyan Karatotev 
1036b48bd790SBoyan Karatotev 	manage_extensions_nonsecure_el2_unused();
1037183329a5SArvind Ram Prakash #endif /* INIT_UNUSED_NS_EL2 */
1038b48bd790SBoyan Karatotev }
1039b48bd790SBoyan Karatotev 
1040532ed618SSoby Mathew /*******************************************************************************
1041c5ea4f8aSZelalem Aweke  * Prepare the CPU system registers for first entry into realm, secure, or
1042c5ea4f8aSZelalem Aweke  * normal world.
1043532ed618SSoby Mathew  *
1044532ed618SSoby Mathew  * If execution is requested to EL2 or hyp mode, SCTLR_EL2 is initialized
1045532ed618SSoby Mathew  * If execution is requested to non-secure EL1 or svc mode, and the CPU supports
1046532ed618SSoby Mathew  * EL2 then EL2 is disabled by configuring all necessary EL2 registers.
1047532ed618SSoby Mathew  * For all entries, the EL1 registers are initialized from the cpu_context
1048532ed618SSoby Mathew  ******************************************************************************/
1049532ed618SSoby Mathew void cm_prepare_el3_exit(uint32_t security_state)
1050532ed618SSoby Mathew {
1051da1a4591SJayanth Dodderi Chidanand 	u_register_t sctlr_el2, scr_el3;
1052532ed618SSoby Mathew 	cpu_context_t *ctx = cm_get_context(security_state);
1053532ed618SSoby Mathew 
1054a0fee747SAntonio Nino Diaz 	assert(ctx != NULL);
1055532ed618SSoby Mathew 
1056532ed618SSoby Mathew 	if (security_state == NON_SECURE) {
1057ddb615b4SJuan Pablo Conde 		uint64_t el2_implemented = el_implemented(2);
1058ddb615b4SJuan Pablo Conde 
1059f1be00daSLouis Mayencourt 		scr_el3 = read_ctx_reg(get_el3state_ctx(ctx),
1060a0fee747SAntonio Nino Diaz 						 CTX_SCR_EL3);
1061ddb615b4SJuan Pablo Conde 
1062d39b1236SJayanth Dodderi Chidanand 		if (el2_implemented != EL_IMPL_NONE) {
1063d39b1236SJayanth Dodderi Chidanand 
1064ddb615b4SJuan Pablo Conde 			/*
1065ddb615b4SJuan Pablo Conde 			 * If context is not being used for EL2, initialize
1066ddb615b4SJuan Pablo Conde 			 * HCRX_EL2 with its init value here.
1067ddb615b4SJuan Pablo Conde 			 */
1068ddb615b4SJuan Pablo Conde 			if (is_feat_hcx_supported()) {
1069ddb615b4SJuan Pablo Conde 				write_hcrx_el2(HCRX_EL2_INIT_VAL);
1070ddb615b4SJuan Pablo Conde 			}
10714a530b4cSJuan Pablo Conde 
10724a530b4cSJuan Pablo Conde 			/*
10734a530b4cSJuan Pablo Conde 			 * Initialize Fine-grained trap registers introduced
10744a530b4cSJuan Pablo Conde 			 * by FEAT_FGT so all traps are initially disabled when
10754a530b4cSJuan Pablo Conde 			 * switching to EL2 or a lower EL, preventing undesired
10764a530b4cSJuan Pablo Conde 			 * behavior.
10774a530b4cSJuan Pablo Conde 			 */
10784a530b4cSJuan Pablo Conde 			if (is_feat_fgt_supported()) {
10794a530b4cSJuan Pablo Conde 				/*
10804a530b4cSJuan Pablo Conde 				 * Initialize HFG*_EL2 registers with a default
10814a530b4cSJuan Pablo Conde 				 * value so legacy systems unaware of FEAT_FGT
10824a530b4cSJuan Pablo Conde 				 * do not get trapped due to their lack of
10834a530b4cSJuan Pablo Conde 				 * initialization for this feature.
10844a530b4cSJuan Pablo Conde 				 */
10854a530b4cSJuan Pablo Conde 				write_hfgitr_el2(HFGITR_EL2_INIT_VAL);
10864a530b4cSJuan Pablo Conde 				write_hfgrtr_el2(HFGRTR_EL2_INIT_VAL);
10874a530b4cSJuan Pablo Conde 				write_hfgwtr_el2(HFGWTR_EL2_INIT_VAL);
1088ddb615b4SJuan Pablo Conde 			}
10894a530b4cSJuan Pablo Conde 
1090d39b1236SJayanth Dodderi Chidanand 			/* Condition to ensure EL2 is being used. */
1091a0fee747SAntonio Nino Diaz 			if ((scr_el3 & SCR_HCE_BIT) != 0U) {
1092da1a4591SJayanth Dodderi Chidanand 				/* Initialize SCTLR_EL2 register with reset value. */
1093da1a4591SJayanth Dodderi Chidanand 				sctlr_el2 = SCTLR_EL2_RES1;
10947f152ea6SSona Mathew 
10955f5d1ed7SLouis Mayencourt 				/*
1096d39b1236SJayanth Dodderi Chidanand 				 * If workaround of errata 764081 for Cortex-A75
1097d39b1236SJayanth Dodderi Chidanand 				 * is used then set SCTLR_EL2.IESB to enable
1098d39b1236SJayanth Dodderi Chidanand 				 * Implicit Error Synchronization Barrier.
10995f5d1ed7SLouis Mayencourt 				 */
11007f152ea6SSona Mathew 				if (errata_a75_764081_applies()) {
1101da1a4591SJayanth Dodderi Chidanand 					sctlr_el2 |= SCTLR_IESB_BIT;
11027f152ea6SSona Mathew 				}
11037f152ea6SSona Mathew 
1104da1a4591SJayanth Dodderi Chidanand 				write_sctlr_el2(sctlr_el2);
1105d39b1236SJayanth Dodderi Chidanand 			} else {
1106d39b1236SJayanth Dodderi Chidanand 				/*
1107d39b1236SJayanth Dodderi Chidanand 				 * (scr_el3 & SCR_HCE_BIT==0)
1108d39b1236SJayanth Dodderi Chidanand 				 * EL2 implemented but unused.
1109d39b1236SJayanth Dodderi Chidanand 				 */
1110b48bd790SBoyan Karatotev 				init_nonsecure_el2_unused(ctx);
1111532ed618SSoby Mathew 			}
1112532ed618SSoby Mathew 		}
1113d39b1236SJayanth Dodderi Chidanand 	}
1114a0674ab0SJayanth Dodderi Chidanand #if (!CTX_INCLUDE_EL2_REGS)
1115a0674ab0SJayanth Dodderi Chidanand 	/* Restore EL1 system registers, only when CTX_INCLUDE_EL2_REGS=0 */
111617b4c0ddSDimitris Papastamos 	cm_el1_sysregs_context_restore(security_state);
1117a0674ab0SJayanth Dodderi Chidanand #endif
111817b4c0ddSDimitris Papastamos 	cm_set_next_eret_context(security_state);
1119532ed618SSoby Mathew }
1120532ed618SSoby Mathew 
1121a0674ab0SJayanth Dodderi Chidanand #if (CTX_INCLUDE_EL2_REGS && IMAGE_BL31)
1122bb7b85a3SAndre Przywara 
1123bb7b85a3SAndre Przywara static void el2_sysregs_context_save_fgt(el2_sysregs_t *ctx)
1124bb7b85a3SAndre Przywara {
1125d6af2344SJayanth Dodderi Chidanand 	write_el2_ctx_fgt(ctx, hdfgrtr_el2, read_hdfgrtr_el2());
1126bb7b85a3SAndre Przywara 	if (is_feat_amu_supported()) {
1127d6af2344SJayanth Dodderi Chidanand 		write_el2_ctx_fgt(ctx, hafgrtr_el2, read_hafgrtr_el2());
1128bb7b85a3SAndre Przywara 	}
1129d6af2344SJayanth Dodderi Chidanand 	write_el2_ctx_fgt(ctx, hdfgwtr_el2, read_hdfgwtr_el2());
1130d6af2344SJayanth Dodderi Chidanand 	write_el2_ctx_fgt(ctx, hfgitr_el2, read_hfgitr_el2());
1131d6af2344SJayanth Dodderi Chidanand 	write_el2_ctx_fgt(ctx, hfgrtr_el2, read_hfgrtr_el2());
1132d6af2344SJayanth Dodderi Chidanand 	write_el2_ctx_fgt(ctx, hfgwtr_el2, read_hfgwtr_el2());
1133bb7b85a3SAndre Przywara }
1134bb7b85a3SAndre Przywara 
1135bb7b85a3SAndre Przywara static void el2_sysregs_context_restore_fgt(el2_sysregs_t *ctx)
1136bb7b85a3SAndre Przywara {
1137d6af2344SJayanth Dodderi Chidanand 	write_hdfgrtr_el2(read_el2_ctx_fgt(ctx, hdfgrtr_el2));
1138bb7b85a3SAndre Przywara 	if (is_feat_amu_supported()) {
1139d6af2344SJayanth Dodderi Chidanand 		write_hafgrtr_el2(read_el2_ctx_fgt(ctx, hafgrtr_el2));
1140bb7b85a3SAndre Przywara 	}
1141d6af2344SJayanth Dodderi Chidanand 	write_hdfgwtr_el2(read_el2_ctx_fgt(ctx, hdfgwtr_el2));
1142d6af2344SJayanth Dodderi Chidanand 	write_hfgitr_el2(read_el2_ctx_fgt(ctx, hfgitr_el2));
1143d6af2344SJayanth Dodderi Chidanand 	write_hfgrtr_el2(read_el2_ctx_fgt(ctx, hfgrtr_el2));
1144d6af2344SJayanth Dodderi Chidanand 	write_hfgwtr_el2(read_el2_ctx_fgt(ctx, hfgwtr_el2));
1145bb7b85a3SAndre Przywara }
1146bb7b85a3SAndre Przywara 
114733e6aaacSArvind Ram Prakash static void el2_sysregs_context_save_fgt2(el2_sysregs_t *ctx)
114833e6aaacSArvind Ram Prakash {
114933e6aaacSArvind Ram Prakash 	write_el2_ctx_fgt2(ctx, hdfgrtr2_el2, read_hdfgrtr2_el2());
115033e6aaacSArvind Ram Prakash 	write_el2_ctx_fgt2(ctx, hdfgwtr2_el2, read_hdfgwtr2_el2());
115133e6aaacSArvind Ram Prakash 	write_el2_ctx_fgt2(ctx, hfgitr2_el2, read_hfgitr2_el2());
115233e6aaacSArvind Ram Prakash 	write_el2_ctx_fgt2(ctx, hfgrtr2_el2, read_hfgrtr2_el2());
115333e6aaacSArvind Ram Prakash 	write_el2_ctx_fgt2(ctx, hfgwtr2_el2, read_hfgwtr2_el2());
115433e6aaacSArvind Ram Prakash }
115533e6aaacSArvind Ram Prakash 
115633e6aaacSArvind Ram Prakash static void el2_sysregs_context_restore_fgt2(el2_sysregs_t *ctx)
115733e6aaacSArvind Ram Prakash {
115833e6aaacSArvind Ram Prakash 	write_hdfgrtr2_el2(read_el2_ctx_fgt2(ctx, hdfgrtr2_el2));
115933e6aaacSArvind Ram Prakash 	write_hdfgwtr2_el2(read_el2_ctx_fgt2(ctx, hdfgwtr2_el2));
116033e6aaacSArvind Ram Prakash 	write_hfgitr2_el2(read_el2_ctx_fgt2(ctx, hfgitr2_el2));
116133e6aaacSArvind Ram Prakash 	write_hfgrtr2_el2(read_el2_ctx_fgt2(ctx, hfgrtr2_el2));
116233e6aaacSArvind Ram Prakash 	write_hfgwtr2_el2(read_el2_ctx_fgt2(ctx, hfgwtr2_el2));
116333e6aaacSArvind Ram Prakash }
116433e6aaacSArvind Ram Prakash 
11657d930c7eSJayanth Dodderi Chidanand static void el2_sysregs_context_save_mpam(el2_sysregs_t *ctx)
11669448f2b8SAndre Przywara {
11679448f2b8SAndre Przywara 	u_register_t mpam_idr = read_mpamidr_el1();
11689448f2b8SAndre Przywara 
11697d930c7eSJayanth Dodderi Chidanand 	write_el2_ctx_mpam(ctx, mpam2_el2, read_mpam2_el2());
11709448f2b8SAndre Przywara 
11719448f2b8SAndre Przywara 	/*
11729448f2b8SAndre Przywara 	 * The context registers that we intend to save would be part of the
11739448f2b8SAndre Przywara 	 * PE's system register frame only if MPAMIDR_EL1.HAS_HCR == 1.
11749448f2b8SAndre Przywara 	 */
11759448f2b8SAndre Przywara 	if ((mpam_idr & MPAMIDR_HAS_HCR_BIT) == 0U) {
11769448f2b8SAndre Przywara 		return;
11779448f2b8SAndre Przywara 	}
11789448f2b8SAndre Przywara 
11799448f2b8SAndre Przywara 	/*
11809448f2b8SAndre Przywara 	 * MPAMHCR_EL2, MPAMVPMV_EL2 and MPAMVPM0_EL2 are always present if
11819448f2b8SAndre Przywara 	 * MPAMIDR_HAS_HCR_BIT == 1.
11829448f2b8SAndre Przywara 	 */
11837d930c7eSJayanth Dodderi Chidanand 	write_el2_ctx_mpam(ctx, mpamhcr_el2, read_mpamhcr_el2());
11847d930c7eSJayanth Dodderi Chidanand 	write_el2_ctx_mpam(ctx, mpamvpm0_el2, read_mpamvpm0_el2());
11857d930c7eSJayanth Dodderi Chidanand 	write_el2_ctx_mpam(ctx, mpamvpmv_el2, read_mpamvpmv_el2());
11869448f2b8SAndre Przywara 
11879448f2b8SAndre Przywara 	/*
11889448f2b8SAndre Przywara 	 * The number of MPAMVPM registers is implementation defined, their
11899448f2b8SAndre Przywara 	 * number is stored in the MPAMIDR_EL1 register.
11909448f2b8SAndre Przywara 	 */
11919448f2b8SAndre Przywara 	switch ((mpam_idr >> MPAMIDR_EL1_VPMR_MAX_SHIFT) & MPAMIDR_EL1_VPMR_MAX_MASK) {
11929448f2b8SAndre Przywara 	case 7:
11937d930c7eSJayanth Dodderi Chidanand 		write_el2_ctx_mpam(ctx, mpamvpm7_el2, read_mpamvpm7_el2());
11949448f2b8SAndre Przywara 		__fallthrough;
11959448f2b8SAndre Przywara 	case 6:
11967d930c7eSJayanth Dodderi Chidanand 		write_el2_ctx_mpam(ctx, mpamvpm6_el2, read_mpamvpm6_el2());
11979448f2b8SAndre Przywara 		__fallthrough;
11989448f2b8SAndre Przywara 	case 5:
11997d930c7eSJayanth Dodderi Chidanand 		write_el2_ctx_mpam(ctx, mpamvpm5_el2, read_mpamvpm5_el2());
12009448f2b8SAndre Przywara 		__fallthrough;
12019448f2b8SAndre Przywara 	case 4:
12027d930c7eSJayanth Dodderi Chidanand 		write_el2_ctx_mpam(ctx, mpamvpm4_el2, read_mpamvpm4_el2());
12039448f2b8SAndre Przywara 		__fallthrough;
12049448f2b8SAndre Przywara 	case 3:
12057d930c7eSJayanth Dodderi Chidanand 		write_el2_ctx_mpam(ctx, mpamvpm3_el2, read_mpamvpm3_el2());
12069448f2b8SAndre Przywara 		__fallthrough;
12079448f2b8SAndre Przywara 	case 2:
12087d930c7eSJayanth Dodderi Chidanand 		write_el2_ctx_mpam(ctx, mpamvpm2_el2, read_mpamvpm2_el2());
12099448f2b8SAndre Przywara 		__fallthrough;
12109448f2b8SAndre Przywara 	case 1:
12117d930c7eSJayanth Dodderi Chidanand 		write_el2_ctx_mpam(ctx, mpamvpm1_el2, read_mpamvpm1_el2());
12129448f2b8SAndre Przywara 		break;
12139448f2b8SAndre Przywara 	}
12149448f2b8SAndre Przywara }
12159448f2b8SAndre Przywara 
12167d930c7eSJayanth Dodderi Chidanand static void el2_sysregs_context_restore_mpam(el2_sysregs_t *ctx)
12179448f2b8SAndre Przywara {
12189448f2b8SAndre Przywara 	u_register_t mpam_idr = read_mpamidr_el1();
12199448f2b8SAndre Przywara 
12207d930c7eSJayanth Dodderi Chidanand 	write_mpam2_el2(read_el2_ctx_mpam(ctx, mpam2_el2));
12219448f2b8SAndre Przywara 
12229448f2b8SAndre Przywara 	if ((mpam_idr & MPAMIDR_HAS_HCR_BIT) == 0U) {
12239448f2b8SAndre Przywara 		return;
12249448f2b8SAndre Przywara 	}
12259448f2b8SAndre Przywara 
12267d930c7eSJayanth Dodderi Chidanand 	write_mpamhcr_el2(read_el2_ctx_mpam(ctx, mpamhcr_el2));
12277d930c7eSJayanth Dodderi Chidanand 	write_mpamvpm0_el2(read_el2_ctx_mpam(ctx, mpamvpm0_el2));
12287d930c7eSJayanth Dodderi Chidanand 	write_mpamvpmv_el2(read_el2_ctx_mpam(ctx, mpamvpmv_el2));
12299448f2b8SAndre Przywara 
12309448f2b8SAndre Przywara 	switch ((mpam_idr >> MPAMIDR_EL1_VPMR_MAX_SHIFT) & MPAMIDR_EL1_VPMR_MAX_MASK) {
12319448f2b8SAndre Przywara 	case 7:
12327d930c7eSJayanth Dodderi Chidanand 		write_mpamvpm7_el2(read_el2_ctx_mpam(ctx, mpamvpm7_el2));
12339448f2b8SAndre Przywara 		__fallthrough;
12349448f2b8SAndre Przywara 	case 6:
12357d930c7eSJayanth Dodderi Chidanand 		write_mpamvpm6_el2(read_el2_ctx_mpam(ctx, mpamvpm6_el2));
12369448f2b8SAndre Przywara 		__fallthrough;
12379448f2b8SAndre Przywara 	case 5:
12387d930c7eSJayanth Dodderi Chidanand 		write_mpamvpm5_el2(read_el2_ctx_mpam(ctx, mpamvpm5_el2));
12399448f2b8SAndre Przywara 		__fallthrough;
12409448f2b8SAndre Przywara 	case 4:
12417d930c7eSJayanth Dodderi Chidanand 		write_mpamvpm4_el2(read_el2_ctx_mpam(ctx, mpamvpm4_el2));
12429448f2b8SAndre Przywara 		__fallthrough;
12439448f2b8SAndre Przywara 	case 3:
12447d930c7eSJayanth Dodderi Chidanand 		write_mpamvpm3_el2(read_el2_ctx_mpam(ctx, mpamvpm3_el2));
12459448f2b8SAndre Przywara 		__fallthrough;
12469448f2b8SAndre Przywara 	case 2:
12477d930c7eSJayanth Dodderi Chidanand 		write_mpamvpm2_el2(read_el2_ctx_mpam(ctx, mpamvpm2_el2));
12489448f2b8SAndre Przywara 		__fallthrough;
12499448f2b8SAndre Przywara 	case 1:
12507d930c7eSJayanth Dodderi Chidanand 		write_mpamvpm1_el2(read_el2_ctx_mpam(ctx, mpamvpm1_el2));
12519448f2b8SAndre Przywara 		break;
12529448f2b8SAndre Przywara 	}
12539448f2b8SAndre Przywara }
12549448f2b8SAndre Przywara 
1255937d6fdbSManish Pandey /* ---------------------------------------------------------------------------
1256937d6fdbSManish Pandey  * The following registers are not added:
1257937d6fdbSManish Pandey  * ICH_AP0R<n>_EL2
1258937d6fdbSManish Pandey  * ICH_AP1R<n>_EL2
1259937d6fdbSManish Pandey  * ICH_LR<n>_EL2
1260937d6fdbSManish Pandey  *
1261937d6fdbSManish Pandey  * NOTE: For a system with S-EL2 present but not enabled, accessing
1262937d6fdbSManish Pandey  * ICC_SRE_EL2 is undefined from EL3. To workaround this change the
1263937d6fdbSManish Pandey  * SCR_EL3.NS = 1 before accessing this register.
1264937d6fdbSManish Pandey  * ---------------------------------------------------------------------------
1265937d6fdbSManish Pandey  */
1266937d6fdbSManish Pandey static void el2_sysregs_context_save_gic(el2_sysregs_t *ctx)
1267937d6fdbSManish Pandey {
1268937d6fdbSManish Pandey #if defined(SPD_spmd) && SPMD_SPM_AT_SEL2
1269d6af2344SJayanth Dodderi Chidanand 	write_el2_ctx_common(ctx, icc_sre_el2, read_icc_sre_el2());
1270937d6fdbSManish Pandey #else
1271937d6fdbSManish Pandey 	u_register_t scr_el3 = read_scr_el3();
1272937d6fdbSManish Pandey 	write_scr_el3(scr_el3 | SCR_NS_BIT);
1273937d6fdbSManish Pandey 	isb();
1274937d6fdbSManish Pandey 
1275d6af2344SJayanth Dodderi Chidanand 	write_el2_ctx_common(ctx, icc_sre_el2, read_icc_sre_el2());
1276937d6fdbSManish Pandey 
1277937d6fdbSManish Pandey 	write_scr_el3(scr_el3);
1278937d6fdbSManish Pandey 	isb();
1279937d6fdbSManish Pandey #endif
1280d6af2344SJayanth Dodderi Chidanand 	write_el2_ctx_common(ctx, ich_hcr_el2, read_ich_hcr_el2());
1281d6af2344SJayanth Dodderi Chidanand 	write_el2_ctx_common(ctx, ich_vmcr_el2, read_ich_vmcr_el2());
1282937d6fdbSManish Pandey }
1283937d6fdbSManish Pandey 
1284937d6fdbSManish Pandey static void el2_sysregs_context_restore_gic(el2_sysregs_t *ctx)
1285937d6fdbSManish Pandey {
1286937d6fdbSManish Pandey #if defined(SPD_spmd) && SPMD_SPM_AT_SEL2
1287d6af2344SJayanth Dodderi Chidanand 	write_icc_sre_el2(read_el2_ctx_common(ctx, icc_sre_el2));
1288937d6fdbSManish Pandey #else
1289937d6fdbSManish Pandey 	u_register_t scr_el3 = read_scr_el3();
1290937d6fdbSManish Pandey 	write_scr_el3(scr_el3 | SCR_NS_BIT);
1291937d6fdbSManish Pandey 	isb();
1292937d6fdbSManish Pandey 
1293d6af2344SJayanth Dodderi Chidanand 	write_icc_sre_el2(read_el2_ctx_common(ctx, icc_sre_el2));
1294937d6fdbSManish Pandey 
1295937d6fdbSManish Pandey 	write_scr_el3(scr_el3);
1296937d6fdbSManish Pandey 	isb();
1297937d6fdbSManish Pandey #endif
1298d6af2344SJayanth Dodderi Chidanand 	write_ich_hcr_el2(read_el2_ctx_common(ctx, ich_hcr_el2));
1299d6af2344SJayanth Dodderi Chidanand 	write_ich_vmcr_el2(read_el2_ctx_common(ctx, ich_vmcr_el2));
1300937d6fdbSManish Pandey }
1301937d6fdbSManish Pandey 
1302ac58e574SBoyan Karatotev /* -----------------------------------------------------
1303ac58e574SBoyan Karatotev  * The following registers are not added:
1304ac58e574SBoyan Karatotev  * AMEVCNTVOFF0<n>_EL2
1305ac58e574SBoyan Karatotev  * AMEVCNTVOFF1<n>_EL2
1306ac58e574SBoyan Karatotev  * -----------------------------------------------------
1307ac58e574SBoyan Karatotev  */
1308ac58e574SBoyan Karatotev static void el2_sysregs_context_save_common(el2_sysregs_t *ctx)
1309ac58e574SBoyan Karatotev {
1310d6af2344SJayanth Dodderi Chidanand 	write_el2_ctx_common(ctx, actlr_el2, read_actlr_el2());
1311d6af2344SJayanth Dodderi Chidanand 	write_el2_ctx_common(ctx, afsr0_el2, read_afsr0_el2());
1312d6af2344SJayanth Dodderi Chidanand 	write_el2_ctx_common(ctx, afsr1_el2, read_afsr1_el2());
1313d6af2344SJayanth Dodderi Chidanand 	write_el2_ctx_common(ctx, amair_el2, read_amair_el2());
1314d6af2344SJayanth Dodderi Chidanand 	write_el2_ctx_common(ctx, cnthctl_el2, read_cnthctl_el2());
1315d6af2344SJayanth Dodderi Chidanand 	write_el2_ctx_common(ctx, cntvoff_el2, read_cntvoff_el2());
1316d6af2344SJayanth Dodderi Chidanand 	write_el2_ctx_common(ctx, cptr_el2, read_cptr_el2());
1317ac58e574SBoyan Karatotev 	if (CTX_INCLUDE_AARCH32_REGS) {
1318d6af2344SJayanth Dodderi Chidanand 		write_el2_ctx_common(ctx, dbgvcr32_el2, read_dbgvcr32_el2());
1319ac58e574SBoyan Karatotev 	}
1320d6af2344SJayanth Dodderi Chidanand 	write_el2_ctx_common(ctx, elr_el2, read_elr_el2());
1321d6af2344SJayanth Dodderi Chidanand 	write_el2_ctx_common(ctx, esr_el2, read_esr_el2());
1322d6af2344SJayanth Dodderi Chidanand 	write_el2_ctx_common(ctx, far_el2, read_far_el2());
1323d6af2344SJayanth Dodderi Chidanand 	write_el2_ctx_common(ctx, hacr_el2, read_hacr_el2());
1324d6af2344SJayanth Dodderi Chidanand 	write_el2_ctx_common(ctx, hcr_el2, read_hcr_el2());
1325d6af2344SJayanth Dodderi Chidanand 	write_el2_ctx_common(ctx, hpfar_el2, read_hpfar_el2());
1326d6af2344SJayanth Dodderi Chidanand 	write_el2_ctx_common(ctx, hstr_el2, read_hstr_el2());
1327d6af2344SJayanth Dodderi Chidanand 	write_el2_ctx_common(ctx, mair_el2, read_mair_el2());
1328d6af2344SJayanth Dodderi Chidanand 	write_el2_ctx_common(ctx, mdcr_el2, read_mdcr_el2());
1329d6af2344SJayanth Dodderi Chidanand 	write_el2_ctx_common(ctx, sctlr_el2, read_sctlr_el2());
1330d6af2344SJayanth Dodderi Chidanand 	write_el2_ctx_common(ctx, spsr_el2, read_spsr_el2());
1331d6af2344SJayanth Dodderi Chidanand 	write_el2_ctx_common(ctx, sp_el2, read_sp_el2());
1332d6af2344SJayanth Dodderi Chidanand 	write_el2_ctx_common(ctx, tcr_el2, read_tcr_el2());
1333d6af2344SJayanth Dodderi Chidanand 	write_el2_ctx_common(ctx, tpidr_el2, read_tpidr_el2());
1334d6af2344SJayanth Dodderi Chidanand 	write_el2_ctx_common(ctx, vbar_el2, read_vbar_el2());
1335d6af2344SJayanth Dodderi Chidanand 	write_el2_ctx_common(ctx, vmpidr_el2, read_vmpidr_el2());
1336d6af2344SJayanth Dodderi Chidanand 	write_el2_ctx_common(ctx, vpidr_el2, read_vpidr_el2());
1337d6af2344SJayanth Dodderi Chidanand 	write_el2_ctx_common(ctx, vtcr_el2, read_vtcr_el2());
1338*30655136SGovindraj Raja 
1339*30655136SGovindraj Raja 	write_el2_ctx_sysreg128(ctx, ttbr0_el2, read_ttbr0_el2());
1340*30655136SGovindraj Raja 	write_el2_ctx_sysreg128(ctx, vttbr_el2, read_vttbr_el2());
1341ac58e574SBoyan Karatotev }
1342ac58e574SBoyan Karatotev 
1343ac58e574SBoyan Karatotev static void el2_sysregs_context_restore_common(el2_sysregs_t *ctx)
1344ac58e574SBoyan Karatotev {
1345d6af2344SJayanth Dodderi Chidanand 	write_actlr_el2(read_el2_ctx_common(ctx, actlr_el2));
1346d6af2344SJayanth Dodderi Chidanand 	write_afsr0_el2(read_el2_ctx_common(ctx, afsr0_el2));
1347d6af2344SJayanth Dodderi Chidanand 	write_afsr1_el2(read_el2_ctx_common(ctx, afsr1_el2));
1348d6af2344SJayanth Dodderi Chidanand 	write_amair_el2(read_el2_ctx_common(ctx, amair_el2));
1349d6af2344SJayanth Dodderi Chidanand 	write_cnthctl_el2(read_el2_ctx_common(ctx, cnthctl_el2));
1350d6af2344SJayanth Dodderi Chidanand 	write_cntvoff_el2(read_el2_ctx_common(ctx, cntvoff_el2));
1351d6af2344SJayanth Dodderi Chidanand 	write_cptr_el2(read_el2_ctx_common(ctx, cptr_el2));
1352ac58e574SBoyan Karatotev 	if (CTX_INCLUDE_AARCH32_REGS) {
1353d6af2344SJayanth Dodderi Chidanand 		write_dbgvcr32_el2(read_el2_ctx_common(ctx, dbgvcr32_el2));
1354ac58e574SBoyan Karatotev 	}
1355d6af2344SJayanth Dodderi Chidanand 	write_elr_el2(read_el2_ctx_common(ctx, elr_el2));
1356d6af2344SJayanth Dodderi Chidanand 	write_esr_el2(read_el2_ctx_common(ctx, esr_el2));
1357d6af2344SJayanth Dodderi Chidanand 	write_far_el2(read_el2_ctx_common(ctx, far_el2));
1358d6af2344SJayanth Dodderi Chidanand 	write_hacr_el2(read_el2_ctx_common(ctx, hacr_el2));
1359d6af2344SJayanth Dodderi Chidanand 	write_hcr_el2(read_el2_ctx_common(ctx, hcr_el2));
1360d6af2344SJayanth Dodderi Chidanand 	write_hpfar_el2(read_el2_ctx_common(ctx, hpfar_el2));
1361d6af2344SJayanth Dodderi Chidanand 	write_hstr_el2(read_el2_ctx_common(ctx, hstr_el2));
1362d6af2344SJayanth Dodderi Chidanand 	write_mair_el2(read_el2_ctx_common(ctx, mair_el2));
1363d6af2344SJayanth Dodderi Chidanand 	write_mdcr_el2(read_el2_ctx_common(ctx, mdcr_el2));
1364d6af2344SJayanth Dodderi Chidanand 	write_sctlr_el2(read_el2_ctx_common(ctx, sctlr_el2));
1365d6af2344SJayanth Dodderi Chidanand 	write_spsr_el2(read_el2_ctx_common(ctx, spsr_el2));
1366d6af2344SJayanth Dodderi Chidanand 	write_sp_el2(read_el2_ctx_common(ctx, sp_el2));
1367d6af2344SJayanth Dodderi Chidanand 	write_tcr_el2(read_el2_ctx_common(ctx, tcr_el2));
1368d6af2344SJayanth Dodderi Chidanand 	write_tpidr_el2(read_el2_ctx_common(ctx, tpidr_el2));
1369d6af2344SJayanth Dodderi Chidanand 	write_ttbr0_el2(read_el2_ctx_common(ctx, ttbr0_el2));
1370d6af2344SJayanth Dodderi Chidanand 	write_vbar_el2(read_el2_ctx_common(ctx, vbar_el2));
1371d6af2344SJayanth Dodderi Chidanand 	write_vmpidr_el2(read_el2_ctx_common(ctx, vmpidr_el2));
1372d6af2344SJayanth Dodderi Chidanand 	write_vpidr_el2(read_el2_ctx_common(ctx, vpidr_el2));
1373d6af2344SJayanth Dodderi Chidanand 	write_vtcr_el2(read_el2_ctx_common(ctx, vtcr_el2));
1374d6af2344SJayanth Dodderi Chidanand 	write_vttbr_el2(read_el2_ctx_common(ctx, vttbr_el2));
1375ac58e574SBoyan Karatotev }
1376ac58e574SBoyan Karatotev 
137728f39f02SMax Shvetsov /*******************************************************************************
137828f39f02SMax Shvetsov  * Save EL2 sysreg context
137928f39f02SMax Shvetsov  ******************************************************************************/
138028f39f02SMax Shvetsov void cm_el2_sysregs_context_save(uint32_t security_state)
138128f39f02SMax Shvetsov {
138228f39f02SMax Shvetsov 	cpu_context_t *ctx;
1383d20052f3SZelalem Aweke 	el2_sysregs_t *el2_sysregs_ctx;
138428f39f02SMax Shvetsov 
138528f39f02SMax Shvetsov 	ctx = cm_get_context(security_state);
138628f39f02SMax Shvetsov 	assert(ctx != NULL);
138728f39f02SMax Shvetsov 
1388d20052f3SZelalem Aweke 	el2_sysregs_ctx = get_el2_sysregs_ctx(ctx);
1389d20052f3SZelalem Aweke 
1390d20052f3SZelalem Aweke 	el2_sysregs_context_save_common(el2_sysregs_ctx);
1391937d6fdbSManish Pandey 	el2_sysregs_context_save_gic(el2_sysregs_ctx);
13920a33adc0SGovindraj Raja 
1393c282384dSGovindraj Raja 	if (is_feat_mte2_supported()) {
1394a796d5aaSJayanth Dodderi Chidanand 		write_el2_ctx_mte2(el2_sysregs_ctx, tfsr_el2, read_tfsr_el2());
13950a33adc0SGovindraj Raja 	}
13969acff28aSArvind Ram Prakash 
13979448f2b8SAndre Przywara 	if (is_feat_mpam_supported()) {
13987d930c7eSJayanth Dodderi Chidanand 		el2_sysregs_context_save_mpam(el2_sysregs_ctx);
13999448f2b8SAndre Przywara 	}
1400bb7b85a3SAndre Przywara 
1401de8c4892SAndre Przywara 	if (is_feat_fgt_supported()) {
1402d20052f3SZelalem Aweke 		el2_sysregs_context_save_fgt(el2_sysregs_ctx);
1403de8c4892SAndre Przywara 	}
1404bb7b85a3SAndre Przywara 
140533e6aaacSArvind Ram Prakash 	if (is_feat_fgt2_supported()) {
140633e6aaacSArvind Ram Prakash 		el2_sysregs_context_save_fgt2(el2_sysregs_ctx);
140733e6aaacSArvind Ram Prakash 	}
140833e6aaacSArvind Ram Prakash 
1409b8f03d29SAndre Przywara 	if (is_feat_ecv_v2_supported()) {
1410d6af2344SJayanth Dodderi Chidanand 		write_el2_ctx_ecv(el2_sysregs_ctx, cntpoff_el2, read_cntpoff_el2());
1411b8f03d29SAndre Przywara 	}
1412b8f03d29SAndre Przywara 
1413ea735bf5SAndre Przywara 	if (is_feat_vhe_supported()) {
1414d6af2344SJayanth Dodderi Chidanand 		write_el2_ctx_vhe(el2_sysregs_ctx, contextidr_el2,
1415d6af2344SJayanth Dodderi Chidanand 					read_contextidr_el2());
1416*30655136SGovindraj Raja 		write_el2_ctx_vhe_sysreg128(el2_sysregs_ctx, ttbr1_el2, read_ttbr1_el2());
1417ea735bf5SAndre Przywara 	}
14186503ff29SAndre Przywara 
14196503ff29SAndre Przywara 	if (is_feat_ras_supported()) {
1420d6af2344SJayanth Dodderi Chidanand 		write_el2_ctx_ras(el2_sysregs_ctx, vdisr_el2, read_vdisr_el2());
1421d6af2344SJayanth Dodderi Chidanand 		write_el2_ctx_ras(el2_sysregs_ctx, vsesr_el2, read_vsesr_el2());
14226503ff29SAndre Przywara 	}
1423d5384b69SAndre Przywara 
1424d5384b69SAndre Przywara 	if (is_feat_nv2_supported()) {
1425d6af2344SJayanth Dodderi Chidanand 		write_el2_ctx_neve(el2_sysregs_ctx, vncr_el2, read_vncr_el2());
1426d5384b69SAndre Przywara 	}
1427d5384b69SAndre Przywara 
1428fc8d2d39SAndre Przywara 	if (is_feat_trf_supported()) {
1429d6af2344SJayanth Dodderi Chidanand 		write_el2_ctx_trf(el2_sysregs_ctx, trfcr_el2, read_trfcr_el2());
1430fc8d2d39SAndre Przywara 	}
14317db710f0SAndre Przywara 
14327db710f0SAndre Przywara 	if (is_feat_csv2_2_supported()) {
1433d6af2344SJayanth Dodderi Chidanand 		write_el2_ctx_csv2_2(el2_sysregs_ctx, scxtnum_el2,
1434d6af2344SJayanth Dodderi Chidanand 					read_scxtnum_el2());
14357db710f0SAndre Przywara 	}
14367db710f0SAndre Przywara 
1437c5a3ebbdSAndre Przywara 	if (is_feat_hcx_supported()) {
1438d6af2344SJayanth Dodderi Chidanand 		write_el2_ctx_hcx(el2_sysregs_ctx, hcrx_el2, read_hcrx_el2());
1439c5a3ebbdSAndre Przywara 	}
1440d6af2344SJayanth Dodderi Chidanand 
1441d3331603SMark Brown 	if (is_feat_tcr2_supported()) {
1442d6af2344SJayanth Dodderi Chidanand 		write_el2_ctx_tcr2(el2_sysregs_ctx, tcr2_el2, read_tcr2_el2());
1443d3331603SMark Brown 	}
1444d6af2344SJayanth Dodderi Chidanand 
1445062b6c6bSMark Brown 	if (is_feat_sxpie_supported()) {
1446d6af2344SJayanth Dodderi Chidanand 		write_el2_ctx_sxpie(el2_sysregs_ctx, pire0_el2, read_pire0_el2());
1447d6af2344SJayanth Dodderi Chidanand 		write_el2_ctx_sxpie(el2_sysregs_ctx, pir_el2, read_pir_el2());
1448062b6c6bSMark Brown 	}
1449d6af2344SJayanth Dodderi Chidanand 
1450062b6c6bSMark Brown 	if (is_feat_sxpoe_supported()) {
1451d6af2344SJayanth Dodderi Chidanand 		write_el2_ctx_sxpoe(el2_sysregs_ctx, por_el2, read_por_el2());
1452062b6c6bSMark Brown 	}
1453d6af2344SJayanth Dodderi Chidanand 
1454d6af2344SJayanth Dodderi Chidanand 	if (is_feat_s2pie_supported()) {
1455d6af2344SJayanth Dodderi Chidanand 		write_el2_ctx_s2pie(el2_sysregs_ctx, s2pir_el2, read_s2pir_el2());
1456d6af2344SJayanth Dodderi Chidanand 	}
1457d6af2344SJayanth Dodderi Chidanand 
1458688ab57bSMark Brown 	if (is_feat_gcs_supported()) {
14596aae3acfSMadhukar Pappireddy 		write_el2_ctx_gcs(el2_sysregs_ctx, gcscr_el2, read_gcscr_el2());
14606aae3acfSMadhukar Pappireddy 		write_el2_ctx_gcs(el2_sysregs_ctx, gcspr_el2, read_gcspr_el2());
1461688ab57bSMark Brown 	}
14624ec4e545SJayanth Dodderi Chidanand 
14634ec4e545SJayanth Dodderi Chidanand 	if (is_feat_sctlr2_supported()) {
14644ec4e545SJayanth Dodderi Chidanand 		write_el2_ctx_sctlr2(el2_sysregs_ctx, sctlr2_el2, read_sctlr2_el2());
14654ec4e545SJayanth Dodderi Chidanand 	}
146628f39f02SMax Shvetsov }
146728f39f02SMax Shvetsov 
146828f39f02SMax Shvetsov /*******************************************************************************
146928f39f02SMax Shvetsov  * Restore EL2 sysreg context
147028f39f02SMax Shvetsov  ******************************************************************************/
147128f39f02SMax Shvetsov void cm_el2_sysregs_context_restore(uint32_t security_state)
147228f39f02SMax Shvetsov {
147328f39f02SMax Shvetsov 	cpu_context_t *ctx;
1474d20052f3SZelalem Aweke 	el2_sysregs_t *el2_sysregs_ctx;
147528f39f02SMax Shvetsov 
147628f39f02SMax Shvetsov 	ctx = cm_get_context(security_state);
147728f39f02SMax Shvetsov 	assert(ctx != NULL);
147828f39f02SMax Shvetsov 
1479d20052f3SZelalem Aweke 	el2_sysregs_ctx = get_el2_sysregs_ctx(ctx);
1480d20052f3SZelalem Aweke 
1481d20052f3SZelalem Aweke 	el2_sysregs_context_restore_common(el2_sysregs_ctx);
1482937d6fdbSManish Pandey 	el2_sysregs_context_restore_gic(el2_sysregs_ctx);
148330788a84SGovindraj Raja 
1484c282384dSGovindraj Raja 	if (is_feat_mte2_supported()) {
1485a796d5aaSJayanth Dodderi Chidanand 		write_tfsr_el2(read_el2_ctx_mte2(el2_sysregs_ctx, tfsr_el2));
148630788a84SGovindraj Raja 	}
14879acff28aSArvind Ram Prakash 
14889448f2b8SAndre Przywara 	if (is_feat_mpam_supported()) {
14897d930c7eSJayanth Dodderi Chidanand 		el2_sysregs_context_restore_mpam(el2_sysregs_ctx);
14909448f2b8SAndre Przywara 	}
1491bb7b85a3SAndre Przywara 
1492de8c4892SAndre Przywara 	if (is_feat_fgt_supported()) {
1493d20052f3SZelalem Aweke 		el2_sysregs_context_restore_fgt(el2_sysregs_ctx);
1494de8c4892SAndre Przywara 	}
1495bb7b85a3SAndre Przywara 
149633e6aaacSArvind Ram Prakash 	if (is_feat_fgt2_supported()) {
149733e6aaacSArvind Ram Prakash 		el2_sysregs_context_restore_fgt2(el2_sysregs_ctx);
149833e6aaacSArvind Ram Prakash 	}
149933e6aaacSArvind Ram Prakash 
1500b8f03d29SAndre Przywara 	if (is_feat_ecv_v2_supported()) {
1501d6af2344SJayanth Dodderi Chidanand 		write_cntpoff_el2(read_el2_ctx_ecv(el2_sysregs_ctx, cntpoff_el2));
1502b8f03d29SAndre Przywara 	}
1503b8f03d29SAndre Przywara 
1504ea735bf5SAndre Przywara 	if (is_feat_vhe_supported()) {
1505d6af2344SJayanth Dodderi Chidanand 		write_contextidr_el2(read_el2_ctx_vhe(el2_sysregs_ctx,
1506d6af2344SJayanth Dodderi Chidanand 					contextidr_el2));
1507d6af2344SJayanth Dodderi Chidanand 		write_ttbr1_el2(read_el2_ctx_vhe(el2_sysregs_ctx, ttbr1_el2));
1508ea735bf5SAndre Przywara 	}
15096503ff29SAndre Przywara 
15106503ff29SAndre Przywara 	if (is_feat_ras_supported()) {
1511d6af2344SJayanth Dodderi Chidanand 		write_vdisr_el2(read_el2_ctx_ras(el2_sysregs_ctx, vdisr_el2));
1512d6af2344SJayanth Dodderi Chidanand 		write_vsesr_el2(read_el2_ctx_ras(el2_sysregs_ctx, vsesr_el2));
15136503ff29SAndre Przywara 	}
1514d5384b69SAndre Przywara 
1515d5384b69SAndre Przywara 	if (is_feat_nv2_supported()) {
1516d6af2344SJayanth Dodderi Chidanand 		write_vncr_el2(read_el2_ctx_neve(el2_sysregs_ctx, vncr_el2));
1517fc8d2d39SAndre Przywara 	}
15187db710f0SAndre Przywara 
1519d6af2344SJayanth Dodderi Chidanand 	if (is_feat_trf_supported()) {
1520d6af2344SJayanth Dodderi Chidanand 		write_trfcr_el2(read_el2_ctx_trf(el2_sysregs_ctx, trfcr_el2));
1521d6af2344SJayanth Dodderi Chidanand 	}
1522d6af2344SJayanth Dodderi Chidanand 
15237db710f0SAndre Przywara 	if (is_feat_csv2_2_supported()) {
1524d6af2344SJayanth Dodderi Chidanand 		write_scxtnum_el2(read_el2_ctx_csv2_2(el2_sysregs_ctx,
1525d6af2344SJayanth Dodderi Chidanand 					scxtnum_el2));
15267db710f0SAndre Przywara 	}
15277db710f0SAndre Przywara 
1528c5a3ebbdSAndre Przywara 	if (is_feat_hcx_supported()) {
1529d6af2344SJayanth Dodderi Chidanand 		write_hcrx_el2(read_el2_ctx_hcx(el2_sysregs_ctx, hcrx_el2));
1530c5a3ebbdSAndre Przywara 	}
1531d6af2344SJayanth Dodderi Chidanand 
1532d3331603SMark Brown 	if (is_feat_tcr2_supported()) {
1533d6af2344SJayanth Dodderi Chidanand 		write_tcr2_el2(read_el2_ctx_tcr2(el2_sysregs_ctx, tcr2_el2));
1534d3331603SMark Brown 	}
1535d6af2344SJayanth Dodderi Chidanand 
1536062b6c6bSMark Brown 	if (is_feat_sxpie_supported()) {
1537d6af2344SJayanth Dodderi Chidanand 		write_pire0_el2(read_el2_ctx_sxpie(el2_sysregs_ctx, pire0_el2));
1538d6af2344SJayanth Dodderi Chidanand 		write_pir_el2(read_el2_ctx_sxpie(el2_sysregs_ctx, pir_el2));
1539062b6c6bSMark Brown 	}
1540d6af2344SJayanth Dodderi Chidanand 
1541062b6c6bSMark Brown 	if (is_feat_sxpoe_supported()) {
1542d6af2344SJayanth Dodderi Chidanand 		write_por_el2(read_el2_ctx_sxpoe(el2_sysregs_ctx, por_el2));
1543062b6c6bSMark Brown 	}
1544d6af2344SJayanth Dodderi Chidanand 
1545d6af2344SJayanth Dodderi Chidanand 	if (is_feat_s2pie_supported()) {
1546d6af2344SJayanth Dodderi Chidanand 		write_s2pir_el2(read_el2_ctx_s2pie(el2_sysregs_ctx, s2pir_el2));
1547d6af2344SJayanth Dodderi Chidanand 	}
1548d6af2344SJayanth Dodderi Chidanand 
1549688ab57bSMark Brown 	if (is_feat_gcs_supported()) {
1550d6af2344SJayanth Dodderi Chidanand 		write_gcscr_el2(read_el2_ctx_gcs(el2_sysregs_ctx, gcscr_el2));
1551d6af2344SJayanth Dodderi Chidanand 		write_gcspr_el2(read_el2_ctx_gcs(el2_sysregs_ctx, gcspr_el2));
1552688ab57bSMark Brown 	}
15534ec4e545SJayanth Dodderi Chidanand 
15544ec4e545SJayanth Dodderi Chidanand 	if (is_feat_sctlr2_supported()) {
15554ec4e545SJayanth Dodderi Chidanand 		write_sctlr2_el2(read_el2_ctx_sctlr2(el2_sysregs_ctx, sctlr2_el2));
15564ec4e545SJayanth Dodderi Chidanand 	}
155728f39f02SMax Shvetsov }
1558a0674ab0SJayanth Dodderi Chidanand #endif /* (CTX_INCLUDE_EL2_REGS && IMAGE_BL31) */
155928f39f02SMax Shvetsov 
15602f41c9a7SManish Pandey #if IMAGE_BL31
15612f41c9a7SManish Pandey /*********************************************************************************
15622f41c9a7SManish Pandey * This function allows Architecture features asymmetry among cores.
15632f41c9a7SManish Pandey * TF-A assumes that all the cores in the platform has architecture feature parity
15642f41c9a7SManish Pandey * and hence the context is setup on different core (e.g. primary sets up the
15652f41c9a7SManish Pandey * context for secondary cores).This assumption may not be true for systems where
15662f41c9a7SManish Pandey * cores are not conforming to same Arch version or there is CPU Erratum which
15672f41c9a7SManish Pandey * requires certain feature to be be disabled only on a given core.
15682f41c9a7SManish Pandey *
15692f41c9a7SManish Pandey * This function is called on secondary cores to override any disparity in context
15702f41c9a7SManish Pandey * setup by primary, this would be called during warmboot path.
15712f41c9a7SManish Pandey *********************************************************************************/
15722f41c9a7SManish Pandey void cm_handle_asymmetric_features(void)
15732f41c9a7SManish Pandey {
1574f4303d05SJayanth Dodderi Chidanand 	cpu_context_t *ctx __maybe_unused = cm_get_context(NON_SECURE);
1575f4303d05SJayanth Dodderi Chidanand 
1576f4303d05SJayanth Dodderi Chidanand 	assert(ctx != NULL);
1577f4303d05SJayanth Dodderi Chidanand 
1578188f8c4bSManish Pandey #if ENABLE_SPE_FOR_NS == FEAT_STATE_CHECK_ASYMMETRIC
1579188f8c4bSManish Pandey 	if (is_feat_spe_supported()) {
1580f4303d05SJayanth Dodderi Chidanand 		spe_enable(ctx);
1581188f8c4bSManish Pandey 	} else {
1582f4303d05SJayanth Dodderi Chidanand 		spe_disable(ctx);
1583188f8c4bSManish Pandey 	}
1584188f8c4bSManish Pandey #endif
1585f4303d05SJayanth Dodderi Chidanand 
1586721249b0SArvind Ram Prakash #if ERRATA_A520_2938996 || ERRATA_X4_2726228
1587721249b0SArvind Ram Prakash 	if (check_if_affected_core() == ERRATA_APPLIES) {
1588721249b0SArvind Ram Prakash 		if (is_feat_trbe_supported()) {
1589f4303d05SJayanth Dodderi Chidanand 			trbe_disable(ctx);
1590721249b0SArvind Ram Prakash 		}
1591721249b0SArvind Ram Prakash 	}
1592721249b0SArvind Ram Prakash #endif
1593f4303d05SJayanth Dodderi Chidanand 
1594f4303d05SJayanth Dodderi Chidanand #if ENABLE_FEAT_TCR2 == FEAT_STATE_CHECK_ASYMMETRIC
1595f4303d05SJayanth Dodderi Chidanand 	el3_state_t *el3_state = get_el3state_ctx(ctx);
1596f4303d05SJayanth Dodderi Chidanand 	u_register_t spsr = read_ctx_reg(el3_state, CTX_SPSR_EL3);
1597f4303d05SJayanth Dodderi Chidanand 
1598f4303d05SJayanth Dodderi Chidanand 	if (is_feat_tcr2_supported() && (GET_RW(spsr) == MODE_RW_64)) {
1599f4303d05SJayanth Dodderi Chidanand 		tcr2_enable(ctx);
1600f4303d05SJayanth Dodderi Chidanand 	} else {
1601f4303d05SJayanth Dodderi Chidanand 		tcr2_disable(ctx);
1602f4303d05SJayanth Dodderi Chidanand 	}
1603f4303d05SJayanth Dodderi Chidanand #endif
1604f4303d05SJayanth Dodderi Chidanand 
16052f41c9a7SManish Pandey }
16062f41c9a7SManish Pandey #endif
16072f41c9a7SManish Pandey 
1608532ed618SSoby Mathew /*******************************************************************************
16098b95e848SZelalem Aweke  * This function is used to exit to Non-secure world. If CTX_INCLUDE_EL2_REGS
16108b95e848SZelalem Aweke  * is enabled, it restores EL1 and EL2 sysreg contexts instead of directly
16118b95e848SZelalem Aweke  * updating EL1 and EL2 registers. Otherwise, it calls the generic
16128b95e848SZelalem Aweke  * cm_prepare_el3_exit function.
16138b95e848SZelalem Aweke  ******************************************************************************/
16148b95e848SZelalem Aweke void cm_prepare_el3_exit_ns(void)
16158b95e848SZelalem Aweke {
16162f41c9a7SManish Pandey #if IMAGE_BL31
16172f41c9a7SManish Pandey 	/*
16182f41c9a7SManish Pandey 	 * Check and handle Architecture feature asymmetry among cores.
16192f41c9a7SManish Pandey 	 *
16202f41c9a7SManish Pandey 	 * In warmboot path secondary cores context is initialized on core which
16212f41c9a7SManish Pandey 	 * did CPU_ON SMC call, if there is feature asymmetry in these cores handle
16222f41c9a7SManish Pandey 	 * it in this function call.
16232f41c9a7SManish Pandey 	 * For Symmetric cores this is an empty function.
16242f41c9a7SManish Pandey 	 */
16252f41c9a7SManish Pandey 	cm_handle_asymmetric_features();
16262f41c9a7SManish Pandey #endif
16272f41c9a7SManish Pandey 
1628a0674ab0SJayanth Dodderi Chidanand #if (CTX_INCLUDE_EL2_REGS && IMAGE_BL31)
16294085a02cSBoyan Karatotev #if ENABLE_ASSERTIONS
16308b95e848SZelalem Aweke 	cpu_context_t *ctx = cm_get_context(NON_SECURE);
16318b95e848SZelalem Aweke 	assert(ctx != NULL);
16328b95e848SZelalem Aweke 
1633b515f541SZelalem Aweke 	/* Assert that EL2 is used. */
16344085a02cSBoyan Karatotev 	u_register_t scr_el3 = read_ctx_reg(get_el3state_ctx(ctx), CTX_SCR_EL3);
1635b515f541SZelalem Aweke 	assert(((scr_el3 & SCR_HCE_BIT) != 0UL) &&
1636b515f541SZelalem Aweke 			(el_implemented(2U) != EL_IMPL_NONE));
16374085a02cSBoyan Karatotev #endif /* ENABLE_ASSERTIONS */
16388b95e848SZelalem Aweke 
1639a0674ab0SJayanth Dodderi Chidanand 	/* Restore EL2 sysreg contexts */
16408b95e848SZelalem Aweke 	cm_el2_sysregs_context_restore(NON_SECURE);
16418b95e848SZelalem Aweke 	cm_set_next_eret_context(NON_SECURE);
16428b95e848SZelalem Aweke #else
16438b95e848SZelalem Aweke 	cm_prepare_el3_exit(NON_SECURE);
1644a0674ab0SJayanth Dodderi Chidanand #endif /* (CTX_INCLUDE_EL2_REGS && IMAGE_BL31) */
16458b95e848SZelalem Aweke }
16468b95e848SZelalem Aweke 
1647a0674ab0SJayanth Dodderi Chidanand #if ((IMAGE_BL1) || (IMAGE_BL31 && (!CTX_INCLUDE_EL2_REGS)))
1648a0674ab0SJayanth Dodderi Chidanand /*******************************************************************************
1649a0674ab0SJayanth Dodderi Chidanand  * The next set of six functions are used by runtime services to save and restore
1650a0674ab0SJayanth Dodderi Chidanand  * EL1 context on the 'cpu_context' structure for the specified security state.
1651a0674ab0SJayanth Dodderi Chidanand  ******************************************************************************/
165259f8882bSJayanth Dodderi Chidanand static void el1_sysregs_context_save(el1_sysregs_t *ctx)
165359f8882bSJayanth Dodderi Chidanand {
165442e35d2fSJayanth Dodderi Chidanand 	write_el1_ctx_common(ctx, spsr_el1, read_spsr_el1());
165542e35d2fSJayanth Dodderi Chidanand 	write_el1_ctx_common(ctx, elr_el1, read_elr_el1());
165659f8882bSJayanth Dodderi Chidanand 
165759b7c0a0SJayanth Dodderi Chidanand #if (!ERRATA_SPECULATIVE_AT)
165842e35d2fSJayanth Dodderi Chidanand 	write_el1_ctx_common(ctx, sctlr_el1, read_sctlr_el1());
165942e35d2fSJayanth Dodderi Chidanand 	write_el1_ctx_common(ctx, tcr_el1, read_tcr_el1());
166059f8882bSJayanth Dodderi Chidanand #endif /* (!ERRATA_SPECULATIVE_AT) */
166159f8882bSJayanth Dodderi Chidanand 
166242e35d2fSJayanth Dodderi Chidanand 	write_el1_ctx_common(ctx, cpacr_el1, read_cpacr_el1());
166342e35d2fSJayanth Dodderi Chidanand 	write_el1_ctx_common(ctx, csselr_el1, read_csselr_el1());
166442e35d2fSJayanth Dodderi Chidanand 	write_el1_ctx_common(ctx, sp_el1, read_sp_el1());
166542e35d2fSJayanth Dodderi Chidanand 	write_el1_ctx_common(ctx, esr_el1, read_esr_el1());
166642e35d2fSJayanth Dodderi Chidanand 	write_el1_ctx_common(ctx, ttbr0_el1, read_ttbr0_el1());
166742e35d2fSJayanth Dodderi Chidanand 	write_el1_ctx_common(ctx, ttbr1_el1, read_ttbr1_el1());
166842e35d2fSJayanth Dodderi Chidanand 	write_el1_ctx_common(ctx, mair_el1, read_mair_el1());
166942e35d2fSJayanth Dodderi Chidanand 	write_el1_ctx_common(ctx, amair_el1, read_amair_el1());
167042e35d2fSJayanth Dodderi Chidanand 	write_el1_ctx_common(ctx, actlr_el1, read_actlr_el1());
167142e35d2fSJayanth Dodderi Chidanand 	write_el1_ctx_common(ctx, tpidr_el1, read_tpidr_el1());
167242e35d2fSJayanth Dodderi Chidanand 	write_el1_ctx_common(ctx, tpidr_el0, read_tpidr_el0());
167342e35d2fSJayanth Dodderi Chidanand 	write_el1_ctx_common(ctx, tpidrro_el0, read_tpidrro_el0());
167442e35d2fSJayanth Dodderi Chidanand 	write_el1_ctx_common(ctx, par_el1, read_par_el1());
167542e35d2fSJayanth Dodderi Chidanand 	write_el1_ctx_common(ctx, far_el1, read_far_el1());
167642e35d2fSJayanth Dodderi Chidanand 	write_el1_ctx_common(ctx, afsr0_el1, read_afsr0_el1());
167742e35d2fSJayanth Dodderi Chidanand 	write_el1_ctx_common(ctx, afsr1_el1, read_afsr1_el1());
167842e35d2fSJayanth Dodderi Chidanand 	write_el1_ctx_common(ctx, contextidr_el1, read_contextidr_el1());
167942e35d2fSJayanth Dodderi Chidanand 	write_el1_ctx_common(ctx, vbar_el1, read_vbar_el1());
168042e35d2fSJayanth Dodderi Chidanand 	write_el1_ctx_common(ctx, mdccint_el1, read_mdccint_el1());
168142e35d2fSJayanth Dodderi Chidanand 	write_el1_ctx_common(ctx, mdscr_el1, read_mdscr_el1());
168259f8882bSJayanth Dodderi Chidanand 
168342e35d2fSJayanth Dodderi Chidanand 	if (CTX_INCLUDE_AARCH32_REGS) {
168442e35d2fSJayanth Dodderi Chidanand 		/* Save Aarch32 registers */
168542e35d2fSJayanth Dodderi Chidanand 		write_el1_ctx_aarch32(ctx, spsr_abt, read_spsr_abt());
168642e35d2fSJayanth Dodderi Chidanand 		write_el1_ctx_aarch32(ctx, spsr_und, read_spsr_und());
168742e35d2fSJayanth Dodderi Chidanand 		write_el1_ctx_aarch32(ctx, spsr_irq, read_spsr_irq());
168842e35d2fSJayanth Dodderi Chidanand 		write_el1_ctx_aarch32(ctx, spsr_fiq, read_spsr_fiq());
168942e35d2fSJayanth Dodderi Chidanand 		write_el1_ctx_aarch32(ctx, dacr32_el2, read_dacr32_el2());
169042e35d2fSJayanth Dodderi Chidanand 		write_el1_ctx_aarch32(ctx, ifsr32_el2, read_ifsr32_el2());
169142e35d2fSJayanth Dodderi Chidanand 	}
169259f8882bSJayanth Dodderi Chidanand 
169342e35d2fSJayanth Dodderi Chidanand 	if (NS_TIMER_SWITCH) {
169442e35d2fSJayanth Dodderi Chidanand 		/* Save NS Timer registers */
169542e35d2fSJayanth Dodderi Chidanand 		write_el1_ctx_arch_timer(ctx, cntp_ctl_el0, read_cntp_ctl_el0());
169642e35d2fSJayanth Dodderi Chidanand 		write_el1_ctx_arch_timer(ctx, cntp_cval_el0, read_cntp_cval_el0());
169742e35d2fSJayanth Dodderi Chidanand 		write_el1_ctx_arch_timer(ctx, cntv_ctl_el0, read_cntv_ctl_el0());
169842e35d2fSJayanth Dodderi Chidanand 		write_el1_ctx_arch_timer(ctx, cntv_cval_el0, read_cntv_cval_el0());
169942e35d2fSJayanth Dodderi Chidanand 		write_el1_ctx_arch_timer(ctx, cntkctl_el1, read_cntkctl_el1());
170042e35d2fSJayanth Dodderi Chidanand 	}
170159f8882bSJayanth Dodderi Chidanand 
170242e35d2fSJayanth Dodderi Chidanand 	if (is_feat_mte2_supported()) {
170342e35d2fSJayanth Dodderi Chidanand 		write_el1_ctx_mte2(ctx, tfsre0_el1, read_tfsre0_el1());
170442e35d2fSJayanth Dodderi Chidanand 		write_el1_ctx_mte2(ctx, tfsr_el1, read_tfsr_el1());
170542e35d2fSJayanth Dodderi Chidanand 		write_el1_ctx_mte2(ctx, rgsr_el1, read_rgsr_el1());
170642e35d2fSJayanth Dodderi Chidanand 		write_el1_ctx_mte2(ctx, gcr_el1, read_gcr_el1());
170742e35d2fSJayanth Dodderi Chidanand 	}
170859f8882bSJayanth Dodderi Chidanand 
1709ed9bb824SMadhukar Pappireddy 	if (is_feat_ras_supported()) {
171042e35d2fSJayanth Dodderi Chidanand 		write_el1_ctx_ras(ctx, disr_el1, read_disr_el1());
1711ed9bb824SMadhukar Pappireddy 	}
1712ed9bb824SMadhukar Pappireddy 
1713ed9bb824SMadhukar Pappireddy 	if (is_feat_s1pie_supported()) {
171442e35d2fSJayanth Dodderi Chidanand 		write_el1_ctx_s1pie(ctx, pire0_el1, read_pire0_el1());
171542e35d2fSJayanth Dodderi Chidanand 		write_el1_ctx_s1pie(ctx, pir_el1, read_pir_el1());
1716ed9bb824SMadhukar Pappireddy 	}
1717ed9bb824SMadhukar Pappireddy 
1718ed9bb824SMadhukar Pappireddy 	if (is_feat_s1poe_supported()) {
171942e35d2fSJayanth Dodderi Chidanand 		write_el1_ctx_s1poe(ctx, por_el1, read_por_el1());
1720ed9bb824SMadhukar Pappireddy 	}
1721ed9bb824SMadhukar Pappireddy 
1722ed9bb824SMadhukar Pappireddy 	if (is_feat_s2poe_supported()) {
172342e35d2fSJayanth Dodderi Chidanand 		write_el1_ctx_s2poe(ctx, s2por_el1, read_s2por_el1());
1724ed9bb824SMadhukar Pappireddy 	}
1725ed9bb824SMadhukar Pappireddy 
1726ed9bb824SMadhukar Pappireddy 	if (is_feat_tcr2_supported()) {
172742e35d2fSJayanth Dodderi Chidanand 		write_el1_ctx_tcr2(ctx, tcr2_el1, read_tcr2_el1());
1728ed9bb824SMadhukar Pappireddy 	}
1729d6c76e6cSMadhukar Pappireddy 
1730d6c76e6cSMadhukar Pappireddy 	if (is_feat_trf_supported()) {
173142e35d2fSJayanth Dodderi Chidanand 		write_el1_ctx_trf(ctx, trfcr_el1, read_trfcr_el1());
1732d6c76e6cSMadhukar Pappireddy 	}
1733d6c76e6cSMadhukar Pappireddy 
1734d6c76e6cSMadhukar Pappireddy 	if (is_feat_csv2_2_supported()) {
173542e35d2fSJayanth Dodderi Chidanand 		write_el1_ctx_csv2_2(ctx, scxtnum_el0, read_scxtnum_el0());
173642e35d2fSJayanth Dodderi Chidanand 		write_el1_ctx_csv2_2(ctx, scxtnum_el1, read_scxtnum_el1());
1737d6c76e6cSMadhukar Pappireddy 	}
1738d6c76e6cSMadhukar Pappireddy 
1739d6c76e6cSMadhukar Pappireddy 	if (is_feat_gcs_supported()) {
174042e35d2fSJayanth Dodderi Chidanand 		write_el1_ctx_gcs(ctx, gcscr_el1, read_gcscr_el1());
174142e35d2fSJayanth Dodderi Chidanand 		write_el1_ctx_gcs(ctx, gcscre0_el1, read_gcscre0_el1());
174242e35d2fSJayanth Dodderi Chidanand 		write_el1_ctx_gcs(ctx, gcspr_el1, read_gcspr_el1());
174342e35d2fSJayanth Dodderi Chidanand 		write_el1_ctx_gcs(ctx, gcspr_el0, read_gcspr_el0());
1744d6c76e6cSMadhukar Pappireddy 	}
17456d0433f0SJayanth Dodderi Chidanand 
17466d0433f0SJayanth Dodderi Chidanand 	if (is_feat_the_supported()) {
17476d0433f0SJayanth Dodderi Chidanand 		write_el1_ctx_the(ctx, rcwmask_el1, read_rcwmask_el1());
17486d0433f0SJayanth Dodderi Chidanand 		write_el1_ctx_the(ctx, rcwsmask_el1, read_rcwsmask_el1());
17496d0433f0SJayanth Dodderi Chidanand 	}
17506d0433f0SJayanth Dodderi Chidanand 
17514ec4e545SJayanth Dodderi Chidanand 	if (is_feat_sctlr2_supported()) {
17524ec4e545SJayanth Dodderi Chidanand 		write_el1_ctx_sctlr2(ctx, sctlr2_el1, read_sctlr2_el1());
17534ec4e545SJayanth Dodderi Chidanand 	}
17544ec4e545SJayanth Dodderi Chidanand 
175559f8882bSJayanth Dodderi Chidanand }
175659f8882bSJayanth Dodderi Chidanand 
175759f8882bSJayanth Dodderi Chidanand static void el1_sysregs_context_restore(el1_sysregs_t *ctx)
175859f8882bSJayanth Dodderi Chidanand {
175942e35d2fSJayanth Dodderi Chidanand 	write_spsr_el1(read_el1_ctx_common(ctx, spsr_el1));
176042e35d2fSJayanth Dodderi Chidanand 	write_elr_el1(read_el1_ctx_common(ctx, elr_el1));
176159f8882bSJayanth Dodderi Chidanand 
176259b7c0a0SJayanth Dodderi Chidanand #if (!ERRATA_SPECULATIVE_AT)
176342e35d2fSJayanth Dodderi Chidanand 	write_sctlr_el1(read_el1_ctx_common(ctx, sctlr_el1));
176442e35d2fSJayanth Dodderi Chidanand 	write_tcr_el1(read_el1_ctx_common(ctx, tcr_el1));
176559f8882bSJayanth Dodderi Chidanand #endif /* (!ERRATA_SPECULATIVE_AT) */
176659f8882bSJayanth Dodderi Chidanand 
176742e35d2fSJayanth Dodderi Chidanand 	write_cpacr_el1(read_el1_ctx_common(ctx, cpacr_el1));
176842e35d2fSJayanth Dodderi Chidanand 	write_csselr_el1(read_el1_ctx_common(ctx, csselr_el1));
176942e35d2fSJayanth Dodderi Chidanand 	write_sp_el1(read_el1_ctx_common(ctx, sp_el1));
177042e35d2fSJayanth Dodderi Chidanand 	write_esr_el1(read_el1_ctx_common(ctx, esr_el1));
177142e35d2fSJayanth Dodderi Chidanand 	write_ttbr0_el1(read_el1_ctx_common(ctx, ttbr0_el1));
177242e35d2fSJayanth Dodderi Chidanand 	write_ttbr1_el1(read_el1_ctx_common(ctx, ttbr1_el1));
177342e35d2fSJayanth Dodderi Chidanand 	write_mair_el1(read_el1_ctx_common(ctx, mair_el1));
177442e35d2fSJayanth Dodderi Chidanand 	write_amair_el1(read_el1_ctx_common(ctx, amair_el1));
177542e35d2fSJayanth Dodderi Chidanand 	write_actlr_el1(read_el1_ctx_common(ctx, actlr_el1));
177642e35d2fSJayanth Dodderi Chidanand 	write_tpidr_el1(read_el1_ctx_common(ctx, tpidr_el1));
177742e35d2fSJayanth Dodderi Chidanand 	write_tpidr_el0(read_el1_ctx_common(ctx, tpidr_el0));
177842e35d2fSJayanth Dodderi Chidanand 	write_tpidrro_el0(read_el1_ctx_common(ctx, tpidrro_el0));
177942e35d2fSJayanth Dodderi Chidanand 	write_par_el1(read_el1_ctx_common(ctx, par_el1));
178042e35d2fSJayanth Dodderi Chidanand 	write_far_el1(read_el1_ctx_common(ctx, far_el1));
178142e35d2fSJayanth Dodderi Chidanand 	write_afsr0_el1(read_el1_ctx_common(ctx, afsr0_el1));
178242e35d2fSJayanth Dodderi Chidanand 	write_afsr1_el1(read_el1_ctx_common(ctx, afsr1_el1));
178342e35d2fSJayanth Dodderi Chidanand 	write_contextidr_el1(read_el1_ctx_common(ctx, contextidr_el1));
178442e35d2fSJayanth Dodderi Chidanand 	write_vbar_el1(read_el1_ctx_common(ctx, vbar_el1));
178542e35d2fSJayanth Dodderi Chidanand 	write_mdccint_el1(read_el1_ctx_common(ctx, mdccint_el1));
178642e35d2fSJayanth Dodderi Chidanand 	write_mdscr_el1(read_el1_ctx_common(ctx, mdscr_el1));
178759f8882bSJayanth Dodderi Chidanand 
178842e35d2fSJayanth Dodderi Chidanand 	if (CTX_INCLUDE_AARCH32_REGS) {
178942e35d2fSJayanth Dodderi Chidanand 		/* Restore Aarch32 registers */
179042e35d2fSJayanth Dodderi Chidanand 		write_spsr_abt(read_el1_ctx_aarch32(ctx, spsr_abt));
179142e35d2fSJayanth Dodderi Chidanand 		write_spsr_und(read_el1_ctx_aarch32(ctx, spsr_und));
179242e35d2fSJayanth Dodderi Chidanand 		write_spsr_irq(read_el1_ctx_aarch32(ctx, spsr_irq));
179342e35d2fSJayanth Dodderi Chidanand 		write_spsr_fiq(read_el1_ctx_aarch32(ctx, spsr_fiq));
179442e35d2fSJayanth Dodderi Chidanand 		write_dacr32_el2(read_el1_ctx_aarch32(ctx, dacr32_el2));
179542e35d2fSJayanth Dodderi Chidanand 		write_ifsr32_el2(read_el1_ctx_aarch32(ctx, ifsr32_el2));
179642e35d2fSJayanth Dodderi Chidanand 	}
179759f8882bSJayanth Dodderi Chidanand 
179842e35d2fSJayanth Dodderi Chidanand 	if (NS_TIMER_SWITCH) {
179942e35d2fSJayanth Dodderi Chidanand 		/* Restore NS Timer registers */
180042e35d2fSJayanth Dodderi Chidanand 		write_cntp_ctl_el0(read_el1_ctx_arch_timer(ctx, cntp_ctl_el0));
180142e35d2fSJayanth Dodderi Chidanand 		write_cntp_cval_el0(read_el1_ctx_arch_timer(ctx, cntp_cval_el0));
180242e35d2fSJayanth Dodderi Chidanand 		write_cntv_ctl_el0(read_el1_ctx_arch_timer(ctx, cntv_ctl_el0));
180342e35d2fSJayanth Dodderi Chidanand 		write_cntv_cval_el0(read_el1_ctx_arch_timer(ctx, cntv_cval_el0));
180442e35d2fSJayanth Dodderi Chidanand 		write_cntkctl_el1(read_el1_ctx_arch_timer(ctx, cntkctl_el1));
180542e35d2fSJayanth Dodderi Chidanand 	}
180659f8882bSJayanth Dodderi Chidanand 
180742e35d2fSJayanth Dodderi Chidanand 	if (is_feat_mte2_supported()) {
180842e35d2fSJayanth Dodderi Chidanand 		write_tfsre0_el1(read_el1_ctx_mte2(ctx, tfsre0_el1));
180942e35d2fSJayanth Dodderi Chidanand 		write_tfsr_el1(read_el1_ctx_mte2(ctx, tfsr_el1));
181042e35d2fSJayanth Dodderi Chidanand 		write_rgsr_el1(read_el1_ctx_mte2(ctx, rgsr_el1));
181142e35d2fSJayanth Dodderi Chidanand 		write_gcr_el1(read_el1_ctx_mte2(ctx, gcr_el1));
181242e35d2fSJayanth Dodderi Chidanand 	}
181359f8882bSJayanth Dodderi Chidanand 
1814ed9bb824SMadhukar Pappireddy 	if (is_feat_ras_supported()) {
181542e35d2fSJayanth Dodderi Chidanand 		write_disr_el1(read_el1_ctx_ras(ctx, disr_el1));
1816ed9bb824SMadhukar Pappireddy 	}
1817ed9bb824SMadhukar Pappireddy 
1818ed9bb824SMadhukar Pappireddy 	if (is_feat_s1pie_supported()) {
181942e35d2fSJayanth Dodderi Chidanand 		write_pire0_el1(read_el1_ctx_s1pie(ctx, pire0_el1));
182042e35d2fSJayanth Dodderi Chidanand 		write_pir_el1(read_el1_ctx_s1pie(ctx, pir_el1));
1821ed9bb824SMadhukar Pappireddy 	}
1822ed9bb824SMadhukar Pappireddy 
1823ed9bb824SMadhukar Pappireddy 	if (is_feat_s1poe_supported()) {
182442e35d2fSJayanth Dodderi Chidanand 		write_por_el1(read_el1_ctx_s1poe(ctx, por_el1));
1825ed9bb824SMadhukar Pappireddy 	}
1826ed9bb824SMadhukar Pappireddy 
1827ed9bb824SMadhukar Pappireddy 	if (is_feat_s2poe_supported()) {
182842e35d2fSJayanth Dodderi Chidanand 		write_s2por_el1(read_el1_ctx_s2poe(ctx, s2por_el1));
1829ed9bb824SMadhukar Pappireddy 	}
1830ed9bb824SMadhukar Pappireddy 
1831ed9bb824SMadhukar Pappireddy 	if (is_feat_tcr2_supported()) {
183242e35d2fSJayanth Dodderi Chidanand 		write_tcr2_el1(read_el1_ctx_tcr2(ctx, tcr2_el1));
1833ed9bb824SMadhukar Pappireddy 	}
1834d6c76e6cSMadhukar Pappireddy 
1835d6c76e6cSMadhukar Pappireddy 	if (is_feat_trf_supported()) {
183642e35d2fSJayanth Dodderi Chidanand 		write_trfcr_el1(read_el1_ctx_trf(ctx, trfcr_el1));
1837d6c76e6cSMadhukar Pappireddy 	}
1838d6c76e6cSMadhukar Pappireddy 
1839d6c76e6cSMadhukar Pappireddy 	if (is_feat_csv2_2_supported()) {
184042e35d2fSJayanth Dodderi Chidanand 		write_scxtnum_el0(read_el1_ctx_csv2_2(ctx, scxtnum_el0));
184142e35d2fSJayanth Dodderi Chidanand 		write_scxtnum_el1(read_el1_ctx_csv2_2(ctx, scxtnum_el1));
1842d6c76e6cSMadhukar Pappireddy 	}
1843d6c76e6cSMadhukar Pappireddy 
1844d6c76e6cSMadhukar Pappireddy 	if (is_feat_gcs_supported()) {
184542e35d2fSJayanth Dodderi Chidanand 		write_gcscr_el1(read_el1_ctx_gcs(ctx, gcscr_el1));
184642e35d2fSJayanth Dodderi Chidanand 		write_gcscre0_el1(read_el1_ctx_gcs(ctx, gcscre0_el1));
184742e35d2fSJayanth Dodderi Chidanand 		write_gcspr_el1(read_el1_ctx_gcs(ctx, gcspr_el1));
184842e35d2fSJayanth Dodderi Chidanand 		write_gcspr_el0(read_el1_ctx_gcs(ctx, gcspr_el0));
1849d6c76e6cSMadhukar Pappireddy 	}
18506d0433f0SJayanth Dodderi Chidanand 
18516d0433f0SJayanth Dodderi Chidanand 	if (is_feat_the_supported()) {
18526d0433f0SJayanth Dodderi Chidanand 		write_rcwmask_el1(read_el1_ctx_the(ctx, rcwmask_el1));
18536d0433f0SJayanth Dodderi Chidanand 		write_rcwsmask_el1(read_el1_ctx_the(ctx, rcwsmask_el1));
18546d0433f0SJayanth Dodderi Chidanand 	}
18554ec4e545SJayanth Dodderi Chidanand 
18564ec4e545SJayanth Dodderi Chidanand 	if (is_feat_sctlr2_supported()) {
18574ec4e545SJayanth Dodderi Chidanand 		write_sctlr2_el1(read_el1_ctx_sctlr2(ctx, sctlr2_el1));
18584ec4e545SJayanth Dodderi Chidanand 	}
18594ec4e545SJayanth Dodderi Chidanand 
186059f8882bSJayanth Dodderi Chidanand }
186159f8882bSJayanth Dodderi Chidanand 
18628b95e848SZelalem Aweke /*******************************************************************************
1863a0674ab0SJayanth Dodderi Chidanand  * The next couple of functions are used by runtime services to save and restore
1864a0674ab0SJayanth Dodderi Chidanand  * EL1 context on the 'cpu_context' structure for the specified security state.
1865532ed618SSoby Mathew  ******************************************************************************/
1866532ed618SSoby Mathew void cm_el1_sysregs_context_save(uint32_t security_state)
1867532ed618SSoby Mathew {
1868532ed618SSoby Mathew 	cpu_context_t *ctx;
1869532ed618SSoby Mathew 
1870532ed618SSoby Mathew 	ctx = cm_get_context(security_state);
1871a0fee747SAntonio Nino Diaz 	assert(ctx != NULL);
1872532ed618SSoby Mathew 
18732825946eSMax Shvetsov 	el1_sysregs_context_save(get_el1_sysregs_ctx(ctx));
187417b4c0ddSDimitris Papastamos 
187517b4c0ddSDimitris Papastamos #if IMAGE_BL31
187617b4c0ddSDimitris Papastamos 	if (security_state == SECURE)
187717b4c0ddSDimitris Papastamos 		PUBLISH_EVENT(cm_exited_secure_world);
187817b4c0ddSDimitris Papastamos 	else
187917b4c0ddSDimitris Papastamos 		PUBLISH_EVENT(cm_exited_normal_world);
188017b4c0ddSDimitris Papastamos #endif
1881532ed618SSoby Mathew }
1882532ed618SSoby Mathew 
1883532ed618SSoby Mathew void cm_el1_sysregs_context_restore(uint32_t security_state)
1884532ed618SSoby Mathew {
1885532ed618SSoby Mathew 	cpu_context_t *ctx;
1886532ed618SSoby Mathew 
1887532ed618SSoby Mathew 	ctx = cm_get_context(security_state);
1888a0fee747SAntonio Nino Diaz 	assert(ctx != NULL);
1889532ed618SSoby Mathew 
18902825946eSMax Shvetsov 	el1_sysregs_context_restore(get_el1_sysregs_ctx(ctx));
189117b4c0ddSDimitris Papastamos 
189217b4c0ddSDimitris Papastamos #if IMAGE_BL31
189317b4c0ddSDimitris Papastamos 	if (security_state == SECURE)
189417b4c0ddSDimitris Papastamos 		PUBLISH_EVENT(cm_entering_secure_world);
189517b4c0ddSDimitris Papastamos 	else
189617b4c0ddSDimitris Papastamos 		PUBLISH_EVENT(cm_entering_normal_world);
189717b4c0ddSDimitris Papastamos #endif
1898532ed618SSoby Mathew }
1899532ed618SSoby Mathew 
1900a0674ab0SJayanth Dodderi Chidanand #endif /* ((IMAGE_BL1) || (IMAGE_BL31 && (!CTX_INCLUDE_EL2_REGS))) */
1901a0674ab0SJayanth Dodderi Chidanand 
1902532ed618SSoby Mathew /*******************************************************************************
1903532ed618SSoby Mathew  * This function populates ELR_EL3 member of 'cpu_context' pertaining to the
1904532ed618SSoby Mathew  * given security state with the given entrypoint
1905532ed618SSoby Mathew  ******************************************************************************/
1906532ed618SSoby Mathew void cm_set_elr_el3(uint32_t security_state, uintptr_t entrypoint)
1907532ed618SSoby Mathew {
1908532ed618SSoby Mathew 	cpu_context_t *ctx;
1909532ed618SSoby Mathew 	el3_state_t *state;
1910532ed618SSoby Mathew 
1911532ed618SSoby Mathew 	ctx = cm_get_context(security_state);
1912a0fee747SAntonio Nino Diaz 	assert(ctx != NULL);
1913532ed618SSoby Mathew 
1914532ed618SSoby Mathew 	/* Populate EL3 state so that ERET jumps to the correct entry */
1915532ed618SSoby Mathew 	state = get_el3state_ctx(ctx);
1916532ed618SSoby Mathew 	write_ctx_reg(state, CTX_ELR_EL3, entrypoint);
1917532ed618SSoby Mathew }
1918532ed618SSoby Mathew 
1919532ed618SSoby Mathew /*******************************************************************************
1920532ed618SSoby Mathew  * This function populates ELR_EL3 and SPSR_EL3 members of 'cpu_context'
1921532ed618SSoby Mathew  * pertaining to the given security state
1922532ed618SSoby Mathew  ******************************************************************************/
1923532ed618SSoby Mathew void cm_set_elr_spsr_el3(uint32_t security_state,
1924532ed618SSoby Mathew 			uintptr_t entrypoint, uint32_t spsr)
1925532ed618SSoby Mathew {
1926532ed618SSoby Mathew 	cpu_context_t *ctx;
1927532ed618SSoby Mathew 	el3_state_t *state;
1928532ed618SSoby Mathew 
1929532ed618SSoby Mathew 	ctx = cm_get_context(security_state);
1930a0fee747SAntonio Nino Diaz 	assert(ctx != NULL);
1931532ed618SSoby Mathew 
1932532ed618SSoby Mathew 	/* Populate EL3 state so that ERET jumps to the correct entry */
1933532ed618SSoby Mathew 	state = get_el3state_ctx(ctx);
1934532ed618SSoby Mathew 	write_ctx_reg(state, CTX_ELR_EL3, entrypoint);
1935532ed618SSoby Mathew 	write_ctx_reg(state, CTX_SPSR_EL3, spsr);
1936532ed618SSoby Mathew }
1937532ed618SSoby Mathew 
1938532ed618SSoby Mathew /*******************************************************************************
1939532ed618SSoby Mathew  * This function updates a single bit in the SCR_EL3 member of the 'cpu_context'
1940532ed618SSoby Mathew  * pertaining to the given security state using the value and bit position
1941532ed618SSoby Mathew  * specified in the parameters. It preserves all other bits.
1942532ed618SSoby Mathew  ******************************************************************************/
1943532ed618SSoby Mathew void cm_write_scr_el3_bit(uint32_t security_state,
1944532ed618SSoby Mathew 			  uint32_t bit_pos,
1945532ed618SSoby Mathew 			  uint32_t value)
1946532ed618SSoby Mathew {
1947532ed618SSoby Mathew 	cpu_context_t *ctx;
1948532ed618SSoby Mathew 	el3_state_t *state;
1949f1be00daSLouis Mayencourt 	u_register_t scr_el3;
1950532ed618SSoby Mathew 
1951532ed618SSoby Mathew 	ctx = cm_get_context(security_state);
1952a0fee747SAntonio Nino Diaz 	assert(ctx != NULL);
1953532ed618SSoby Mathew 
1954532ed618SSoby Mathew 	/* Ensure that the bit position is a valid one */
1955d7b5f408SJimmy Brisson 	assert(((1UL << bit_pos) & SCR_VALID_BIT_MASK) != 0U);
1956532ed618SSoby Mathew 
1957532ed618SSoby Mathew 	/* Ensure that the 'value' is only a bit wide */
1958a0fee747SAntonio Nino Diaz 	assert(value <= 1U);
1959532ed618SSoby Mathew 
1960532ed618SSoby Mathew 	/*
1961532ed618SSoby Mathew 	 * Get the SCR_EL3 value from the cpu context, clear the desired bit
1962532ed618SSoby Mathew 	 * and set it to its new value.
1963532ed618SSoby Mathew 	 */
1964532ed618SSoby Mathew 	state = get_el3state_ctx(ctx);
1965f1be00daSLouis Mayencourt 	scr_el3 = read_ctx_reg(state, CTX_SCR_EL3);
1966d7b5f408SJimmy Brisson 	scr_el3 &= ~(1UL << bit_pos);
1967f1be00daSLouis Mayencourt 	scr_el3 |= (u_register_t)value << bit_pos;
1968532ed618SSoby Mathew 	write_ctx_reg(state, CTX_SCR_EL3, scr_el3);
1969532ed618SSoby Mathew }
1970532ed618SSoby Mathew 
1971532ed618SSoby Mathew /*******************************************************************************
1972532ed618SSoby Mathew  * This function retrieves SCR_EL3 member of 'cpu_context' pertaining to the
1973532ed618SSoby Mathew  * given security state.
1974532ed618SSoby Mathew  ******************************************************************************/
1975f1be00daSLouis Mayencourt u_register_t cm_get_scr_el3(uint32_t security_state)
1976532ed618SSoby Mathew {
1977532ed618SSoby Mathew 	cpu_context_t *ctx;
1978532ed618SSoby Mathew 	el3_state_t *state;
1979532ed618SSoby Mathew 
1980532ed618SSoby Mathew 	ctx = cm_get_context(security_state);
1981a0fee747SAntonio Nino Diaz 	assert(ctx != NULL);
1982532ed618SSoby Mathew 
1983532ed618SSoby Mathew 	/* Populate EL3 state so that ERET jumps to the correct entry */
1984532ed618SSoby Mathew 	state = get_el3state_ctx(ctx);
1985f1be00daSLouis Mayencourt 	return read_ctx_reg(state, CTX_SCR_EL3);
1986532ed618SSoby Mathew }
1987532ed618SSoby Mathew 
1988532ed618SSoby Mathew /*******************************************************************************
1989532ed618SSoby Mathew  * This function is used to program the context that's used for exception
1990532ed618SSoby Mathew  * return. This initializes the SP_EL3 to a pointer to a 'cpu_context' set for
1991532ed618SSoby Mathew  * the required security state
1992532ed618SSoby Mathew  ******************************************************************************/
1993532ed618SSoby Mathew void cm_set_next_eret_context(uint32_t security_state)
1994532ed618SSoby Mathew {
1995532ed618SSoby Mathew 	cpu_context_t *ctx;
1996532ed618SSoby Mathew 
1997532ed618SSoby Mathew 	ctx = cm_get_context(security_state);
1998a0fee747SAntonio Nino Diaz 	assert(ctx != NULL);
1999532ed618SSoby Mathew 
2000532ed618SSoby Mathew 	cm_set_next_context(ctx);
2001532ed618SSoby Mathew }
2002