1532ed618SSoby Mathew /* 27455cd17SGovindraj Raja * Copyright (c) 2013-2025, Arm Limited and Contributors. All rights reserved. 32b28727eSVarun Wadekar * Copyright (c) 2022, NVIDIA Corporation. All rights reserved. 4532ed618SSoby Mathew * 582cb2c1aSdp-arm * SPDX-License-Identifier: BSD-3-Clause 6532ed618SSoby Mathew */ 7532ed618SSoby Mathew 8532ed618SSoby Mathew #include <assert.h> 940daecc1SAntonio Nino Diaz #include <stdbool.h> 10532ed618SSoby Mathew #include <string.h> 1109d40e0eSAntonio Nino Diaz 1209d40e0eSAntonio Nino Diaz #include <platform_def.h> 1309d40e0eSAntonio Nino Diaz 1409d40e0eSAntonio Nino Diaz #include <arch.h> 1509d40e0eSAntonio Nino Diaz #include <arch_helpers.h> 16b7e398d6SSoby Mathew #include <arch_features.h> 1709d40e0eSAntonio Nino Diaz #include <bl31/interrupt_mgmt.h> 1809d40e0eSAntonio Nino Diaz #include <common/bl_common.h> 19885e2683SClaus Pedersen #include <common/debug.h> 2009d40e0eSAntonio Nino Diaz #include <context.h> 218b95e848SZelalem Aweke #include <drivers/arm/gicv3.h> 22721249b0SArvind Ram Prakash #include <lib/cpus/cpu_ops.h> 23721249b0SArvind Ram Prakash #include <lib/cpus/errata.h> 2409d40e0eSAntonio Nino Diaz #include <lib/el3_runtime/context_mgmt.h> 25461c0a5dSElizabeth Ho #include <lib/el3_runtime/cpu_data.h> 2609d40e0eSAntonio Nino Diaz #include <lib/el3_runtime/pubsub_events.h> 2709d40e0eSAntonio Nino Diaz #include <lib/extensions/amu.h> 28744ad974Sjohpow01 #include <lib/extensions/brbe.h> 2983271d5aSArvind Ram Prakash #include <lib/extensions/debug_v8p9.h> 3033e6aaacSArvind Ram Prakash #include <lib/extensions/fgt2.h> 31a57e18e4SArvind Ram Prakash #include <lib/extensions/fpmr.h> 3209d40e0eSAntonio Nino Diaz #include <lib/extensions/mpam.h> 33f8138056SBoyan Karatotev #include <lib/extensions/pauth.h> 34c73686a1SBoyan Karatotev #include <lib/extensions/pmuv3.h> 35dc78e62dSjohpow01 #include <lib/extensions/sme.h> 3609d40e0eSAntonio Nino Diaz #include <lib/extensions/spe.h> 3709d40e0eSAntonio Nino Diaz #include <lib/extensions/sve.h> 3830655136SGovindraj Raja #include <lib/extensions/sysreg128.h> 39d4582d30SManish V Badarkhe #include <lib/extensions/sys_reg_trace.h> 40f4303d05SJayanth Dodderi Chidanand #include <lib/extensions/tcr2.h> 41813524eaSManish V Badarkhe #include <lib/extensions/trbe.h> 428fcd3d96SManish V Badarkhe #include <lib/extensions/trf.h> 4309d40e0eSAntonio Nino Diaz #include <lib/utils.h> 44532ed618SSoby Mathew 45781d07a4SJayanth Dodderi Chidanand #if ENABLE_FEAT_TWED 46781d07a4SJayanth Dodderi Chidanand /* Make sure delay value fits within the range(0-15) */ 47781d07a4SJayanth Dodderi Chidanand CASSERT(((TWED_DELAY & ~SCR_TWEDEL_MASK) == 0U), assert_twed_delay_value_check); 48781d07a4SJayanth Dodderi Chidanand #endif /* ENABLE_FEAT_TWED */ 49532ed618SSoby Mathew 50461c0a5dSElizabeth Ho per_world_context_t per_world_context[CPU_DATA_CONTEXT_NUM]; 51461c0a5dSElizabeth Ho 5224a70738SBoyan Karatotev static void manage_extensions_nonsecure(cpu_context_t *ctx); 53781d07a4SJayanth Dodderi Chidanand static void manage_extensions_secure(cpu_context_t *ctx); 54b515f541SZelalem Aweke 55a0674ab0SJayanth Dodderi Chidanand #if ((IMAGE_BL1) || (IMAGE_BL31 && (!CTX_INCLUDE_EL2_REGS))) 56b515f541SZelalem Aweke static void setup_el1_context(cpu_context_t *ctx, const struct entry_point_info *ep) 57b515f541SZelalem Aweke { 58b515f541SZelalem Aweke u_register_t sctlr_elx, actlr_elx; 59b515f541SZelalem Aweke 60b515f541SZelalem Aweke /* 61b515f541SZelalem Aweke * Initialise SCTLR_EL1 to the reset value corresponding to the target 62b515f541SZelalem Aweke * execution state setting all fields rather than relying on the hw. 63b515f541SZelalem Aweke * Some fields have architecturally UNKNOWN reset values and these are 64b515f541SZelalem Aweke * set to zero. 65b515f541SZelalem Aweke * 66b515f541SZelalem Aweke * SCTLR.EE: Endianness is taken from the entrypoint attributes. 67b515f541SZelalem Aweke * 68b515f541SZelalem Aweke * SCTLR.M, SCTLR.C and SCTLR.I: These fields must be zero (as 69b515f541SZelalem Aweke * required by PSCI specification) 70b515f541SZelalem Aweke */ 71b515f541SZelalem Aweke sctlr_elx = (EP_GET_EE(ep->h.attr) != 0U) ? SCTLR_EE_BIT : 0UL; 72b515f541SZelalem Aweke if (GET_RW(ep->spsr) == MODE_RW_64) { 73b515f541SZelalem Aweke sctlr_elx |= SCTLR_EL1_RES1; 74b515f541SZelalem Aweke } else { 75b515f541SZelalem Aweke /* 76b515f541SZelalem Aweke * If the target execution state is AArch32 then the following 77b515f541SZelalem Aweke * fields need to be set. 78b515f541SZelalem Aweke * 79b515f541SZelalem Aweke * SCTRL_EL1.nTWE: Set to one so that EL0 execution of WFE 80b515f541SZelalem Aweke * instructions are not trapped to EL1. 81b515f541SZelalem Aweke * 82b515f541SZelalem Aweke * SCTLR_EL1.nTWI: Set to one so that EL0 execution of WFI 83b515f541SZelalem Aweke * instructions are not trapped to EL1. 84b515f541SZelalem Aweke * 85b515f541SZelalem Aweke * SCTLR_EL1.CP15BEN: Set to one to enable EL0 execution of the 86b515f541SZelalem Aweke * CP15DMB, CP15DSB, and CP15ISB instructions. 87b515f541SZelalem Aweke */ 88b515f541SZelalem Aweke sctlr_elx |= SCTLR_AARCH32_EL1_RES1 | SCTLR_CP15BEN_BIT 89b515f541SZelalem Aweke | SCTLR_NTWI_BIT | SCTLR_NTWE_BIT; 90b515f541SZelalem Aweke } 91b515f541SZelalem Aweke 92b515f541SZelalem Aweke /* 93b515f541SZelalem Aweke * If workaround of errata 764081 for Cortex-A75 is used then set 94b515f541SZelalem Aweke * SCTLR_EL1.IESB to enable Implicit Error Synchronization Barrier. 95b515f541SZelalem Aweke */ 967f152ea6SSona Mathew if (errata_a75_764081_applies()) { 97b515f541SZelalem Aweke sctlr_elx |= SCTLR_IESB_BIT; 987f152ea6SSona Mathew } 9959b7c0a0SJayanth Dodderi Chidanand 100b515f541SZelalem Aweke /* Store the initialised SCTLR_EL1 value in the cpu_context */ 101a0d9a973SJayanth Dodderi Chidanand write_ctx_sctlr_el1_reg_errata(ctx, sctlr_elx); 102b515f541SZelalem Aweke 103b515f541SZelalem Aweke /* 104b515f541SZelalem Aweke * Base the context ACTLR_EL1 on the current value, as it is 105b515f541SZelalem Aweke * implementation defined. The context restore process will write 106b515f541SZelalem Aweke * the value from the context to the actual register and can cause 107b515f541SZelalem Aweke * problems for processor cores that don't expect certain bits to 108b515f541SZelalem Aweke * be zero. 109b515f541SZelalem Aweke */ 110b515f541SZelalem Aweke actlr_elx = read_actlr_el1(); 11142e35d2fSJayanth Dodderi Chidanand write_el1_ctx_common(get_el1_sysregs_ctx(ctx), actlr_el1, actlr_elx); 112b515f541SZelalem Aweke } 113a0674ab0SJayanth Dodderi Chidanand #endif /* (IMAGE_BL1) || (IMAGE_BL31 && (!CTX_INCLUDE_EL2_REGS)) */ 114b515f541SZelalem Aweke 1152bbad1d1SZelalem Aweke /****************************************************************************** 1162bbad1d1SZelalem Aweke * This function performs initializations that are specific to SECURE state 1172bbad1d1SZelalem Aweke * and updates the cpu context specified by 'ctx'. 1182bbad1d1SZelalem Aweke *****************************************************************************/ 1192bbad1d1SZelalem Aweke static void setup_secure_context(cpu_context_t *ctx, const struct entry_point_info *ep) 120532ed618SSoby Mathew { 1212bbad1d1SZelalem Aweke u_register_t scr_el3; 1222bbad1d1SZelalem Aweke el3_state_t *state; 1232bbad1d1SZelalem Aweke 1242bbad1d1SZelalem Aweke state = get_el3state_ctx(ctx); 1252bbad1d1SZelalem Aweke scr_el3 = read_ctx_reg(state, CTX_SCR_EL3); 1262bbad1d1SZelalem Aweke 1272bbad1d1SZelalem Aweke #if defined(IMAGE_BL31) && !defined(SPD_spmd) 128532ed618SSoby Mathew /* 1292bbad1d1SZelalem Aweke * SCR_EL3.IRQ, SCR_EL3.FIQ: Enable the physical FIQ and IRQ routing as 1302bbad1d1SZelalem Aweke * indicated by the interrupt routing model for BL31. 131532ed618SSoby Mathew */ 1322bbad1d1SZelalem Aweke scr_el3 |= get_scr_el3_from_routing_model(SECURE); 1332bbad1d1SZelalem Aweke #endif 1342bbad1d1SZelalem Aweke 135ef0d0e54SGovindraj Raja /* Allow access to Allocation Tags when FEAT_MTE2 is implemented and enabled. */ 136ef0d0e54SGovindraj Raja if (is_feat_mte2_supported()) { 1372bbad1d1SZelalem Aweke scr_el3 |= SCR_ATA_BIT; 1382bbad1d1SZelalem Aweke } 1392bbad1d1SZelalem Aweke 1402bbad1d1SZelalem Aweke write_ctx_reg(state, CTX_SCR_EL3, scr_el3); 1412bbad1d1SZelalem Aweke 142b515f541SZelalem Aweke /* 143b515f541SZelalem Aweke * Initialize EL1 context registers unless SPMC is running 144b515f541SZelalem Aweke * at S-EL2. 145b515f541SZelalem Aweke */ 146a0674ab0SJayanth Dodderi Chidanand #if (!SPMD_SPM_AT_SEL2) 147b515f541SZelalem Aweke setup_el1_context(ctx, ep); 148b515f541SZelalem Aweke #endif 149b515f541SZelalem Aweke 1502bbad1d1SZelalem Aweke manage_extensions_secure(ctx); 1512bbad1d1SZelalem Aweke } 1522bbad1d1SZelalem Aweke 153*284c01c6SBoyan Karatotev #if ENABLE_RME && IMAGE_BL31 1542bbad1d1SZelalem Aweke /****************************************************************************** 1552bbad1d1SZelalem Aweke * This function performs initializations that are specific to REALM state 1562bbad1d1SZelalem Aweke * and updates the cpu context specified by 'ctx'. 157*284c01c6SBoyan Karatotev * 158*284c01c6SBoyan Karatotev * NOTE: any changes to this function must be verified by an RMMD maintainer. 1592bbad1d1SZelalem Aweke *****************************************************************************/ 1602bbad1d1SZelalem Aweke static void setup_realm_context(cpu_context_t *ctx, const struct entry_point_info *ep) 1612bbad1d1SZelalem Aweke { 1622bbad1d1SZelalem Aweke u_register_t scr_el3; 1632bbad1d1SZelalem Aweke el3_state_t *state; 164*284c01c6SBoyan Karatotev el2_sysregs_t *el2_ctx; 1652bbad1d1SZelalem Aweke 1662bbad1d1SZelalem Aweke state = get_el3state_ctx(ctx); 1672bbad1d1SZelalem Aweke scr_el3 = read_ctx_reg(state, CTX_SCR_EL3); 168*284c01c6SBoyan Karatotev el2_ctx = get_el2_sysregs_ctx(ctx); 1692bbad1d1SZelalem Aweke 17001cf14ddSMaksims Svecovs scr_el3 |= SCR_NS_BIT | SCR_NSE_BIT; 17101cf14ddSMaksims Svecovs 172*284c01c6SBoyan Karatotev write_el2_ctx_common(el2_ctx, spsr_el2, SPSR_EL2_REALM); 173*284c01c6SBoyan Karatotev 17430019d86SSona Mathew /* CSV2 version 2 and above */ 1757db710f0SAndre Przywara if (is_feat_csv2_2_supported()) { 17601cf14ddSMaksims Svecovs /* Enable access to the SCXTNUM_ELx registers. */ 17701cf14ddSMaksims Svecovs scr_el3 |= SCR_EnSCXT_BIT; 1787db710f0SAndre Przywara } 1792bbad1d1SZelalem Aweke 180b17fecd6SJavier Almansa Sobrino if (is_feat_sctlr2_supported()) { 181b17fecd6SJavier Almansa Sobrino /* Set the SCTLR2En bit in SCR_EL3 to enable access to 182b17fecd6SJavier Almansa Sobrino * SCTLR2_ELx registers. 183b17fecd6SJavier Almansa Sobrino */ 184b17fecd6SJavier Almansa Sobrino scr_el3 |= SCR_SCTLR2En_BIT; 185b17fecd6SJavier Almansa Sobrino } 186b17fecd6SJavier Almansa Sobrino 187a3effe0aSJavier Almansa Sobrino if (is_feat_d128_supported()) { 188a3effe0aSJavier Almansa Sobrino /* 189a3effe0aSJavier Almansa Sobrino * Set the D128En bit in SCR_EL3 to enable access to 128-bit 190a3effe0aSJavier Almansa Sobrino * versions of TTBR0_EL1, TTBR1_EL1, RCWMASK_EL1, RCWSMASK_EL1, 191a3effe0aSJavier Almansa Sobrino * PAR_EL1 and TTBR1_EL2, TTBR0_EL2 and VTTBR_EL2 registers. 192a3effe0aSJavier Almansa Sobrino */ 193a3effe0aSJavier Almansa Sobrino scr_el3 |= SCR_D128En_BIT; 194a3effe0aSJavier Almansa Sobrino } 195a3effe0aSJavier Almansa Sobrino 1962bbad1d1SZelalem Aweke write_ctx_reg(state, CTX_SCR_EL3, scr_el3); 1978c52ca8cSSona Mathew 1988c52ca8cSSona Mathew if (is_feat_fgt2_supported()) { 1998c52ca8cSSona Mathew fgt2_enable(ctx); 2008c52ca8cSSona Mathew } 2018c52ca8cSSona Mathew 2028c52ca8cSSona Mathew if (is_feat_debugv8p9_supported()) { 2038c52ca8cSSona Mathew debugv8p9_extended_bp_wp_enable(ctx); 2048c52ca8cSSona Mathew } 2058c52ca8cSSona Mathew 20641ae0473SSona Mathew if (is_feat_brbe_supported()) { 20741ae0473SSona Mathew brbe_enable(ctx); 20841ae0473SSona Mathew } 2098c52ca8cSSona Mathew 210*284c01c6SBoyan Karatotev /* 211*284c01c6SBoyan Karatotev * Enable access to TPIDR2_EL0 if SME/SME2 is enabled for Non Secure world. 212*284c01c6SBoyan Karatotev */ 213*284c01c6SBoyan Karatotev if (is_feat_sme_supported()) { 214*284c01c6SBoyan Karatotev sme_enable(ctx); 2152bbad1d1SZelalem Aweke } 216*284c01c6SBoyan Karatotev 217*284c01c6SBoyan Karatotev /* 218*284c01c6SBoyan Karatotev * SPE and TRBE cannot be fully disabled from EL3 registers alone, only 219*284c01c6SBoyan Karatotev * sysreg access can. In case the EL1 controls leave them active on 220*284c01c6SBoyan Karatotev * context switch, we want the owning security state to be NS so Realm 221*284c01c6SBoyan Karatotev * can't be DOSed. 222*284c01c6SBoyan Karatotev */ 223*284c01c6SBoyan Karatotev if (is_feat_spe_supported()) { 224*284c01c6SBoyan Karatotev spe_disable(ctx); 225*284c01c6SBoyan Karatotev } 226*284c01c6SBoyan Karatotev 227*284c01c6SBoyan Karatotev if (is_feat_trbe_supported()) { 228*284c01c6SBoyan Karatotev trbe_disable(ctx); 229*284c01c6SBoyan Karatotev } 230*284c01c6SBoyan Karatotev } 231*284c01c6SBoyan Karatotev #endif /* ENABLE_RME && IMAGE_BL31 */ 2322bbad1d1SZelalem Aweke 2332bbad1d1SZelalem Aweke /****************************************************************************** 2342bbad1d1SZelalem Aweke * This function performs initializations that are specific to NON-SECURE state 2352bbad1d1SZelalem Aweke * and updates the cpu context specified by 'ctx'. 2362bbad1d1SZelalem Aweke *****************************************************************************/ 2372bbad1d1SZelalem Aweke static void setup_ns_context(cpu_context_t *ctx, const struct entry_point_info *ep) 2382bbad1d1SZelalem Aweke { 2392bbad1d1SZelalem Aweke u_register_t scr_el3; 2402bbad1d1SZelalem Aweke el3_state_t *state; 2412bbad1d1SZelalem Aweke 2422bbad1d1SZelalem Aweke state = get_el3state_ctx(ctx); 2432bbad1d1SZelalem Aweke scr_el3 = read_ctx_reg(state, CTX_SCR_EL3); 2442bbad1d1SZelalem Aweke 2452bbad1d1SZelalem Aweke /* SCR_NS: Set the NS bit */ 2462bbad1d1SZelalem Aweke scr_el3 |= SCR_NS_BIT; 2472bbad1d1SZelalem Aweke 248ef0d0e54SGovindraj Raja /* Allow access to Allocation Tags when FEAT_MTE2 is implemented and enabled. */ 249ef0d0e54SGovindraj Raja if (is_feat_mte2_supported()) { 2502bbad1d1SZelalem Aweke scr_el3 |= SCR_ATA_BIT; 251ef0d0e54SGovindraj Raja } 2522bbad1d1SZelalem Aweke 253f0c96a2eSBoyan Karatotev /* 254b0b7609eSBoyan Karatotev * Pointer Authentication feature, if present, is always enabled by 255b0b7609eSBoyan Karatotev * default for Non secure lower exception levels. We do not have an 256b0b7609eSBoyan Karatotev * explicit flag to set it. To prevent the leakage between the worlds 257b0b7609eSBoyan Karatotev * during world switch, we enable it only for the non-secure world. 258b0b7609eSBoyan Karatotev * 259f0c96a2eSBoyan Karatotev * CTX_INCLUDE_PAUTH_REGS flag, is explicitly used to enable for lower 260f0c96a2eSBoyan Karatotev * exception levels of secure and realm worlds. 261f0c96a2eSBoyan Karatotev * 262f0c96a2eSBoyan Karatotev * If the Secure/realm world wants to use pointer authentication, 263f0c96a2eSBoyan Karatotev * CTX_INCLUDE_PAUTH_REGS must be explicitly set to 1, in which case 264f0c96a2eSBoyan Karatotev * it will be enabled globally for all the contexts. 265f0c96a2eSBoyan Karatotev * 266f0c96a2eSBoyan Karatotev * SCR_EL3.API: Set to one to not trap any PAuth instructions at ELs 267f0c96a2eSBoyan Karatotev * other than EL3 268f0c96a2eSBoyan Karatotev * 269f0c96a2eSBoyan Karatotev * SCR_EL3.APK: Set to one to not trap any PAuth key values at ELs other 270f0c96a2eSBoyan Karatotev * than EL3 271f0c96a2eSBoyan Karatotev */ 272b0b7609eSBoyan Karatotev if (!is_ctx_pauth_supported()) { 273f0c96a2eSBoyan Karatotev scr_el3 |= SCR_API_BIT | SCR_APK_BIT; 27479c0c7faSBoyan Karatotev } 275f0c96a2eSBoyan Karatotev 27646cc41d5SManish Pandey #if HANDLE_EA_EL3_FIRST_NS 27746cc41d5SManish Pandey /* SCR_EL3.EA: Route External Abort and SError Interrupt to EL3. */ 27846cc41d5SManish Pandey scr_el3 |= SCR_EA_BIT; 27946cc41d5SManish Pandey #endif 28046cc41d5SManish Pandey 28100e8f79cSManish Pandey #if RAS_TRAP_NS_ERR_REC_ACCESS 28200e8f79cSManish Pandey /* 28300e8f79cSManish Pandey * SCR_EL3.TERR: Trap Error record accesses. Accesses to the RAS ERR 28400e8f79cSManish Pandey * and RAS ERX registers from EL1 and EL2(from any security state) 28500e8f79cSManish Pandey * are trapped to EL3. 28600e8f79cSManish Pandey * Set here to trap only for NS EL1/EL2 28700e8f79cSManish Pandey */ 28800e8f79cSManish Pandey scr_el3 |= SCR_TERR_BIT; 28900e8f79cSManish Pandey #endif 29000e8f79cSManish Pandey 29130019d86SSona Mathew /* CSV2 version 2 and above */ 2927db710f0SAndre Przywara if (is_feat_csv2_2_supported()) { 29301cf14ddSMaksims Svecovs /* Enable access to the SCXTNUM_ELx registers. */ 29401cf14ddSMaksims Svecovs scr_el3 |= SCR_EnSCXT_BIT; 2957db710f0SAndre Przywara } 29601cf14ddSMaksims Svecovs 2972bbad1d1SZelalem Aweke #ifdef IMAGE_BL31 2982bbad1d1SZelalem Aweke /* 2992bbad1d1SZelalem Aweke * SCR_EL3.IRQ, SCR_EL3.FIQ: Enable the physical FIQ and IRQ routing as 3002bbad1d1SZelalem Aweke * indicated by the interrupt routing model for BL31. 3012bbad1d1SZelalem Aweke */ 3022bbad1d1SZelalem Aweke scr_el3 |= get_scr_el3_from_routing_model(NON_SECURE); 3032bbad1d1SZelalem Aweke #endif 3046d0433f0SJayanth Dodderi Chidanand 3056d0433f0SJayanth Dodderi Chidanand if (is_feat_the_supported()) { 3066d0433f0SJayanth Dodderi Chidanand /* Set the RCWMASKEn bit in SCR_EL3 to enable access to 3076d0433f0SJayanth Dodderi Chidanand * RCWMASK_EL1 and RCWSMASK_EL1 registers. 3086d0433f0SJayanth Dodderi Chidanand */ 3096d0433f0SJayanth Dodderi Chidanand scr_el3 |= SCR_RCWMASKEn_BIT; 3106d0433f0SJayanth Dodderi Chidanand } 3116d0433f0SJayanth Dodderi Chidanand 3124ec4e545SJayanth Dodderi Chidanand if (is_feat_sctlr2_supported()) { 3134ec4e545SJayanth Dodderi Chidanand /* Set the SCTLR2En bit in SCR_EL3 to enable access to 3144ec4e545SJayanth Dodderi Chidanand * SCTLR2_ELx registers. 3154ec4e545SJayanth Dodderi Chidanand */ 3164ec4e545SJayanth Dodderi Chidanand scr_el3 |= SCR_SCTLR2En_BIT; 3174ec4e545SJayanth Dodderi Chidanand } 3184ec4e545SJayanth Dodderi Chidanand 31930655136SGovindraj Raja if (is_feat_d128_supported()) { 32030655136SGovindraj Raja /* Set the D128En bit in SCR_EL3 to enable access to 128-bit 32130655136SGovindraj Raja * versions of TTBR0_EL1, TTBR1_EL1, RCWMASK_EL1, RCWSMASK_EL1, 32230655136SGovindraj Raja * PAR_EL1 and TTBR1_EL2, TTBR0_EL2 and VTTBR_EL2 registers. 32330655136SGovindraj Raja */ 32430655136SGovindraj Raja scr_el3 |= SCR_D128En_BIT; 32530655136SGovindraj Raja } 32630655136SGovindraj Raja 327a57e18e4SArvind Ram Prakash if (is_feat_fpmr_supported()) { 328a57e18e4SArvind Ram Prakash /* Set the EnFPM bit in SCR_EL3 to enable access to FPMR 329a57e18e4SArvind Ram Prakash * register. 330a57e18e4SArvind Ram Prakash */ 331a57e18e4SArvind Ram Prakash scr_el3 |= SCR_EnFPM_BIT; 332a57e18e4SArvind Ram Prakash } 333a57e18e4SArvind Ram Prakash 3342bbad1d1SZelalem Aweke write_ctx_reg(state, CTX_SCR_EL3, scr_el3); 3358b95e848SZelalem Aweke 3368b95e848SZelalem Aweke /* Initialize EL2 context registers */ 337a0674ab0SJayanth Dodderi Chidanand #if (CTX_INCLUDE_EL2_REGS && IMAGE_BL31) 338ddb615b4SJuan Pablo Conde if (is_feat_hcx_supported()) { 339ddb615b4SJuan Pablo Conde /* 340ddb615b4SJuan Pablo Conde * Initialize register HCRX_EL2 with its init value. 341ddb615b4SJuan Pablo Conde * As the value of HCRX_EL2 is UNKNOWN on reset, there is a 342ddb615b4SJuan Pablo Conde * chance that this can lead to unexpected behavior in lower 343ddb615b4SJuan Pablo Conde * ELs that have not been updated since the introduction of 344ddb615b4SJuan Pablo Conde * this feature if not properly initialized, especially when 345ddb615b4SJuan Pablo Conde * it comes to those bits that enable/disable traps. 346ddb615b4SJuan Pablo Conde */ 347d6af2344SJayanth Dodderi Chidanand write_el2_ctx_hcx(get_el2_sysregs_ctx(ctx), hcrx_el2, 348ddb615b4SJuan Pablo Conde HCRX_EL2_INIT_VAL); 349ddb615b4SJuan Pablo Conde } 3504a530b4cSJuan Pablo Conde 3514a530b4cSJuan Pablo Conde if (is_feat_fgt_supported()) { 3524a530b4cSJuan Pablo Conde /* 3534a530b4cSJuan Pablo Conde * Initialize HFG*_EL2 registers with a default value so legacy 3544a530b4cSJuan Pablo Conde * systems unaware of FEAT_FGT do not get trapped due to their lack 3554a530b4cSJuan Pablo Conde * of initialization for this feature. 3564a530b4cSJuan Pablo Conde */ 357d6af2344SJayanth Dodderi Chidanand write_el2_ctx_fgt(get_el2_sysregs_ctx(ctx), hfgitr_el2, 3584a530b4cSJuan Pablo Conde HFGITR_EL2_INIT_VAL); 359d6af2344SJayanth Dodderi Chidanand write_el2_ctx_fgt(get_el2_sysregs_ctx(ctx), hfgrtr_el2, 3604a530b4cSJuan Pablo Conde HFGRTR_EL2_INIT_VAL); 361d6af2344SJayanth Dodderi Chidanand write_el2_ctx_fgt(get_el2_sysregs_ctx(ctx), hfgwtr_el2, 3624a530b4cSJuan Pablo Conde HFGWTR_EL2_INIT_VAL); 3634a530b4cSJuan Pablo Conde } 364a0674ab0SJayanth Dodderi Chidanand #else 365a0674ab0SJayanth Dodderi Chidanand /* Initialize EL1 context registers */ 366a0674ab0SJayanth Dodderi Chidanand setup_el1_context(ctx, ep); 367a0674ab0SJayanth Dodderi Chidanand #endif /* (CTX_INCLUDE_EL2_REGS && IMAGE_BL31) */ 36824a70738SBoyan Karatotev 36924a70738SBoyan Karatotev manage_extensions_nonsecure(ctx); 370532ed618SSoby Mathew } 371532ed618SSoby Mathew 372532ed618SSoby Mathew /******************************************************************************* 3732bbad1d1SZelalem Aweke * The following function performs initialization of the cpu_context 'ctx' 3742bbad1d1SZelalem Aweke * for first use that is common to all security states, and sets the 3752bbad1d1SZelalem Aweke * initial entrypoint state as specified by the entry_point_info structure. 376532ed618SSoby Mathew * 3778aabea33SPaul Beesley * The EE and ST attributes are used to configure the endianness and secure 378532ed618SSoby Mathew * timer availability for the new execution context. 379532ed618SSoby Mathew ******************************************************************************/ 3802bbad1d1SZelalem Aweke static void setup_context_common(cpu_context_t *ctx, const entry_point_info_t *ep) 381532ed618SSoby Mathew { 382f1be00daSLouis Mayencourt u_register_t scr_el3; 383123002f9SJayanth Dodderi Chidanand u_register_t mdcr_el3; 384532ed618SSoby Mathew el3_state_t *state; 385532ed618SSoby Mathew gp_regs_t *gp_regs; 386532ed618SSoby Mathew 387f0c96a2eSBoyan Karatotev state = get_el3state_ctx(ctx); 388f0c96a2eSBoyan Karatotev 389532ed618SSoby Mathew /* Clear any residual register values from the context */ 39032f0d3c6SDouglas Raillard zeromem(ctx, sizeof(*ctx)); 391532ed618SSoby Mathew 392532ed618SSoby Mathew /* 3935e8cc727SBoyan Karatotev * The lower-EL context is zeroed so that no stale values leak to a world. 3945e8cc727SBoyan Karatotev * It is assumed that an all-zero lower-EL context is good enough for it 3955e8cc727SBoyan Karatotev * to boot correctly. However, there are very few registers where this 3965e8cc727SBoyan Karatotev * is not true and some values need to be recreated. 3975e8cc727SBoyan Karatotev */ 398a0674ab0SJayanth Dodderi Chidanand #if (CTX_INCLUDE_EL2_REGS && IMAGE_BL31) 3995e8cc727SBoyan Karatotev el2_sysregs_t *el2_ctx = get_el2_sysregs_ctx(ctx); 4005e8cc727SBoyan Karatotev 4015e8cc727SBoyan Karatotev /* 4025e8cc727SBoyan Karatotev * These bits are set in the gicv3 driver. Losing them (especially the 4035e8cc727SBoyan Karatotev * SRE bit) is problematic for all worlds. Henceforth recreate them. 4045e8cc727SBoyan Karatotev */ 405d6af2344SJayanth Dodderi Chidanand u_register_t icc_sre_el2_val = ICC_SRE_DIB_BIT | ICC_SRE_DFB_BIT | 4065e8cc727SBoyan Karatotev ICC_SRE_EN_BIT | ICC_SRE_SRE_BIT; 407d6af2344SJayanth Dodderi Chidanand write_el2_ctx_common(el2_ctx, icc_sre_el2, icc_sre_el2_val); 4080aa3284aSJagdish Gediya 4090aa3284aSJagdish Gediya /* 4100aa3284aSJagdish Gediya * The actlr_el2 register can be initialized in platform's reset handler 4110aa3284aSJagdish Gediya * and it may contain access control bits (e.g. CLUSTERPMUEN bit). 4120aa3284aSJagdish Gediya */ 4130aa3284aSJagdish Gediya write_el2_ctx_common(el2_ctx, actlr_el2, read_actlr_el2()); 414a0674ab0SJayanth Dodderi Chidanand #endif /* (CTX_INCLUDE_EL2_REGS && IMAGE_BL31) */ 4155e8cc727SBoyan Karatotev 4165c52d7e5SBoyan Karatotev /* Start with a clean SCR_EL3 copy as all relevant values are set */ 4175c52d7e5SBoyan Karatotev scr_el3 = SCR_RESET_VAL; 418c5ea4f8aSZelalem Aweke 41918f2efd6SDavid Cunado /* 420f0c96a2eSBoyan Karatotev * SCR_EL3.TWE: Set to zero so that execution of WFE instructions at 421f0c96a2eSBoyan Karatotev * EL2, EL1 and EL0 are not trapped to EL3. 422f0c96a2eSBoyan Karatotev * 423f0c96a2eSBoyan Karatotev * SCR_EL3.TWI: Set to zero so that execution of WFI instructions at 424f0c96a2eSBoyan Karatotev * EL2, EL1 and EL0 are not trapped to EL3. 425f0c96a2eSBoyan Karatotev * 426f0c96a2eSBoyan Karatotev * SCR_EL3.SMD: Set to zero to enable SMC calls at EL1 and above, from 427f0c96a2eSBoyan Karatotev * both Security states and both Execution states. 428f0c96a2eSBoyan Karatotev * 429f0c96a2eSBoyan Karatotev * SCR_EL3.SIF: Set to one to disable secure instruction execution from 430f0c96a2eSBoyan Karatotev * Non-secure memory. 431f0c96a2eSBoyan Karatotev */ 432f0c96a2eSBoyan Karatotev scr_el3 &= ~(SCR_TWE_BIT | SCR_TWI_BIT | SCR_SMD_BIT); 433f0c96a2eSBoyan Karatotev 434f0c96a2eSBoyan Karatotev scr_el3 |= SCR_SIF_BIT; 435f0c96a2eSBoyan Karatotev 436f0c96a2eSBoyan Karatotev /* 43718f2efd6SDavid Cunado * SCR_EL3.RW: Set the execution state, AArch32 or AArch64, for next 43818f2efd6SDavid Cunado * Exception level as specified by SPSR. 43918f2efd6SDavid Cunado */ 440c5ea4f8aSZelalem Aweke if (GET_RW(ep->spsr) == MODE_RW_64) { 441532ed618SSoby Mathew scr_el3 |= SCR_RW_BIT; 442c5ea4f8aSZelalem Aweke } 4432bbad1d1SZelalem Aweke 44418f2efd6SDavid Cunado /* 44518f2efd6SDavid Cunado * SCR_EL3.ST: Traps Secure EL1 accesses to the Counter-timer Physical 44618f2efd6SDavid Cunado * Secure timer registers to EL3, from AArch64 state only, if specified 447b515f541SZelalem Aweke * by the entrypoint attributes. If SEL2 is present and enabled, the ST 448b515f541SZelalem Aweke * bit always behaves as 1 (i.e. secure physical timer register access 449b515f541SZelalem Aweke * is not trapped) 45018f2efd6SDavid Cunado */ 451c5ea4f8aSZelalem Aweke if (EP_GET_ST(ep->h.attr) != 0U) { 452532ed618SSoby Mathew scr_el3 |= SCR_ST_BIT; 453c5ea4f8aSZelalem Aweke } 454532ed618SSoby Mathew 455cb4ec47bSjohpow01 /* 456cb4ec47bSjohpow01 * If FEAT_HCX is enabled, enable access to HCRX_EL2 by setting 457cb4ec47bSjohpow01 * SCR_EL3.HXEn. 458cb4ec47bSjohpow01 */ 459c5a3ebbdSAndre Przywara if (is_feat_hcx_supported()) { 460cb4ec47bSjohpow01 scr_el3 |= SCR_HXEn_BIT; 461c5a3ebbdSAndre Przywara } 462cb4ec47bSjohpow01 463ff86e0b4SJuan Pablo Conde /* 46419d52a83SAndre Przywara * If FEAT_LS64_ACCDATA is enabled, enable access to ACCDATA_EL1 by 46519d52a83SAndre Przywara * setting SCR_EL3.ADEn and allow the ST64BV0 instruction by setting 46619d52a83SAndre Przywara * SCR_EL3.EnAS0. 46719d52a83SAndre Przywara */ 46819d52a83SAndre Przywara if (is_feat_ls64_accdata_supported()) { 46919d52a83SAndre Przywara scr_el3 |= SCR_ADEn_BIT | SCR_EnAS0_BIT; 47019d52a83SAndre Przywara } 47119d52a83SAndre Przywara 47219d52a83SAndre Przywara /* 473ff86e0b4SJuan Pablo Conde * If FEAT_RNG_TRAP is enabled, all reads of the RNDR and RNDRRS 474ff86e0b4SJuan Pablo Conde * registers are trapped to EL3. 475ff86e0b4SJuan Pablo Conde */ 47679c0c7faSBoyan Karatotev if (is_feat_rng_trap_supported()) { 477ff86e0b4SJuan Pablo Conde scr_el3 |= SCR_TRNDR_BIT; 47879c0c7faSBoyan Karatotev } 479ff86e0b4SJuan Pablo Conde 4801a7c1cfeSJeenu Viswambharan #if FAULT_INJECTION_SUPPORT 4811a7c1cfeSJeenu Viswambharan /* Enable fault injection from lower ELs */ 4821a7c1cfeSJeenu Viswambharan scr_el3 |= SCR_FIEN_BIT; 4831a7c1cfeSJeenu Viswambharan #endif 4841a7c1cfeSJeenu Viswambharan 485f0c96a2eSBoyan Karatotev /* 486f0c96a2eSBoyan Karatotev * Enable Pointer Authentication globally for all the worlds. 487f0c96a2eSBoyan Karatotev * 488f0c96a2eSBoyan Karatotev * SCR_EL3.API: Set to one to not trap any PAuth instructions at ELs 489f0c96a2eSBoyan Karatotev * other than EL3 490f0c96a2eSBoyan Karatotev * 491f0c96a2eSBoyan Karatotev * SCR_EL3.APK: Set to one to not trap any PAuth key values at ELs other 492f0c96a2eSBoyan Karatotev * than EL3 493f0c96a2eSBoyan Karatotev */ 494b0b7609eSBoyan Karatotev if (is_ctx_pauth_supported()) { 495f0c96a2eSBoyan Karatotev scr_el3 |= SCR_API_BIT | SCR_APK_BIT; 49679c0c7faSBoyan Karatotev } 497f0c96a2eSBoyan Karatotev 4985283962eSAntonio Nino Diaz /* 499062b6c6bSMark Brown * SCR_EL3.PIEN: Enable permission indirection and overlay 500062b6c6bSMark Brown * registers for AArch64 if present. 501062b6c6bSMark Brown */ 502062b6c6bSMark Brown if (is_feat_sxpie_supported() || is_feat_sxpoe_supported()) { 503062b6c6bSMark Brown scr_el3 |= SCR_PIEN_BIT; 504062b6c6bSMark Brown } 505062b6c6bSMark Brown 506062b6c6bSMark Brown /* 507688ab57bSMark Brown * SCR_EL3.GCSEn: Enable GCS registers for AArch64 if present. 508688ab57bSMark Brown */ 509688ab57bSMark Brown if ((is_feat_gcs_supported()) && (GET_RW(ep->spsr) == MODE_RW_64)) { 510688ab57bSMark Brown scr_el3 |= SCR_GCSEn_BIT; 511688ab57bSMark Brown } 512688ab57bSMark Brown 513688ab57bSMark Brown /* 51418f2efd6SDavid Cunado * SCR_EL3.HCE: Enable HVC instructions if next execution state is 51518f2efd6SDavid Cunado * AArch64 and next EL is EL2, or if next execution state is AArch32 and 51618f2efd6SDavid Cunado * next mode is Hyp. 517110ee433SJimmy Brisson * SCR_EL3.FGTEn: Enable Fine Grained Virtualization Traps under the 518110ee433SJimmy Brisson * same conditions as HVC instructions and when the processor supports 519110ee433SJimmy Brisson * ARMv8.6-FGT. 52029d0ee54SJimmy Brisson * SCR_EL3.ECVEn: Enable Enhanced Counter Virtualization (ECV) 52129d0ee54SJimmy Brisson * CNTPOFF_EL2 register under the same conditions as HVC instructions 52229d0ee54SJimmy Brisson * and when the processor supports ECV. 523532ed618SSoby Mathew */ 524a0fee747SAntonio Nino Diaz if (((GET_RW(ep->spsr) == MODE_RW_64) && (GET_EL(ep->spsr) == MODE_EL2)) 525a0fee747SAntonio Nino Diaz || ((GET_RW(ep->spsr) != MODE_RW_64) 526a0fee747SAntonio Nino Diaz && (GET_M32(ep->spsr) == MODE32_hyp))) { 527532ed618SSoby Mathew scr_el3 |= SCR_HCE_BIT; 528110ee433SJimmy Brisson 529ce485955SAndre Przywara if (is_feat_fgt_supported()) { 530110ee433SJimmy Brisson scr_el3 |= SCR_FGTEN_BIT; 531110ee433SJimmy Brisson } 53229d0ee54SJimmy Brisson 533b8f03d29SAndre Przywara if (is_feat_ecv_supported()) { 53429d0ee54SJimmy Brisson scr_el3 |= SCR_ECVEN_BIT; 53529d0ee54SJimmy Brisson } 536532ed618SSoby Mathew } 537532ed618SSoby Mathew 5386cac724dSjohpow01 /* Enable WFE trap delay in SCR_EL3 if supported and configured */ 5391223d2a0SAndre Przywara if (is_feat_twed_supported()) { 5406cac724dSjohpow01 /* Set delay in SCR_EL3 */ 5416cac724dSjohpow01 scr_el3 &= ~(SCR_TWEDEL_MASK << SCR_TWEDEL_SHIFT); 542781d07a4SJayanth Dodderi Chidanand scr_el3 |= ((TWED_DELAY & SCR_TWEDEL_MASK) 5436cac724dSjohpow01 << SCR_TWEDEL_SHIFT); 5446cac724dSjohpow01 5456cac724dSjohpow01 /* Enable WFE delay */ 5466cac724dSjohpow01 scr_el3 |= SCR_TWEDEn_BIT; 5471223d2a0SAndre Przywara } 5486cac724dSjohpow01 5499f4b6259SJayanth Dodderi Chidanand #if IMAGE_BL31 && defined(SPD_spmd) && SPMD_SPM_AT_SEL2 5509f4b6259SJayanth Dodderi Chidanand /* Enable S-EL2 if FEAT_SEL2 is implemented for all the contexts. */ 5519f4b6259SJayanth Dodderi Chidanand if (is_feat_sel2_supported()) { 5529f4b6259SJayanth Dodderi Chidanand scr_el3 |= SCR_EEL2_BIT; 5539f4b6259SJayanth Dodderi Chidanand } 5549f4b6259SJayanth Dodderi Chidanand #endif /* (IMAGE_BL31 && defined(SPD_spmd) && SPMD_SPM_AT_SEL2) */ 5559f4b6259SJayanth Dodderi Chidanand 5567e84f3cfSTushar Khandelwal if (is_feat_mec_supported()) { 5577e84f3cfSTushar Khandelwal scr_el3 |= SCR_MECEn_BIT; 5587e84f3cfSTushar Khandelwal } 5597e84f3cfSTushar Khandelwal 56018f2efd6SDavid Cunado /* 561e290a8fcSAlexei Fedorov * Populate EL3 state so that we've the right context 562e290a8fcSAlexei Fedorov * before doing ERET 5633e61b2b5SDavid Cunado */ 564532ed618SSoby Mathew write_ctx_reg(state, CTX_SCR_EL3, scr_el3); 565532ed618SSoby Mathew write_ctx_reg(state, CTX_ELR_EL3, ep->pc); 566532ed618SSoby Mathew write_ctx_reg(state, CTX_SPSR_EL3, ep->spsr); 567532ed618SSoby Mathew 568123002f9SJayanth Dodderi Chidanand /* Start with a clean MDCR_EL3 copy as all relevant values are set */ 569123002f9SJayanth Dodderi Chidanand mdcr_el3 = MDCR_EL3_RESET_VAL; 570123002f9SJayanth Dodderi Chidanand 571123002f9SJayanth Dodderi Chidanand /* --------------------------------------------------------------------- 572123002f9SJayanth Dodderi Chidanand * Initialise MDCR_EL3, setting all fields rather than relying on hw. 573123002f9SJayanth Dodderi Chidanand * Some fields are architecturally UNKNOWN on reset. 574123002f9SJayanth Dodderi Chidanand * 575123002f9SJayanth Dodderi Chidanand * MDCR_EL3.SDD: Set to one to disable AArch64 Secure self-hosted debug. 576123002f9SJayanth Dodderi Chidanand * Debug exceptions, other than Breakpoint Instruction exceptions, are 577123002f9SJayanth Dodderi Chidanand * disabled from all ELs in Secure state. 578123002f9SJayanth Dodderi Chidanand * 579123002f9SJayanth Dodderi Chidanand * MDCR_EL3.SPD32: Set to 0b10 to disable AArch32 Secure self-hosted 580123002f9SJayanth Dodderi Chidanand * privileged debug from S-EL1. 581123002f9SJayanth Dodderi Chidanand * 582123002f9SJayanth Dodderi Chidanand * MDCR_EL3.TDOSA: Set to zero so that EL2 and EL2 System register 583123002f9SJayanth Dodderi Chidanand * access to the powerdown debug registers do not trap to EL3. 584123002f9SJayanth Dodderi Chidanand * 585123002f9SJayanth Dodderi Chidanand * MDCR_EL3.TDA: Set to zero to allow EL0, EL1 and EL2 access to the 586123002f9SJayanth Dodderi Chidanand * debug registers, other than those registers that are controlled by 587123002f9SJayanth Dodderi Chidanand * MDCR_EL3.TDOSA. 588123002f9SJayanth Dodderi Chidanand */ 589123002f9SJayanth Dodderi Chidanand mdcr_el3 |= ((MDCR_SDD_BIT | MDCR_SPD32(MDCR_SPD32_DISABLE)) 590123002f9SJayanth Dodderi Chidanand & ~(MDCR_TDA_BIT | MDCR_TDOSA_BIT)) ; 591123002f9SJayanth Dodderi Chidanand write_ctx_reg(state, CTX_MDCR_EL3, mdcr_el3); 592123002f9SJayanth Dodderi Chidanand 59379c0c7faSBoyan Karatotev #if IMAGE_BL31 59479c0c7faSBoyan Karatotev /* Enable FEAT_TRF for Non-Secure and prohibit for Secure state. */ 59579c0c7faSBoyan Karatotev if (is_feat_trf_supported()) { 59679c0c7faSBoyan Karatotev trf_enable(ctx); 59779c0c7faSBoyan Karatotev } 598c95aa2ebSMateusz Sulimowicz 599ef738d19SManish Pandey if (is_feat_tcr2_supported()) { 600ef738d19SManish Pandey tcr2_enable(ctx); 601ef738d19SManish Pandey } 602ef738d19SManish Pandey 603c95aa2ebSMateusz Sulimowicz pmuv3_enable(ctx); 604*284c01c6SBoyan Karatotev 605*284c01c6SBoyan Karatotev #if CTX_INCLUDE_EL2_REGS 606*284c01c6SBoyan Karatotev /* 607*284c01c6SBoyan Karatotev * Initialize SCTLR_EL2 context register with reset value. 608*284c01c6SBoyan Karatotev */ 609*284c01c6SBoyan Karatotev write_el2_ctx_common(get_el2_sysregs_ctx(ctx), sctlr_el2, SCTLR_EL2_RES1); 610*284c01c6SBoyan Karatotev #endif /* CTX_INCLUDE_EL2_REGS */ 61179c0c7faSBoyan Karatotev #endif /* IMAGE_BL31 */ 612123002f9SJayanth Dodderi Chidanand 613532ed618SSoby Mathew /* 614532ed618SSoby Mathew * Store the X0-X7 value from the entrypoint into the context 615532ed618SSoby Mathew * Use memcpy as we are in control of the layout of the structures 616532ed618SSoby Mathew */ 617532ed618SSoby Mathew gp_regs = get_gpregs_ctx(ctx); 618532ed618SSoby Mathew memcpy(gp_regs, (void *)&ep->args, sizeof(aapcs64_params_t)); 619532ed618SSoby Mathew } 620532ed618SSoby Mathew 621532ed618SSoby Mathew /******************************************************************************* 6222bbad1d1SZelalem Aweke * Context management library initialization routine. This library is used by 6232bbad1d1SZelalem Aweke * runtime services to share pointers to 'cpu_context' structures for secure 6242bbad1d1SZelalem Aweke * non-secure and realm states. Management of the structures and their associated 6252bbad1d1SZelalem Aweke * memory is not done by the context management library e.g. the PSCI service 6262bbad1d1SZelalem Aweke * manages the cpu context used for entry from and exit to the non-secure state. 6272bbad1d1SZelalem Aweke * The Secure payload dispatcher service manages the context(s) corresponding to 6282bbad1d1SZelalem Aweke * the secure state. It also uses this library to get access to the non-secure 6292bbad1d1SZelalem Aweke * state cpu context pointers. 6302bbad1d1SZelalem Aweke * Lastly, this library provides the API to make SP_EL3 point to the cpu context 6312bbad1d1SZelalem Aweke * which will be used for programming an entry into a lower EL. The same context 6322bbad1d1SZelalem Aweke * will be used to save state upon exception entry from that EL. 6332bbad1d1SZelalem Aweke ******************************************************************************/ 6342bbad1d1SZelalem Aweke void __init cm_init(void) 6352bbad1d1SZelalem Aweke { 6362bbad1d1SZelalem Aweke /* 6371b491eeaSElyes Haouas * The context management library has only global data to initialize, but 6382bbad1d1SZelalem Aweke * that will be done when the BSS is zeroed out. 6392bbad1d1SZelalem Aweke */ 6402bbad1d1SZelalem Aweke } 6412bbad1d1SZelalem Aweke 6422bbad1d1SZelalem Aweke /******************************************************************************* 6432bbad1d1SZelalem Aweke * This is the high-level function used to initialize the cpu_context 'ctx' for 6442bbad1d1SZelalem Aweke * first use. It performs initializations that are common to all security states 6452bbad1d1SZelalem Aweke * and initializations specific to the security state specified in 'ep' 6462bbad1d1SZelalem Aweke ******************************************************************************/ 6472bbad1d1SZelalem Aweke void cm_setup_context(cpu_context_t *ctx, const entry_point_info_t *ep) 6482bbad1d1SZelalem Aweke { 649f05b4894SMaheedhar Bollapalli size_t security_state; 6502bbad1d1SZelalem Aweke 6512bbad1d1SZelalem Aweke assert(ctx != NULL); 6522bbad1d1SZelalem Aweke 6532bbad1d1SZelalem Aweke /* 6542bbad1d1SZelalem Aweke * Perform initializations that are common 6552bbad1d1SZelalem Aweke * to all security states 6562bbad1d1SZelalem Aweke */ 6572bbad1d1SZelalem Aweke setup_context_common(ctx, ep); 6582bbad1d1SZelalem Aweke 6592bbad1d1SZelalem Aweke security_state = GET_SECURITY_STATE(ep->h.attr); 6602bbad1d1SZelalem Aweke 6612bbad1d1SZelalem Aweke /* Perform security state specific initializations */ 6622bbad1d1SZelalem Aweke switch (security_state) { 6632bbad1d1SZelalem Aweke case SECURE: 6642bbad1d1SZelalem Aweke setup_secure_context(ctx, ep); 6652bbad1d1SZelalem Aweke break; 666*284c01c6SBoyan Karatotev #if ENABLE_RME && IMAGE_BL31 6672bbad1d1SZelalem Aweke case REALM: 6682bbad1d1SZelalem Aweke setup_realm_context(ctx, ep); 6692bbad1d1SZelalem Aweke break; 6702bbad1d1SZelalem Aweke #endif 6712bbad1d1SZelalem Aweke case NON_SECURE: 6722bbad1d1SZelalem Aweke setup_ns_context(ctx, ep); 6732bbad1d1SZelalem Aweke break; 6742bbad1d1SZelalem Aweke default: 6752bbad1d1SZelalem Aweke ERROR("Invalid security state\n"); 6762bbad1d1SZelalem Aweke panic(); 6772bbad1d1SZelalem Aweke break; 6782bbad1d1SZelalem Aweke } 6792bbad1d1SZelalem Aweke } 6802bbad1d1SZelalem Aweke 6812bbad1d1SZelalem Aweke /******************************************************************************* 68224a70738SBoyan Karatotev * Enable architecture extensions for EL3 execution. This function only updates 68324a70738SBoyan Karatotev * registers in-place which are expected to either never change or be 68483ec7e45SBoyan Karatotev * overwritten by el3_exit. Expects the core_pos of the current core as argument. 68524a70738SBoyan Karatotev ******************************************************************************/ 68624a70738SBoyan Karatotev #if IMAGE_BL31 68783ec7e45SBoyan Karatotev void cm_manage_extensions_el3(unsigned int my_idx) 68824a70738SBoyan Karatotev { 6890a580b51SBoyan Karatotev if (is_feat_sve_supported()) { 6900a580b51SBoyan Karatotev sve_init_el3(); 6910a580b51SBoyan Karatotev } 6920a580b51SBoyan Karatotev 6934085a02cSBoyan Karatotev if (is_feat_amu_supported()) { 69483ec7e45SBoyan Karatotev amu_init_el3(my_idx); 6954085a02cSBoyan Karatotev } 6964085a02cSBoyan Karatotev 69760d330dcSBoyan Karatotev if (is_feat_sme_supported()) { 69860d330dcSBoyan Karatotev sme_init_el3(); 69960d330dcSBoyan Karatotev } 70060d330dcSBoyan Karatotev 7014274b526SArvind Ram Prakash if (is_feat_fgwte3_supported()) { 7024274b526SArvind Ram Prakash write_fgwte3_el3(FGWTE3_EL3_EARLY_INIT_VAL); 7034274b526SArvind Ram Prakash } 70460d330dcSBoyan Karatotev pmuv3_init_el3(); 70524a70738SBoyan Karatotev } 70624a70738SBoyan Karatotev 7074087ed6cSJayanth Dodderi Chidanand /****************************************************************************** 7084087ed6cSJayanth Dodderi Chidanand * Function to initialise the registers with the RESET values in the context 7094087ed6cSJayanth Dodderi Chidanand * memory, which are maintained per world. 7104087ed6cSJayanth Dodderi Chidanand ******************************************************************************/ 7116eafc060SBoyan Karatotev static void cm_el3_arch_init_per_world(per_world_context_t *per_world_ctx) 7124087ed6cSJayanth Dodderi Chidanand { 7134087ed6cSJayanth Dodderi Chidanand /* 7144087ed6cSJayanth Dodderi Chidanand * Initialise CPTR_EL3, setting all fields rather than relying on hw. 7154087ed6cSJayanth Dodderi Chidanand * 7164087ed6cSJayanth Dodderi Chidanand * CPTR_EL3.TFP: Set to zero so that accesses to the V- or Z- registers 7174087ed6cSJayanth Dodderi Chidanand * by Advanced SIMD, floating-point or SVE instructions (if 7184087ed6cSJayanth Dodderi Chidanand * implemented) do not trap to EL3. 7194087ed6cSJayanth Dodderi Chidanand * 7204087ed6cSJayanth Dodderi Chidanand * CPTR_EL3.TCPAC: Set to zero so that accesses to CPACR_EL1, 7214087ed6cSJayanth Dodderi Chidanand * CPTR_EL2,CPACR, or HCPTR do not trap to EL3. 7224087ed6cSJayanth Dodderi Chidanand */ 7234087ed6cSJayanth Dodderi Chidanand uint64_t cptr_el3 = CPTR_EL3_RESET_VAL & ~(TCPAC_BIT | TFP_BIT); 724ac4f6aafSArvind Ram Prakash 7254087ed6cSJayanth Dodderi Chidanand per_world_ctx->ctx_cptr_el3 = cptr_el3; 726ac4f6aafSArvind Ram Prakash 727ac4f6aafSArvind Ram Prakash /* 728ac4f6aafSArvind Ram Prakash * Initialize MPAM3_EL3 to its default reset value 729ac4f6aafSArvind Ram Prakash * 730ac4f6aafSArvind Ram Prakash * MPAM3_EL3_RESET_VAL sets the MPAM3_EL3.TRAPLOWER bit that forces 731ac4f6aafSArvind Ram Prakash * all lower ELn MPAM3_EL3 register access to, trap to EL3 732ac4f6aafSArvind Ram Prakash */ 733ac4f6aafSArvind Ram Prakash 734ac4f6aafSArvind Ram Prakash per_world_ctx->ctx_mpam3_el3 = MPAM3_EL3_RESET_VAL; 7354087ed6cSJayanth Dodderi Chidanand } 7364087ed6cSJayanth Dodderi Chidanand 73724a70738SBoyan Karatotev /******************************************************************************* 738461c0a5dSElizabeth Ho * Initialise per_world_context for Non-Secure world. 739461c0a5dSElizabeth Ho * This function enables the architecture extensions, which have same value 740461c0a5dSElizabeth Ho * across the cores for the non-secure world. 741461c0a5dSElizabeth Ho ******************************************************************************/ 7426eafc060SBoyan Karatotev static void manage_extensions_nonsecure_per_world(void) 743461c0a5dSElizabeth Ho { 7444087ed6cSJayanth Dodderi Chidanand cm_el3_arch_init_per_world(&per_world_context[CPU_CONTEXT_NS]); 7454087ed6cSJayanth Dodderi Chidanand 746461c0a5dSElizabeth Ho if (is_feat_sme_supported()) { 747461c0a5dSElizabeth Ho sme_enable_per_world(&per_world_context[CPU_CONTEXT_NS]); 748461c0a5dSElizabeth Ho } 749461c0a5dSElizabeth Ho 750461c0a5dSElizabeth Ho if (is_feat_sve_supported()) { 751461c0a5dSElizabeth Ho sve_enable_per_world(&per_world_context[CPU_CONTEXT_NS]); 752461c0a5dSElizabeth Ho } 753461c0a5dSElizabeth Ho 754461c0a5dSElizabeth Ho if (is_feat_amu_supported()) { 755461c0a5dSElizabeth Ho amu_enable_per_world(&per_world_context[CPU_CONTEXT_NS]); 756461c0a5dSElizabeth Ho } 757461c0a5dSElizabeth Ho 758461c0a5dSElizabeth Ho if (is_feat_sys_reg_trace_supported()) { 759461c0a5dSElizabeth Ho sys_reg_trace_enable_per_world(&per_world_context[CPU_CONTEXT_NS]); 760461c0a5dSElizabeth Ho } 761ac4f6aafSArvind Ram Prakash 762ac4f6aafSArvind Ram Prakash if (is_feat_mpam_supported()) { 763ac4f6aafSArvind Ram Prakash mpam_enable_per_world(&per_world_context[CPU_CONTEXT_NS]); 764ac4f6aafSArvind Ram Prakash } 765a57e18e4SArvind Ram Prakash 766a57e18e4SArvind Ram Prakash if (is_feat_fpmr_supported()) { 767a57e18e4SArvind Ram Prakash fpmr_enable_per_world(&per_world_context[CPU_CONTEXT_NS]); 768a57e18e4SArvind Ram Prakash } 769461c0a5dSElizabeth Ho } 770461c0a5dSElizabeth Ho 771461c0a5dSElizabeth Ho /******************************************************************************* 772461c0a5dSElizabeth Ho * Initialise per_world_context for Secure world. 773461c0a5dSElizabeth Ho * This function enables the architecture extensions, which have same value 774461c0a5dSElizabeth Ho * across the cores for the secure world. 775461c0a5dSElizabeth Ho ******************************************************************************/ 776461c0a5dSElizabeth Ho static void manage_extensions_secure_per_world(void) 777461c0a5dSElizabeth Ho { 7784087ed6cSJayanth Dodderi Chidanand cm_el3_arch_init_per_world(&per_world_context[CPU_CONTEXT_SECURE]); 7794087ed6cSJayanth Dodderi Chidanand 780461c0a5dSElizabeth Ho if (is_feat_sme_supported()) { 781461c0a5dSElizabeth Ho 782461c0a5dSElizabeth Ho if (ENABLE_SME_FOR_SWD) { 783461c0a5dSElizabeth Ho /* 784461c0a5dSElizabeth Ho * Enable SME, SVE, FPU/SIMD in secure context, SPM must ensure 785461c0a5dSElizabeth Ho * SME, SVE, and FPU/SIMD context properly managed. 786461c0a5dSElizabeth Ho */ 787461c0a5dSElizabeth Ho sme_enable_per_world(&per_world_context[CPU_CONTEXT_SECURE]); 788461c0a5dSElizabeth Ho } else { 789461c0a5dSElizabeth Ho /* 790461c0a5dSElizabeth Ho * Disable SME, SVE, FPU/SIMD in secure context so non-secure 791461c0a5dSElizabeth Ho * world can safely use the associated registers. 792461c0a5dSElizabeth Ho */ 793461c0a5dSElizabeth Ho sme_disable_per_world(&per_world_context[CPU_CONTEXT_SECURE]); 794461c0a5dSElizabeth Ho } 795461c0a5dSElizabeth Ho } 796461c0a5dSElizabeth Ho if (is_feat_sve_supported()) { 797461c0a5dSElizabeth Ho if (ENABLE_SVE_FOR_SWD) { 798461c0a5dSElizabeth Ho /* 799461c0a5dSElizabeth Ho * Enable SVE and FPU in secure context, SPM must ensure 800461c0a5dSElizabeth Ho * that the SVE and FPU register contexts are properly managed. 801461c0a5dSElizabeth Ho */ 802461c0a5dSElizabeth Ho sve_enable_per_world(&per_world_context[CPU_CONTEXT_SECURE]); 803461c0a5dSElizabeth Ho } else { 804461c0a5dSElizabeth Ho /* 805461c0a5dSElizabeth Ho * Disable SVE and FPU in secure context so non-secure world 806461c0a5dSElizabeth Ho * can safely use them. 807461c0a5dSElizabeth Ho */ 808461c0a5dSElizabeth Ho sve_disable_per_world(&per_world_context[CPU_CONTEXT_SECURE]); 809461c0a5dSElizabeth Ho } 810461c0a5dSElizabeth Ho } 811461c0a5dSElizabeth Ho 812461c0a5dSElizabeth Ho /* NS can access this but Secure shouldn't */ 813461c0a5dSElizabeth Ho if (is_feat_sys_reg_trace_supported()) { 814461c0a5dSElizabeth Ho sys_reg_trace_disable_per_world(&per_world_context[CPU_CONTEXT_SECURE]); 815461c0a5dSElizabeth Ho } 816461c0a5dSElizabeth Ho } 817461c0a5dSElizabeth Ho 8186eafc060SBoyan Karatotev static void manage_extensions_realm_per_world(void) 8196eafc060SBoyan Karatotev { 8206eafc060SBoyan Karatotev #if ENABLE_RME 8216eafc060SBoyan Karatotev cm_el3_arch_init_per_world(&per_world_context[CPU_CONTEXT_REALM]); 8226eafc060SBoyan Karatotev 8236eafc060SBoyan Karatotev if (is_feat_sve_supported()) { 8246eafc060SBoyan Karatotev /* 8256eafc060SBoyan Karatotev * Enable SVE and FPU in realm context when it is enabled for NS. 8266eafc060SBoyan Karatotev * Realm manager must ensure that the SVE and FPU register 8276eafc060SBoyan Karatotev * contexts are properly managed. 8286eafc060SBoyan Karatotev */ 8296eafc060SBoyan Karatotev sve_enable_per_world(&per_world_context[CPU_CONTEXT_REALM]); 8306eafc060SBoyan Karatotev } 8316eafc060SBoyan Karatotev 8326eafc060SBoyan Karatotev /* NS can access this but Realm shouldn't */ 8336eafc060SBoyan Karatotev if (is_feat_sys_reg_trace_supported()) { 8346eafc060SBoyan Karatotev sys_reg_trace_disable_per_world(&per_world_context[CPU_CONTEXT_REALM]); 8356eafc060SBoyan Karatotev } 8366eafc060SBoyan Karatotev 8376eafc060SBoyan Karatotev /* 8386eafc060SBoyan Karatotev * If SME/SME2 is supported and enabled for NS world, then disable trapping 8396eafc060SBoyan Karatotev * of SME instructions for Realm world. RMM will save/restore required 8406eafc060SBoyan Karatotev * registers that are shared with SVE/FPU so that Realm can use FPU or SVE. 8416eafc060SBoyan Karatotev */ 8426eafc060SBoyan Karatotev if (is_feat_sme_supported()) { 8436eafc060SBoyan Karatotev sme_enable_per_world(&per_world_context[CPU_CONTEXT_REALM]); 8446eafc060SBoyan Karatotev } 8456eafc060SBoyan Karatotev 8466eafc060SBoyan Karatotev /* 8476eafc060SBoyan Karatotev * If FEAT_MPAM is supported and enabled, then disable trapping access 8486eafc060SBoyan Karatotev * to the MPAM registers for Realm world. Instead, RMM will configure 8496eafc060SBoyan Karatotev * the access to be trapped by itself so it can inject undefined aborts 8506eafc060SBoyan Karatotev * back to the Realm. 8516eafc060SBoyan Karatotev */ 8526eafc060SBoyan Karatotev if (is_feat_mpam_supported()) { 8536eafc060SBoyan Karatotev mpam_enable_per_world(&per_world_context[CPU_CONTEXT_REALM]); 8546eafc060SBoyan Karatotev } 8556eafc060SBoyan Karatotev #endif /* ENABLE_RME */ 8566eafc060SBoyan Karatotev } 8576eafc060SBoyan Karatotev 8586eafc060SBoyan Karatotev void cm_manage_extensions_per_world(void) 8596eafc060SBoyan Karatotev { 8606eafc060SBoyan Karatotev manage_extensions_nonsecure_per_world(); 8616eafc060SBoyan Karatotev manage_extensions_secure_per_world(); 8626eafc060SBoyan Karatotev manage_extensions_realm_per_world(); 8636eafc060SBoyan Karatotev } 8646eafc060SBoyan Karatotev #endif /* IMAGE_BL31 */ 8656eafc060SBoyan Karatotev 866461c0a5dSElizabeth Ho /******************************************************************************* 86724a70738SBoyan Karatotev * Enable architecture extensions on first entry to Non-secure world. 86824a70738SBoyan Karatotev ******************************************************************************/ 86924a70738SBoyan Karatotev static void manage_extensions_nonsecure(cpu_context_t *ctx) 87024a70738SBoyan Karatotev { 87124a70738SBoyan Karatotev #if IMAGE_BL31 87283ec7e45SBoyan Karatotev /* NOTE: registers are not context switched */ 8734085a02cSBoyan Karatotev if (is_feat_amu_supported()) { 8744085a02cSBoyan Karatotev amu_enable(ctx); 8754085a02cSBoyan Karatotev } 8764085a02cSBoyan Karatotev 87760d330dcSBoyan Karatotev if (is_feat_sme_supported()) { 87860d330dcSBoyan Karatotev sme_enable(ctx); 87960d330dcSBoyan Karatotev } 88060d330dcSBoyan Karatotev 88133e6aaacSArvind Ram Prakash if (is_feat_fgt2_supported()) { 88233e6aaacSArvind Ram Prakash fgt2_enable(ctx); 88333e6aaacSArvind Ram Prakash } 88433e6aaacSArvind Ram Prakash 88583271d5aSArvind Ram Prakash if (is_feat_debugv8p9_supported()) { 88683271d5aSArvind Ram Prakash debugv8p9_extended_bp_wp_enable(ctx); 88783271d5aSArvind Ram Prakash } 88883271d5aSArvind Ram Prakash 88979c0c7faSBoyan Karatotev /* 89079c0c7faSBoyan Karatotev * SPE, TRBE, and BRBE have multi-field enables that affect which world 89179c0c7faSBoyan Karatotev * they apply to. Despite this, it is useful to ignore these for 89279c0c7faSBoyan Karatotev * simplicity in determining the feature's per world enablement status. 89379c0c7faSBoyan Karatotev * This is only possible when context is written per-world. Relied on 89479c0c7faSBoyan Karatotev * by SMCCC_ARCH_FEATURE_AVAILABILITY 89579c0c7faSBoyan Karatotev */ 89679c0c7faSBoyan Karatotev if (is_feat_spe_supported()) { 89779c0c7faSBoyan Karatotev spe_enable(ctx); 89879c0c7faSBoyan Karatotev } 89979c0c7faSBoyan Karatotev 900ef738d19SManish Pandey if (!check_if_trbe_disable_affected_core()) { 90179c0c7faSBoyan Karatotev if (is_feat_trbe_supported()) { 90279c0c7faSBoyan Karatotev trbe_enable(ctx); 90379c0c7faSBoyan Karatotev } 904ef738d19SManish Pandey } 90579c0c7faSBoyan Karatotev 9069890eab5SBoyan Karatotev if (is_feat_brbe_supported()) { 9079890eab5SBoyan Karatotev brbe_enable(ctx); 9089890eab5SBoyan Karatotev } 90924a70738SBoyan Karatotev #endif /* IMAGE_BL31 */ 91024a70738SBoyan Karatotev } 91124a70738SBoyan Karatotev 912183329a5SArvind Ram Prakash #if INIT_UNUSED_NS_EL2 91324a70738SBoyan Karatotev /******************************************************************************* 91424a70738SBoyan Karatotev * Enable architecture extensions in-place at EL2 on first entry to Non-secure 91524a70738SBoyan Karatotev * world when EL2 is empty and unused. 91624a70738SBoyan Karatotev ******************************************************************************/ 91724a70738SBoyan Karatotev static void manage_extensions_nonsecure_el2_unused(void) 91824a70738SBoyan Karatotev { 91924a70738SBoyan Karatotev #if IMAGE_BL31 92060d330dcSBoyan Karatotev if (is_feat_spe_supported()) { 92160d330dcSBoyan Karatotev spe_init_el2_unused(); 92260d330dcSBoyan Karatotev } 92360d330dcSBoyan Karatotev 9244085a02cSBoyan Karatotev if (is_feat_amu_supported()) { 9254085a02cSBoyan Karatotev amu_init_el2_unused(); 9264085a02cSBoyan Karatotev } 9274085a02cSBoyan Karatotev 92860d330dcSBoyan Karatotev if (is_feat_mpam_supported()) { 92960d330dcSBoyan Karatotev mpam_init_el2_unused(); 93060d330dcSBoyan Karatotev } 93160d330dcSBoyan Karatotev 93260d330dcSBoyan Karatotev if (is_feat_trbe_supported()) { 93360d330dcSBoyan Karatotev trbe_init_el2_unused(); 93460d330dcSBoyan Karatotev } 93560d330dcSBoyan Karatotev 93660d330dcSBoyan Karatotev if (is_feat_sys_reg_trace_supported()) { 93760d330dcSBoyan Karatotev sys_reg_trace_init_el2_unused(); 93860d330dcSBoyan Karatotev } 93960d330dcSBoyan Karatotev 94060d330dcSBoyan Karatotev if (is_feat_trf_supported()) { 94160d330dcSBoyan Karatotev trf_init_el2_unused(); 94260d330dcSBoyan Karatotev } 94360d330dcSBoyan Karatotev 944c73686a1SBoyan Karatotev pmuv3_init_el2_unused(); 94560d330dcSBoyan Karatotev 94660d330dcSBoyan Karatotev if (is_feat_sve_supported()) { 94760d330dcSBoyan Karatotev sve_init_el2_unused(); 94860d330dcSBoyan Karatotev } 94960d330dcSBoyan Karatotev 95060d330dcSBoyan Karatotev if (is_feat_sme_supported()) { 95160d330dcSBoyan Karatotev sme_init_el2_unused(); 95260d330dcSBoyan Karatotev } 953b48bd790SBoyan Karatotev 954484befbfSArvind Ram Prakash if (is_feat_mops_supported() && is_feat_hcx_supported()) { 9556b8df7b9SArvind Ram Prakash write_hcrx_el2(read_hcrx_el2() | HCRX_EL2_MSCEn_BIT); 9566b8df7b9SArvind Ram Prakash } 9576b8df7b9SArvind Ram Prakash 958f8138056SBoyan Karatotev if (is_feat_pauth_supported()) { 959f8138056SBoyan Karatotev pauth_enable_el2(); 960f8138056SBoyan Karatotev } 96124a70738SBoyan Karatotev #endif /* IMAGE_BL31 */ 96224a70738SBoyan Karatotev } 963183329a5SArvind Ram Prakash #endif /* INIT_UNUSED_NS_EL2 */ 96424a70738SBoyan Karatotev 96524a70738SBoyan Karatotev /******************************************************************************* 96668ac5ed0SArunachalam Ganapathy * Enable architecture extensions on first entry to Secure world. 96768ac5ed0SArunachalam Ganapathy ******************************************************************************/ 968dc78e62dSjohpow01 static void manage_extensions_secure(cpu_context_t *ctx) 96968ac5ed0SArunachalam Ganapathy { 97068ac5ed0SArunachalam Ganapathy #if IMAGE_BL31 9710d122947SBoyan Karatotev if (is_feat_sme_supported()) { 9720d122947SBoyan Karatotev if (ENABLE_SME_FOR_SWD) { 9730d122947SBoyan Karatotev /* 9740d122947SBoyan Karatotev * Enable SME, SVE, FPU/SIMD in secure context, secure manager 9750d122947SBoyan Karatotev * must ensure SME, SVE, and FPU/SIMD context properly managed. 9760d122947SBoyan Karatotev */ 97760d330dcSBoyan Karatotev sme_init_el3(); 9780d122947SBoyan Karatotev sme_enable(ctx); 9790d122947SBoyan Karatotev } else { 9800d122947SBoyan Karatotev /* 9810d122947SBoyan Karatotev * Disable SME, SVE, FPU/SIMD in secure context so non-secure 9820d122947SBoyan Karatotev * world can safely use the associated registers. 9830d122947SBoyan Karatotev */ 9840d122947SBoyan Karatotev sme_disable(ctx); 9850d122947SBoyan Karatotev } 9860d122947SBoyan Karatotev } 98779c0c7faSBoyan Karatotev 98879c0c7faSBoyan Karatotev /* 98979c0c7faSBoyan Karatotev * SPE and TRBE cannot be fully disabled from EL3 registers alone, only 99079c0c7faSBoyan Karatotev * sysreg access can. In case the EL1 controls leave them active on 99179c0c7faSBoyan Karatotev * context switch, we want the owning security state to be NS so Secure 99279c0c7faSBoyan Karatotev * can't be DOSed. 99379c0c7faSBoyan Karatotev */ 99479c0c7faSBoyan Karatotev if (is_feat_spe_supported()) { 99579c0c7faSBoyan Karatotev spe_disable(ctx); 99679c0c7faSBoyan Karatotev } 99779c0c7faSBoyan Karatotev 99879c0c7faSBoyan Karatotev if (is_feat_trbe_supported()) { 99979c0c7faSBoyan Karatotev trbe_disable(ctx); 100079c0c7faSBoyan Karatotev } 1001dc78e62dSjohpow01 #endif /* IMAGE_BL31 */ 100268ac5ed0SArunachalam Ganapathy } 100368ac5ed0SArunachalam Ganapathy 1004532ed618SSoby Mathew /******************************************************************************* 1005532ed618SSoby Mathew * The following function initializes the cpu_context for the current CPU 1006532ed618SSoby Mathew * for first use, and sets the initial entrypoint state as specified by the 1007532ed618SSoby Mathew * entry_point_info structure. 1008532ed618SSoby Mathew ******************************************************************************/ 1009532ed618SSoby Mathew void cm_init_my_context(const entry_point_info_t *ep) 1010532ed618SSoby Mathew { 1011532ed618SSoby Mathew cpu_context_t *ctx; 1012532ed618SSoby Mathew ctx = cm_get_context(GET_SECURITY_STATE(ep->h.attr)); 10131634cae8SAntonio Nino Diaz cm_setup_context(ctx, ep); 1014532ed618SSoby Mathew } 1015532ed618SSoby Mathew 1016b48bd790SBoyan Karatotev /* EL2 present but unused, need to disable safely. SCTLR_EL2 can be ignored */ 1017183329a5SArvind Ram Prakash static void init_nonsecure_el2_unused(cpu_context_t *ctx) 1018b48bd790SBoyan Karatotev { 1019183329a5SArvind Ram Prakash #if INIT_UNUSED_NS_EL2 1020b48bd790SBoyan Karatotev u_register_t hcr_el2 = HCR_RESET_VAL; 1021b48bd790SBoyan Karatotev u_register_t mdcr_el2; 1022b48bd790SBoyan Karatotev u_register_t scr_el3; 1023b48bd790SBoyan Karatotev 1024b48bd790SBoyan Karatotev scr_el3 = read_ctx_reg(get_el3state_ctx(ctx), CTX_SCR_EL3); 1025b48bd790SBoyan Karatotev 1026b48bd790SBoyan Karatotev /* Set EL2 register width: Set HCR_EL2.RW to match SCR_EL3.RW */ 1027b48bd790SBoyan Karatotev if ((scr_el3 & SCR_RW_BIT) != 0U) { 1028b48bd790SBoyan Karatotev hcr_el2 |= HCR_RW_BIT; 1029b48bd790SBoyan Karatotev } 1030b48bd790SBoyan Karatotev 1031b48bd790SBoyan Karatotev write_hcr_el2(hcr_el2); 1032b48bd790SBoyan Karatotev 1033b48bd790SBoyan Karatotev /* 1034b48bd790SBoyan Karatotev * Initialise CPTR_EL2 setting all fields rather than relying on the hw. 1035b48bd790SBoyan Karatotev * All fields have architecturally UNKNOWN reset values. 1036b48bd790SBoyan Karatotev */ 1037b48bd790SBoyan Karatotev write_cptr_el2(CPTR_EL2_RESET_VAL); 1038b48bd790SBoyan Karatotev 1039b48bd790SBoyan Karatotev /* 1040b48bd790SBoyan Karatotev * Initialise CNTHCTL_EL2. All fields are architecturally UNKNOWN on 1041b48bd790SBoyan Karatotev * reset and are set to zero except for field(s) listed below. 1042b48bd790SBoyan Karatotev * 1043b48bd790SBoyan Karatotev * CNTHCTL_EL2.EL1PTEN: Set to one to disable traps to Hyp mode of 1044b48bd790SBoyan Karatotev * Non-secure EL0 and EL1 accesses to the physical timer registers. 1045b48bd790SBoyan Karatotev * 1046b48bd790SBoyan Karatotev * CNTHCTL_EL2.EL1PCTEN: Set to one to disable traps to Hyp mode of 1047b48bd790SBoyan Karatotev * Non-secure EL0 and EL1 accesses to the physical counter registers. 1048b48bd790SBoyan Karatotev */ 1049b48bd790SBoyan Karatotev write_cnthctl_el2(CNTHCTL_RESET_VAL | EL1PCEN_BIT | EL1PCTEN_BIT); 1050b48bd790SBoyan Karatotev 1051b48bd790SBoyan Karatotev /* 1052b48bd790SBoyan Karatotev * Initialise CNTVOFF_EL2 to zero as it resets to an architecturally 1053b48bd790SBoyan Karatotev * UNKNOWN value. 1054b48bd790SBoyan Karatotev */ 1055b48bd790SBoyan Karatotev write_cntvoff_el2(0); 1056b48bd790SBoyan Karatotev 1057b48bd790SBoyan Karatotev /* 1058b48bd790SBoyan Karatotev * Set VPIDR_EL2 and VMPIDR_EL2 to match MIDR_EL1 and MPIDR_EL1 1059b48bd790SBoyan Karatotev * respectively. 1060b48bd790SBoyan Karatotev */ 1061b48bd790SBoyan Karatotev write_vpidr_el2(read_midr_el1()); 1062b48bd790SBoyan Karatotev write_vmpidr_el2(read_mpidr_el1()); 1063b48bd790SBoyan Karatotev 1064b48bd790SBoyan Karatotev /* 1065b48bd790SBoyan Karatotev * Initialise VTTBR_EL2. All fields are architecturally UNKNOWN on reset. 1066b48bd790SBoyan Karatotev * 1067b48bd790SBoyan Karatotev * VTTBR_EL2.VMID: Set to zero. Even though EL1&0 stage 2 address 1068b48bd790SBoyan Karatotev * translation is disabled, cache maintenance operations depend on the 1069b48bd790SBoyan Karatotev * VMID. 1070b48bd790SBoyan Karatotev * 1071b48bd790SBoyan Karatotev * VTTBR_EL2.BADDR: Set to zero as EL1&0 stage 2 address translation is 1072b48bd790SBoyan Karatotev * disabled. 1073b48bd790SBoyan Karatotev */ 1074b48bd790SBoyan Karatotev write_vttbr_el2(VTTBR_RESET_VAL & 1075b48bd790SBoyan Karatotev ~((VTTBR_VMID_MASK << VTTBR_VMID_SHIFT) | 1076b48bd790SBoyan Karatotev (VTTBR_BADDR_MASK << VTTBR_BADDR_SHIFT))); 1077b48bd790SBoyan Karatotev 1078b48bd790SBoyan Karatotev /* 1079b48bd790SBoyan Karatotev * Initialise MDCR_EL2, setting all fields rather than relying on hw. 1080b48bd790SBoyan Karatotev * Some fields are architecturally UNKNOWN on reset. 1081b48bd790SBoyan Karatotev * 1082b48bd790SBoyan Karatotev * MDCR_EL2.TDRA: Set to zero so that Non-secure EL0 and EL1 System 1083b48bd790SBoyan Karatotev * register accesses to the Debug ROM registers are not trapped to EL2. 1084b48bd790SBoyan Karatotev * 1085b48bd790SBoyan Karatotev * MDCR_EL2.TDOSA: Set to zero so that Non-secure EL1 System register 1086b48bd790SBoyan Karatotev * accesses to the powerdown debug registers are not trapped to EL2. 1087b48bd790SBoyan Karatotev * 1088b48bd790SBoyan Karatotev * MDCR_EL2.TDA: Set to zero so that System register accesses to the 1089b48bd790SBoyan Karatotev * debug registers do not trap to EL2. 1090b48bd790SBoyan Karatotev * 1091b48bd790SBoyan Karatotev * MDCR_EL2.TDE: Set to zero so that debug exceptions are not routed to 1092b48bd790SBoyan Karatotev * EL2. 1093b48bd790SBoyan Karatotev */ 1094b48bd790SBoyan Karatotev mdcr_el2 = MDCR_EL2_RESET_VAL & 1095b48bd790SBoyan Karatotev ~(MDCR_EL2_TDRA_BIT | MDCR_EL2_TDOSA_BIT | MDCR_EL2_TDA_BIT | 1096b48bd790SBoyan Karatotev MDCR_EL2_TDE_BIT); 1097b48bd790SBoyan Karatotev 1098b48bd790SBoyan Karatotev write_mdcr_el2(mdcr_el2); 1099b48bd790SBoyan Karatotev 1100b48bd790SBoyan Karatotev /* 1101b48bd790SBoyan Karatotev * Initialise HSTR_EL2. All fields are architecturally UNKNOWN on reset. 1102b48bd790SBoyan Karatotev * 1103b48bd790SBoyan Karatotev * HSTR_EL2.T<n>: Set all these fields to zero so that Non-secure EL0 or 1104b48bd790SBoyan Karatotev * EL1 accesses to System registers do not trap to EL2. 1105b48bd790SBoyan Karatotev */ 1106b48bd790SBoyan Karatotev write_hstr_el2(HSTR_EL2_RESET_VAL & ~(HSTR_EL2_T_MASK)); 1107b48bd790SBoyan Karatotev 1108b48bd790SBoyan Karatotev /* 1109b48bd790SBoyan Karatotev * Initialise CNTHP_CTL_EL2. All fields are architecturally UNKNOWN on 1110b48bd790SBoyan Karatotev * reset. 1111b48bd790SBoyan Karatotev * 1112b48bd790SBoyan Karatotev * CNTHP_CTL_EL2:ENABLE: Set to zero to disable the EL2 physical timer 1113b48bd790SBoyan Karatotev * and prevent timer interrupts. 1114b48bd790SBoyan Karatotev */ 1115b48bd790SBoyan Karatotev write_cnthp_ctl_el2(CNTHP_CTL_RESET_VAL & ~(CNTHP_CTL_ENABLE_BIT)); 1116b48bd790SBoyan Karatotev 1117b48bd790SBoyan Karatotev manage_extensions_nonsecure_el2_unused(); 1118183329a5SArvind Ram Prakash #endif /* INIT_UNUSED_NS_EL2 */ 1119b48bd790SBoyan Karatotev } 1120b48bd790SBoyan Karatotev 1121532ed618SSoby Mathew /******************************************************************************* 1122c5ea4f8aSZelalem Aweke * Prepare the CPU system registers for first entry into realm, secure, or 1123c5ea4f8aSZelalem Aweke * normal world. 1124532ed618SSoby Mathew * 1125532ed618SSoby Mathew * If execution is requested to EL2 or hyp mode, SCTLR_EL2 is initialized 1126532ed618SSoby Mathew * If execution is requested to non-secure EL1 or svc mode, and the CPU supports 1127532ed618SSoby Mathew * EL2 then EL2 is disabled by configuring all necessary EL2 registers. 1128532ed618SSoby Mathew * For all entries, the EL1 registers are initialized from the cpu_context 1129532ed618SSoby Mathew ******************************************************************************/ 1130f05b4894SMaheedhar Bollapalli void cm_prepare_el3_exit(size_t security_state) 1131532ed618SSoby Mathew { 1132da1a4591SJayanth Dodderi Chidanand u_register_t sctlr_el2, scr_el3; 1133532ed618SSoby Mathew cpu_context_t *ctx = cm_get_context(security_state); 1134532ed618SSoby Mathew 1135a0fee747SAntonio Nino Diaz assert(ctx != NULL); 1136532ed618SSoby Mathew 1137532ed618SSoby Mathew if (security_state == NON_SECURE) { 1138ddb615b4SJuan Pablo Conde uint64_t el2_implemented = el_implemented(2); 1139ddb615b4SJuan Pablo Conde 1140f1be00daSLouis Mayencourt scr_el3 = read_ctx_reg(get_el3state_ctx(ctx), 1141a0fee747SAntonio Nino Diaz CTX_SCR_EL3); 1142ddb615b4SJuan Pablo Conde 1143d39b1236SJayanth Dodderi Chidanand if (el2_implemented != EL_IMPL_NONE) { 1144d39b1236SJayanth Dodderi Chidanand 1145ddb615b4SJuan Pablo Conde /* 1146ddb615b4SJuan Pablo Conde * If context is not being used for EL2, initialize 1147ddb615b4SJuan Pablo Conde * HCRX_EL2 with its init value here. 1148ddb615b4SJuan Pablo Conde */ 1149ddb615b4SJuan Pablo Conde if (is_feat_hcx_supported()) { 1150ddb615b4SJuan Pablo Conde write_hcrx_el2(HCRX_EL2_INIT_VAL); 1151ddb615b4SJuan Pablo Conde } 11524a530b4cSJuan Pablo Conde 11534a530b4cSJuan Pablo Conde /* 11544a530b4cSJuan Pablo Conde * Initialize Fine-grained trap registers introduced 11554a530b4cSJuan Pablo Conde * by FEAT_FGT so all traps are initially disabled when 11564a530b4cSJuan Pablo Conde * switching to EL2 or a lower EL, preventing undesired 11574a530b4cSJuan Pablo Conde * behavior. 11584a530b4cSJuan Pablo Conde */ 11594a530b4cSJuan Pablo Conde if (is_feat_fgt_supported()) { 11604a530b4cSJuan Pablo Conde /* 11614a530b4cSJuan Pablo Conde * Initialize HFG*_EL2 registers with a default 11624a530b4cSJuan Pablo Conde * value so legacy systems unaware of FEAT_FGT 11634a530b4cSJuan Pablo Conde * do not get trapped due to their lack of 11644a530b4cSJuan Pablo Conde * initialization for this feature. 11654a530b4cSJuan Pablo Conde */ 11664a530b4cSJuan Pablo Conde write_hfgitr_el2(HFGITR_EL2_INIT_VAL); 11674a530b4cSJuan Pablo Conde write_hfgrtr_el2(HFGRTR_EL2_INIT_VAL); 11684a530b4cSJuan Pablo Conde write_hfgwtr_el2(HFGWTR_EL2_INIT_VAL); 1169ddb615b4SJuan Pablo Conde } 11704a530b4cSJuan Pablo Conde 1171d39b1236SJayanth Dodderi Chidanand /* Condition to ensure EL2 is being used. */ 1172a0fee747SAntonio Nino Diaz if ((scr_el3 & SCR_HCE_BIT) != 0U) { 1173da1a4591SJayanth Dodderi Chidanand /* Initialize SCTLR_EL2 register with reset value. */ 1174da1a4591SJayanth Dodderi Chidanand sctlr_el2 = SCTLR_EL2_RES1; 11757f152ea6SSona Mathew 11765f5d1ed7SLouis Mayencourt /* 1177d39b1236SJayanth Dodderi Chidanand * If workaround of errata 764081 for Cortex-A75 1178d39b1236SJayanth Dodderi Chidanand * is used then set SCTLR_EL2.IESB to enable 1179d39b1236SJayanth Dodderi Chidanand * Implicit Error Synchronization Barrier. 11805f5d1ed7SLouis Mayencourt */ 11817f152ea6SSona Mathew if (errata_a75_764081_applies()) { 1182da1a4591SJayanth Dodderi Chidanand sctlr_el2 |= SCTLR_IESB_BIT; 11837f152ea6SSona Mathew } 11847f152ea6SSona Mathew 1185da1a4591SJayanth Dodderi Chidanand write_sctlr_el2(sctlr_el2); 1186d39b1236SJayanth Dodderi Chidanand } else { 1187d39b1236SJayanth Dodderi Chidanand /* 1188d39b1236SJayanth Dodderi Chidanand * (scr_el3 & SCR_HCE_BIT==0) 1189d39b1236SJayanth Dodderi Chidanand * EL2 implemented but unused. 1190d39b1236SJayanth Dodderi Chidanand */ 1191b48bd790SBoyan Karatotev init_nonsecure_el2_unused(ctx); 1192532ed618SSoby Mathew } 1193532ed618SSoby Mathew } 11944274b526SArvind Ram Prakash 11954274b526SArvind Ram Prakash if (is_feat_fgwte3_supported()) { 11964274b526SArvind Ram Prakash /* 11974274b526SArvind Ram Prakash * TCR_EL3 and ACTLR_EL3 could be overwritten 11984274b526SArvind Ram Prakash * by platforms and hence is locked a bit late. 11994274b526SArvind Ram Prakash */ 12004274b526SArvind Ram Prakash write_fgwte3_el3(FGWTE3_EL3_LATE_INIT_VAL); 12014274b526SArvind Ram Prakash } 1202d39b1236SJayanth Dodderi Chidanand } 1203a0674ab0SJayanth Dodderi Chidanand #if (!CTX_INCLUDE_EL2_REGS) 1204a0674ab0SJayanth Dodderi Chidanand /* Restore EL1 system registers, only when CTX_INCLUDE_EL2_REGS=0 */ 120517b4c0ddSDimitris Papastamos cm_el1_sysregs_context_restore(security_state); 1206a0674ab0SJayanth Dodderi Chidanand #endif 120717b4c0ddSDimitris Papastamos cm_set_next_eret_context(security_state); 1208532ed618SSoby Mathew } 1209532ed618SSoby Mathew 1210a0674ab0SJayanth Dodderi Chidanand #if (CTX_INCLUDE_EL2_REGS && IMAGE_BL31) 1211bb7b85a3SAndre Przywara 1212bb7b85a3SAndre Przywara static void el2_sysregs_context_save_fgt(el2_sysregs_t *ctx) 1213bb7b85a3SAndre Przywara { 1214d6af2344SJayanth Dodderi Chidanand write_el2_ctx_fgt(ctx, hdfgrtr_el2, read_hdfgrtr_el2()); 1215bb7b85a3SAndre Przywara if (is_feat_amu_supported()) { 1216d6af2344SJayanth Dodderi Chidanand write_el2_ctx_fgt(ctx, hafgrtr_el2, read_hafgrtr_el2()); 1217bb7b85a3SAndre Przywara } 1218d6af2344SJayanth Dodderi Chidanand write_el2_ctx_fgt(ctx, hdfgwtr_el2, read_hdfgwtr_el2()); 1219d6af2344SJayanth Dodderi Chidanand write_el2_ctx_fgt(ctx, hfgitr_el2, read_hfgitr_el2()); 1220d6af2344SJayanth Dodderi Chidanand write_el2_ctx_fgt(ctx, hfgrtr_el2, read_hfgrtr_el2()); 1221d6af2344SJayanth Dodderi Chidanand write_el2_ctx_fgt(ctx, hfgwtr_el2, read_hfgwtr_el2()); 1222bb7b85a3SAndre Przywara } 1223bb7b85a3SAndre Przywara 1224bb7b85a3SAndre Przywara static void el2_sysregs_context_restore_fgt(el2_sysregs_t *ctx) 1225bb7b85a3SAndre Przywara { 1226d6af2344SJayanth Dodderi Chidanand write_hdfgrtr_el2(read_el2_ctx_fgt(ctx, hdfgrtr_el2)); 1227bb7b85a3SAndre Przywara if (is_feat_amu_supported()) { 1228d6af2344SJayanth Dodderi Chidanand write_hafgrtr_el2(read_el2_ctx_fgt(ctx, hafgrtr_el2)); 1229bb7b85a3SAndre Przywara } 1230d6af2344SJayanth Dodderi Chidanand write_hdfgwtr_el2(read_el2_ctx_fgt(ctx, hdfgwtr_el2)); 1231d6af2344SJayanth Dodderi Chidanand write_hfgitr_el2(read_el2_ctx_fgt(ctx, hfgitr_el2)); 1232d6af2344SJayanth Dodderi Chidanand write_hfgrtr_el2(read_el2_ctx_fgt(ctx, hfgrtr_el2)); 1233d6af2344SJayanth Dodderi Chidanand write_hfgwtr_el2(read_el2_ctx_fgt(ctx, hfgwtr_el2)); 1234bb7b85a3SAndre Przywara } 1235bb7b85a3SAndre Przywara 123633e6aaacSArvind Ram Prakash static void el2_sysregs_context_save_fgt2(el2_sysregs_t *ctx) 123733e6aaacSArvind Ram Prakash { 123833e6aaacSArvind Ram Prakash write_el2_ctx_fgt2(ctx, hdfgrtr2_el2, read_hdfgrtr2_el2()); 123933e6aaacSArvind Ram Prakash write_el2_ctx_fgt2(ctx, hdfgwtr2_el2, read_hdfgwtr2_el2()); 124033e6aaacSArvind Ram Prakash write_el2_ctx_fgt2(ctx, hfgitr2_el2, read_hfgitr2_el2()); 124133e6aaacSArvind Ram Prakash write_el2_ctx_fgt2(ctx, hfgrtr2_el2, read_hfgrtr2_el2()); 124233e6aaacSArvind Ram Prakash write_el2_ctx_fgt2(ctx, hfgwtr2_el2, read_hfgwtr2_el2()); 124333e6aaacSArvind Ram Prakash } 124433e6aaacSArvind Ram Prakash 124533e6aaacSArvind Ram Prakash static void el2_sysregs_context_restore_fgt2(el2_sysregs_t *ctx) 124633e6aaacSArvind Ram Prakash { 124733e6aaacSArvind Ram Prakash write_hdfgrtr2_el2(read_el2_ctx_fgt2(ctx, hdfgrtr2_el2)); 124833e6aaacSArvind Ram Prakash write_hdfgwtr2_el2(read_el2_ctx_fgt2(ctx, hdfgwtr2_el2)); 124933e6aaacSArvind Ram Prakash write_hfgitr2_el2(read_el2_ctx_fgt2(ctx, hfgitr2_el2)); 125033e6aaacSArvind Ram Prakash write_hfgrtr2_el2(read_el2_ctx_fgt2(ctx, hfgrtr2_el2)); 125133e6aaacSArvind Ram Prakash write_hfgwtr2_el2(read_el2_ctx_fgt2(ctx, hfgwtr2_el2)); 125233e6aaacSArvind Ram Prakash } 125333e6aaacSArvind Ram Prakash 12547d930c7eSJayanth Dodderi Chidanand static void el2_sysregs_context_save_mpam(el2_sysregs_t *ctx) 12559448f2b8SAndre Przywara { 12569448f2b8SAndre Przywara u_register_t mpam_idr = read_mpamidr_el1(); 12579448f2b8SAndre Przywara 12587d930c7eSJayanth Dodderi Chidanand write_el2_ctx_mpam(ctx, mpam2_el2, read_mpam2_el2()); 12599448f2b8SAndre Przywara 12609448f2b8SAndre Przywara /* 12619448f2b8SAndre Przywara * The context registers that we intend to save would be part of the 12629448f2b8SAndre Przywara * PE's system register frame only if MPAMIDR_EL1.HAS_HCR == 1. 12639448f2b8SAndre Przywara */ 12649448f2b8SAndre Przywara if ((mpam_idr & MPAMIDR_HAS_HCR_BIT) == 0U) { 12659448f2b8SAndre Przywara return; 12669448f2b8SAndre Przywara } 12679448f2b8SAndre Przywara 12689448f2b8SAndre Przywara /* 12699448f2b8SAndre Przywara * MPAMHCR_EL2, MPAMVPMV_EL2 and MPAMVPM0_EL2 are always present if 12709448f2b8SAndre Przywara * MPAMIDR_HAS_HCR_BIT == 1. 12719448f2b8SAndre Przywara */ 12727d930c7eSJayanth Dodderi Chidanand write_el2_ctx_mpam(ctx, mpamhcr_el2, read_mpamhcr_el2()); 12737d930c7eSJayanth Dodderi Chidanand write_el2_ctx_mpam(ctx, mpamvpm0_el2, read_mpamvpm0_el2()); 12747d930c7eSJayanth Dodderi Chidanand write_el2_ctx_mpam(ctx, mpamvpmv_el2, read_mpamvpmv_el2()); 12759448f2b8SAndre Przywara 12769448f2b8SAndre Przywara /* 12779448f2b8SAndre Przywara * The number of MPAMVPM registers is implementation defined, their 12789448f2b8SAndre Przywara * number is stored in the MPAMIDR_EL1 register. 12799448f2b8SAndre Przywara */ 12809448f2b8SAndre Przywara switch ((mpam_idr >> MPAMIDR_EL1_VPMR_MAX_SHIFT) & MPAMIDR_EL1_VPMR_MAX_MASK) { 12819448f2b8SAndre Przywara case 7: 12827d930c7eSJayanth Dodderi Chidanand write_el2_ctx_mpam(ctx, mpamvpm7_el2, read_mpamvpm7_el2()); 12839448f2b8SAndre Przywara __fallthrough; 12849448f2b8SAndre Przywara case 6: 12857d930c7eSJayanth Dodderi Chidanand write_el2_ctx_mpam(ctx, mpamvpm6_el2, read_mpamvpm6_el2()); 12869448f2b8SAndre Przywara __fallthrough; 12879448f2b8SAndre Przywara case 5: 12887d930c7eSJayanth Dodderi Chidanand write_el2_ctx_mpam(ctx, mpamvpm5_el2, read_mpamvpm5_el2()); 12899448f2b8SAndre Przywara __fallthrough; 12909448f2b8SAndre Przywara case 4: 12917d930c7eSJayanth Dodderi Chidanand write_el2_ctx_mpam(ctx, mpamvpm4_el2, read_mpamvpm4_el2()); 12929448f2b8SAndre Przywara __fallthrough; 12939448f2b8SAndre Przywara case 3: 12947d930c7eSJayanth Dodderi Chidanand write_el2_ctx_mpam(ctx, mpamvpm3_el2, read_mpamvpm3_el2()); 12959448f2b8SAndre Przywara __fallthrough; 12969448f2b8SAndre Przywara case 2: 12977d930c7eSJayanth Dodderi Chidanand write_el2_ctx_mpam(ctx, mpamvpm2_el2, read_mpamvpm2_el2()); 12989448f2b8SAndre Przywara __fallthrough; 12999448f2b8SAndre Przywara case 1: 13007d930c7eSJayanth Dodderi Chidanand write_el2_ctx_mpam(ctx, mpamvpm1_el2, read_mpamvpm1_el2()); 13019448f2b8SAndre Przywara break; 13029448f2b8SAndre Przywara } 13039448f2b8SAndre Przywara } 13049448f2b8SAndre Przywara 13057d930c7eSJayanth Dodderi Chidanand static void el2_sysregs_context_restore_mpam(el2_sysregs_t *ctx) 13069448f2b8SAndre Przywara { 13079448f2b8SAndre Przywara u_register_t mpam_idr = read_mpamidr_el1(); 13089448f2b8SAndre Przywara 13097d930c7eSJayanth Dodderi Chidanand write_mpam2_el2(read_el2_ctx_mpam(ctx, mpam2_el2)); 13109448f2b8SAndre Przywara 13119448f2b8SAndre Przywara if ((mpam_idr & MPAMIDR_HAS_HCR_BIT) == 0U) { 13129448f2b8SAndre Przywara return; 13139448f2b8SAndre Przywara } 13149448f2b8SAndre Przywara 13157d930c7eSJayanth Dodderi Chidanand write_mpamhcr_el2(read_el2_ctx_mpam(ctx, mpamhcr_el2)); 13167d930c7eSJayanth Dodderi Chidanand write_mpamvpm0_el2(read_el2_ctx_mpam(ctx, mpamvpm0_el2)); 13177d930c7eSJayanth Dodderi Chidanand write_mpamvpmv_el2(read_el2_ctx_mpam(ctx, mpamvpmv_el2)); 13189448f2b8SAndre Przywara 13199448f2b8SAndre Przywara switch ((mpam_idr >> MPAMIDR_EL1_VPMR_MAX_SHIFT) & MPAMIDR_EL1_VPMR_MAX_MASK) { 13209448f2b8SAndre Przywara case 7: 13217d930c7eSJayanth Dodderi Chidanand write_mpamvpm7_el2(read_el2_ctx_mpam(ctx, mpamvpm7_el2)); 13229448f2b8SAndre Przywara __fallthrough; 13239448f2b8SAndre Przywara case 6: 13247d930c7eSJayanth Dodderi Chidanand write_mpamvpm6_el2(read_el2_ctx_mpam(ctx, mpamvpm6_el2)); 13259448f2b8SAndre Przywara __fallthrough; 13269448f2b8SAndre Przywara case 5: 13277d930c7eSJayanth Dodderi Chidanand write_mpamvpm5_el2(read_el2_ctx_mpam(ctx, mpamvpm5_el2)); 13289448f2b8SAndre Przywara __fallthrough; 13299448f2b8SAndre Przywara case 4: 13307d930c7eSJayanth Dodderi Chidanand write_mpamvpm4_el2(read_el2_ctx_mpam(ctx, mpamvpm4_el2)); 13319448f2b8SAndre Przywara __fallthrough; 13329448f2b8SAndre Przywara case 3: 13337d930c7eSJayanth Dodderi Chidanand write_mpamvpm3_el2(read_el2_ctx_mpam(ctx, mpamvpm3_el2)); 13349448f2b8SAndre Przywara __fallthrough; 13359448f2b8SAndre Przywara case 2: 13367d930c7eSJayanth Dodderi Chidanand write_mpamvpm2_el2(read_el2_ctx_mpam(ctx, mpamvpm2_el2)); 13379448f2b8SAndre Przywara __fallthrough; 13389448f2b8SAndre Przywara case 1: 13397d930c7eSJayanth Dodderi Chidanand write_mpamvpm1_el2(read_el2_ctx_mpam(ctx, mpamvpm1_el2)); 13409448f2b8SAndre Przywara break; 13419448f2b8SAndre Przywara } 13429448f2b8SAndre Przywara } 13439448f2b8SAndre Przywara 1344937d6fdbSManish Pandey /* --------------------------------------------------------------------------- 1345937d6fdbSManish Pandey * The following registers are not added: 1346937d6fdbSManish Pandey * ICH_AP0R<n>_EL2 1347937d6fdbSManish Pandey * ICH_AP1R<n>_EL2 1348937d6fdbSManish Pandey * ICH_LR<n>_EL2 1349937d6fdbSManish Pandey * 1350937d6fdbSManish Pandey * NOTE: For a system with S-EL2 present but not enabled, accessing 1351937d6fdbSManish Pandey * ICC_SRE_EL2 is undefined from EL3. To workaround this change the 1352937d6fdbSManish Pandey * SCR_EL3.NS = 1 before accessing this register. 1353937d6fdbSManish Pandey * --------------------------------------------------------------------------- 1354937d6fdbSManish Pandey */ 13557455cd17SGovindraj Raja static void el2_sysregs_context_save_gic(el2_sysregs_t *ctx, uint32_t security_state) 1356937d6fdbSManish Pandey { 13577455cd17SGovindraj Raja u_register_t scr_el3 = read_scr_el3(); 13587455cd17SGovindraj Raja 1359937d6fdbSManish Pandey #if defined(SPD_spmd) && SPMD_SPM_AT_SEL2 1360d6af2344SJayanth Dodderi Chidanand write_el2_ctx_common(ctx, icc_sre_el2, read_icc_sre_el2()); 1361937d6fdbSManish Pandey #else 1362937d6fdbSManish Pandey write_scr_el3(scr_el3 | SCR_NS_BIT); 1363937d6fdbSManish Pandey isb(); 1364937d6fdbSManish Pandey 1365d6af2344SJayanth Dodderi Chidanand write_el2_ctx_common(ctx, icc_sre_el2, read_icc_sre_el2()); 1366937d6fdbSManish Pandey 1367937d6fdbSManish Pandey write_scr_el3(scr_el3); 1368937d6fdbSManish Pandey isb(); 1369937d6fdbSManish Pandey #endif 1370d6af2344SJayanth Dodderi Chidanand write_el2_ctx_common(ctx, ich_hcr_el2, read_ich_hcr_el2()); 13717455cd17SGovindraj Raja 13727455cd17SGovindraj Raja if (errata_ich_vmcr_el2_applies()) { 13737455cd17SGovindraj Raja if (security_state == SECURE) { 13747455cd17SGovindraj Raja write_scr_el3(scr_el3 & ~SCR_NS_BIT); 13757455cd17SGovindraj Raja } else { 13767455cd17SGovindraj Raja write_scr_el3(scr_el3 | SCR_NS_BIT); 13777455cd17SGovindraj Raja } 13787455cd17SGovindraj Raja isb(); 1379937d6fdbSManish Pandey } 1380937d6fdbSManish Pandey 13817455cd17SGovindraj Raja write_el2_ctx_common(ctx, ich_vmcr_el2, read_ich_vmcr_el2()); 13827455cd17SGovindraj Raja 13837455cd17SGovindraj Raja if (errata_ich_vmcr_el2_applies()) { 13847455cd17SGovindraj Raja write_scr_el3(scr_el3); 13857455cd17SGovindraj Raja isb(); 13867455cd17SGovindraj Raja } 13877455cd17SGovindraj Raja } 13887455cd17SGovindraj Raja 13897455cd17SGovindraj Raja static void el2_sysregs_context_restore_gic(el2_sysregs_t *ctx, uint32_t security_state) 1390937d6fdbSManish Pandey { 13917455cd17SGovindraj Raja u_register_t scr_el3 = read_scr_el3(); 13927455cd17SGovindraj Raja 1393937d6fdbSManish Pandey #if defined(SPD_spmd) && SPMD_SPM_AT_SEL2 1394d6af2344SJayanth Dodderi Chidanand write_icc_sre_el2(read_el2_ctx_common(ctx, icc_sre_el2)); 1395937d6fdbSManish Pandey #else 1396937d6fdbSManish Pandey write_scr_el3(scr_el3 | SCR_NS_BIT); 1397937d6fdbSManish Pandey isb(); 1398937d6fdbSManish Pandey 1399d6af2344SJayanth Dodderi Chidanand write_icc_sre_el2(read_el2_ctx_common(ctx, icc_sre_el2)); 1400937d6fdbSManish Pandey 1401937d6fdbSManish Pandey write_scr_el3(scr_el3); 1402937d6fdbSManish Pandey isb(); 1403937d6fdbSManish Pandey #endif 1404d6af2344SJayanth Dodderi Chidanand write_ich_hcr_el2(read_el2_ctx_common(ctx, ich_hcr_el2)); 14057455cd17SGovindraj Raja 14067455cd17SGovindraj Raja if (errata_ich_vmcr_el2_applies()) { 14077455cd17SGovindraj Raja if (security_state == SECURE) { 14087455cd17SGovindraj Raja write_scr_el3(scr_el3 & ~SCR_NS_BIT); 14097455cd17SGovindraj Raja } else { 14107455cd17SGovindraj Raja write_scr_el3(scr_el3 | SCR_NS_BIT); 14117455cd17SGovindraj Raja } 14127455cd17SGovindraj Raja isb(); 14137455cd17SGovindraj Raja } 14147455cd17SGovindraj Raja 1415d6af2344SJayanth Dodderi Chidanand write_ich_vmcr_el2(read_el2_ctx_common(ctx, ich_vmcr_el2)); 14167455cd17SGovindraj Raja 14177455cd17SGovindraj Raja if (errata_ich_vmcr_el2_applies()) { 14187455cd17SGovindraj Raja write_scr_el3(scr_el3); 14197455cd17SGovindraj Raja isb(); 14207455cd17SGovindraj Raja } 1421937d6fdbSManish Pandey } 1422937d6fdbSManish Pandey 1423ac58e574SBoyan Karatotev /* ----------------------------------------------------- 1424ac58e574SBoyan Karatotev * The following registers are not added: 1425ac58e574SBoyan Karatotev * AMEVCNTVOFF0<n>_EL2 1426ac58e574SBoyan Karatotev * AMEVCNTVOFF1<n>_EL2 1427ac58e574SBoyan Karatotev * ----------------------------------------------------- 1428ac58e574SBoyan Karatotev */ 1429ac58e574SBoyan Karatotev static void el2_sysregs_context_save_common(el2_sysregs_t *ctx) 1430ac58e574SBoyan Karatotev { 1431d6af2344SJayanth Dodderi Chidanand write_el2_ctx_common(ctx, actlr_el2, read_actlr_el2()); 1432d6af2344SJayanth Dodderi Chidanand write_el2_ctx_common(ctx, afsr0_el2, read_afsr0_el2()); 1433d6af2344SJayanth Dodderi Chidanand write_el2_ctx_common(ctx, afsr1_el2, read_afsr1_el2()); 1434d6af2344SJayanth Dodderi Chidanand write_el2_ctx_common(ctx, amair_el2, read_amair_el2()); 1435d6af2344SJayanth Dodderi Chidanand write_el2_ctx_common(ctx, cnthctl_el2, read_cnthctl_el2()); 1436d6af2344SJayanth Dodderi Chidanand write_el2_ctx_common(ctx, cntvoff_el2, read_cntvoff_el2()); 1437d6af2344SJayanth Dodderi Chidanand write_el2_ctx_common(ctx, cptr_el2, read_cptr_el2()); 1438ac58e574SBoyan Karatotev if (CTX_INCLUDE_AARCH32_REGS) { 1439d6af2344SJayanth Dodderi Chidanand write_el2_ctx_common(ctx, dbgvcr32_el2, read_dbgvcr32_el2()); 1440ac58e574SBoyan Karatotev } 1441d6af2344SJayanth Dodderi Chidanand write_el2_ctx_common(ctx, elr_el2, read_elr_el2()); 1442d6af2344SJayanth Dodderi Chidanand write_el2_ctx_common(ctx, esr_el2, read_esr_el2()); 1443d6af2344SJayanth Dodderi Chidanand write_el2_ctx_common(ctx, far_el2, read_far_el2()); 1444d6af2344SJayanth Dodderi Chidanand write_el2_ctx_common(ctx, hacr_el2, read_hacr_el2()); 1445d6af2344SJayanth Dodderi Chidanand write_el2_ctx_common(ctx, hcr_el2, read_hcr_el2()); 1446d6af2344SJayanth Dodderi Chidanand write_el2_ctx_common(ctx, hpfar_el2, read_hpfar_el2()); 1447d6af2344SJayanth Dodderi Chidanand write_el2_ctx_common(ctx, hstr_el2, read_hstr_el2()); 1448d6af2344SJayanth Dodderi Chidanand write_el2_ctx_common(ctx, mair_el2, read_mair_el2()); 1449d6af2344SJayanth Dodderi Chidanand write_el2_ctx_common(ctx, mdcr_el2, read_mdcr_el2()); 1450d6af2344SJayanth Dodderi Chidanand write_el2_ctx_common(ctx, sctlr_el2, read_sctlr_el2()); 1451d6af2344SJayanth Dodderi Chidanand write_el2_ctx_common(ctx, spsr_el2, read_spsr_el2()); 1452d6af2344SJayanth Dodderi Chidanand write_el2_ctx_common(ctx, sp_el2, read_sp_el2()); 1453d6af2344SJayanth Dodderi Chidanand write_el2_ctx_common(ctx, tcr_el2, read_tcr_el2()); 1454d6af2344SJayanth Dodderi Chidanand write_el2_ctx_common(ctx, tpidr_el2, read_tpidr_el2()); 1455d6af2344SJayanth Dodderi Chidanand write_el2_ctx_common(ctx, vbar_el2, read_vbar_el2()); 1456d6af2344SJayanth Dodderi Chidanand write_el2_ctx_common(ctx, vmpidr_el2, read_vmpidr_el2()); 1457d6af2344SJayanth Dodderi Chidanand write_el2_ctx_common(ctx, vpidr_el2, read_vpidr_el2()); 1458d6af2344SJayanth Dodderi Chidanand write_el2_ctx_common(ctx, vtcr_el2, read_vtcr_el2()); 145930655136SGovindraj Raja 14606595f4cbSIgor Podgainõi write_el2_ctx_common_sysreg128(ctx, ttbr0_el2, read_ttbr0_el2()); 14616595f4cbSIgor Podgainõi write_el2_ctx_common_sysreg128(ctx, vttbr_el2, read_vttbr_el2()); 1462ac58e574SBoyan Karatotev } 1463ac58e574SBoyan Karatotev 1464ac58e574SBoyan Karatotev static void el2_sysregs_context_restore_common(el2_sysregs_t *ctx) 1465ac58e574SBoyan Karatotev { 1466d6af2344SJayanth Dodderi Chidanand write_actlr_el2(read_el2_ctx_common(ctx, actlr_el2)); 1467d6af2344SJayanth Dodderi Chidanand write_afsr0_el2(read_el2_ctx_common(ctx, afsr0_el2)); 1468d6af2344SJayanth Dodderi Chidanand write_afsr1_el2(read_el2_ctx_common(ctx, afsr1_el2)); 1469d6af2344SJayanth Dodderi Chidanand write_amair_el2(read_el2_ctx_common(ctx, amair_el2)); 1470d6af2344SJayanth Dodderi Chidanand write_cnthctl_el2(read_el2_ctx_common(ctx, cnthctl_el2)); 1471d6af2344SJayanth Dodderi Chidanand write_cntvoff_el2(read_el2_ctx_common(ctx, cntvoff_el2)); 1472d6af2344SJayanth Dodderi Chidanand write_cptr_el2(read_el2_ctx_common(ctx, cptr_el2)); 1473ac58e574SBoyan Karatotev if (CTX_INCLUDE_AARCH32_REGS) { 1474d6af2344SJayanth Dodderi Chidanand write_dbgvcr32_el2(read_el2_ctx_common(ctx, dbgvcr32_el2)); 1475ac58e574SBoyan Karatotev } 1476d6af2344SJayanth Dodderi Chidanand write_elr_el2(read_el2_ctx_common(ctx, elr_el2)); 1477d6af2344SJayanth Dodderi Chidanand write_esr_el2(read_el2_ctx_common(ctx, esr_el2)); 1478d6af2344SJayanth Dodderi Chidanand write_far_el2(read_el2_ctx_common(ctx, far_el2)); 1479d6af2344SJayanth Dodderi Chidanand write_hacr_el2(read_el2_ctx_common(ctx, hacr_el2)); 1480d6af2344SJayanth Dodderi Chidanand write_hcr_el2(read_el2_ctx_common(ctx, hcr_el2)); 1481d6af2344SJayanth Dodderi Chidanand write_hpfar_el2(read_el2_ctx_common(ctx, hpfar_el2)); 1482d6af2344SJayanth Dodderi Chidanand write_hstr_el2(read_el2_ctx_common(ctx, hstr_el2)); 1483d6af2344SJayanth Dodderi Chidanand write_mair_el2(read_el2_ctx_common(ctx, mair_el2)); 1484d6af2344SJayanth Dodderi Chidanand write_mdcr_el2(read_el2_ctx_common(ctx, mdcr_el2)); 1485d6af2344SJayanth Dodderi Chidanand write_sctlr_el2(read_el2_ctx_common(ctx, sctlr_el2)); 1486d6af2344SJayanth Dodderi Chidanand write_spsr_el2(read_el2_ctx_common(ctx, spsr_el2)); 1487d6af2344SJayanth Dodderi Chidanand write_sp_el2(read_el2_ctx_common(ctx, sp_el2)); 1488d6af2344SJayanth Dodderi Chidanand write_tcr_el2(read_el2_ctx_common(ctx, tcr_el2)); 1489d6af2344SJayanth Dodderi Chidanand write_tpidr_el2(read_el2_ctx_common(ctx, tpidr_el2)); 1490d6af2344SJayanth Dodderi Chidanand write_ttbr0_el2(read_el2_ctx_common(ctx, ttbr0_el2)); 1491d6af2344SJayanth Dodderi Chidanand write_vbar_el2(read_el2_ctx_common(ctx, vbar_el2)); 1492d6af2344SJayanth Dodderi Chidanand write_vmpidr_el2(read_el2_ctx_common(ctx, vmpidr_el2)); 1493d6af2344SJayanth Dodderi Chidanand write_vpidr_el2(read_el2_ctx_common(ctx, vpidr_el2)); 1494d6af2344SJayanth Dodderi Chidanand write_vtcr_el2(read_el2_ctx_common(ctx, vtcr_el2)); 1495d6af2344SJayanth Dodderi Chidanand write_vttbr_el2(read_el2_ctx_common(ctx, vttbr_el2)); 1496ac58e574SBoyan Karatotev } 1497ac58e574SBoyan Karatotev 149828f39f02SMax Shvetsov /******************************************************************************* 149928f39f02SMax Shvetsov * Save EL2 sysreg context 150028f39f02SMax Shvetsov ******************************************************************************/ 150128f39f02SMax Shvetsov void cm_el2_sysregs_context_save(uint32_t security_state) 150228f39f02SMax Shvetsov { 150328f39f02SMax Shvetsov cpu_context_t *ctx; 1504d20052f3SZelalem Aweke el2_sysregs_t *el2_sysregs_ctx; 150528f39f02SMax Shvetsov 150628f39f02SMax Shvetsov ctx = cm_get_context(security_state); 150728f39f02SMax Shvetsov assert(ctx != NULL); 150828f39f02SMax Shvetsov 1509d20052f3SZelalem Aweke el2_sysregs_ctx = get_el2_sysregs_ctx(ctx); 1510d20052f3SZelalem Aweke 1511d20052f3SZelalem Aweke el2_sysregs_context_save_common(el2_sysregs_ctx); 15127455cd17SGovindraj Raja el2_sysregs_context_save_gic(el2_sysregs_ctx, security_state); 15130a33adc0SGovindraj Raja 1514c282384dSGovindraj Raja if (is_feat_mte2_supported()) { 1515a796d5aaSJayanth Dodderi Chidanand write_el2_ctx_mte2(el2_sysregs_ctx, tfsr_el2, read_tfsr_el2()); 15160a33adc0SGovindraj Raja } 15179acff28aSArvind Ram Prakash 15189448f2b8SAndre Przywara if (is_feat_mpam_supported()) { 15197d930c7eSJayanth Dodderi Chidanand el2_sysregs_context_save_mpam(el2_sysregs_ctx); 15209448f2b8SAndre Przywara } 1521bb7b85a3SAndre Przywara 1522de8c4892SAndre Przywara if (is_feat_fgt_supported()) { 1523d20052f3SZelalem Aweke el2_sysregs_context_save_fgt(el2_sysregs_ctx); 1524de8c4892SAndre Przywara } 1525bb7b85a3SAndre Przywara 152633e6aaacSArvind Ram Prakash if (is_feat_fgt2_supported()) { 152733e6aaacSArvind Ram Prakash el2_sysregs_context_save_fgt2(el2_sysregs_ctx); 152833e6aaacSArvind Ram Prakash } 152933e6aaacSArvind Ram Prakash 1530b8f03d29SAndre Przywara if (is_feat_ecv_v2_supported()) { 1531d6af2344SJayanth Dodderi Chidanand write_el2_ctx_ecv(el2_sysregs_ctx, cntpoff_el2, read_cntpoff_el2()); 1532b8f03d29SAndre Przywara } 1533b8f03d29SAndre Przywara 1534ea735bf5SAndre Przywara if (is_feat_vhe_supported()) { 1535d6af2344SJayanth Dodderi Chidanand write_el2_ctx_vhe(el2_sysregs_ctx, contextidr_el2, 1536d6af2344SJayanth Dodderi Chidanand read_contextidr_el2()); 153730655136SGovindraj Raja write_el2_ctx_vhe_sysreg128(el2_sysregs_ctx, ttbr1_el2, read_ttbr1_el2()); 1538ea735bf5SAndre Przywara } 15396503ff29SAndre Przywara 15406503ff29SAndre Przywara if (is_feat_ras_supported()) { 1541d6af2344SJayanth Dodderi Chidanand write_el2_ctx_ras(el2_sysregs_ctx, vdisr_el2, read_vdisr_el2()); 1542d6af2344SJayanth Dodderi Chidanand write_el2_ctx_ras(el2_sysregs_ctx, vsesr_el2, read_vsesr_el2()); 15436503ff29SAndre Przywara } 1544d5384b69SAndre Przywara 1545d5384b69SAndre Przywara if (is_feat_nv2_supported()) { 1546d6af2344SJayanth Dodderi Chidanand write_el2_ctx_neve(el2_sysregs_ctx, vncr_el2, read_vncr_el2()); 1547d5384b69SAndre Przywara } 1548d5384b69SAndre Przywara 1549fc8d2d39SAndre Przywara if (is_feat_trf_supported()) { 1550d6af2344SJayanth Dodderi Chidanand write_el2_ctx_trf(el2_sysregs_ctx, trfcr_el2, read_trfcr_el2()); 1551fc8d2d39SAndre Przywara } 15527db710f0SAndre Przywara 15537db710f0SAndre Przywara if (is_feat_csv2_2_supported()) { 1554d6af2344SJayanth Dodderi Chidanand write_el2_ctx_csv2_2(el2_sysregs_ctx, scxtnum_el2, 1555d6af2344SJayanth Dodderi Chidanand read_scxtnum_el2()); 15567db710f0SAndre Przywara } 15577db710f0SAndre Przywara 1558c5a3ebbdSAndre Przywara if (is_feat_hcx_supported()) { 1559d6af2344SJayanth Dodderi Chidanand write_el2_ctx_hcx(el2_sysregs_ctx, hcrx_el2, read_hcrx_el2()); 1560c5a3ebbdSAndre Przywara } 1561d6af2344SJayanth Dodderi Chidanand 1562d3331603SMark Brown if (is_feat_tcr2_supported()) { 1563d6af2344SJayanth Dodderi Chidanand write_el2_ctx_tcr2(el2_sysregs_ctx, tcr2_el2, read_tcr2_el2()); 1564d3331603SMark Brown } 1565d6af2344SJayanth Dodderi Chidanand 1566062b6c6bSMark Brown if (is_feat_sxpie_supported()) { 1567d6af2344SJayanth Dodderi Chidanand write_el2_ctx_sxpie(el2_sysregs_ctx, pire0_el2, read_pire0_el2()); 1568d6af2344SJayanth Dodderi Chidanand write_el2_ctx_sxpie(el2_sysregs_ctx, pir_el2, read_pir_el2()); 1569062b6c6bSMark Brown } 1570d6af2344SJayanth Dodderi Chidanand 1571062b6c6bSMark Brown if (is_feat_sxpoe_supported()) { 1572d6af2344SJayanth Dodderi Chidanand write_el2_ctx_sxpoe(el2_sysregs_ctx, por_el2, read_por_el2()); 1573062b6c6bSMark Brown } 1574d6af2344SJayanth Dodderi Chidanand 157541ae0473SSona Mathew if (is_feat_brbe_supported()) { 157641ae0473SSona Mathew write_el2_ctx_brbe(el2_sysregs_ctx, brbcr_el2, read_brbcr_el2()); 157741ae0473SSona Mathew } 157841ae0473SSona Mathew 1579d6af2344SJayanth Dodderi Chidanand if (is_feat_s2pie_supported()) { 1580d6af2344SJayanth Dodderi Chidanand write_el2_ctx_s2pie(el2_sysregs_ctx, s2pir_el2, read_s2pir_el2()); 1581d6af2344SJayanth Dodderi Chidanand } 1582d6af2344SJayanth Dodderi Chidanand 1583688ab57bSMark Brown if (is_feat_gcs_supported()) { 15846aae3acfSMadhukar Pappireddy write_el2_ctx_gcs(el2_sysregs_ctx, gcscr_el2, read_gcscr_el2()); 15856aae3acfSMadhukar Pappireddy write_el2_ctx_gcs(el2_sysregs_ctx, gcspr_el2, read_gcspr_el2()); 1586688ab57bSMark Brown } 15874ec4e545SJayanth Dodderi Chidanand 15884ec4e545SJayanth Dodderi Chidanand if (is_feat_sctlr2_supported()) { 15894ec4e545SJayanth Dodderi Chidanand write_el2_ctx_sctlr2(el2_sysregs_ctx, sctlr2_el2, read_sctlr2_el2()); 15904ec4e545SJayanth Dodderi Chidanand } 159128f39f02SMax Shvetsov } 159228f39f02SMax Shvetsov 159328f39f02SMax Shvetsov /******************************************************************************* 159428f39f02SMax Shvetsov * Restore EL2 sysreg context 159528f39f02SMax Shvetsov ******************************************************************************/ 159628f39f02SMax Shvetsov void cm_el2_sysregs_context_restore(uint32_t security_state) 159728f39f02SMax Shvetsov { 159828f39f02SMax Shvetsov cpu_context_t *ctx; 1599d20052f3SZelalem Aweke el2_sysregs_t *el2_sysregs_ctx; 160028f39f02SMax Shvetsov 160128f39f02SMax Shvetsov ctx = cm_get_context(security_state); 160228f39f02SMax Shvetsov assert(ctx != NULL); 160328f39f02SMax Shvetsov 1604d20052f3SZelalem Aweke el2_sysregs_ctx = get_el2_sysregs_ctx(ctx); 1605d20052f3SZelalem Aweke 1606d20052f3SZelalem Aweke el2_sysregs_context_restore_common(el2_sysregs_ctx); 16077455cd17SGovindraj Raja el2_sysregs_context_restore_gic(el2_sysregs_ctx, security_state); 160830788a84SGovindraj Raja 1609c282384dSGovindraj Raja if (is_feat_mte2_supported()) { 1610a796d5aaSJayanth Dodderi Chidanand write_tfsr_el2(read_el2_ctx_mte2(el2_sysregs_ctx, tfsr_el2)); 161130788a84SGovindraj Raja } 16129acff28aSArvind Ram Prakash 16139448f2b8SAndre Przywara if (is_feat_mpam_supported()) { 16147d930c7eSJayanth Dodderi Chidanand el2_sysregs_context_restore_mpam(el2_sysregs_ctx); 16159448f2b8SAndre Przywara } 1616bb7b85a3SAndre Przywara 1617de8c4892SAndre Przywara if (is_feat_fgt_supported()) { 1618d20052f3SZelalem Aweke el2_sysregs_context_restore_fgt(el2_sysregs_ctx); 1619de8c4892SAndre Przywara } 1620bb7b85a3SAndre Przywara 162133e6aaacSArvind Ram Prakash if (is_feat_fgt2_supported()) { 162233e6aaacSArvind Ram Prakash el2_sysregs_context_restore_fgt2(el2_sysregs_ctx); 162333e6aaacSArvind Ram Prakash } 162433e6aaacSArvind Ram Prakash 1625b8f03d29SAndre Przywara if (is_feat_ecv_v2_supported()) { 1626d6af2344SJayanth Dodderi Chidanand write_cntpoff_el2(read_el2_ctx_ecv(el2_sysregs_ctx, cntpoff_el2)); 1627b8f03d29SAndre Przywara } 1628b8f03d29SAndre Przywara 1629ea735bf5SAndre Przywara if (is_feat_vhe_supported()) { 1630d6af2344SJayanth Dodderi Chidanand write_contextidr_el2(read_el2_ctx_vhe(el2_sysregs_ctx, 1631d6af2344SJayanth Dodderi Chidanand contextidr_el2)); 1632d6af2344SJayanth Dodderi Chidanand write_ttbr1_el2(read_el2_ctx_vhe(el2_sysregs_ctx, ttbr1_el2)); 1633ea735bf5SAndre Przywara } 16346503ff29SAndre Przywara 16356503ff29SAndre Przywara if (is_feat_ras_supported()) { 1636d6af2344SJayanth Dodderi Chidanand write_vdisr_el2(read_el2_ctx_ras(el2_sysregs_ctx, vdisr_el2)); 1637d6af2344SJayanth Dodderi Chidanand write_vsesr_el2(read_el2_ctx_ras(el2_sysregs_ctx, vsesr_el2)); 16386503ff29SAndre Przywara } 1639d5384b69SAndre Przywara 1640d5384b69SAndre Przywara if (is_feat_nv2_supported()) { 1641d6af2344SJayanth Dodderi Chidanand write_vncr_el2(read_el2_ctx_neve(el2_sysregs_ctx, vncr_el2)); 1642fc8d2d39SAndre Przywara } 16437db710f0SAndre Przywara 1644d6af2344SJayanth Dodderi Chidanand if (is_feat_trf_supported()) { 1645d6af2344SJayanth Dodderi Chidanand write_trfcr_el2(read_el2_ctx_trf(el2_sysregs_ctx, trfcr_el2)); 1646d6af2344SJayanth Dodderi Chidanand } 1647d6af2344SJayanth Dodderi Chidanand 16487db710f0SAndre Przywara if (is_feat_csv2_2_supported()) { 1649d6af2344SJayanth Dodderi Chidanand write_scxtnum_el2(read_el2_ctx_csv2_2(el2_sysregs_ctx, 1650d6af2344SJayanth Dodderi Chidanand scxtnum_el2)); 16517db710f0SAndre Przywara } 16527db710f0SAndre Przywara 1653c5a3ebbdSAndre Przywara if (is_feat_hcx_supported()) { 1654d6af2344SJayanth Dodderi Chidanand write_hcrx_el2(read_el2_ctx_hcx(el2_sysregs_ctx, hcrx_el2)); 1655c5a3ebbdSAndre Przywara } 1656d6af2344SJayanth Dodderi Chidanand 1657d3331603SMark Brown if (is_feat_tcr2_supported()) { 1658d6af2344SJayanth Dodderi Chidanand write_tcr2_el2(read_el2_ctx_tcr2(el2_sysregs_ctx, tcr2_el2)); 1659d3331603SMark Brown } 1660d6af2344SJayanth Dodderi Chidanand 1661062b6c6bSMark Brown if (is_feat_sxpie_supported()) { 1662d6af2344SJayanth Dodderi Chidanand write_pire0_el2(read_el2_ctx_sxpie(el2_sysregs_ctx, pire0_el2)); 1663d6af2344SJayanth Dodderi Chidanand write_pir_el2(read_el2_ctx_sxpie(el2_sysregs_ctx, pir_el2)); 1664062b6c6bSMark Brown } 1665d6af2344SJayanth Dodderi Chidanand 1666062b6c6bSMark Brown if (is_feat_sxpoe_supported()) { 1667d6af2344SJayanth Dodderi Chidanand write_por_el2(read_el2_ctx_sxpoe(el2_sysregs_ctx, por_el2)); 1668062b6c6bSMark Brown } 1669d6af2344SJayanth Dodderi Chidanand 1670d6af2344SJayanth Dodderi Chidanand if (is_feat_s2pie_supported()) { 1671d6af2344SJayanth Dodderi Chidanand write_s2pir_el2(read_el2_ctx_s2pie(el2_sysregs_ctx, s2pir_el2)); 1672d6af2344SJayanth Dodderi Chidanand } 1673d6af2344SJayanth Dodderi Chidanand 1674688ab57bSMark Brown if (is_feat_gcs_supported()) { 1675d6af2344SJayanth Dodderi Chidanand write_gcscr_el2(read_el2_ctx_gcs(el2_sysregs_ctx, gcscr_el2)); 1676d6af2344SJayanth Dodderi Chidanand write_gcspr_el2(read_el2_ctx_gcs(el2_sysregs_ctx, gcspr_el2)); 1677688ab57bSMark Brown } 16784ec4e545SJayanth Dodderi Chidanand 16794ec4e545SJayanth Dodderi Chidanand if (is_feat_sctlr2_supported()) { 16804ec4e545SJayanth Dodderi Chidanand write_sctlr2_el2(read_el2_ctx_sctlr2(el2_sysregs_ctx, sctlr2_el2)); 16814ec4e545SJayanth Dodderi Chidanand } 168241ae0473SSona Mathew 168341ae0473SSona Mathew if (is_feat_brbe_supported()) { 168441ae0473SSona Mathew write_brbcr_el2(read_el2_ctx_brbe(el2_sysregs_ctx, brbcr_el2)); 168541ae0473SSona Mathew } 168628f39f02SMax Shvetsov } 1687a0674ab0SJayanth Dodderi Chidanand #endif /* (CTX_INCLUDE_EL2_REGS && IMAGE_BL31) */ 168828f39f02SMax Shvetsov 1689532ed618SSoby Mathew /******************************************************************************* 16908b95e848SZelalem Aweke * This function is used to exit to Non-secure world. If CTX_INCLUDE_EL2_REGS 16918b95e848SZelalem Aweke * is enabled, it restores EL1 and EL2 sysreg contexts instead of directly 16928b95e848SZelalem Aweke * updating EL1 and EL2 registers. Otherwise, it calls the generic 16938b95e848SZelalem Aweke * cm_prepare_el3_exit function. 16948b95e848SZelalem Aweke ******************************************************************************/ 16958b95e848SZelalem Aweke void cm_prepare_el3_exit_ns(void) 16968b95e848SZelalem Aweke { 1697a0674ab0SJayanth Dodderi Chidanand #if (CTX_INCLUDE_EL2_REGS && IMAGE_BL31) 16984085a02cSBoyan Karatotev #if ENABLE_ASSERTIONS 16998b95e848SZelalem Aweke cpu_context_t *ctx = cm_get_context(NON_SECURE); 17008b95e848SZelalem Aweke assert(ctx != NULL); 17018b95e848SZelalem Aweke 1702b515f541SZelalem Aweke /* Assert that EL2 is used. */ 17034085a02cSBoyan Karatotev u_register_t scr_el3 = read_ctx_reg(get_el3state_ctx(ctx), CTX_SCR_EL3); 1704b515f541SZelalem Aweke assert(((scr_el3 & SCR_HCE_BIT) != 0UL) && 1705b515f541SZelalem Aweke (el_implemented(2U) != EL_IMPL_NONE)); 17064085a02cSBoyan Karatotev #endif /* ENABLE_ASSERTIONS */ 17078b95e848SZelalem Aweke 1708a0674ab0SJayanth Dodderi Chidanand /* Restore EL2 sysreg contexts */ 17098b95e848SZelalem Aweke cm_el2_sysregs_context_restore(NON_SECURE); 17108b95e848SZelalem Aweke cm_set_next_eret_context(NON_SECURE); 17118b95e848SZelalem Aweke #else 17128b95e848SZelalem Aweke cm_prepare_el3_exit(NON_SECURE); 1713a0674ab0SJayanth Dodderi Chidanand #endif /* (CTX_INCLUDE_EL2_REGS && IMAGE_BL31) */ 17148b95e848SZelalem Aweke } 17158b95e848SZelalem Aweke 1716a0674ab0SJayanth Dodderi Chidanand #if ((IMAGE_BL1) || (IMAGE_BL31 && (!CTX_INCLUDE_EL2_REGS))) 1717a0674ab0SJayanth Dodderi Chidanand /******************************************************************************* 1718a0674ab0SJayanth Dodderi Chidanand * The next set of six functions are used by runtime services to save and restore 1719a0674ab0SJayanth Dodderi Chidanand * EL1 context on the 'cpu_context' structure for the specified security state. 1720a0674ab0SJayanth Dodderi Chidanand ******************************************************************************/ 172159f8882bSJayanth Dodderi Chidanand static void el1_sysregs_context_save(el1_sysregs_t *ctx) 172259f8882bSJayanth Dodderi Chidanand { 172342e35d2fSJayanth Dodderi Chidanand write_el1_ctx_common(ctx, spsr_el1, read_spsr_el1()); 172442e35d2fSJayanth Dodderi Chidanand write_el1_ctx_common(ctx, elr_el1, read_elr_el1()); 172559f8882bSJayanth Dodderi Chidanand 172659b7c0a0SJayanth Dodderi Chidanand #if (!ERRATA_SPECULATIVE_AT) 172742e35d2fSJayanth Dodderi Chidanand write_el1_ctx_common(ctx, sctlr_el1, read_sctlr_el1()); 172842e35d2fSJayanth Dodderi Chidanand write_el1_ctx_common(ctx, tcr_el1, read_tcr_el1()); 172959f8882bSJayanth Dodderi Chidanand #endif /* (!ERRATA_SPECULATIVE_AT) */ 173059f8882bSJayanth Dodderi Chidanand 173142e35d2fSJayanth Dodderi Chidanand write_el1_ctx_common(ctx, cpacr_el1, read_cpacr_el1()); 173242e35d2fSJayanth Dodderi Chidanand write_el1_ctx_common(ctx, csselr_el1, read_csselr_el1()); 173342e35d2fSJayanth Dodderi Chidanand write_el1_ctx_common(ctx, sp_el1, read_sp_el1()); 173442e35d2fSJayanth Dodderi Chidanand write_el1_ctx_common(ctx, esr_el1, read_esr_el1()); 173542e35d2fSJayanth Dodderi Chidanand write_el1_ctx_common(ctx, mair_el1, read_mair_el1()); 173642e35d2fSJayanth Dodderi Chidanand write_el1_ctx_common(ctx, amair_el1, read_amair_el1()); 173742e35d2fSJayanth Dodderi Chidanand write_el1_ctx_common(ctx, actlr_el1, read_actlr_el1()); 173842e35d2fSJayanth Dodderi Chidanand write_el1_ctx_common(ctx, tpidr_el1, read_tpidr_el1()); 173942e35d2fSJayanth Dodderi Chidanand write_el1_ctx_common(ctx, tpidr_el0, read_tpidr_el0()); 174042e35d2fSJayanth Dodderi Chidanand write_el1_ctx_common(ctx, tpidrro_el0, read_tpidrro_el0()); 174142e35d2fSJayanth Dodderi Chidanand write_el1_ctx_common(ctx, far_el1, read_far_el1()); 174242e35d2fSJayanth Dodderi Chidanand write_el1_ctx_common(ctx, afsr0_el1, read_afsr0_el1()); 174342e35d2fSJayanth Dodderi Chidanand write_el1_ctx_common(ctx, afsr1_el1, read_afsr1_el1()); 174442e35d2fSJayanth Dodderi Chidanand write_el1_ctx_common(ctx, contextidr_el1, read_contextidr_el1()); 174542e35d2fSJayanth Dodderi Chidanand write_el1_ctx_common(ctx, vbar_el1, read_vbar_el1()); 174642e35d2fSJayanth Dodderi Chidanand write_el1_ctx_common(ctx, mdccint_el1, read_mdccint_el1()); 174742e35d2fSJayanth Dodderi Chidanand write_el1_ctx_common(ctx, mdscr_el1, read_mdscr_el1()); 174859f8882bSJayanth Dodderi Chidanand 17496595f4cbSIgor Podgainõi write_el1_ctx_common_sysreg128(ctx, par_el1, read_par_el1()); 17506595f4cbSIgor Podgainõi write_el1_ctx_common_sysreg128(ctx, ttbr0_el1, read_ttbr0_el1()); 17516595f4cbSIgor Podgainõi write_el1_ctx_common_sysreg128(ctx, ttbr1_el1, read_ttbr1_el1()); 17526595f4cbSIgor Podgainõi 175342e35d2fSJayanth Dodderi Chidanand if (CTX_INCLUDE_AARCH32_REGS) { 175442e35d2fSJayanth Dodderi Chidanand /* Save Aarch32 registers */ 175542e35d2fSJayanth Dodderi Chidanand write_el1_ctx_aarch32(ctx, spsr_abt, read_spsr_abt()); 175642e35d2fSJayanth Dodderi Chidanand write_el1_ctx_aarch32(ctx, spsr_und, read_spsr_und()); 175742e35d2fSJayanth Dodderi Chidanand write_el1_ctx_aarch32(ctx, spsr_irq, read_spsr_irq()); 175842e35d2fSJayanth Dodderi Chidanand write_el1_ctx_aarch32(ctx, spsr_fiq, read_spsr_fiq()); 175942e35d2fSJayanth Dodderi Chidanand write_el1_ctx_aarch32(ctx, dacr32_el2, read_dacr32_el2()); 176042e35d2fSJayanth Dodderi Chidanand write_el1_ctx_aarch32(ctx, ifsr32_el2, read_ifsr32_el2()); 176142e35d2fSJayanth Dodderi Chidanand } 176259f8882bSJayanth Dodderi Chidanand 176342e35d2fSJayanth Dodderi Chidanand if (NS_TIMER_SWITCH) { 176442e35d2fSJayanth Dodderi Chidanand /* Save NS Timer registers */ 176542e35d2fSJayanth Dodderi Chidanand write_el1_ctx_arch_timer(ctx, cntp_ctl_el0, read_cntp_ctl_el0()); 176642e35d2fSJayanth Dodderi Chidanand write_el1_ctx_arch_timer(ctx, cntp_cval_el0, read_cntp_cval_el0()); 176742e35d2fSJayanth Dodderi Chidanand write_el1_ctx_arch_timer(ctx, cntv_ctl_el0, read_cntv_ctl_el0()); 176842e35d2fSJayanth Dodderi Chidanand write_el1_ctx_arch_timer(ctx, cntv_cval_el0, read_cntv_cval_el0()); 176942e35d2fSJayanth Dodderi Chidanand write_el1_ctx_arch_timer(ctx, cntkctl_el1, read_cntkctl_el1()); 177042e35d2fSJayanth Dodderi Chidanand } 177159f8882bSJayanth Dodderi Chidanand 177242e35d2fSJayanth Dodderi Chidanand if (is_feat_mte2_supported()) { 177342e35d2fSJayanth Dodderi Chidanand write_el1_ctx_mte2(ctx, tfsre0_el1, read_tfsre0_el1()); 177442e35d2fSJayanth Dodderi Chidanand write_el1_ctx_mte2(ctx, tfsr_el1, read_tfsr_el1()); 177542e35d2fSJayanth Dodderi Chidanand write_el1_ctx_mte2(ctx, rgsr_el1, read_rgsr_el1()); 177642e35d2fSJayanth Dodderi Chidanand write_el1_ctx_mte2(ctx, gcr_el1, read_gcr_el1()); 177742e35d2fSJayanth Dodderi Chidanand } 177859f8882bSJayanth Dodderi Chidanand 1779ed9bb824SMadhukar Pappireddy if (is_feat_ras_supported()) { 178042e35d2fSJayanth Dodderi Chidanand write_el1_ctx_ras(ctx, disr_el1, read_disr_el1()); 1781ed9bb824SMadhukar Pappireddy } 1782ed9bb824SMadhukar Pappireddy 1783ed9bb824SMadhukar Pappireddy if (is_feat_s1pie_supported()) { 178442e35d2fSJayanth Dodderi Chidanand write_el1_ctx_s1pie(ctx, pire0_el1, read_pire0_el1()); 178542e35d2fSJayanth Dodderi Chidanand write_el1_ctx_s1pie(ctx, pir_el1, read_pir_el1()); 1786ed9bb824SMadhukar Pappireddy } 1787ed9bb824SMadhukar Pappireddy 1788ed9bb824SMadhukar Pappireddy if (is_feat_s1poe_supported()) { 178942e35d2fSJayanth Dodderi Chidanand write_el1_ctx_s1poe(ctx, por_el1, read_por_el1()); 1790ed9bb824SMadhukar Pappireddy } 1791ed9bb824SMadhukar Pappireddy 1792ed9bb824SMadhukar Pappireddy if (is_feat_s2poe_supported()) { 179342e35d2fSJayanth Dodderi Chidanand write_el1_ctx_s2poe(ctx, s2por_el1, read_s2por_el1()); 1794ed9bb824SMadhukar Pappireddy } 1795ed9bb824SMadhukar Pappireddy 1796ed9bb824SMadhukar Pappireddy if (is_feat_tcr2_supported()) { 179742e35d2fSJayanth Dodderi Chidanand write_el1_ctx_tcr2(ctx, tcr2_el1, read_tcr2_el1()); 1798ed9bb824SMadhukar Pappireddy } 1799d6c76e6cSMadhukar Pappireddy 1800d6c76e6cSMadhukar Pappireddy if (is_feat_trf_supported()) { 180142e35d2fSJayanth Dodderi Chidanand write_el1_ctx_trf(ctx, trfcr_el1, read_trfcr_el1()); 1802d6c76e6cSMadhukar Pappireddy } 1803d6c76e6cSMadhukar Pappireddy 1804d6c76e6cSMadhukar Pappireddy if (is_feat_csv2_2_supported()) { 180542e35d2fSJayanth Dodderi Chidanand write_el1_ctx_csv2_2(ctx, scxtnum_el0, read_scxtnum_el0()); 180642e35d2fSJayanth Dodderi Chidanand write_el1_ctx_csv2_2(ctx, scxtnum_el1, read_scxtnum_el1()); 1807d6c76e6cSMadhukar Pappireddy } 1808d6c76e6cSMadhukar Pappireddy 1809d6c76e6cSMadhukar Pappireddy if (is_feat_gcs_supported()) { 181042e35d2fSJayanth Dodderi Chidanand write_el1_ctx_gcs(ctx, gcscr_el1, read_gcscr_el1()); 181142e35d2fSJayanth Dodderi Chidanand write_el1_ctx_gcs(ctx, gcscre0_el1, read_gcscre0_el1()); 181242e35d2fSJayanth Dodderi Chidanand write_el1_ctx_gcs(ctx, gcspr_el1, read_gcspr_el1()); 181342e35d2fSJayanth Dodderi Chidanand write_el1_ctx_gcs(ctx, gcspr_el0, read_gcspr_el0()); 1814d6c76e6cSMadhukar Pappireddy } 18156d0433f0SJayanth Dodderi Chidanand 18166d0433f0SJayanth Dodderi Chidanand if (is_feat_the_supported()) { 18176595f4cbSIgor Podgainõi write_el1_ctx_the_sysreg128(ctx, rcwmask_el1, read_rcwmask_el1()); 18186595f4cbSIgor Podgainõi write_el1_ctx_the_sysreg128(ctx, rcwsmask_el1, read_rcwsmask_el1()); 18196d0433f0SJayanth Dodderi Chidanand } 18206d0433f0SJayanth Dodderi Chidanand 18214ec4e545SJayanth Dodderi Chidanand if (is_feat_sctlr2_supported()) { 18224ec4e545SJayanth Dodderi Chidanand write_el1_ctx_sctlr2(ctx, sctlr2_el1, read_sctlr2_el1()); 18234ec4e545SJayanth Dodderi Chidanand } 18244ec4e545SJayanth Dodderi Chidanand 182519d52a83SAndre Przywara if (is_feat_ls64_accdata_supported()) { 182619d52a83SAndre Przywara write_el1_ctx_ls64(ctx, accdata_el1, read_accdata_el1()); 182719d52a83SAndre Przywara } 182859f8882bSJayanth Dodderi Chidanand } 182959f8882bSJayanth Dodderi Chidanand 183059f8882bSJayanth Dodderi Chidanand static void el1_sysregs_context_restore(el1_sysregs_t *ctx) 183159f8882bSJayanth Dodderi Chidanand { 183242e35d2fSJayanth Dodderi Chidanand write_spsr_el1(read_el1_ctx_common(ctx, spsr_el1)); 183342e35d2fSJayanth Dodderi Chidanand write_elr_el1(read_el1_ctx_common(ctx, elr_el1)); 183459f8882bSJayanth Dodderi Chidanand 183559b7c0a0SJayanth Dodderi Chidanand #if (!ERRATA_SPECULATIVE_AT) 183642e35d2fSJayanth Dodderi Chidanand write_sctlr_el1(read_el1_ctx_common(ctx, sctlr_el1)); 183742e35d2fSJayanth Dodderi Chidanand write_tcr_el1(read_el1_ctx_common(ctx, tcr_el1)); 183859f8882bSJayanth Dodderi Chidanand #endif /* (!ERRATA_SPECULATIVE_AT) */ 183959f8882bSJayanth Dodderi Chidanand 184042e35d2fSJayanth Dodderi Chidanand write_cpacr_el1(read_el1_ctx_common(ctx, cpacr_el1)); 184142e35d2fSJayanth Dodderi Chidanand write_csselr_el1(read_el1_ctx_common(ctx, csselr_el1)); 184242e35d2fSJayanth Dodderi Chidanand write_sp_el1(read_el1_ctx_common(ctx, sp_el1)); 184342e35d2fSJayanth Dodderi Chidanand write_esr_el1(read_el1_ctx_common(ctx, esr_el1)); 184442e35d2fSJayanth Dodderi Chidanand write_ttbr0_el1(read_el1_ctx_common(ctx, ttbr0_el1)); 184542e35d2fSJayanth Dodderi Chidanand write_ttbr1_el1(read_el1_ctx_common(ctx, ttbr1_el1)); 184642e35d2fSJayanth Dodderi Chidanand write_mair_el1(read_el1_ctx_common(ctx, mair_el1)); 184742e35d2fSJayanth Dodderi Chidanand write_amair_el1(read_el1_ctx_common(ctx, amair_el1)); 184842e35d2fSJayanth Dodderi Chidanand write_actlr_el1(read_el1_ctx_common(ctx, actlr_el1)); 184942e35d2fSJayanth Dodderi Chidanand write_tpidr_el1(read_el1_ctx_common(ctx, tpidr_el1)); 185042e35d2fSJayanth Dodderi Chidanand write_tpidr_el0(read_el1_ctx_common(ctx, tpidr_el0)); 185142e35d2fSJayanth Dodderi Chidanand write_tpidrro_el0(read_el1_ctx_common(ctx, tpidrro_el0)); 185242e35d2fSJayanth Dodderi Chidanand write_par_el1(read_el1_ctx_common(ctx, par_el1)); 185342e35d2fSJayanth Dodderi Chidanand write_far_el1(read_el1_ctx_common(ctx, far_el1)); 185442e35d2fSJayanth Dodderi Chidanand write_afsr0_el1(read_el1_ctx_common(ctx, afsr0_el1)); 185542e35d2fSJayanth Dodderi Chidanand write_afsr1_el1(read_el1_ctx_common(ctx, afsr1_el1)); 185642e35d2fSJayanth Dodderi Chidanand write_contextidr_el1(read_el1_ctx_common(ctx, contextidr_el1)); 185742e35d2fSJayanth Dodderi Chidanand write_vbar_el1(read_el1_ctx_common(ctx, vbar_el1)); 185842e35d2fSJayanth Dodderi Chidanand write_mdccint_el1(read_el1_ctx_common(ctx, mdccint_el1)); 185942e35d2fSJayanth Dodderi Chidanand write_mdscr_el1(read_el1_ctx_common(ctx, mdscr_el1)); 186059f8882bSJayanth Dodderi Chidanand 186142e35d2fSJayanth Dodderi Chidanand if (CTX_INCLUDE_AARCH32_REGS) { 186242e35d2fSJayanth Dodderi Chidanand /* Restore Aarch32 registers */ 186342e35d2fSJayanth Dodderi Chidanand write_spsr_abt(read_el1_ctx_aarch32(ctx, spsr_abt)); 186442e35d2fSJayanth Dodderi Chidanand write_spsr_und(read_el1_ctx_aarch32(ctx, spsr_und)); 186542e35d2fSJayanth Dodderi Chidanand write_spsr_irq(read_el1_ctx_aarch32(ctx, spsr_irq)); 186642e35d2fSJayanth Dodderi Chidanand write_spsr_fiq(read_el1_ctx_aarch32(ctx, spsr_fiq)); 186742e35d2fSJayanth Dodderi Chidanand write_dacr32_el2(read_el1_ctx_aarch32(ctx, dacr32_el2)); 186842e35d2fSJayanth Dodderi Chidanand write_ifsr32_el2(read_el1_ctx_aarch32(ctx, ifsr32_el2)); 186942e35d2fSJayanth Dodderi Chidanand } 187059f8882bSJayanth Dodderi Chidanand 187142e35d2fSJayanth Dodderi Chidanand if (NS_TIMER_SWITCH) { 187242e35d2fSJayanth Dodderi Chidanand /* Restore NS Timer registers */ 187342e35d2fSJayanth Dodderi Chidanand write_cntp_ctl_el0(read_el1_ctx_arch_timer(ctx, cntp_ctl_el0)); 187442e35d2fSJayanth Dodderi Chidanand write_cntp_cval_el0(read_el1_ctx_arch_timer(ctx, cntp_cval_el0)); 187542e35d2fSJayanth Dodderi Chidanand write_cntv_ctl_el0(read_el1_ctx_arch_timer(ctx, cntv_ctl_el0)); 187642e35d2fSJayanth Dodderi Chidanand write_cntv_cval_el0(read_el1_ctx_arch_timer(ctx, cntv_cval_el0)); 187742e35d2fSJayanth Dodderi Chidanand write_cntkctl_el1(read_el1_ctx_arch_timer(ctx, cntkctl_el1)); 187842e35d2fSJayanth Dodderi Chidanand } 187959f8882bSJayanth Dodderi Chidanand 188042e35d2fSJayanth Dodderi Chidanand if (is_feat_mte2_supported()) { 188142e35d2fSJayanth Dodderi Chidanand write_tfsre0_el1(read_el1_ctx_mte2(ctx, tfsre0_el1)); 188242e35d2fSJayanth Dodderi Chidanand write_tfsr_el1(read_el1_ctx_mte2(ctx, tfsr_el1)); 188342e35d2fSJayanth Dodderi Chidanand write_rgsr_el1(read_el1_ctx_mte2(ctx, rgsr_el1)); 188442e35d2fSJayanth Dodderi Chidanand write_gcr_el1(read_el1_ctx_mte2(ctx, gcr_el1)); 188542e35d2fSJayanth Dodderi Chidanand } 188659f8882bSJayanth Dodderi Chidanand 1887ed9bb824SMadhukar Pappireddy if (is_feat_ras_supported()) { 188842e35d2fSJayanth Dodderi Chidanand write_disr_el1(read_el1_ctx_ras(ctx, disr_el1)); 1889ed9bb824SMadhukar Pappireddy } 1890ed9bb824SMadhukar Pappireddy 1891ed9bb824SMadhukar Pappireddy if (is_feat_s1pie_supported()) { 189242e35d2fSJayanth Dodderi Chidanand write_pire0_el1(read_el1_ctx_s1pie(ctx, pire0_el1)); 189342e35d2fSJayanth Dodderi Chidanand write_pir_el1(read_el1_ctx_s1pie(ctx, pir_el1)); 1894ed9bb824SMadhukar Pappireddy } 1895ed9bb824SMadhukar Pappireddy 1896ed9bb824SMadhukar Pappireddy if (is_feat_s1poe_supported()) { 189742e35d2fSJayanth Dodderi Chidanand write_por_el1(read_el1_ctx_s1poe(ctx, por_el1)); 1898ed9bb824SMadhukar Pappireddy } 1899ed9bb824SMadhukar Pappireddy 1900ed9bb824SMadhukar Pappireddy if (is_feat_s2poe_supported()) { 190142e35d2fSJayanth Dodderi Chidanand write_s2por_el1(read_el1_ctx_s2poe(ctx, s2por_el1)); 1902ed9bb824SMadhukar Pappireddy } 1903ed9bb824SMadhukar Pappireddy 1904ed9bb824SMadhukar Pappireddy if (is_feat_tcr2_supported()) { 190542e35d2fSJayanth Dodderi Chidanand write_tcr2_el1(read_el1_ctx_tcr2(ctx, tcr2_el1)); 1906ed9bb824SMadhukar Pappireddy } 1907d6c76e6cSMadhukar Pappireddy 1908d6c76e6cSMadhukar Pappireddy if (is_feat_trf_supported()) { 190942e35d2fSJayanth Dodderi Chidanand write_trfcr_el1(read_el1_ctx_trf(ctx, trfcr_el1)); 1910d6c76e6cSMadhukar Pappireddy } 1911d6c76e6cSMadhukar Pappireddy 1912d6c76e6cSMadhukar Pappireddy if (is_feat_csv2_2_supported()) { 191342e35d2fSJayanth Dodderi Chidanand write_scxtnum_el0(read_el1_ctx_csv2_2(ctx, scxtnum_el0)); 191442e35d2fSJayanth Dodderi Chidanand write_scxtnum_el1(read_el1_ctx_csv2_2(ctx, scxtnum_el1)); 1915d6c76e6cSMadhukar Pappireddy } 1916d6c76e6cSMadhukar Pappireddy 1917d6c76e6cSMadhukar Pappireddy if (is_feat_gcs_supported()) { 191842e35d2fSJayanth Dodderi Chidanand write_gcscr_el1(read_el1_ctx_gcs(ctx, gcscr_el1)); 191942e35d2fSJayanth Dodderi Chidanand write_gcscre0_el1(read_el1_ctx_gcs(ctx, gcscre0_el1)); 192042e35d2fSJayanth Dodderi Chidanand write_gcspr_el1(read_el1_ctx_gcs(ctx, gcspr_el1)); 192142e35d2fSJayanth Dodderi Chidanand write_gcspr_el0(read_el1_ctx_gcs(ctx, gcspr_el0)); 1922d6c76e6cSMadhukar Pappireddy } 19236d0433f0SJayanth Dodderi Chidanand 19246d0433f0SJayanth Dodderi Chidanand if (is_feat_the_supported()) { 19256d0433f0SJayanth Dodderi Chidanand write_rcwmask_el1(read_el1_ctx_the(ctx, rcwmask_el1)); 19266d0433f0SJayanth Dodderi Chidanand write_rcwsmask_el1(read_el1_ctx_the(ctx, rcwsmask_el1)); 19276d0433f0SJayanth Dodderi Chidanand } 19284ec4e545SJayanth Dodderi Chidanand 19294ec4e545SJayanth Dodderi Chidanand if (is_feat_sctlr2_supported()) { 19304ec4e545SJayanth Dodderi Chidanand write_sctlr2_el1(read_el1_ctx_sctlr2(ctx, sctlr2_el1)); 19314ec4e545SJayanth Dodderi Chidanand } 19324ec4e545SJayanth Dodderi Chidanand 193319d52a83SAndre Przywara if (is_feat_ls64_accdata_supported()) { 193419d52a83SAndre Przywara write_accdata_el1(read_el1_ctx_ls64(ctx, accdata_el1)); 193519d52a83SAndre Przywara } 193659f8882bSJayanth Dodderi Chidanand } 193759f8882bSJayanth Dodderi Chidanand 19388b95e848SZelalem Aweke /******************************************************************************* 1939a0674ab0SJayanth Dodderi Chidanand * The next couple of functions are used by runtime services to save and restore 1940a0674ab0SJayanth Dodderi Chidanand * EL1 context on the 'cpu_context' structure for the specified security state. 1941532ed618SSoby Mathew ******************************************************************************/ 1942532ed618SSoby Mathew void cm_el1_sysregs_context_save(uint32_t security_state) 1943532ed618SSoby Mathew { 1944532ed618SSoby Mathew cpu_context_t *ctx; 1945532ed618SSoby Mathew 1946532ed618SSoby Mathew ctx = cm_get_context(security_state); 1947a0fee747SAntonio Nino Diaz assert(ctx != NULL); 1948532ed618SSoby Mathew 19492825946eSMax Shvetsov el1_sysregs_context_save(get_el1_sysregs_ctx(ctx)); 195017b4c0ddSDimitris Papastamos 195117b4c0ddSDimitris Papastamos #if IMAGE_BL31 1952858dc35cSMaheedhar Bollapalli if (security_state == SECURE) { 195317b4c0ddSDimitris Papastamos PUBLISH_EVENT(cm_exited_secure_world); 1954858dc35cSMaheedhar Bollapalli } else { 195517b4c0ddSDimitris Papastamos PUBLISH_EVENT(cm_exited_normal_world); 1956858dc35cSMaheedhar Bollapalli } 195717b4c0ddSDimitris Papastamos #endif 1958532ed618SSoby Mathew } 1959532ed618SSoby Mathew 1960532ed618SSoby Mathew void cm_el1_sysregs_context_restore(uint32_t security_state) 1961532ed618SSoby Mathew { 1962532ed618SSoby Mathew cpu_context_t *ctx; 1963532ed618SSoby Mathew 1964532ed618SSoby Mathew ctx = cm_get_context(security_state); 1965a0fee747SAntonio Nino Diaz assert(ctx != NULL); 1966532ed618SSoby Mathew 19672825946eSMax Shvetsov el1_sysregs_context_restore(get_el1_sysregs_ctx(ctx)); 196817b4c0ddSDimitris Papastamos 196917b4c0ddSDimitris Papastamos #if IMAGE_BL31 1970858dc35cSMaheedhar Bollapalli if (security_state == SECURE) { 197117b4c0ddSDimitris Papastamos PUBLISH_EVENT(cm_entering_secure_world); 1972858dc35cSMaheedhar Bollapalli } else { 197317b4c0ddSDimitris Papastamos PUBLISH_EVENT(cm_entering_normal_world); 1974858dc35cSMaheedhar Bollapalli } 197517b4c0ddSDimitris Papastamos #endif 1976532ed618SSoby Mathew } 1977532ed618SSoby Mathew 1978a0674ab0SJayanth Dodderi Chidanand #endif /* ((IMAGE_BL1) || (IMAGE_BL31 && (!CTX_INCLUDE_EL2_REGS))) */ 1979a0674ab0SJayanth Dodderi Chidanand 1980532ed618SSoby Mathew /******************************************************************************* 1981532ed618SSoby Mathew * This function populates ELR_EL3 member of 'cpu_context' pertaining to the 1982532ed618SSoby Mathew * given security state with the given entrypoint 1983532ed618SSoby Mathew ******************************************************************************/ 1984532ed618SSoby Mathew void cm_set_elr_el3(uint32_t security_state, uintptr_t entrypoint) 1985532ed618SSoby Mathew { 1986532ed618SSoby Mathew cpu_context_t *ctx; 1987532ed618SSoby Mathew el3_state_t *state; 1988532ed618SSoby Mathew 1989532ed618SSoby Mathew ctx = cm_get_context(security_state); 1990a0fee747SAntonio Nino Diaz assert(ctx != NULL); 1991532ed618SSoby Mathew 1992532ed618SSoby Mathew /* Populate EL3 state so that ERET jumps to the correct entry */ 1993532ed618SSoby Mathew state = get_el3state_ctx(ctx); 1994532ed618SSoby Mathew write_ctx_reg(state, CTX_ELR_EL3, entrypoint); 1995532ed618SSoby Mathew } 1996532ed618SSoby Mathew 1997532ed618SSoby Mathew /******************************************************************************* 1998532ed618SSoby Mathew * This function populates ELR_EL3 and SPSR_EL3 members of 'cpu_context' 1999532ed618SSoby Mathew * pertaining to the given security state 2000532ed618SSoby Mathew ******************************************************************************/ 2001532ed618SSoby Mathew void cm_set_elr_spsr_el3(uint32_t security_state, 2002532ed618SSoby Mathew uintptr_t entrypoint, uint32_t spsr) 2003532ed618SSoby Mathew { 2004532ed618SSoby Mathew cpu_context_t *ctx; 2005532ed618SSoby Mathew el3_state_t *state; 2006532ed618SSoby Mathew 2007532ed618SSoby Mathew ctx = cm_get_context(security_state); 2008a0fee747SAntonio Nino Diaz assert(ctx != NULL); 2009532ed618SSoby Mathew 2010532ed618SSoby Mathew /* Populate EL3 state so that ERET jumps to the correct entry */ 2011532ed618SSoby Mathew state = get_el3state_ctx(ctx); 2012532ed618SSoby Mathew write_ctx_reg(state, CTX_ELR_EL3, entrypoint); 2013532ed618SSoby Mathew write_ctx_reg(state, CTX_SPSR_EL3, spsr); 2014532ed618SSoby Mathew } 2015532ed618SSoby Mathew 2016532ed618SSoby Mathew /******************************************************************************* 2017532ed618SSoby Mathew * This function updates a single bit in the SCR_EL3 member of the 'cpu_context' 2018532ed618SSoby Mathew * pertaining to the given security state using the value and bit position 2019532ed618SSoby Mathew * specified in the parameters. It preserves all other bits. 2020532ed618SSoby Mathew ******************************************************************************/ 2021532ed618SSoby Mathew void cm_write_scr_el3_bit(uint32_t security_state, 2022532ed618SSoby Mathew uint32_t bit_pos, 2023532ed618SSoby Mathew uint32_t value) 2024532ed618SSoby Mathew { 2025532ed618SSoby Mathew cpu_context_t *ctx; 2026532ed618SSoby Mathew el3_state_t *state; 2027f1be00daSLouis Mayencourt u_register_t scr_el3; 2028532ed618SSoby Mathew 2029532ed618SSoby Mathew ctx = cm_get_context(security_state); 2030a0fee747SAntonio Nino Diaz assert(ctx != NULL); 2031532ed618SSoby Mathew 2032532ed618SSoby Mathew /* Ensure that the bit position is a valid one */ 2033d7b5f408SJimmy Brisson assert(((1UL << bit_pos) & SCR_VALID_BIT_MASK) != 0U); 2034532ed618SSoby Mathew 2035532ed618SSoby Mathew /* Ensure that the 'value' is only a bit wide */ 2036a0fee747SAntonio Nino Diaz assert(value <= 1U); 2037532ed618SSoby Mathew 2038532ed618SSoby Mathew /* 2039532ed618SSoby Mathew * Get the SCR_EL3 value from the cpu context, clear the desired bit 2040532ed618SSoby Mathew * and set it to its new value. 2041532ed618SSoby Mathew */ 2042532ed618SSoby Mathew state = get_el3state_ctx(ctx); 2043f1be00daSLouis Mayencourt scr_el3 = read_ctx_reg(state, CTX_SCR_EL3); 2044d7b5f408SJimmy Brisson scr_el3 &= ~(1UL << bit_pos); 2045f1be00daSLouis Mayencourt scr_el3 |= (u_register_t)value << bit_pos; 2046532ed618SSoby Mathew write_ctx_reg(state, CTX_SCR_EL3, scr_el3); 2047532ed618SSoby Mathew } 2048532ed618SSoby Mathew 2049532ed618SSoby Mathew /******************************************************************************* 2050532ed618SSoby Mathew * This function retrieves SCR_EL3 member of 'cpu_context' pertaining to the 2051532ed618SSoby Mathew * given security state. 2052532ed618SSoby Mathew ******************************************************************************/ 2053f1be00daSLouis Mayencourt u_register_t cm_get_scr_el3(uint32_t security_state) 2054532ed618SSoby Mathew { 205554c9c68aSNithin G const cpu_context_t *ctx; 205654c9c68aSNithin G const el3_state_t *state; 2057532ed618SSoby Mathew 2058532ed618SSoby Mathew ctx = cm_get_context(security_state); 2059a0fee747SAntonio Nino Diaz assert(ctx != NULL); 2060532ed618SSoby Mathew 2061532ed618SSoby Mathew /* Populate EL3 state so that ERET jumps to the correct entry */ 2062532ed618SSoby Mathew state = get_el3state_ctx(ctx); 2063f1be00daSLouis Mayencourt return read_ctx_reg(state, CTX_SCR_EL3); 2064532ed618SSoby Mathew } 2065532ed618SSoby Mathew 2066532ed618SSoby Mathew /******************************************************************************* 2067532ed618SSoby Mathew * This function is used to program the context that's used for exception 2068532ed618SSoby Mathew * return. This initializes the SP_EL3 to a pointer to a 'cpu_context' set for 2069532ed618SSoby Mathew * the required security state 2070532ed618SSoby Mathew ******************************************************************************/ 2071532ed618SSoby Mathew void cm_set_next_eret_context(uint32_t security_state) 2072532ed618SSoby Mathew { 2073532ed618SSoby Mathew cpu_context_t *ctx; 2074532ed618SSoby Mathew 2075532ed618SSoby Mathew ctx = cm_get_context(security_state); 2076a0fee747SAntonio Nino Diaz assert(ctx != NULL); 2077532ed618SSoby Mathew 2078532ed618SSoby Mathew cm_set_next_context(ctx); 2079532ed618SSoby Mathew } 2080