xref: /rk3399_ARM-atf/lib/el3_runtime/aarch64/context_mgmt.c (revision 24a70738b2c119a95a78cd4c89b257c3e028c20d)
1532ed618SSoby Mathew /*
201cf14ddSMaksims Svecovs  * Copyright (c) 2013-2023, Arm Limited and Contributors. All rights reserved.
32b28727eSVarun Wadekar  * Copyright (c) 2022, NVIDIA Corporation. All rights reserved.
4532ed618SSoby Mathew  *
582cb2c1aSdp-arm  * SPDX-License-Identifier: BSD-3-Clause
6532ed618SSoby Mathew  */
7532ed618SSoby Mathew 
8532ed618SSoby Mathew #include <assert.h>
940daecc1SAntonio Nino Diaz #include <stdbool.h>
10532ed618SSoby Mathew #include <string.h>
1109d40e0eSAntonio Nino Diaz 
1209d40e0eSAntonio Nino Diaz #include <platform_def.h>
1309d40e0eSAntonio Nino Diaz 
1409d40e0eSAntonio Nino Diaz #include <arch.h>
1509d40e0eSAntonio Nino Diaz #include <arch_helpers.h>
16b7e398d6SSoby Mathew #include <arch_features.h>
1709d40e0eSAntonio Nino Diaz #include <bl31/interrupt_mgmt.h>
1809d40e0eSAntonio Nino Diaz #include <common/bl_common.h>
19885e2683SClaus Pedersen #include <common/debug.h>
2009d40e0eSAntonio Nino Diaz #include <context.h>
218b95e848SZelalem Aweke #include <drivers/arm/gicv3.h>
2209d40e0eSAntonio Nino Diaz #include <lib/el3_runtime/context_mgmt.h>
2309d40e0eSAntonio Nino Diaz #include <lib/el3_runtime/pubsub_events.h>
2409d40e0eSAntonio Nino Diaz #include <lib/extensions/amu.h>
25744ad974Sjohpow01 #include <lib/extensions/brbe.h>
2609d40e0eSAntonio Nino Diaz #include <lib/extensions/mpam.h>
27dc78e62dSjohpow01 #include <lib/extensions/sme.h>
2809d40e0eSAntonio Nino Diaz #include <lib/extensions/spe.h>
2909d40e0eSAntonio Nino Diaz #include <lib/extensions/sve.h>
30d4582d30SManish V Badarkhe #include <lib/extensions/sys_reg_trace.h>
31813524eaSManish V Badarkhe #include <lib/extensions/trbe.h>
328fcd3d96SManish V Badarkhe #include <lib/extensions/trf.h>
3309d40e0eSAntonio Nino Diaz #include <lib/utils.h>
34532ed618SSoby Mathew 
35781d07a4SJayanth Dodderi Chidanand #if ENABLE_FEAT_TWED
36781d07a4SJayanth Dodderi Chidanand /* Make sure delay value fits within the range(0-15) */
37781d07a4SJayanth Dodderi Chidanand CASSERT(((TWED_DELAY & ~SCR_TWEDEL_MASK) == 0U), assert_twed_delay_value_check);
38781d07a4SJayanth Dodderi Chidanand #endif /* ENABLE_FEAT_TWED */
39532ed618SSoby Mathew 
40*24a70738SBoyan Karatotev static void manage_extensions_nonsecure(cpu_context_t *ctx);
41781d07a4SJayanth Dodderi Chidanand static void manage_extensions_secure(cpu_context_t *ctx);
42b515f541SZelalem Aweke 
43b515f541SZelalem Aweke static void setup_el1_context(cpu_context_t *ctx, const struct entry_point_info *ep)
44b515f541SZelalem Aweke {
45b515f541SZelalem Aweke 	u_register_t sctlr_elx, actlr_elx;
46b515f541SZelalem Aweke 
47b515f541SZelalem Aweke 	/*
48b515f541SZelalem Aweke 	 * Initialise SCTLR_EL1 to the reset value corresponding to the target
49b515f541SZelalem Aweke 	 * execution state setting all fields rather than relying on the hw.
50b515f541SZelalem Aweke 	 * Some fields have architecturally UNKNOWN reset values and these are
51b515f541SZelalem Aweke 	 * set to zero.
52b515f541SZelalem Aweke 	 *
53b515f541SZelalem Aweke 	 * SCTLR.EE: Endianness is taken from the entrypoint attributes.
54b515f541SZelalem Aweke 	 *
55b515f541SZelalem Aweke 	 * SCTLR.M, SCTLR.C and SCTLR.I: These fields must be zero (as
56b515f541SZelalem Aweke 	 * required by PSCI specification)
57b515f541SZelalem Aweke 	 */
58b515f541SZelalem Aweke 	sctlr_elx = (EP_GET_EE(ep->h.attr) != 0U) ? SCTLR_EE_BIT : 0UL;
59b515f541SZelalem Aweke 	if (GET_RW(ep->spsr) == MODE_RW_64) {
60b515f541SZelalem Aweke 		sctlr_elx |= SCTLR_EL1_RES1;
61b515f541SZelalem Aweke 	} else {
62b515f541SZelalem Aweke 		/*
63b515f541SZelalem Aweke 		 * If the target execution state is AArch32 then the following
64b515f541SZelalem Aweke 		 * fields need to be set.
65b515f541SZelalem Aweke 		 *
66b515f541SZelalem Aweke 		 * SCTRL_EL1.nTWE: Set to one so that EL0 execution of WFE
67b515f541SZelalem Aweke 		 *  instructions are not trapped to EL1.
68b515f541SZelalem Aweke 		 *
69b515f541SZelalem Aweke 		 * SCTLR_EL1.nTWI: Set to one so that EL0 execution of WFI
70b515f541SZelalem Aweke 		 *  instructions are not trapped to EL1.
71b515f541SZelalem Aweke 		 *
72b515f541SZelalem Aweke 		 * SCTLR_EL1.CP15BEN: Set to one to enable EL0 execution of the
73b515f541SZelalem Aweke 		 *  CP15DMB, CP15DSB, and CP15ISB instructions.
74b515f541SZelalem Aweke 		 */
75b515f541SZelalem Aweke 		sctlr_elx |= SCTLR_AARCH32_EL1_RES1 | SCTLR_CP15BEN_BIT
76b515f541SZelalem Aweke 					| SCTLR_NTWI_BIT | SCTLR_NTWE_BIT;
77b515f541SZelalem Aweke 	}
78b515f541SZelalem Aweke 
79b515f541SZelalem Aweke #if ERRATA_A75_764081
80b515f541SZelalem Aweke 	/*
81b515f541SZelalem Aweke 	 * If workaround of errata 764081 for Cortex-A75 is used then set
82b515f541SZelalem Aweke 	 * SCTLR_EL1.IESB to enable Implicit Error Synchronization Barrier.
83b515f541SZelalem Aweke 	 */
84b515f541SZelalem Aweke 	sctlr_elx |= SCTLR_IESB_BIT;
85b515f541SZelalem Aweke #endif
86b515f541SZelalem Aweke 	/* Store the initialised SCTLR_EL1 value in the cpu_context */
87b515f541SZelalem Aweke 	write_ctx_reg(get_el1_sysregs_ctx(ctx), CTX_SCTLR_EL1, sctlr_elx);
88b515f541SZelalem Aweke 
89b515f541SZelalem Aweke 	/*
90b515f541SZelalem Aweke 	 * Base the context ACTLR_EL1 on the current value, as it is
91b515f541SZelalem Aweke 	 * implementation defined. The context restore process will write
92b515f541SZelalem Aweke 	 * the value from the context to the actual register and can cause
93b515f541SZelalem Aweke 	 * problems for processor cores that don't expect certain bits to
94b515f541SZelalem Aweke 	 * be zero.
95b515f541SZelalem Aweke 	 */
96b515f541SZelalem Aweke 	actlr_elx = read_actlr_el1();
97b515f541SZelalem Aweke 	write_ctx_reg((get_el1_sysregs_ctx(ctx)), (CTX_ACTLR_EL1), (actlr_elx));
98b515f541SZelalem Aweke }
99b515f541SZelalem Aweke 
1002bbad1d1SZelalem Aweke /******************************************************************************
1012bbad1d1SZelalem Aweke  * This function performs initializations that are specific to SECURE state
1022bbad1d1SZelalem Aweke  * and updates the cpu context specified by 'ctx'.
1032bbad1d1SZelalem Aweke  *****************************************************************************/
1042bbad1d1SZelalem Aweke static void setup_secure_context(cpu_context_t *ctx, const struct entry_point_info *ep)
105532ed618SSoby Mathew {
1062bbad1d1SZelalem Aweke 	u_register_t scr_el3;
1072bbad1d1SZelalem Aweke 	el3_state_t *state;
1082bbad1d1SZelalem Aweke 
1092bbad1d1SZelalem Aweke 	state = get_el3state_ctx(ctx);
1102bbad1d1SZelalem Aweke 	scr_el3 = read_ctx_reg(state, CTX_SCR_EL3);
1112bbad1d1SZelalem Aweke 
1122bbad1d1SZelalem Aweke #if defined(IMAGE_BL31) && !defined(SPD_spmd)
113532ed618SSoby Mathew 	/*
1142bbad1d1SZelalem Aweke 	 * SCR_EL3.IRQ, SCR_EL3.FIQ: Enable the physical FIQ and IRQ routing as
1152bbad1d1SZelalem Aweke 	 * indicated by the interrupt routing model for BL31.
116532ed618SSoby Mathew 	 */
1172bbad1d1SZelalem Aweke 	scr_el3 |= get_scr_el3_from_routing_model(SECURE);
1182bbad1d1SZelalem Aweke #endif
1192bbad1d1SZelalem Aweke 
1202bbad1d1SZelalem Aweke #if !CTX_INCLUDE_MTE_REGS || ENABLE_ASSERTIONS
1212bbad1d1SZelalem Aweke 	/* Get Memory Tagging Extension support level */
1222bbad1d1SZelalem Aweke 	unsigned int mte = get_armv8_5_mte_support();
1232bbad1d1SZelalem Aweke #endif
1242bbad1d1SZelalem Aweke 	/*
1252bbad1d1SZelalem Aweke 	 * Allow access to Allocation Tags when CTX_INCLUDE_MTE_REGS
1262bbad1d1SZelalem Aweke 	 * is set, or when MTE is only implemented at EL0.
1272bbad1d1SZelalem Aweke 	 */
1282bbad1d1SZelalem Aweke #if CTX_INCLUDE_MTE_REGS
1292bbad1d1SZelalem Aweke 	assert((mte == MTE_IMPLEMENTED_ELX) || (mte == MTE_IMPLEMENTED_ASY));
1302bbad1d1SZelalem Aweke 	scr_el3 |= SCR_ATA_BIT;
1312bbad1d1SZelalem Aweke #else
1322bbad1d1SZelalem Aweke 	if (mte == MTE_IMPLEMENTED_EL0) {
1332bbad1d1SZelalem Aweke 		scr_el3 |= SCR_ATA_BIT;
1342bbad1d1SZelalem Aweke 	}
1352bbad1d1SZelalem Aweke #endif /* CTX_INCLUDE_MTE_REGS */
1362bbad1d1SZelalem Aweke 
1372bbad1d1SZelalem Aweke 	/* Enable S-EL2 if the next EL is EL2 and S-EL2 is present */
138623f6140SAndre Przywara 	if ((GET_EL(ep->spsr) == MODE_EL2) && is_feat_sel2_supported()) {
1392bbad1d1SZelalem Aweke 		if (GET_RW(ep->spsr) != MODE_RW_64) {
1402bbad1d1SZelalem Aweke 			ERROR("S-EL2 can not be used in AArch32\n.");
1412bbad1d1SZelalem Aweke 			panic();
1422bbad1d1SZelalem Aweke 		}
1432bbad1d1SZelalem Aweke 
1442bbad1d1SZelalem Aweke 		scr_el3 |= SCR_EEL2_BIT;
1452bbad1d1SZelalem Aweke 	}
1462bbad1d1SZelalem Aweke 
1472bbad1d1SZelalem Aweke 	write_ctx_reg(state, CTX_SCR_EL3, scr_el3);
1482bbad1d1SZelalem Aweke 
149b515f541SZelalem Aweke 	/*
150b515f541SZelalem Aweke 	 * Initialize EL1 context registers unless SPMC is running
151b515f541SZelalem Aweke 	 * at S-EL2.
152b515f541SZelalem Aweke 	 */
153b515f541SZelalem Aweke #if !SPMD_SPM_AT_SEL2
154b515f541SZelalem Aweke 	setup_el1_context(ctx, ep);
155b515f541SZelalem Aweke #endif
156b515f541SZelalem Aweke 
1572bbad1d1SZelalem Aweke 	manage_extensions_secure(ctx);
1582bbad1d1SZelalem Aweke }
1592bbad1d1SZelalem Aweke 
1602bbad1d1SZelalem Aweke #if ENABLE_RME
1612bbad1d1SZelalem Aweke /******************************************************************************
1622bbad1d1SZelalem Aweke  * This function performs initializations that are specific to REALM state
1632bbad1d1SZelalem Aweke  * and updates the cpu context specified by 'ctx'.
1642bbad1d1SZelalem Aweke  *****************************************************************************/
1652bbad1d1SZelalem Aweke static void setup_realm_context(cpu_context_t *ctx, const struct entry_point_info *ep)
1662bbad1d1SZelalem Aweke {
1672bbad1d1SZelalem Aweke 	u_register_t scr_el3;
1682bbad1d1SZelalem Aweke 	el3_state_t *state;
1692bbad1d1SZelalem Aweke 
1702bbad1d1SZelalem Aweke 	state = get_el3state_ctx(ctx);
1712bbad1d1SZelalem Aweke 	scr_el3 = read_ctx_reg(state, CTX_SCR_EL3);
1722bbad1d1SZelalem Aweke 
17301cf14ddSMaksims Svecovs 	scr_el3 |= SCR_NS_BIT | SCR_NSE_BIT;
17401cf14ddSMaksims Svecovs 
1757db710f0SAndre Przywara 	if (is_feat_csv2_2_supported()) {
17601cf14ddSMaksims Svecovs 		/* Enable access to the SCXTNUM_ELx registers. */
17701cf14ddSMaksims Svecovs 		scr_el3 |= SCR_EnSCXT_BIT;
1787db710f0SAndre Przywara 	}
1792bbad1d1SZelalem Aweke 
1802bbad1d1SZelalem Aweke 	write_ctx_reg(state, CTX_SCR_EL3, scr_el3);
1812bbad1d1SZelalem Aweke }
1822bbad1d1SZelalem Aweke #endif /* ENABLE_RME */
1832bbad1d1SZelalem Aweke 
1842bbad1d1SZelalem Aweke /******************************************************************************
1852bbad1d1SZelalem Aweke  * This function performs initializations that are specific to NON-SECURE state
1862bbad1d1SZelalem Aweke  * and updates the cpu context specified by 'ctx'.
1872bbad1d1SZelalem Aweke  *****************************************************************************/
1882bbad1d1SZelalem Aweke static void setup_ns_context(cpu_context_t *ctx, const struct entry_point_info *ep)
1892bbad1d1SZelalem Aweke {
1902bbad1d1SZelalem Aweke 	u_register_t scr_el3;
1912bbad1d1SZelalem Aweke 	el3_state_t *state;
1922bbad1d1SZelalem Aweke 
1932bbad1d1SZelalem Aweke 	state = get_el3state_ctx(ctx);
1942bbad1d1SZelalem Aweke 	scr_el3 = read_ctx_reg(state, CTX_SCR_EL3);
1952bbad1d1SZelalem Aweke 
1962bbad1d1SZelalem Aweke 	/* SCR_NS: Set the NS bit */
1972bbad1d1SZelalem Aweke 	scr_el3 |= SCR_NS_BIT;
1982bbad1d1SZelalem Aweke 
1992bbad1d1SZelalem Aweke #if !CTX_INCLUDE_PAUTH_REGS
2002bbad1d1SZelalem Aweke 	/*
2012bbad1d1SZelalem Aweke 	 * If the pointer authentication registers aren't saved during world
2022bbad1d1SZelalem Aweke 	 * switches the value of the registers can be leaked from the Secure to
2032bbad1d1SZelalem Aweke 	 * the Non-secure world. To prevent this, rather than enabling pointer
2042bbad1d1SZelalem Aweke 	 * authentication everywhere, we only enable it in the Non-secure world.
2052bbad1d1SZelalem Aweke 	 *
2062bbad1d1SZelalem Aweke 	 * If the Secure world wants to use pointer authentication,
2072bbad1d1SZelalem Aweke 	 * CTX_INCLUDE_PAUTH_REGS must be set to 1.
2082bbad1d1SZelalem Aweke 	 */
2092bbad1d1SZelalem Aweke 	scr_el3 |= SCR_API_BIT | SCR_APK_BIT;
2102bbad1d1SZelalem Aweke #endif /* !CTX_INCLUDE_PAUTH_REGS */
2112bbad1d1SZelalem Aweke 
2122bbad1d1SZelalem Aweke 	/* Allow access to Allocation Tags when MTE is implemented. */
2132bbad1d1SZelalem Aweke 	scr_el3 |= SCR_ATA_BIT;
2142bbad1d1SZelalem Aweke 
21546cc41d5SManish Pandey #if HANDLE_EA_EL3_FIRST_NS
21646cc41d5SManish Pandey 	/* SCR_EL3.EA: Route External Abort and SError Interrupt to EL3. */
21746cc41d5SManish Pandey 	scr_el3 |= SCR_EA_BIT;
21846cc41d5SManish Pandey #endif
21946cc41d5SManish Pandey 
22000e8f79cSManish Pandey #if RAS_TRAP_NS_ERR_REC_ACCESS
22100e8f79cSManish Pandey 	/*
22200e8f79cSManish Pandey 	 * SCR_EL3.TERR: Trap Error record accesses. Accesses to the RAS ERR
22300e8f79cSManish Pandey 	 * and RAS ERX registers from EL1 and EL2(from any security state)
22400e8f79cSManish Pandey 	 * are trapped to EL3.
22500e8f79cSManish Pandey 	 * Set here to trap only for NS EL1/EL2
22600e8f79cSManish Pandey 	 *
22700e8f79cSManish Pandey 	 */
22800e8f79cSManish Pandey 	scr_el3 |= SCR_TERR_BIT;
22900e8f79cSManish Pandey #endif
23000e8f79cSManish Pandey 
2317db710f0SAndre Przywara 	if (is_feat_csv2_2_supported()) {
23201cf14ddSMaksims Svecovs 		/* Enable access to the SCXTNUM_ELx registers. */
23301cf14ddSMaksims Svecovs 		scr_el3 |= SCR_EnSCXT_BIT;
2347db710f0SAndre Przywara 	}
23501cf14ddSMaksims Svecovs 
2362bbad1d1SZelalem Aweke #ifdef IMAGE_BL31
2372bbad1d1SZelalem Aweke 	/*
2382bbad1d1SZelalem Aweke 	 * SCR_EL3.IRQ, SCR_EL3.FIQ: Enable the physical FIQ and IRQ routing as
2392bbad1d1SZelalem Aweke 	 *  indicated by the interrupt routing model for BL31.
2402bbad1d1SZelalem Aweke 	 */
2412bbad1d1SZelalem Aweke 	scr_el3 |= get_scr_el3_from_routing_model(NON_SECURE);
2422bbad1d1SZelalem Aweke #endif
2432bbad1d1SZelalem Aweke 	write_ctx_reg(state, CTX_SCR_EL3, scr_el3);
2448b95e848SZelalem Aweke 
245b515f541SZelalem Aweke 	/* Initialize EL1 context registers */
246b515f541SZelalem Aweke 	setup_el1_context(ctx, ep);
247b515f541SZelalem Aweke 
2488b95e848SZelalem Aweke 	/* Initialize EL2 context registers */
2498b95e848SZelalem Aweke #if CTX_INCLUDE_EL2_REGS
2508b95e848SZelalem Aweke 
2518b95e848SZelalem Aweke 	/*
2528b95e848SZelalem Aweke 	 * Initialize SCTLR_EL2 context register using Endianness value
2538b95e848SZelalem Aweke 	 * taken from the entrypoint attribute.
2548b95e848SZelalem Aweke 	 */
2558b95e848SZelalem Aweke 	u_register_t sctlr_el2 = (EP_GET_EE(ep->h.attr) != 0U) ? SCTLR_EE_BIT : 0UL;
2568b95e848SZelalem Aweke 	sctlr_el2 |= SCTLR_EL2_RES1;
2578b95e848SZelalem Aweke 	write_ctx_reg(get_el2_sysregs_ctx(ctx), CTX_SCTLR_EL2,
2588b95e848SZelalem Aweke 			sctlr_el2);
2598b95e848SZelalem Aweke 
2608b95e848SZelalem Aweke 	/*
2612b28727eSVarun Wadekar 	 * Program the ICC_SRE_EL2 to make sure the correct bits are set
2622b28727eSVarun Wadekar 	 * when restoring NS context.
2638b95e848SZelalem Aweke 	 */
2642b28727eSVarun Wadekar 	u_register_t icc_sre_el2 = ICC_SRE_DIB_BIT | ICC_SRE_DFB_BIT |
2652b28727eSVarun Wadekar 				   ICC_SRE_EN_BIT | ICC_SRE_SRE_BIT;
2668b95e848SZelalem Aweke 	write_ctx_reg(get_el2_sysregs_ctx(ctx), CTX_ICC_SRE_EL2,
2678b95e848SZelalem Aweke 			icc_sre_el2);
2687f856198SBoyan Karatotev 
2697f856198SBoyan Karatotev 	/*
2707f856198SBoyan Karatotev 	 * Initialize MDCR_EL2.HPMN to its hardware reset value so we don't
2717f856198SBoyan Karatotev 	 * throw anyone off who expects this to be sensible.
2727f856198SBoyan Karatotev 	 * TODO: A similar thing happens in cm_prepare_el3_exit. They should be
2737f856198SBoyan Karatotev 	 * unified with the proper PMU implementation
2747f856198SBoyan Karatotev 	 */
2757f856198SBoyan Karatotev 	u_register_t mdcr_el2 = ((read_pmcr_el0() >> PMCR_EL0_N_SHIFT) &
2767f856198SBoyan Karatotev 			PMCR_EL0_N_MASK);
2777f856198SBoyan Karatotev 	write_ctx_reg(get_el2_sysregs_ctx(ctx), CTX_MDCR_EL2, mdcr_el2);
278ddb615b4SJuan Pablo Conde 
279ddb615b4SJuan Pablo Conde 	if (is_feat_hcx_supported()) {
280ddb615b4SJuan Pablo Conde 		/*
281ddb615b4SJuan Pablo Conde 		 * Initialize register HCRX_EL2 with its init value.
282ddb615b4SJuan Pablo Conde 		 * As the value of HCRX_EL2 is UNKNOWN on reset, there is a
283ddb615b4SJuan Pablo Conde 		 * chance that this can lead to unexpected behavior in lower
284ddb615b4SJuan Pablo Conde 		 * ELs that have not been updated since the introduction of
285ddb615b4SJuan Pablo Conde 		 * this feature if not properly initialized, especially when
286ddb615b4SJuan Pablo Conde 		 * it comes to those bits that enable/disable traps.
287ddb615b4SJuan Pablo Conde 		 */
288ddb615b4SJuan Pablo Conde 		write_ctx_reg(get_el2_sysregs_ctx(ctx), CTX_HCRX_EL2,
289ddb615b4SJuan Pablo Conde 			HCRX_EL2_INIT_VAL);
290ddb615b4SJuan Pablo Conde 	}
2918b95e848SZelalem Aweke #endif /* CTX_INCLUDE_EL2_REGS */
292*24a70738SBoyan Karatotev 
293*24a70738SBoyan Karatotev 	manage_extensions_nonsecure(ctx);
294532ed618SSoby Mathew }
295532ed618SSoby Mathew 
296532ed618SSoby Mathew /*******************************************************************************
2972bbad1d1SZelalem Aweke  * The following function performs initialization of the cpu_context 'ctx'
2982bbad1d1SZelalem Aweke  * for first use that is common to all security states, and sets the
2992bbad1d1SZelalem Aweke  * initial entrypoint state as specified by the entry_point_info structure.
300532ed618SSoby Mathew  *
3018aabea33SPaul Beesley  * The EE and ST attributes are used to configure the endianness and secure
302532ed618SSoby Mathew  * timer availability for the new execution context.
303532ed618SSoby Mathew  ******************************************************************************/
3042bbad1d1SZelalem Aweke static void setup_context_common(cpu_context_t *ctx, const entry_point_info_t *ep)
305532ed618SSoby Mathew {
306f1be00daSLouis Mayencourt 	u_register_t scr_el3;
307532ed618SSoby Mathew 	el3_state_t *state;
308532ed618SSoby Mathew 	gp_regs_t *gp_regs;
309532ed618SSoby Mathew 
310532ed618SSoby Mathew 	/* Clear any residual register values from the context */
31132f0d3c6SDouglas Raillard 	zeromem(ctx, sizeof(*ctx));
312532ed618SSoby Mathew 
313532ed618SSoby Mathew 	/*
31418f2efd6SDavid Cunado 	 * SCR_EL3 was initialised during reset sequence in macro
31518f2efd6SDavid Cunado 	 * el3_arch_init_common. This code modifies the SCR_EL3 fields that
31618f2efd6SDavid Cunado 	 * affect the next EL.
31718f2efd6SDavid Cunado 	 *
31818f2efd6SDavid Cunado 	 * The following fields are initially set to zero and then updated to
31918f2efd6SDavid Cunado 	 * the required value depending on the state of the SPSR_EL3 and the
32018f2efd6SDavid Cunado 	 * Security state and entrypoint attributes of the next EL.
321532ed618SSoby Mathew 	 */
322f1be00daSLouis Mayencourt 	scr_el3 = read_scr();
32346cc41d5SManish Pandey 	scr_el3 &= ~(SCR_NS_BIT | SCR_RW_BIT | SCR_EA_BIT | SCR_FIQ_BIT | SCR_IRQ_BIT |
3242bbad1d1SZelalem Aweke 			SCR_ST_BIT | SCR_HCE_BIT | SCR_NSE_BIT);
325c5ea4f8aSZelalem Aweke 
32618f2efd6SDavid Cunado 	/*
32718f2efd6SDavid Cunado 	 * SCR_EL3.RW: Set the execution state, AArch32 or AArch64, for next
32818f2efd6SDavid Cunado 	 *  Exception level as specified by SPSR.
32918f2efd6SDavid Cunado 	 */
330c5ea4f8aSZelalem Aweke 	if (GET_RW(ep->spsr) == MODE_RW_64) {
331532ed618SSoby Mathew 		scr_el3 |= SCR_RW_BIT;
332c5ea4f8aSZelalem Aweke 	}
3332bbad1d1SZelalem Aweke 
33418f2efd6SDavid Cunado 	/*
33518f2efd6SDavid Cunado 	 * SCR_EL3.ST: Traps Secure EL1 accesses to the Counter-timer Physical
33618f2efd6SDavid Cunado 	 * Secure timer registers to EL3, from AArch64 state only, if specified
337b515f541SZelalem Aweke 	 * by the entrypoint attributes. If SEL2 is present and enabled, the ST
338b515f541SZelalem Aweke 	 * bit always behaves as 1 (i.e. secure physical timer register access
339b515f541SZelalem Aweke 	 * is not trapped)
34018f2efd6SDavid Cunado 	 */
341c5ea4f8aSZelalem Aweke 	if (EP_GET_ST(ep->h.attr) != 0U) {
342532ed618SSoby Mathew 		scr_el3 |= SCR_ST_BIT;
343c5ea4f8aSZelalem Aweke 	}
344532ed618SSoby Mathew 
345cb4ec47bSjohpow01 	/*
346cb4ec47bSjohpow01 	 * If FEAT_HCX is enabled, enable access to HCRX_EL2 by setting
347cb4ec47bSjohpow01 	 * SCR_EL3.HXEn.
348cb4ec47bSjohpow01 	 */
349c5a3ebbdSAndre Przywara 	if (is_feat_hcx_supported()) {
350cb4ec47bSjohpow01 		scr_el3 |= SCR_HXEn_BIT;
351c5a3ebbdSAndre Przywara 	}
352cb4ec47bSjohpow01 
353ff86e0b4SJuan Pablo Conde 	/*
354ff86e0b4SJuan Pablo Conde 	 * If FEAT_RNG_TRAP is enabled, all reads of the RNDR and RNDRRS
355ff86e0b4SJuan Pablo Conde 	 * registers are trapped to EL3.
356ff86e0b4SJuan Pablo Conde 	 */
357ff86e0b4SJuan Pablo Conde #if ENABLE_FEAT_RNG_TRAP
358ff86e0b4SJuan Pablo Conde 	scr_el3 |= SCR_TRNDR_BIT;
359ff86e0b4SJuan Pablo Conde #endif
360ff86e0b4SJuan Pablo Conde 
3611a7c1cfeSJeenu Viswambharan #if FAULT_INJECTION_SUPPORT
3621a7c1cfeSJeenu Viswambharan 	/* Enable fault injection from lower ELs */
3631a7c1cfeSJeenu Viswambharan 	scr_el3 |= SCR_FIEN_BIT;
3641a7c1cfeSJeenu Viswambharan #endif
3651a7c1cfeSJeenu Viswambharan 
3665283962eSAntonio Nino Diaz 	/*
367d3331603SMark Brown 	 * SCR_EL3.TCR2EN: Enable access to TCR2_ELx for AArch64 if present.
368d3331603SMark Brown 	 */
369d3331603SMark Brown 	if (is_feat_tcr2_supported() && (GET_RW(ep->spsr) == MODE_RW_64)) {
370d3331603SMark Brown 		scr_el3 |= SCR_TCR2EN_BIT;
371d3331603SMark Brown 	}
372d3331603SMark Brown 
373d3331603SMark Brown 	/*
374062b6c6bSMark Brown 	 * SCR_EL3.PIEN: Enable permission indirection and overlay
375062b6c6bSMark Brown 	 * registers for AArch64 if present.
376062b6c6bSMark Brown 	 */
377062b6c6bSMark Brown 	if (is_feat_sxpie_supported() || is_feat_sxpoe_supported()) {
378062b6c6bSMark Brown 		scr_el3 |= SCR_PIEN_BIT;
379062b6c6bSMark Brown 	}
380062b6c6bSMark Brown 
381062b6c6bSMark Brown 	/*
382688ab57bSMark Brown 	 * SCR_EL3.GCSEn: Enable GCS registers for AArch64 if present.
383688ab57bSMark Brown 	 */
384688ab57bSMark Brown 	if ((is_feat_gcs_supported()) && (GET_RW(ep->spsr) == MODE_RW_64)) {
385688ab57bSMark Brown 		scr_el3 |= SCR_GCSEn_BIT;
386688ab57bSMark Brown 	}
387688ab57bSMark Brown 
388688ab57bSMark Brown 	/*
3892bbad1d1SZelalem Aweke 	 * CPTR_EL3 was initialized out of reset, copy that value to the
3902bbad1d1SZelalem Aweke 	 * context register.
3915283962eSAntonio Nino Diaz 	 */
39268ac5ed0SArunachalam Ganapathy 	write_ctx_reg(get_el3state_ctx(ctx), CTX_CPTR_EL3, read_cptr_el3());
393532ed618SSoby Mathew 
394532ed618SSoby Mathew 	/*
39518f2efd6SDavid Cunado 	 * SCR_EL3.HCE: Enable HVC instructions if next execution state is
39618f2efd6SDavid Cunado 	 * AArch64 and next EL is EL2, or if next execution state is AArch32 and
39718f2efd6SDavid Cunado 	 * next mode is Hyp.
398110ee433SJimmy Brisson 	 * SCR_EL3.FGTEn: Enable Fine Grained Virtualization Traps under the
399110ee433SJimmy Brisson 	 * same conditions as HVC instructions and when the processor supports
400110ee433SJimmy Brisson 	 * ARMv8.6-FGT.
40129d0ee54SJimmy Brisson 	 * SCR_EL3.ECVEn: Enable Enhanced Counter Virtualization (ECV)
40229d0ee54SJimmy Brisson 	 * CNTPOFF_EL2 register under the same conditions as HVC instructions
40329d0ee54SJimmy Brisson 	 * and when the processor supports ECV.
404532ed618SSoby Mathew 	 */
405a0fee747SAntonio Nino Diaz 	if (((GET_RW(ep->spsr) == MODE_RW_64) && (GET_EL(ep->spsr) == MODE_EL2))
406a0fee747SAntonio Nino Diaz 	    || ((GET_RW(ep->spsr) != MODE_RW_64)
407a0fee747SAntonio Nino Diaz 		&& (GET_M32(ep->spsr) == MODE32_hyp))) {
408532ed618SSoby Mathew 		scr_el3 |= SCR_HCE_BIT;
409110ee433SJimmy Brisson 
410ce485955SAndre Przywara 		if (is_feat_fgt_supported()) {
411110ee433SJimmy Brisson 			scr_el3 |= SCR_FGTEN_BIT;
412110ee433SJimmy Brisson 		}
41329d0ee54SJimmy Brisson 
414b8f03d29SAndre Przywara 		if (is_feat_ecv_supported()) {
41529d0ee54SJimmy Brisson 			scr_el3 |= SCR_ECVEN_BIT;
41629d0ee54SJimmy Brisson 		}
417532ed618SSoby Mathew 	}
418532ed618SSoby Mathew 
4196cac724dSjohpow01 	/* Enable WFE trap delay in SCR_EL3 if supported and configured */
4201223d2a0SAndre Przywara 	if (is_feat_twed_supported()) {
4216cac724dSjohpow01 		/* Set delay in SCR_EL3 */
4226cac724dSjohpow01 		scr_el3 &= ~(SCR_TWEDEL_MASK << SCR_TWEDEL_SHIFT);
423781d07a4SJayanth Dodderi Chidanand 		scr_el3 |= ((TWED_DELAY & SCR_TWEDEL_MASK)
4246cac724dSjohpow01 				<< SCR_TWEDEL_SHIFT);
4256cac724dSjohpow01 
4266cac724dSjohpow01 		/* Enable WFE delay */
4276cac724dSjohpow01 		scr_el3 |= SCR_TWEDEn_BIT;
4281223d2a0SAndre Przywara 	}
4296cac724dSjohpow01 
43018f2efd6SDavid Cunado 	/*
431e290a8fcSAlexei Fedorov 	 * Populate EL3 state so that we've the right context
432e290a8fcSAlexei Fedorov 	 * before doing ERET
4333e61b2b5SDavid Cunado 	 */
434532ed618SSoby Mathew 	state = get_el3state_ctx(ctx);
435532ed618SSoby Mathew 	write_ctx_reg(state, CTX_SCR_EL3, scr_el3);
436532ed618SSoby Mathew 	write_ctx_reg(state, CTX_ELR_EL3, ep->pc);
437532ed618SSoby Mathew 	write_ctx_reg(state, CTX_SPSR_EL3, ep->spsr);
438532ed618SSoby Mathew 
439532ed618SSoby Mathew 	/*
440532ed618SSoby Mathew 	 * Store the X0-X7 value from the entrypoint into the context
441532ed618SSoby Mathew 	 * Use memcpy as we are in control of the layout of the structures
442532ed618SSoby Mathew 	 */
443532ed618SSoby Mathew 	gp_regs = get_gpregs_ctx(ctx);
444532ed618SSoby Mathew 	memcpy(gp_regs, (void *)&ep->args, sizeof(aapcs64_params_t));
445532ed618SSoby Mathew }
446532ed618SSoby Mathew 
447532ed618SSoby Mathew /*******************************************************************************
4482bbad1d1SZelalem Aweke  * Context management library initialization routine. This library is used by
4492bbad1d1SZelalem Aweke  * runtime services to share pointers to 'cpu_context' structures for secure
4502bbad1d1SZelalem Aweke  * non-secure and realm states. Management of the structures and their associated
4512bbad1d1SZelalem Aweke  * memory is not done by the context management library e.g. the PSCI service
4522bbad1d1SZelalem Aweke  * manages the cpu context used for entry from and exit to the non-secure state.
4532bbad1d1SZelalem Aweke  * The Secure payload dispatcher service manages the context(s) corresponding to
4542bbad1d1SZelalem Aweke  * the secure state. It also uses this library to get access to the non-secure
4552bbad1d1SZelalem Aweke  * state cpu context pointers.
4562bbad1d1SZelalem Aweke  * Lastly, this library provides the API to make SP_EL3 point to the cpu context
4572bbad1d1SZelalem Aweke  * which will be used for programming an entry into a lower EL. The same context
4582bbad1d1SZelalem Aweke  * will be used to save state upon exception entry from that EL.
4592bbad1d1SZelalem Aweke  ******************************************************************************/
4602bbad1d1SZelalem Aweke void __init cm_init(void)
4612bbad1d1SZelalem Aweke {
4622bbad1d1SZelalem Aweke 	/*
4631b491eeaSElyes Haouas 	 * The context management library has only global data to initialize, but
4642bbad1d1SZelalem Aweke 	 * that will be done when the BSS is zeroed out.
4652bbad1d1SZelalem Aweke 	 */
4662bbad1d1SZelalem Aweke }
4672bbad1d1SZelalem Aweke 
4682bbad1d1SZelalem Aweke /*******************************************************************************
4692bbad1d1SZelalem Aweke  * This is the high-level function used to initialize the cpu_context 'ctx' for
4702bbad1d1SZelalem Aweke  * first use. It performs initializations that are common to all security states
4712bbad1d1SZelalem Aweke  * and initializations specific to the security state specified in 'ep'
4722bbad1d1SZelalem Aweke  ******************************************************************************/
4732bbad1d1SZelalem Aweke void cm_setup_context(cpu_context_t *ctx, const entry_point_info_t *ep)
4742bbad1d1SZelalem Aweke {
4752bbad1d1SZelalem Aweke 	unsigned int security_state;
4762bbad1d1SZelalem Aweke 
4772bbad1d1SZelalem Aweke 	assert(ctx != NULL);
4782bbad1d1SZelalem Aweke 
4792bbad1d1SZelalem Aweke 	/*
4802bbad1d1SZelalem Aweke 	 * Perform initializations that are common
4812bbad1d1SZelalem Aweke 	 * to all security states
4822bbad1d1SZelalem Aweke 	 */
4832bbad1d1SZelalem Aweke 	setup_context_common(ctx, ep);
4842bbad1d1SZelalem Aweke 
4852bbad1d1SZelalem Aweke 	security_state = GET_SECURITY_STATE(ep->h.attr);
4862bbad1d1SZelalem Aweke 
4872bbad1d1SZelalem Aweke 	/* Perform security state specific initializations */
4882bbad1d1SZelalem Aweke 	switch (security_state) {
4892bbad1d1SZelalem Aweke 	case SECURE:
4902bbad1d1SZelalem Aweke 		setup_secure_context(ctx, ep);
4912bbad1d1SZelalem Aweke 		break;
4922bbad1d1SZelalem Aweke #if ENABLE_RME
4932bbad1d1SZelalem Aweke 	case REALM:
4942bbad1d1SZelalem Aweke 		setup_realm_context(ctx, ep);
4952bbad1d1SZelalem Aweke 		break;
4962bbad1d1SZelalem Aweke #endif
4972bbad1d1SZelalem Aweke 	case NON_SECURE:
4982bbad1d1SZelalem Aweke 		setup_ns_context(ctx, ep);
4992bbad1d1SZelalem Aweke 		break;
5002bbad1d1SZelalem Aweke 	default:
5012bbad1d1SZelalem Aweke 		ERROR("Invalid security state\n");
5022bbad1d1SZelalem Aweke 		panic();
5032bbad1d1SZelalem Aweke 		break;
5042bbad1d1SZelalem Aweke 	}
5052bbad1d1SZelalem Aweke }
5062bbad1d1SZelalem Aweke 
5072bbad1d1SZelalem Aweke /*******************************************************************************
5080fd0f222SDimitris Papastamos  * Enable architecture extensions on first entry to Non-secure world.
5090fd0f222SDimitris Papastamos  * When EL2 is implemented but unused `el2_unused` is non-zero, otherwise
510*24a70738SBoyan Karatotev  * it is zero. This function updates some registers in-place and its contents
511*24a70738SBoyan Karatotev  * are being prepared to be moved to cm_manage_extensions_el3 and
512*24a70738SBoyan Karatotev  * cm_manage_extensions_nonsecure.
5130fd0f222SDimitris Papastamos  ******************************************************************************/
514*24a70738SBoyan Karatotev static void manage_extensions_nonsecure_mixed(bool el2_unused, cpu_context_t *ctx)
5150fd0f222SDimitris Papastamos {
5160fd0f222SDimitris Papastamos #if IMAGE_BL31
5176437a09aSAndre Przywara 	if (is_feat_spe_supported()) {
518281a08ccSDimitris Papastamos 		spe_enable(el2_unused);
5196437a09aSAndre Przywara 	}
520380559c1SDimitris Papastamos 
521b57e16a4SAndre Przywara 	if (is_feat_amu_supported()) {
52268ac5ed0SArunachalam Ganapathy 		amu_enable(el2_unused, ctx);
523b57e16a4SAndre Przywara 	}
52468ac5ed0SArunachalam Ganapathy 
5250d122947SBoyan Karatotev 	/* Enable SVE and FPU/SIMD */
5260d122947SBoyan Karatotev 	if (is_feat_sve_supported()) {
5270d122947SBoyan Karatotev 		sve_enable(ctx);
5280d122947SBoyan Karatotev 	}
5290d122947SBoyan Karatotev 
53045007acdSJayanth Dodderi Chidanand 	if (is_feat_sme_supported()) {
531dc78e62dSjohpow01 		sme_enable(ctx);
5322b0bc4e0SJayanth Dodderi Chidanand 	}
5331a853370SDavid Cunado 
5349448f2b8SAndre Przywara 	if (is_feat_mpam_supported()) {
5355f835918SJeenu Viswambharan 		mpam_enable(el2_unused);
5369448f2b8SAndre Przywara 	}
537813524eaSManish V Badarkhe 
538f5360cfaSAndre Przywara 	if (is_feat_trbe_supported()) {
539813524eaSManish V Badarkhe 		trbe_enable();
540f5360cfaSAndre Przywara 	}
541813524eaSManish V Badarkhe 
542ff491036SAndre Przywara 	if (is_feat_brbe_supported()) {
543744ad974Sjohpow01 		brbe_enable();
544ff491036SAndre Przywara 	}
545744ad974Sjohpow01 
546603a0c6fSAndre Przywara 	if (is_feat_sys_reg_trace_supported()) {
547d4582d30SManish V Badarkhe 		sys_reg_trace_enable(ctx);
548603a0c6fSAndre Przywara 	}
549d4582d30SManish V Badarkhe 
550fc8d2d39SAndre Przywara 	if (is_feat_trf_supported()) {
5518fcd3d96SManish V Badarkhe 		trf_enable();
552fc8d2d39SAndre Przywara 	}
5530fd0f222SDimitris Papastamos #endif
5540fd0f222SDimitris Papastamos }
5550fd0f222SDimitris Papastamos 
5560fd0f222SDimitris Papastamos /*******************************************************************************
557*24a70738SBoyan Karatotev  * Enable architecture extensions for EL3 execution. This function only updates
558*24a70738SBoyan Karatotev  * registers in-place which are expected to either never change or be
559*24a70738SBoyan Karatotev  * overwritten by el3_exit.
560*24a70738SBoyan Karatotev  ******************************************************************************/
561*24a70738SBoyan Karatotev #if IMAGE_BL31
562*24a70738SBoyan Karatotev void cm_manage_extensions_el3(void)
563*24a70738SBoyan Karatotev {
564*24a70738SBoyan Karatotev }
565*24a70738SBoyan Karatotev #endif /* IMAGE_BL31 */
566*24a70738SBoyan Karatotev 
567*24a70738SBoyan Karatotev /*******************************************************************************
568*24a70738SBoyan Karatotev  * Enable architecture extensions on first entry to Non-secure world.
569*24a70738SBoyan Karatotev  ******************************************************************************/
570*24a70738SBoyan Karatotev static void manage_extensions_nonsecure(cpu_context_t *ctx)
571*24a70738SBoyan Karatotev {
572*24a70738SBoyan Karatotev #if IMAGE_BL31
573*24a70738SBoyan Karatotev #endif /* IMAGE_BL31 */
574*24a70738SBoyan Karatotev }
575*24a70738SBoyan Karatotev 
576*24a70738SBoyan Karatotev /*******************************************************************************
577*24a70738SBoyan Karatotev  * Enable architecture extensions in-place at EL2 on first entry to Non-secure
578*24a70738SBoyan Karatotev  * world when EL2 is empty and unused.
579*24a70738SBoyan Karatotev  ******************************************************************************/
580*24a70738SBoyan Karatotev static void manage_extensions_nonsecure_el2_unused(void)
581*24a70738SBoyan Karatotev {
582*24a70738SBoyan Karatotev #if IMAGE_BL31
583*24a70738SBoyan Karatotev #endif /* IMAGE_BL31 */
584*24a70738SBoyan Karatotev }
585*24a70738SBoyan Karatotev 
586*24a70738SBoyan Karatotev /*******************************************************************************
58768ac5ed0SArunachalam Ganapathy  * Enable architecture extensions on first entry to Secure world.
58868ac5ed0SArunachalam Ganapathy  ******************************************************************************/
589dc78e62dSjohpow01 static void manage_extensions_secure(cpu_context_t *ctx)
59068ac5ed0SArunachalam Ganapathy {
59168ac5ed0SArunachalam Ganapathy #if IMAGE_BL31
5920d122947SBoyan Karatotev 	if (is_feat_sve_supported()) {
5932b0bc4e0SJayanth Dodderi Chidanand 		if (ENABLE_SVE_FOR_SWD) {
594dc78e62dSjohpow01 		/*
5952b0bc4e0SJayanth Dodderi Chidanand 		 * Enable SVE and FPU in secure context, secure manager must
5962b0bc4e0SJayanth Dodderi Chidanand 		 * ensure that the SVE and FPU register contexts are properly
5972b0bc4e0SJayanth Dodderi Chidanand 		 * managed.
598dc78e62dSjohpow01 		 */
59968ac5ed0SArunachalam Ganapathy 			sve_enable(ctx);
6002b0bc4e0SJayanth Dodderi Chidanand 		} else {
601dc78e62dSjohpow01 		/*
6022b0bc4e0SJayanth Dodderi Chidanand 		 * Disable SVE and FPU in secure context so non-secure world
6032b0bc4e0SJayanth Dodderi Chidanand 		 * can safely use them.
604dc78e62dSjohpow01 		 */
605dc78e62dSjohpow01 			sve_disable(ctx);
6062b0bc4e0SJayanth Dodderi Chidanand 		}
6072b0bc4e0SJayanth Dodderi Chidanand 	}
6082b0bc4e0SJayanth Dodderi Chidanand 
6090d122947SBoyan Karatotev 	if (is_feat_sme_supported()) {
6100d122947SBoyan Karatotev 		if (ENABLE_SME_FOR_SWD) {
6110d122947SBoyan Karatotev 		/*
6120d122947SBoyan Karatotev 		 * Enable SME, SVE, FPU/SIMD in secure context, secure manager
6130d122947SBoyan Karatotev 		 * must ensure SME, SVE, and FPU/SIMD context properly managed.
6140d122947SBoyan Karatotev 		 */
6150d122947SBoyan Karatotev 			sme_enable(ctx);
6160d122947SBoyan Karatotev 		} else {
6170d122947SBoyan Karatotev 		/*
6180d122947SBoyan Karatotev 		 * Disable SME, SVE, FPU/SIMD in secure context so non-secure
6190d122947SBoyan Karatotev 		 * world can safely use the associated registers.
6200d122947SBoyan Karatotev 		 */
6210d122947SBoyan Karatotev 			sme_disable(ctx);
6220d122947SBoyan Karatotev 		}
6230d122947SBoyan Karatotev 	}
624dc78e62dSjohpow01 #endif /* IMAGE_BL31 */
62568ac5ed0SArunachalam Ganapathy }
62668ac5ed0SArunachalam Ganapathy 
62768ac5ed0SArunachalam Ganapathy /*******************************************************************************
628532ed618SSoby Mathew  * The following function initializes the cpu_context for a CPU specified by
629532ed618SSoby Mathew  * its `cpu_idx` for first use, and sets the initial entrypoint state as
630532ed618SSoby Mathew  * specified by the entry_point_info structure.
631532ed618SSoby Mathew  ******************************************************************************/
632532ed618SSoby Mathew void cm_init_context_by_index(unsigned int cpu_idx,
633532ed618SSoby Mathew 			      const entry_point_info_t *ep)
634532ed618SSoby Mathew {
635532ed618SSoby Mathew 	cpu_context_t *ctx;
636532ed618SSoby Mathew 	ctx = cm_get_context_by_index(cpu_idx, GET_SECURITY_STATE(ep->h.attr));
6371634cae8SAntonio Nino Diaz 	cm_setup_context(ctx, ep);
638532ed618SSoby Mathew }
639532ed618SSoby Mathew 
640532ed618SSoby Mathew /*******************************************************************************
641532ed618SSoby Mathew  * The following function initializes the cpu_context for the current CPU
642532ed618SSoby Mathew  * for first use, and sets the initial entrypoint state as specified by the
643532ed618SSoby Mathew  * entry_point_info structure.
644532ed618SSoby Mathew  ******************************************************************************/
645532ed618SSoby Mathew void cm_init_my_context(const entry_point_info_t *ep)
646532ed618SSoby Mathew {
647532ed618SSoby Mathew 	cpu_context_t *ctx;
648532ed618SSoby Mathew 	ctx = cm_get_context(GET_SECURITY_STATE(ep->h.attr));
6491634cae8SAntonio Nino Diaz 	cm_setup_context(ctx, ep);
650532ed618SSoby Mathew }
651532ed618SSoby Mathew 
652532ed618SSoby Mathew /*******************************************************************************
653c5ea4f8aSZelalem Aweke  * Prepare the CPU system registers for first entry into realm, secure, or
654c5ea4f8aSZelalem Aweke  * normal world.
655532ed618SSoby Mathew  *
656532ed618SSoby Mathew  * If execution is requested to EL2 or hyp mode, SCTLR_EL2 is initialized
657532ed618SSoby Mathew  * If execution is requested to non-secure EL1 or svc mode, and the CPU supports
658532ed618SSoby Mathew  * EL2 then EL2 is disabled by configuring all necessary EL2 registers.
659532ed618SSoby Mathew  * For all entries, the EL1 registers are initialized from the cpu_context
660532ed618SSoby Mathew  ******************************************************************************/
661532ed618SSoby Mathew void cm_prepare_el3_exit(uint32_t security_state)
662532ed618SSoby Mathew {
663f1be00daSLouis Mayencourt 	u_register_t sctlr_elx, scr_el3, mdcr_el2;
664532ed618SSoby Mathew 	cpu_context_t *ctx = cm_get_context(security_state);
66540daecc1SAntonio Nino Diaz 	bool el2_unused = false;
666a0fee747SAntonio Nino Diaz 	uint64_t hcr_el2 = 0U;
667532ed618SSoby Mathew 
668a0fee747SAntonio Nino Diaz 	assert(ctx != NULL);
669532ed618SSoby Mathew 
670532ed618SSoby Mathew 	if (security_state == NON_SECURE) {
671ddb615b4SJuan Pablo Conde 		uint64_t el2_implemented = el_implemented(2);
672ddb615b4SJuan Pablo Conde 
673f1be00daSLouis Mayencourt 		scr_el3 = read_ctx_reg(get_el3state_ctx(ctx),
674a0fee747SAntonio Nino Diaz 						 CTX_SCR_EL3);
675ddb615b4SJuan Pablo Conde 
676ddb615b4SJuan Pablo Conde 		if (((scr_el3 & SCR_HCE_BIT) != 0U)
677ddb615b4SJuan Pablo Conde 			|| (el2_implemented != EL_IMPL_NONE)) {
678ddb615b4SJuan Pablo Conde 			/*
679ddb615b4SJuan Pablo Conde 			 * If context is not being used for EL2, initialize
680ddb615b4SJuan Pablo Conde 			 * HCRX_EL2 with its init value here.
681ddb615b4SJuan Pablo Conde 			 */
682ddb615b4SJuan Pablo Conde 			if (is_feat_hcx_supported()) {
683ddb615b4SJuan Pablo Conde 				write_hcrx_el2(HCRX_EL2_INIT_VAL);
684ddb615b4SJuan Pablo Conde 			}
685ddb615b4SJuan Pablo Conde 		}
686ddb615b4SJuan Pablo Conde 
687a0fee747SAntonio Nino Diaz 		if ((scr_el3 & SCR_HCE_BIT) != 0U) {
688532ed618SSoby Mathew 			/* Use SCTLR_EL1.EE value to initialise sctlr_el2 */
6892825946eSMax Shvetsov 			sctlr_elx = read_ctx_reg(get_el1_sysregs_ctx(ctx),
690532ed618SSoby Mathew 							   CTX_SCTLR_EL1);
6912e09d4f8SKen Kuang 			sctlr_elx &= SCTLR_EE_BIT;
692532ed618SSoby Mathew 			sctlr_elx |= SCTLR_EL2_RES1;
6935f5d1ed7SLouis Mayencourt #if ERRATA_A75_764081
6945f5d1ed7SLouis Mayencourt 			/*
6955f5d1ed7SLouis Mayencourt 			 * If workaround of errata 764081 for Cortex-A75 is used
6965f5d1ed7SLouis Mayencourt 			 * then set SCTLR_EL2.IESB to enable Implicit Error
6975f5d1ed7SLouis Mayencourt 			 * Synchronization Barrier.
6985f5d1ed7SLouis Mayencourt 			 */
6995f5d1ed7SLouis Mayencourt 			sctlr_elx |= SCTLR_IESB_BIT;
7005f5d1ed7SLouis Mayencourt #endif
701532ed618SSoby Mathew 			write_sctlr_el2(sctlr_elx);
702ddb615b4SJuan Pablo Conde 		} else if (el2_implemented != EL_IMPL_NONE) {
70340daecc1SAntonio Nino Diaz 			el2_unused = true;
7040fd0f222SDimitris Papastamos 
70518f2efd6SDavid Cunado 			/*
70618f2efd6SDavid Cunado 			 * EL2 present but unused, need to disable safely.
70718f2efd6SDavid Cunado 			 * SCTLR_EL2 can be ignored in this case.
70818f2efd6SDavid Cunado 			 *
7093ff4aaacSJeenu Viswambharan 			 * Set EL2 register width appropriately: Set HCR_EL2
7103ff4aaacSJeenu Viswambharan 			 * field to match SCR_EL3.RW.
71118f2efd6SDavid Cunado 			 */
712a0fee747SAntonio Nino Diaz 			if ((scr_el3 & SCR_RW_BIT) != 0U)
7133ff4aaacSJeenu Viswambharan 				hcr_el2 |= HCR_RW_BIT;
7143ff4aaacSJeenu Viswambharan 
7153ff4aaacSJeenu Viswambharan 			/*
7163ff4aaacSJeenu Viswambharan 			 * For Armv8.3 pointer authentication feature, disable
7173ff4aaacSJeenu Viswambharan 			 * traps to EL2 when accessing key registers or using
7183ff4aaacSJeenu Viswambharan 			 * pointer authentication instructions from lower ELs.
7193ff4aaacSJeenu Viswambharan 			 */
7203ff4aaacSJeenu Viswambharan 			hcr_el2 |= (HCR_API_BIT | HCR_APK_BIT);
7213ff4aaacSJeenu Viswambharan 
7223ff4aaacSJeenu Viswambharan 			write_hcr_el2(hcr_el2);
723532ed618SSoby Mathew 
72418f2efd6SDavid Cunado 			/*
72518f2efd6SDavid Cunado 			 * Initialise CPTR_EL2 setting all fields rather than
72618f2efd6SDavid Cunado 			 * relying on the hw. All fields have architecturally
72718f2efd6SDavid Cunado 			 * UNKNOWN reset values.
72818f2efd6SDavid Cunado 			 *
72918f2efd6SDavid Cunado 			 * CPTR_EL2.TCPAC: Set to zero so that Non-secure EL1
73018f2efd6SDavid Cunado 			 *  accesses to the CPACR_EL1 or CPACR from both
73118f2efd6SDavid Cunado 			 *  Execution states do not trap to EL2.
73218f2efd6SDavid Cunado 			 *
73318f2efd6SDavid Cunado 			 * CPTR_EL2.TTA: Set to zero so that Non-secure System
73418f2efd6SDavid Cunado 			 *  register accesses to the trace registers from both
73518f2efd6SDavid Cunado 			 *  Execution states do not trap to EL2.
736d4582d30SManish V Badarkhe 			 *  If PE trace unit System registers are not implemented
737d4582d30SManish V Badarkhe 			 *  then this bit is reserved, and must be set to zero.
73818f2efd6SDavid Cunado 			 *
73918f2efd6SDavid Cunado 			 * CPTR_EL2.TFP: Set to zero so that Non-secure accesses
74018f2efd6SDavid Cunado 			 *  to SIMD and floating-point functionality from both
74118f2efd6SDavid Cunado 			 *  Execution states do not trap to EL2.
74218f2efd6SDavid Cunado 			 */
74318f2efd6SDavid Cunado 			write_cptr_el2(CPTR_EL2_RESET_VAL &
74418f2efd6SDavid Cunado 					~(CPTR_EL2_TCPAC_BIT | CPTR_EL2_TTA_BIT
74518f2efd6SDavid Cunado 					| CPTR_EL2_TFP_BIT));
746532ed618SSoby Mathew 
74718f2efd6SDavid Cunado 			/*
7488aabea33SPaul Beesley 			 * Initialise CNTHCTL_EL2. All fields are
74918f2efd6SDavid Cunado 			 * architecturally UNKNOWN on reset and are set to zero
75018f2efd6SDavid Cunado 			 * except for field(s) listed below.
75118f2efd6SDavid Cunado 			 *
752c5ea4f8aSZelalem Aweke 			 * CNTHCTL_EL2.EL1PTEN: Set to one to disable traps to
75318f2efd6SDavid Cunado 			 *  Hyp mode of Non-secure EL0 and EL1 accesses to the
75418f2efd6SDavid Cunado 			 *  physical timer registers.
75518f2efd6SDavid Cunado 			 *
75618f2efd6SDavid Cunado 			 * CNTHCTL_EL2.EL1PCTEN: Set to one to disable traps to
75718f2efd6SDavid Cunado 			 *  Hyp mode of  Non-secure EL0 and EL1 accesses to the
75818f2efd6SDavid Cunado 			 *  physical counter registers.
75918f2efd6SDavid Cunado 			 */
76018f2efd6SDavid Cunado 			write_cnthctl_el2(CNTHCTL_RESET_VAL |
76118f2efd6SDavid Cunado 						EL1PCEN_BIT | EL1PCTEN_BIT);
762532ed618SSoby Mathew 
76318f2efd6SDavid Cunado 			/*
76418f2efd6SDavid Cunado 			 * Initialise CNTVOFF_EL2 to zero as it resets to an
76518f2efd6SDavid Cunado 			 * architecturally UNKNOWN value.
76618f2efd6SDavid Cunado 			 */
767532ed618SSoby Mathew 			write_cntvoff_el2(0);
768532ed618SSoby Mathew 
76918f2efd6SDavid Cunado 			/*
77018f2efd6SDavid Cunado 			 * Set VPIDR_EL2 and VMPIDR_EL2 to match MIDR_EL1 and
77118f2efd6SDavid Cunado 			 * MPIDR_EL1 respectively.
77218f2efd6SDavid Cunado 			 */
773532ed618SSoby Mathew 			write_vpidr_el2(read_midr_el1());
774532ed618SSoby Mathew 			write_vmpidr_el2(read_mpidr_el1());
775532ed618SSoby Mathew 
776532ed618SSoby Mathew 			/*
77718f2efd6SDavid Cunado 			 * Initialise VTTBR_EL2. All fields are architecturally
77818f2efd6SDavid Cunado 			 * UNKNOWN on reset.
77918f2efd6SDavid Cunado 			 *
78018f2efd6SDavid Cunado 			 * VTTBR_EL2.VMID: Set to zero. Even though EL1&0 stage
78118f2efd6SDavid Cunado 			 *  2 address translation is disabled, cache maintenance
78218f2efd6SDavid Cunado 			 *  operations depend on the VMID.
78318f2efd6SDavid Cunado 			 *
78418f2efd6SDavid Cunado 			 * VTTBR_EL2.BADDR: Set to zero as EL1&0 stage 2 address
78518f2efd6SDavid Cunado 			 *  translation is disabled.
786532ed618SSoby Mathew 			 */
78718f2efd6SDavid Cunado 			write_vttbr_el2(VTTBR_RESET_VAL &
78818f2efd6SDavid Cunado 				~((VTTBR_VMID_MASK << VTTBR_VMID_SHIFT)
78918f2efd6SDavid Cunado 				| (VTTBR_BADDR_MASK << VTTBR_BADDR_SHIFT)));
79018f2efd6SDavid Cunado 
791495f3d3cSDavid Cunado 			/*
79218f2efd6SDavid Cunado 			 * Initialise MDCR_EL2, setting all fields rather than
79318f2efd6SDavid Cunado 			 * relying on hw. Some fields are architecturally
79418f2efd6SDavid Cunado 			 * UNKNOWN on reset.
79518f2efd6SDavid Cunado 			 *
796e290a8fcSAlexei Fedorov 			 * MDCR_EL2.HLP: Set to one so that event counter
797e290a8fcSAlexei Fedorov 			 *  overflow, that is recorded in PMOVSCLR_EL0[0-30],
798e290a8fcSAlexei Fedorov 			 *  occurs on the increment that changes
799e290a8fcSAlexei Fedorov 			 *  PMEVCNTR<n>_EL0[63] from 1 to 0, when ARMv8.5-PMU is
800e290a8fcSAlexei Fedorov 			 *  implemented. This bit is RES0 in versions of the
801e290a8fcSAlexei Fedorov 			 *  architecture earlier than ARMv8.5, setting it to 1
802e290a8fcSAlexei Fedorov 			 *  doesn't have any effect on them.
803e290a8fcSAlexei Fedorov 			 *
804e290a8fcSAlexei Fedorov 			 * MDCR_EL2.TTRF: Set to zero so that access to Trace
805e290a8fcSAlexei Fedorov 			 *  Filter Control register TRFCR_EL1 at EL1 is not
806e290a8fcSAlexei Fedorov 			 *  trapped to EL2. This bit is RES0 in versions of
807e290a8fcSAlexei Fedorov 			 *  the architecture earlier than ARMv8.4.
808e290a8fcSAlexei Fedorov 			 *
809e290a8fcSAlexei Fedorov 			 * MDCR_EL2.HPMD: Set to one so that event counting is
810e290a8fcSAlexei Fedorov 			 *  prohibited at EL2. This bit is RES0 in versions of
811e290a8fcSAlexei Fedorov 			 *  the architecture earlier than ARMv8.1, setting it
812e290a8fcSAlexei Fedorov 			 *  to 1 doesn't have any effect on them.
813e290a8fcSAlexei Fedorov 			 *
814e290a8fcSAlexei Fedorov 			 * MDCR_EL2.TPMS: Set to zero so that accesses to
815e290a8fcSAlexei Fedorov 			 *  Statistical Profiling control registers from EL1
816e290a8fcSAlexei Fedorov 			 *  do not trap to EL2. This bit is RES0 when SPE is
817e290a8fcSAlexei Fedorov 			 *  not implemented.
818e290a8fcSAlexei Fedorov 			 *
81918f2efd6SDavid Cunado 			 * MDCR_EL2.TDRA: Set to zero so that Non-secure EL0 and
82018f2efd6SDavid Cunado 			 *  EL1 System register accesses to the Debug ROM
82118f2efd6SDavid Cunado 			 *  registers are not trapped to EL2.
82218f2efd6SDavid Cunado 			 *
82318f2efd6SDavid Cunado 			 * MDCR_EL2.TDOSA: Set to zero so that Non-secure EL1
82418f2efd6SDavid Cunado 			 *  System register accesses to the powerdown debug
82518f2efd6SDavid Cunado 			 *  registers are not trapped to EL2.
82618f2efd6SDavid Cunado 			 *
82718f2efd6SDavid Cunado 			 * MDCR_EL2.TDA: Set to zero so that System register
82818f2efd6SDavid Cunado 			 *  accesses to the debug registers do not trap to EL2.
82918f2efd6SDavid Cunado 			 *
83018f2efd6SDavid Cunado 			 * MDCR_EL2.TDE: Set to zero so that debug exceptions
83118f2efd6SDavid Cunado 			 *  are not routed to EL2.
83218f2efd6SDavid Cunado 			 *
83318f2efd6SDavid Cunado 			 * MDCR_EL2.HPME: Set to zero to disable EL2 Performance
83418f2efd6SDavid Cunado 			 *  Monitors.
83518f2efd6SDavid Cunado 			 *
83618f2efd6SDavid Cunado 			 * MDCR_EL2.TPM: Set to zero so that Non-secure EL0 and
83718f2efd6SDavid Cunado 			 *  EL1 accesses to all Performance Monitors registers
83818f2efd6SDavid Cunado 			 *  are not trapped to EL2.
83918f2efd6SDavid Cunado 			 *
84018f2efd6SDavid Cunado 			 * MDCR_EL2.TPMCR: Set to zero so that Non-secure EL0
84118f2efd6SDavid Cunado 			 *  and EL1 accesses to the PMCR_EL0 or PMCR are not
84218f2efd6SDavid Cunado 			 *  trapped to EL2.
84318f2efd6SDavid Cunado 			 *
84418f2efd6SDavid Cunado 			 * MDCR_EL2.HPMN: Set to value of PMCR_EL0.N which is the
84518f2efd6SDavid Cunado 			 *  architecturally-defined reset value.
84640ff9074SManish V Badarkhe 			 *
84740ff9074SManish V Badarkhe 			 * MDCR_EL2.E2TB: Set to zero so that the trace Buffer
84840ff9074SManish V Badarkhe 			 *  owning exception level is NS-EL1 and, tracing is
84940ff9074SManish V Badarkhe 			 *  prohibited at NS-EL2. These bits are RES0 when
85040ff9074SManish V Badarkhe 			 *  FEAT_TRBE is not implemented.
851495f3d3cSDavid Cunado 			 */
852e290a8fcSAlexei Fedorov 			mdcr_el2 = ((MDCR_EL2_RESET_VAL | MDCR_EL2_HLP |
853e290a8fcSAlexei Fedorov 				     MDCR_EL2_HPMD) |
85418f2efd6SDavid Cunado 				   ((read_pmcr_el0() & PMCR_EL0_N_BITS)
85518f2efd6SDavid Cunado 				   >> PMCR_EL0_N_SHIFT)) &
856e290a8fcSAlexei Fedorov 				   ~(MDCR_EL2_TTRF | MDCR_EL2_TPMS |
857e290a8fcSAlexei Fedorov 				     MDCR_EL2_TDRA_BIT | MDCR_EL2_TDOSA_BIT |
858e290a8fcSAlexei Fedorov 				     MDCR_EL2_TDA_BIT | MDCR_EL2_TDE_BIT |
859e290a8fcSAlexei Fedorov 				     MDCR_EL2_HPME_BIT | MDCR_EL2_TPM_BIT |
86040ff9074SManish V Badarkhe 				     MDCR_EL2_TPMCR_BIT |
86140ff9074SManish V Badarkhe 				     MDCR_EL2_E2TB(MDCR_EL2_E2TB_EL1));
862d832aee9Sdp-arm 
863d832aee9Sdp-arm 			write_mdcr_el2(mdcr_el2);
864d832aee9Sdp-arm 
865939f66d6SDavid Cunado 			/*
86618f2efd6SDavid Cunado 			 * Initialise HSTR_EL2. All fields are architecturally
86718f2efd6SDavid Cunado 			 * UNKNOWN on reset.
86818f2efd6SDavid Cunado 			 *
86918f2efd6SDavid Cunado 			 * HSTR_EL2.T<n>: Set all these fields to zero so that
87018f2efd6SDavid Cunado 			 *  Non-secure EL0 or EL1 accesses to System registers
87118f2efd6SDavid Cunado 			 *  do not trap to EL2.
872939f66d6SDavid Cunado 			 */
87318f2efd6SDavid Cunado 			write_hstr_el2(HSTR_EL2_RESET_VAL & ~(HSTR_EL2_T_MASK));
874939f66d6SDavid Cunado 			/*
87518f2efd6SDavid Cunado 			 * Initialise CNTHP_CTL_EL2. All fields are
87618f2efd6SDavid Cunado 			 * architecturally UNKNOWN on reset.
87718f2efd6SDavid Cunado 			 *
87818f2efd6SDavid Cunado 			 * CNTHP_CTL_EL2:ENABLE: Set to zero to disable the EL2
87918f2efd6SDavid Cunado 			 *  physical timer and prevent timer interrupts.
880939f66d6SDavid Cunado 			 */
88118f2efd6SDavid Cunado 			write_cnthp_ctl_el2(CNTHP_CTL_RESET_VAL &
88218f2efd6SDavid Cunado 						~(CNTHP_CTL_ENABLE_BIT));
883*24a70738SBoyan Karatotev 
884*24a70738SBoyan Karatotev 			manage_extensions_nonsecure_el2_unused();
885532ed618SSoby Mathew 		}
886*24a70738SBoyan Karatotev 		manage_extensions_nonsecure_mixed(el2_unused, ctx);
887532ed618SSoby Mathew 	}
888532ed618SSoby Mathew 
88917b4c0ddSDimitris Papastamos 	cm_el1_sysregs_context_restore(security_state);
89017b4c0ddSDimitris Papastamos 	cm_set_next_eret_context(security_state);
891532ed618SSoby Mathew }
892532ed618SSoby Mathew 
89328f39f02SMax Shvetsov #if CTX_INCLUDE_EL2_REGS
894bb7b85a3SAndre Przywara 
895bb7b85a3SAndre Przywara static void el2_sysregs_context_save_fgt(el2_sysregs_t *ctx)
896bb7b85a3SAndre Przywara {
897bb7b85a3SAndre Przywara 	write_ctx_reg(ctx, CTX_HDFGRTR_EL2, read_hdfgrtr_el2());
898bb7b85a3SAndre Przywara 	if (is_feat_amu_supported()) {
899bb7b85a3SAndre Przywara 		write_ctx_reg(ctx, CTX_HAFGRTR_EL2, read_hafgrtr_el2());
900bb7b85a3SAndre Przywara 	}
901bb7b85a3SAndre Przywara 	write_ctx_reg(ctx, CTX_HDFGWTR_EL2, read_hdfgwtr_el2());
902bb7b85a3SAndre Przywara 	write_ctx_reg(ctx, CTX_HFGITR_EL2, read_hfgitr_el2());
903bb7b85a3SAndre Przywara 	write_ctx_reg(ctx, CTX_HFGRTR_EL2, read_hfgrtr_el2());
904bb7b85a3SAndre Przywara 	write_ctx_reg(ctx, CTX_HFGWTR_EL2, read_hfgwtr_el2());
905bb7b85a3SAndre Przywara }
906bb7b85a3SAndre Przywara 
907bb7b85a3SAndre Przywara static void el2_sysregs_context_restore_fgt(el2_sysregs_t *ctx)
908bb7b85a3SAndre Przywara {
909bb7b85a3SAndre Przywara 	write_hdfgrtr_el2(read_ctx_reg(ctx, CTX_HDFGRTR_EL2));
910bb7b85a3SAndre Przywara 	if (is_feat_amu_supported()) {
911bb7b85a3SAndre Przywara 		write_hafgrtr_el2(read_ctx_reg(ctx, CTX_HAFGRTR_EL2));
912bb7b85a3SAndre Przywara 	}
913bb7b85a3SAndre Przywara 	write_hdfgwtr_el2(read_ctx_reg(ctx, CTX_HDFGWTR_EL2));
914bb7b85a3SAndre Przywara 	write_hfgitr_el2(read_ctx_reg(ctx, CTX_HFGITR_EL2));
915bb7b85a3SAndre Przywara 	write_hfgrtr_el2(read_ctx_reg(ctx, CTX_HFGRTR_EL2));
916bb7b85a3SAndre Przywara 	write_hfgwtr_el2(read_ctx_reg(ctx, CTX_HFGWTR_EL2));
917bb7b85a3SAndre Przywara }
918bb7b85a3SAndre Przywara 
9199448f2b8SAndre Przywara static void el2_sysregs_context_save_mpam(el2_sysregs_t *ctx)
9209448f2b8SAndre Przywara {
9219448f2b8SAndre Przywara 	u_register_t mpam_idr = read_mpamidr_el1();
9229448f2b8SAndre Przywara 
9239448f2b8SAndre Przywara 	write_ctx_reg(ctx, CTX_MPAM2_EL2, read_mpam2_el2());
9249448f2b8SAndre Przywara 
9259448f2b8SAndre Przywara 	/*
9269448f2b8SAndre Przywara 	 * The context registers that we intend to save would be part of the
9279448f2b8SAndre Przywara 	 * PE's system register frame only if MPAMIDR_EL1.HAS_HCR == 1.
9289448f2b8SAndre Przywara 	 */
9299448f2b8SAndre Przywara 	if ((mpam_idr & MPAMIDR_HAS_HCR_BIT) == 0U) {
9309448f2b8SAndre Przywara 		return;
9319448f2b8SAndre Przywara 	}
9329448f2b8SAndre Przywara 
9339448f2b8SAndre Przywara 	/*
9349448f2b8SAndre Przywara 	 * MPAMHCR_EL2, MPAMVPMV_EL2 and MPAMVPM0_EL2 are always present if
9359448f2b8SAndre Przywara 	 * MPAMIDR_HAS_HCR_BIT == 1.
9369448f2b8SAndre Przywara 	 */
9379448f2b8SAndre Przywara 	write_ctx_reg(ctx, CTX_MPAMHCR_EL2, read_mpamhcr_el2());
9389448f2b8SAndre Przywara 	write_ctx_reg(ctx, CTX_MPAMVPM0_EL2, read_mpamvpm0_el2());
9399448f2b8SAndre Przywara 	write_ctx_reg(ctx, CTX_MPAMVPMV_EL2, read_mpamvpmv_el2());
9409448f2b8SAndre Przywara 
9419448f2b8SAndre Przywara 	/*
9429448f2b8SAndre Przywara 	 * The number of MPAMVPM registers is implementation defined, their
9439448f2b8SAndre Przywara 	 * number is stored in the MPAMIDR_EL1 register.
9449448f2b8SAndre Przywara 	 */
9459448f2b8SAndre Przywara 	switch ((mpam_idr >> MPAMIDR_EL1_VPMR_MAX_SHIFT) & MPAMIDR_EL1_VPMR_MAX_MASK) {
9469448f2b8SAndre Przywara 	case 7:
9479448f2b8SAndre Przywara 		write_ctx_reg(ctx, CTX_MPAMVPM7_EL2, read_mpamvpm7_el2());
9489448f2b8SAndre Przywara 		__fallthrough;
9499448f2b8SAndre Przywara 	case 6:
9509448f2b8SAndre Przywara 		write_ctx_reg(ctx, CTX_MPAMVPM6_EL2, read_mpamvpm6_el2());
9519448f2b8SAndre Przywara 		__fallthrough;
9529448f2b8SAndre Przywara 	case 5:
9539448f2b8SAndre Przywara 		write_ctx_reg(ctx, CTX_MPAMVPM5_EL2, read_mpamvpm5_el2());
9549448f2b8SAndre Przywara 		__fallthrough;
9559448f2b8SAndre Przywara 	case 4:
9569448f2b8SAndre Przywara 		write_ctx_reg(ctx, CTX_MPAMVPM4_EL2, read_mpamvpm4_el2());
9579448f2b8SAndre Przywara 		__fallthrough;
9589448f2b8SAndre Przywara 	case 3:
9599448f2b8SAndre Przywara 		write_ctx_reg(ctx, CTX_MPAMVPM3_EL2, read_mpamvpm3_el2());
9609448f2b8SAndre Przywara 		__fallthrough;
9619448f2b8SAndre Przywara 	case 2:
9629448f2b8SAndre Przywara 		write_ctx_reg(ctx, CTX_MPAMVPM2_EL2, read_mpamvpm2_el2());
9639448f2b8SAndre Przywara 		__fallthrough;
9649448f2b8SAndre Przywara 	case 1:
9659448f2b8SAndre Przywara 		write_ctx_reg(ctx, CTX_MPAMVPM1_EL2, read_mpamvpm1_el2());
9669448f2b8SAndre Przywara 		break;
9679448f2b8SAndre Przywara 	}
9689448f2b8SAndre Przywara }
9699448f2b8SAndre Przywara 
9709448f2b8SAndre Przywara static void el2_sysregs_context_restore_mpam(el2_sysregs_t *ctx)
9719448f2b8SAndre Przywara {
9729448f2b8SAndre Przywara 	u_register_t mpam_idr = read_mpamidr_el1();
9739448f2b8SAndre Przywara 
9749448f2b8SAndre Przywara 	write_mpam2_el2(read_ctx_reg(ctx, CTX_MPAM2_EL2));
9759448f2b8SAndre Przywara 
9769448f2b8SAndre Przywara 	if ((mpam_idr & MPAMIDR_HAS_HCR_BIT) == 0U) {
9779448f2b8SAndre Przywara 		return;
9789448f2b8SAndre Przywara 	}
9799448f2b8SAndre Przywara 
9809448f2b8SAndre Przywara 	write_mpamhcr_el2(read_ctx_reg(ctx, CTX_MPAMHCR_EL2));
9819448f2b8SAndre Przywara 	write_mpamvpm0_el2(read_ctx_reg(ctx, CTX_MPAMVPM0_EL2));
9829448f2b8SAndre Przywara 	write_mpamvpmv_el2(read_ctx_reg(ctx, CTX_MPAMVPMV_EL2));
9839448f2b8SAndre Przywara 
9849448f2b8SAndre Przywara 	switch ((mpam_idr >> MPAMIDR_EL1_VPMR_MAX_SHIFT) & MPAMIDR_EL1_VPMR_MAX_MASK) {
9859448f2b8SAndre Przywara 	case 7:
9869448f2b8SAndre Przywara 		write_mpamvpm7_el2(read_ctx_reg(ctx, CTX_MPAMVPM7_EL2));
9879448f2b8SAndre Przywara 		__fallthrough;
9889448f2b8SAndre Przywara 	case 6:
9899448f2b8SAndre Przywara 		write_mpamvpm6_el2(read_ctx_reg(ctx, CTX_MPAMVPM6_EL2));
9909448f2b8SAndre Przywara 		__fallthrough;
9919448f2b8SAndre Przywara 	case 5:
9929448f2b8SAndre Przywara 		write_mpamvpm5_el2(read_ctx_reg(ctx, CTX_MPAMVPM5_EL2));
9939448f2b8SAndre Przywara 		__fallthrough;
9949448f2b8SAndre Przywara 	case 4:
9959448f2b8SAndre Przywara 		write_mpamvpm4_el2(read_ctx_reg(ctx, CTX_MPAMVPM4_EL2));
9969448f2b8SAndre Przywara 		__fallthrough;
9979448f2b8SAndre Przywara 	case 3:
9989448f2b8SAndre Przywara 		write_mpamvpm3_el2(read_ctx_reg(ctx, CTX_MPAMVPM3_EL2));
9999448f2b8SAndre Przywara 		__fallthrough;
10009448f2b8SAndre Przywara 	case 2:
10019448f2b8SAndre Przywara 		write_mpamvpm2_el2(read_ctx_reg(ctx, CTX_MPAMVPM2_EL2));
10029448f2b8SAndre Przywara 		__fallthrough;
10039448f2b8SAndre Przywara 	case 1:
10049448f2b8SAndre Przywara 		write_mpamvpm1_el2(read_ctx_reg(ctx, CTX_MPAMVPM1_EL2));
10059448f2b8SAndre Przywara 		break;
10069448f2b8SAndre Przywara 	}
10079448f2b8SAndre Przywara }
10089448f2b8SAndre Przywara 
100928f39f02SMax Shvetsov /*******************************************************************************
101028f39f02SMax Shvetsov  * Save EL2 sysreg context
101128f39f02SMax Shvetsov  ******************************************************************************/
101228f39f02SMax Shvetsov void cm_el2_sysregs_context_save(uint32_t security_state)
101328f39f02SMax Shvetsov {
101428f39f02SMax Shvetsov 	u_register_t scr_el3 = read_scr();
101528f39f02SMax Shvetsov 
101628f39f02SMax Shvetsov 	/*
1017c5ea4f8aSZelalem Aweke 	 * Always save the non-secure and realm EL2 context, only save the
101828f39f02SMax Shvetsov 	 * S-EL2 context if S-EL2 is enabled.
101928f39f02SMax Shvetsov 	 */
1020c5ea4f8aSZelalem Aweke 	if ((security_state != SECURE) ||
10216b704da3SRuari Phipps 	    ((security_state == SECURE) && ((scr_el3 & SCR_EEL2_BIT) != 0U))) {
102228f39f02SMax Shvetsov 		cpu_context_t *ctx;
1023d20052f3SZelalem Aweke 		el2_sysregs_t *el2_sysregs_ctx;
102428f39f02SMax Shvetsov 
102528f39f02SMax Shvetsov 		ctx = cm_get_context(security_state);
102628f39f02SMax Shvetsov 		assert(ctx != NULL);
102728f39f02SMax Shvetsov 
1028d20052f3SZelalem Aweke 		el2_sysregs_ctx = get_el2_sysregs_ctx(ctx);
1029d20052f3SZelalem Aweke 
1030d20052f3SZelalem Aweke 		el2_sysregs_context_save_common(el2_sysregs_ctx);
1031d20052f3SZelalem Aweke #if CTX_INCLUDE_MTE_REGS
1032d20052f3SZelalem Aweke 		el2_sysregs_context_save_mte(el2_sysregs_ctx);
1033d20052f3SZelalem Aweke #endif
10349448f2b8SAndre Przywara 		if (is_feat_mpam_supported()) {
1035d20052f3SZelalem Aweke 			el2_sysregs_context_save_mpam(el2_sysregs_ctx);
10369448f2b8SAndre Przywara 		}
1037bb7b85a3SAndre Przywara 
1038de8c4892SAndre Przywara 		if (is_feat_fgt_supported()) {
1039d20052f3SZelalem Aweke 			el2_sysregs_context_save_fgt(el2_sysregs_ctx);
1040de8c4892SAndre Przywara 		}
1041bb7b85a3SAndre Przywara 
1042b8f03d29SAndre Przywara 		if (is_feat_ecv_v2_supported()) {
1043b8f03d29SAndre Przywara 			write_ctx_reg(el2_sysregs_ctx, CTX_CNTPOFF_EL2,
1044b8f03d29SAndre Przywara 				      read_cntpoff_el2());
1045b8f03d29SAndre Przywara 		}
1046b8f03d29SAndre Przywara 
1047ea735bf5SAndre Przywara 		if (is_feat_vhe_supported()) {
1048ea735bf5SAndre Przywara 			write_ctx_reg(el2_sysregs_ctx, CTX_CONTEXTIDR_EL2,
1049ea735bf5SAndre Przywara 				      read_contextidr_el2());
1050ea735bf5SAndre Przywara 			write_ctx_reg(el2_sysregs_ctx, CTX_TTBR1_EL2,
1051ea735bf5SAndre Przywara 				      read_ttbr1_el2());
1052ea735bf5SAndre Przywara 		}
10536503ff29SAndre Przywara 
10546503ff29SAndre Przywara 		if (is_feat_ras_supported()) {
10556503ff29SAndre Przywara 			write_ctx_reg(el2_sysregs_ctx, CTX_VDISR_EL2,
10566503ff29SAndre Przywara 				      read_vdisr_el2());
10576503ff29SAndre Przywara 			write_ctx_reg(el2_sysregs_ctx, CTX_VSESR_EL2,
10586503ff29SAndre Przywara 				      read_vsesr_el2());
10596503ff29SAndre Przywara 		}
1060d5384b69SAndre Przywara 
1061d5384b69SAndre Przywara 		if (is_feat_nv2_supported()) {
1062d5384b69SAndre Przywara 			write_ctx_reg(el2_sysregs_ctx, CTX_VNCR_EL2,
1063d5384b69SAndre Przywara 				      read_vncr_el2());
1064d5384b69SAndre Przywara 		}
1065d5384b69SAndre Przywara 
1066fc8d2d39SAndre Przywara 		if (is_feat_trf_supported()) {
1067fc8d2d39SAndre Przywara 			write_ctx_reg(el2_sysregs_ctx, CTX_TRFCR_EL2, read_trfcr_el2());
1068fc8d2d39SAndre Przywara 		}
10697db710f0SAndre Przywara 
10707db710f0SAndre Przywara 		if (is_feat_csv2_2_supported()) {
10717db710f0SAndre Przywara 			write_ctx_reg(el2_sysregs_ctx, CTX_SCXTNUM_EL2,
10727db710f0SAndre Przywara 				      read_scxtnum_el2());
10737db710f0SAndre Przywara 		}
10747db710f0SAndre Przywara 
1075c5a3ebbdSAndre Przywara 		if (is_feat_hcx_supported()) {
1076c5a3ebbdSAndre Przywara 			write_ctx_reg(el2_sysregs_ctx, CTX_HCRX_EL2, read_hcrx_el2());
1077c5a3ebbdSAndre Przywara 		}
1078d3331603SMark Brown 		if (is_feat_tcr2_supported()) {
1079d3331603SMark Brown 			write_ctx_reg(el2_sysregs_ctx, CTX_TCR2_EL2, read_tcr2_el2());
1080d3331603SMark Brown 		}
1081062b6c6bSMark Brown 		if (is_feat_sxpie_supported()) {
1082062b6c6bSMark Brown 			write_ctx_reg(el2_sysregs_ctx, CTX_PIRE0_EL2, read_pire0_el2());
1083062b6c6bSMark Brown 			write_ctx_reg(el2_sysregs_ctx, CTX_PIR_EL2, read_pir_el2());
1084062b6c6bSMark Brown 		}
1085062b6c6bSMark Brown 		if (is_feat_s2pie_supported()) {
1086062b6c6bSMark Brown 			write_ctx_reg(el2_sysregs_ctx, CTX_S2PIR_EL2, read_s2pir_el2());
1087062b6c6bSMark Brown 		}
1088062b6c6bSMark Brown 		if (is_feat_sxpoe_supported()) {
1089062b6c6bSMark Brown 			write_ctx_reg(el2_sysregs_ctx, CTX_POR_EL2, read_por_el2());
1090062b6c6bSMark Brown 		}
1091688ab57bSMark Brown 		if (is_feat_gcs_supported()) {
1092688ab57bSMark Brown 			write_ctx_reg(el2_sysregs_ctx, CTX_GCSPR_EL2, read_gcspr_el2());
1093688ab57bSMark Brown 			write_ctx_reg(el2_sysregs_ctx, CTX_GCSCR_EL2, read_gcscr_el2());
1094688ab57bSMark Brown 		}
109528f39f02SMax Shvetsov 	}
109628f39f02SMax Shvetsov }
109728f39f02SMax Shvetsov 
109828f39f02SMax Shvetsov /*******************************************************************************
109928f39f02SMax Shvetsov  * Restore EL2 sysreg context
110028f39f02SMax Shvetsov  ******************************************************************************/
110128f39f02SMax Shvetsov void cm_el2_sysregs_context_restore(uint32_t security_state)
110228f39f02SMax Shvetsov {
110328f39f02SMax Shvetsov 	u_register_t scr_el3 = read_scr();
110428f39f02SMax Shvetsov 
110528f39f02SMax Shvetsov 	/*
1106c5ea4f8aSZelalem Aweke 	 * Always restore the non-secure and realm EL2 context, only restore the
110728f39f02SMax Shvetsov 	 * S-EL2 context if S-EL2 is enabled.
110828f39f02SMax Shvetsov 	 */
1109c5ea4f8aSZelalem Aweke 	if ((security_state != SECURE) ||
11106b704da3SRuari Phipps 	    ((security_state == SECURE) && ((scr_el3 & SCR_EEL2_BIT) != 0U))) {
111128f39f02SMax Shvetsov 		cpu_context_t *ctx;
1112d20052f3SZelalem Aweke 		el2_sysregs_t *el2_sysregs_ctx;
111328f39f02SMax Shvetsov 
111428f39f02SMax Shvetsov 		ctx = cm_get_context(security_state);
111528f39f02SMax Shvetsov 		assert(ctx != NULL);
111628f39f02SMax Shvetsov 
1117d20052f3SZelalem Aweke 		el2_sysregs_ctx = get_el2_sysregs_ctx(ctx);
1118d20052f3SZelalem Aweke 
1119d20052f3SZelalem Aweke 		el2_sysregs_context_restore_common(el2_sysregs_ctx);
1120d20052f3SZelalem Aweke #if CTX_INCLUDE_MTE_REGS
1121d20052f3SZelalem Aweke 		el2_sysregs_context_restore_mte(el2_sysregs_ctx);
1122d20052f3SZelalem Aweke #endif
11239448f2b8SAndre Przywara 		if (is_feat_mpam_supported()) {
1124d20052f3SZelalem Aweke 			el2_sysregs_context_restore_mpam(el2_sysregs_ctx);
11259448f2b8SAndre Przywara 		}
1126bb7b85a3SAndre Przywara 
1127de8c4892SAndre Przywara 		if (is_feat_fgt_supported()) {
1128d20052f3SZelalem Aweke 			el2_sysregs_context_restore_fgt(el2_sysregs_ctx);
1129de8c4892SAndre Przywara 		}
1130bb7b85a3SAndre Przywara 
1131b8f03d29SAndre Przywara 		if (is_feat_ecv_v2_supported()) {
1132b8f03d29SAndre Przywara 			write_cntpoff_el2(read_ctx_reg(el2_sysregs_ctx,
1133b8f03d29SAndre Przywara 						       CTX_CNTPOFF_EL2));
1134b8f03d29SAndre Przywara 		}
1135b8f03d29SAndre Przywara 
1136ea735bf5SAndre Przywara 		if (is_feat_vhe_supported()) {
1137ea735bf5SAndre Przywara 			write_contextidr_el2(read_ctx_reg(el2_sysregs_ctx, CTX_CONTEXTIDR_EL2));
1138ea735bf5SAndre Przywara 			write_ttbr1_el2(read_ctx_reg(el2_sysregs_ctx, CTX_TTBR1_EL2));
1139ea735bf5SAndre Przywara 		}
11406503ff29SAndre Przywara 
11416503ff29SAndre Przywara 		if (is_feat_ras_supported()) {
11426503ff29SAndre Przywara 			write_vdisr_el2(read_ctx_reg(el2_sysregs_ctx, CTX_VDISR_EL2));
11436503ff29SAndre Przywara 			write_vsesr_el2(read_ctx_reg(el2_sysregs_ctx, CTX_VSESR_EL2));
11446503ff29SAndre Przywara 		}
1145d5384b69SAndre Przywara 
1146d5384b69SAndre Przywara 		if (is_feat_nv2_supported()) {
1147d5384b69SAndre Przywara 			write_vncr_el2(read_ctx_reg(el2_sysregs_ctx, CTX_VNCR_EL2));
1148d5384b69SAndre Przywara 		}
1149fc8d2d39SAndre Przywara 		if (is_feat_trf_supported()) {
1150fc8d2d39SAndre Przywara 			write_trfcr_el2(read_ctx_reg(el2_sysregs_ctx, CTX_TRFCR_EL2));
1151fc8d2d39SAndre Przywara 		}
11527db710f0SAndre Przywara 
11537db710f0SAndre Przywara 		if (is_feat_csv2_2_supported()) {
11547db710f0SAndre Przywara 			write_scxtnum_el2(read_ctx_reg(el2_sysregs_ctx,
11557db710f0SAndre Przywara 						       CTX_SCXTNUM_EL2));
11567db710f0SAndre Przywara 		}
11577db710f0SAndre Przywara 
1158c5a3ebbdSAndre Przywara 		if (is_feat_hcx_supported()) {
1159c5a3ebbdSAndre Przywara 			write_hcrx_el2(read_ctx_reg(el2_sysregs_ctx, CTX_HCRX_EL2));
1160c5a3ebbdSAndre Przywara 		}
1161d3331603SMark Brown 		if (is_feat_tcr2_supported()) {
1162d3331603SMark Brown 			write_tcr2_el2(read_ctx_reg(el2_sysregs_ctx, CTX_TCR2_EL2));
1163d3331603SMark Brown 		}
1164062b6c6bSMark Brown 		if (is_feat_sxpie_supported()) {
1165062b6c6bSMark Brown 			write_pire0_el2(read_ctx_reg(el2_sysregs_ctx, CTX_PIRE0_EL2));
1166062b6c6bSMark Brown 			write_pir_el2(read_ctx_reg(el2_sysregs_ctx, CTX_PIR_EL2));
1167062b6c6bSMark Brown 		}
1168062b6c6bSMark Brown 		if (is_feat_s2pie_supported()) {
1169062b6c6bSMark Brown 			write_s2pir_el2(read_ctx_reg(el2_sysregs_ctx, CTX_S2PIR_EL2));
1170062b6c6bSMark Brown 		}
1171062b6c6bSMark Brown 		if (is_feat_sxpoe_supported()) {
1172062b6c6bSMark Brown 			write_por_el2(read_ctx_reg(el2_sysregs_ctx, CTX_POR_EL2));
1173062b6c6bSMark Brown 		}
1174688ab57bSMark Brown 		if (is_feat_gcs_supported()) {
1175688ab57bSMark Brown 			write_gcscr_el2(read_ctx_reg(el2_sysregs_ctx, CTX_GCSCR_EL2));
1176688ab57bSMark Brown 			write_gcspr_el2(read_ctx_reg(el2_sysregs_ctx, CTX_GCSPR_EL2));
1177688ab57bSMark Brown 		}
117828f39f02SMax Shvetsov 	}
117928f39f02SMax Shvetsov }
118028f39f02SMax Shvetsov #endif /* CTX_INCLUDE_EL2_REGS */
118128f39f02SMax Shvetsov 
1182532ed618SSoby Mathew /*******************************************************************************
11838b95e848SZelalem Aweke  * This function is used to exit to Non-secure world. If CTX_INCLUDE_EL2_REGS
11848b95e848SZelalem Aweke  * is enabled, it restores EL1 and EL2 sysreg contexts instead of directly
11858b95e848SZelalem Aweke  * updating EL1 and EL2 registers. Otherwise, it calls the generic
11868b95e848SZelalem Aweke  * cm_prepare_el3_exit function.
11878b95e848SZelalem Aweke  ******************************************************************************/
11888b95e848SZelalem Aweke void cm_prepare_el3_exit_ns(void)
11898b95e848SZelalem Aweke {
11908b95e848SZelalem Aweke #if CTX_INCLUDE_EL2_REGS
11918b95e848SZelalem Aweke 	cpu_context_t *ctx = cm_get_context(NON_SECURE);
11928b95e848SZelalem Aweke 	assert(ctx != NULL);
11938b95e848SZelalem Aweke 
1194b515f541SZelalem Aweke 	/* Assert that EL2 is used. */
1195b515f541SZelalem Aweke #if ENABLE_ASSERTIONS
1196b515f541SZelalem Aweke 	el3_state_t *state = get_el3state_ctx(ctx);
1197b515f541SZelalem Aweke 	u_register_t scr_el3 = read_ctx_reg(state, CTX_SCR_EL3);
1198b515f541SZelalem Aweke #endif
1199b515f541SZelalem Aweke 	assert(((scr_el3 & SCR_HCE_BIT) != 0UL) &&
1200b515f541SZelalem Aweke 			(el_implemented(2U) != EL_IMPL_NONE));
1201b515f541SZelalem Aweke 
12028b95e848SZelalem Aweke 	/*
12038b95e848SZelalem Aweke 	 * Currently some extensions are configured using
12048b95e848SZelalem Aweke 	 * direct register updates. Therefore, do this here
12058b95e848SZelalem Aweke 	 * instead of when setting up context.
12068b95e848SZelalem Aweke 	 */
1207*24a70738SBoyan Karatotev 	manage_extensions_nonsecure_mixed(0, ctx);
12088b95e848SZelalem Aweke 
12098b95e848SZelalem Aweke 	/*
12108b95e848SZelalem Aweke 	 * Set the NS bit to be able to access the ICC_SRE_EL2
12118b95e848SZelalem Aweke 	 * register when restoring context.
12128b95e848SZelalem Aweke 	 */
12138b95e848SZelalem Aweke 	write_scr_el3(read_scr_el3() | SCR_NS_BIT);
12148b95e848SZelalem Aweke 
121504825031SOlivier Deprez 	/*
121604825031SOlivier Deprez 	 * Ensure the NS bit change is committed before the EL2/EL1
121704825031SOlivier Deprez 	 * state restoration.
121804825031SOlivier Deprez 	 */
121904825031SOlivier Deprez 	isb();
122004825031SOlivier Deprez 
12218b95e848SZelalem Aweke 	/* Restore EL2 and EL1 sysreg contexts */
12228b95e848SZelalem Aweke 	cm_el2_sysregs_context_restore(NON_SECURE);
12238b95e848SZelalem Aweke 	cm_el1_sysregs_context_restore(NON_SECURE);
12248b95e848SZelalem Aweke 	cm_set_next_eret_context(NON_SECURE);
12258b95e848SZelalem Aweke #else
12268b95e848SZelalem Aweke 	cm_prepare_el3_exit(NON_SECURE);
12278b95e848SZelalem Aweke #endif /* CTX_INCLUDE_EL2_REGS */
12288b95e848SZelalem Aweke }
12298b95e848SZelalem Aweke 
12308b95e848SZelalem Aweke /*******************************************************************************
1231532ed618SSoby Mathew  * The next four functions are used by runtime services to save and restore
1232532ed618SSoby Mathew  * EL1 context on the 'cpu_context' structure for the specified security
1233532ed618SSoby Mathew  * state.
1234532ed618SSoby Mathew  ******************************************************************************/
1235532ed618SSoby Mathew void cm_el1_sysregs_context_save(uint32_t security_state)
1236532ed618SSoby Mathew {
1237532ed618SSoby Mathew 	cpu_context_t *ctx;
1238532ed618SSoby Mathew 
1239532ed618SSoby Mathew 	ctx = cm_get_context(security_state);
1240a0fee747SAntonio Nino Diaz 	assert(ctx != NULL);
1241532ed618SSoby Mathew 
12422825946eSMax Shvetsov 	el1_sysregs_context_save(get_el1_sysregs_ctx(ctx));
124317b4c0ddSDimitris Papastamos 
124417b4c0ddSDimitris Papastamos #if IMAGE_BL31
124517b4c0ddSDimitris Papastamos 	if (security_state == SECURE)
124617b4c0ddSDimitris Papastamos 		PUBLISH_EVENT(cm_exited_secure_world);
124717b4c0ddSDimitris Papastamos 	else
124817b4c0ddSDimitris Papastamos 		PUBLISH_EVENT(cm_exited_normal_world);
124917b4c0ddSDimitris Papastamos #endif
1250532ed618SSoby Mathew }
1251532ed618SSoby Mathew 
1252532ed618SSoby Mathew void cm_el1_sysregs_context_restore(uint32_t security_state)
1253532ed618SSoby Mathew {
1254532ed618SSoby Mathew 	cpu_context_t *ctx;
1255532ed618SSoby Mathew 
1256532ed618SSoby Mathew 	ctx = cm_get_context(security_state);
1257a0fee747SAntonio Nino Diaz 	assert(ctx != NULL);
1258532ed618SSoby Mathew 
12592825946eSMax Shvetsov 	el1_sysregs_context_restore(get_el1_sysregs_ctx(ctx));
126017b4c0ddSDimitris Papastamos 
126117b4c0ddSDimitris Papastamos #if IMAGE_BL31
126217b4c0ddSDimitris Papastamos 	if (security_state == SECURE)
126317b4c0ddSDimitris Papastamos 		PUBLISH_EVENT(cm_entering_secure_world);
126417b4c0ddSDimitris Papastamos 	else
126517b4c0ddSDimitris Papastamos 		PUBLISH_EVENT(cm_entering_normal_world);
126617b4c0ddSDimitris Papastamos #endif
1267532ed618SSoby Mathew }
1268532ed618SSoby Mathew 
1269532ed618SSoby Mathew /*******************************************************************************
1270532ed618SSoby Mathew  * This function populates ELR_EL3 member of 'cpu_context' pertaining to the
1271532ed618SSoby Mathew  * given security state with the given entrypoint
1272532ed618SSoby Mathew  ******************************************************************************/
1273532ed618SSoby Mathew void cm_set_elr_el3(uint32_t security_state, uintptr_t entrypoint)
1274532ed618SSoby Mathew {
1275532ed618SSoby Mathew 	cpu_context_t *ctx;
1276532ed618SSoby Mathew 	el3_state_t *state;
1277532ed618SSoby Mathew 
1278532ed618SSoby Mathew 	ctx = cm_get_context(security_state);
1279a0fee747SAntonio Nino Diaz 	assert(ctx != NULL);
1280532ed618SSoby Mathew 
1281532ed618SSoby Mathew 	/* Populate EL3 state so that ERET jumps to the correct entry */
1282532ed618SSoby Mathew 	state = get_el3state_ctx(ctx);
1283532ed618SSoby Mathew 	write_ctx_reg(state, CTX_ELR_EL3, entrypoint);
1284532ed618SSoby Mathew }
1285532ed618SSoby Mathew 
1286532ed618SSoby Mathew /*******************************************************************************
1287532ed618SSoby Mathew  * This function populates ELR_EL3 and SPSR_EL3 members of 'cpu_context'
1288532ed618SSoby Mathew  * pertaining to the given security state
1289532ed618SSoby Mathew  ******************************************************************************/
1290532ed618SSoby Mathew void cm_set_elr_spsr_el3(uint32_t security_state,
1291532ed618SSoby Mathew 			uintptr_t entrypoint, uint32_t spsr)
1292532ed618SSoby Mathew {
1293532ed618SSoby Mathew 	cpu_context_t *ctx;
1294532ed618SSoby Mathew 	el3_state_t *state;
1295532ed618SSoby Mathew 
1296532ed618SSoby Mathew 	ctx = cm_get_context(security_state);
1297a0fee747SAntonio Nino Diaz 	assert(ctx != NULL);
1298532ed618SSoby Mathew 
1299532ed618SSoby Mathew 	/* Populate EL3 state so that ERET jumps to the correct entry */
1300532ed618SSoby Mathew 	state = get_el3state_ctx(ctx);
1301532ed618SSoby Mathew 	write_ctx_reg(state, CTX_ELR_EL3, entrypoint);
1302532ed618SSoby Mathew 	write_ctx_reg(state, CTX_SPSR_EL3, spsr);
1303532ed618SSoby Mathew }
1304532ed618SSoby Mathew 
1305532ed618SSoby Mathew /*******************************************************************************
1306532ed618SSoby Mathew  * This function updates a single bit in the SCR_EL3 member of the 'cpu_context'
1307532ed618SSoby Mathew  * pertaining to the given security state using the value and bit position
1308532ed618SSoby Mathew  * specified in the parameters. It preserves all other bits.
1309532ed618SSoby Mathew  ******************************************************************************/
1310532ed618SSoby Mathew void cm_write_scr_el3_bit(uint32_t security_state,
1311532ed618SSoby Mathew 			  uint32_t bit_pos,
1312532ed618SSoby Mathew 			  uint32_t value)
1313532ed618SSoby Mathew {
1314532ed618SSoby Mathew 	cpu_context_t *ctx;
1315532ed618SSoby Mathew 	el3_state_t *state;
1316f1be00daSLouis Mayencourt 	u_register_t scr_el3;
1317532ed618SSoby Mathew 
1318532ed618SSoby Mathew 	ctx = cm_get_context(security_state);
1319a0fee747SAntonio Nino Diaz 	assert(ctx != NULL);
1320532ed618SSoby Mathew 
1321532ed618SSoby Mathew 	/* Ensure that the bit position is a valid one */
1322d7b5f408SJimmy Brisson 	assert(((1UL << bit_pos) & SCR_VALID_BIT_MASK) != 0U);
1323532ed618SSoby Mathew 
1324532ed618SSoby Mathew 	/* Ensure that the 'value' is only a bit wide */
1325a0fee747SAntonio Nino Diaz 	assert(value <= 1U);
1326532ed618SSoby Mathew 
1327532ed618SSoby Mathew 	/*
1328532ed618SSoby Mathew 	 * Get the SCR_EL3 value from the cpu context, clear the desired bit
1329532ed618SSoby Mathew 	 * and set it to its new value.
1330532ed618SSoby Mathew 	 */
1331532ed618SSoby Mathew 	state = get_el3state_ctx(ctx);
1332f1be00daSLouis Mayencourt 	scr_el3 = read_ctx_reg(state, CTX_SCR_EL3);
1333d7b5f408SJimmy Brisson 	scr_el3 &= ~(1UL << bit_pos);
1334f1be00daSLouis Mayencourt 	scr_el3 |= (u_register_t)value << bit_pos;
1335532ed618SSoby Mathew 	write_ctx_reg(state, CTX_SCR_EL3, scr_el3);
1336532ed618SSoby Mathew }
1337532ed618SSoby Mathew 
1338532ed618SSoby Mathew /*******************************************************************************
1339532ed618SSoby Mathew  * This function retrieves SCR_EL3 member of 'cpu_context' pertaining to the
1340532ed618SSoby Mathew  * given security state.
1341532ed618SSoby Mathew  ******************************************************************************/
1342f1be00daSLouis Mayencourt u_register_t cm_get_scr_el3(uint32_t security_state)
1343532ed618SSoby Mathew {
1344532ed618SSoby Mathew 	cpu_context_t *ctx;
1345532ed618SSoby Mathew 	el3_state_t *state;
1346532ed618SSoby Mathew 
1347532ed618SSoby Mathew 	ctx = cm_get_context(security_state);
1348a0fee747SAntonio Nino Diaz 	assert(ctx != NULL);
1349532ed618SSoby Mathew 
1350532ed618SSoby Mathew 	/* Populate EL3 state so that ERET jumps to the correct entry */
1351532ed618SSoby Mathew 	state = get_el3state_ctx(ctx);
1352f1be00daSLouis Mayencourt 	return read_ctx_reg(state, CTX_SCR_EL3);
1353532ed618SSoby Mathew }
1354532ed618SSoby Mathew 
1355532ed618SSoby Mathew /*******************************************************************************
1356532ed618SSoby Mathew  * This function is used to program the context that's used for exception
1357532ed618SSoby Mathew  * return. This initializes the SP_EL3 to a pointer to a 'cpu_context' set for
1358532ed618SSoby Mathew  * the required security state
1359532ed618SSoby Mathew  ******************************************************************************/
1360532ed618SSoby Mathew void cm_set_next_eret_context(uint32_t security_state)
1361532ed618SSoby Mathew {
1362532ed618SSoby Mathew 	cpu_context_t *ctx;
1363532ed618SSoby Mathew 
1364532ed618SSoby Mathew 	ctx = cm_get_context(security_state);
1365a0fee747SAntonio Nino Diaz 	assert(ctx != NULL);
1366532ed618SSoby Mathew 
1367532ed618SSoby Mathew 	cm_set_next_context(ctx);
1368532ed618SSoby Mathew }
1369