xref: /rk3399_ARM-atf/lib/el3_runtime/aarch64/context_mgmt.c (revision 19d52a83b755cdf6d9b7defc7eb821eb62e80310)
1532ed618SSoby Mathew /*
20a33adc0SGovindraj Raja  * Copyright (c) 2013-2024, Arm Limited and Contributors. All rights reserved.
32b28727eSVarun Wadekar  * Copyright (c) 2022, NVIDIA Corporation. All rights reserved.
4532ed618SSoby Mathew  *
582cb2c1aSdp-arm  * SPDX-License-Identifier: BSD-3-Clause
6532ed618SSoby Mathew  */
7532ed618SSoby Mathew 
8532ed618SSoby Mathew #include <assert.h>
940daecc1SAntonio Nino Diaz #include <stdbool.h>
10532ed618SSoby Mathew #include <string.h>
1109d40e0eSAntonio Nino Diaz 
1209d40e0eSAntonio Nino Diaz #include <platform_def.h>
1309d40e0eSAntonio Nino Diaz 
1409d40e0eSAntonio Nino Diaz #include <arch.h>
1509d40e0eSAntonio Nino Diaz #include <arch_helpers.h>
16b7e398d6SSoby Mathew #include <arch_features.h>
1709d40e0eSAntonio Nino Diaz #include <bl31/interrupt_mgmt.h>
1809d40e0eSAntonio Nino Diaz #include <common/bl_common.h>
19885e2683SClaus Pedersen #include <common/debug.h>
2009d40e0eSAntonio Nino Diaz #include <context.h>
218b95e848SZelalem Aweke #include <drivers/arm/gicv3.h>
22721249b0SArvind Ram Prakash #include <lib/cpus/cpu_ops.h>
23721249b0SArvind Ram Prakash #include <lib/cpus/errata.h>
2409d40e0eSAntonio Nino Diaz #include <lib/el3_runtime/context_mgmt.h>
25461c0a5dSElizabeth Ho #include <lib/el3_runtime/cpu_data.h>
2609d40e0eSAntonio Nino Diaz #include <lib/el3_runtime/pubsub_events.h>
2709d40e0eSAntonio Nino Diaz #include <lib/extensions/amu.h>
28744ad974Sjohpow01 #include <lib/extensions/brbe.h>
2983271d5aSArvind Ram Prakash #include <lib/extensions/debug_v8p9.h>
3033e6aaacSArvind Ram Prakash #include <lib/extensions/fgt2.h>
3109d40e0eSAntonio Nino Diaz #include <lib/extensions/mpam.h>
32c73686a1SBoyan Karatotev #include <lib/extensions/pmuv3.h>
33dc78e62dSjohpow01 #include <lib/extensions/sme.h>
3409d40e0eSAntonio Nino Diaz #include <lib/extensions/spe.h>
3509d40e0eSAntonio Nino Diaz #include <lib/extensions/sve.h>
3630655136SGovindraj Raja #include <lib/extensions/sysreg128.h>
37d4582d30SManish V Badarkhe #include <lib/extensions/sys_reg_trace.h>
38f4303d05SJayanth Dodderi Chidanand #include <lib/extensions/tcr2.h>
39813524eaSManish V Badarkhe #include <lib/extensions/trbe.h>
408fcd3d96SManish V Badarkhe #include <lib/extensions/trf.h>
4109d40e0eSAntonio Nino Diaz #include <lib/utils.h>
42532ed618SSoby Mathew 
43781d07a4SJayanth Dodderi Chidanand #if ENABLE_FEAT_TWED
44781d07a4SJayanth Dodderi Chidanand /* Make sure delay value fits within the range(0-15) */
45781d07a4SJayanth Dodderi Chidanand CASSERT(((TWED_DELAY & ~SCR_TWEDEL_MASK) == 0U), assert_twed_delay_value_check);
46781d07a4SJayanth Dodderi Chidanand #endif /* ENABLE_FEAT_TWED */
47532ed618SSoby Mathew 
48461c0a5dSElizabeth Ho per_world_context_t per_world_context[CPU_DATA_CONTEXT_NUM];
49461c0a5dSElizabeth Ho static bool has_secure_perworld_init;
50461c0a5dSElizabeth Ho 
51123002f9SJayanth Dodderi Chidanand static void manage_extensions_common(cpu_context_t *ctx);
5224a70738SBoyan Karatotev static void manage_extensions_nonsecure(cpu_context_t *ctx);
53781d07a4SJayanth Dodderi Chidanand static void manage_extensions_secure(cpu_context_t *ctx);
54461c0a5dSElizabeth Ho static void manage_extensions_secure_per_world(void);
55b515f541SZelalem Aweke 
56a0674ab0SJayanth Dodderi Chidanand #if ((IMAGE_BL1) || (IMAGE_BL31 && (!CTX_INCLUDE_EL2_REGS)))
57b515f541SZelalem Aweke static void setup_el1_context(cpu_context_t *ctx, const struct entry_point_info *ep)
58b515f541SZelalem Aweke {
59b515f541SZelalem Aweke 	u_register_t sctlr_elx, actlr_elx;
60b515f541SZelalem Aweke 
61b515f541SZelalem Aweke 	/*
62b515f541SZelalem Aweke 	 * Initialise SCTLR_EL1 to the reset value corresponding to the target
63b515f541SZelalem Aweke 	 * execution state setting all fields rather than relying on the hw.
64b515f541SZelalem Aweke 	 * Some fields have architecturally UNKNOWN reset values and these are
65b515f541SZelalem Aweke 	 * set to zero.
66b515f541SZelalem Aweke 	 *
67b515f541SZelalem Aweke 	 * SCTLR.EE: Endianness is taken from the entrypoint attributes.
68b515f541SZelalem Aweke 	 *
69b515f541SZelalem Aweke 	 * SCTLR.M, SCTLR.C and SCTLR.I: These fields must be zero (as
70b515f541SZelalem Aweke 	 * required by PSCI specification)
71b515f541SZelalem Aweke 	 */
72b515f541SZelalem Aweke 	sctlr_elx = (EP_GET_EE(ep->h.attr) != 0U) ? SCTLR_EE_BIT : 0UL;
73b515f541SZelalem Aweke 	if (GET_RW(ep->spsr) == MODE_RW_64) {
74b515f541SZelalem Aweke 		sctlr_elx |= SCTLR_EL1_RES1;
75b515f541SZelalem Aweke 	} else {
76b515f541SZelalem Aweke 		/*
77b515f541SZelalem Aweke 		 * If the target execution state is AArch32 then the following
78b515f541SZelalem Aweke 		 * fields need to be set.
79b515f541SZelalem Aweke 		 *
80b515f541SZelalem Aweke 		 * SCTRL_EL1.nTWE: Set to one so that EL0 execution of WFE
81b515f541SZelalem Aweke 		 *  instructions are not trapped to EL1.
82b515f541SZelalem Aweke 		 *
83b515f541SZelalem Aweke 		 * SCTLR_EL1.nTWI: Set to one so that EL0 execution of WFI
84b515f541SZelalem Aweke 		 *  instructions are not trapped to EL1.
85b515f541SZelalem Aweke 		 *
86b515f541SZelalem Aweke 		 * SCTLR_EL1.CP15BEN: Set to one to enable EL0 execution of the
87b515f541SZelalem Aweke 		 *  CP15DMB, CP15DSB, and CP15ISB instructions.
88b515f541SZelalem Aweke 		 */
89b515f541SZelalem Aweke 		sctlr_elx |= SCTLR_AARCH32_EL1_RES1 | SCTLR_CP15BEN_BIT
90b515f541SZelalem Aweke 					| SCTLR_NTWI_BIT | SCTLR_NTWE_BIT;
91b515f541SZelalem Aweke 	}
92b515f541SZelalem Aweke 
93b515f541SZelalem Aweke 	/*
94b515f541SZelalem Aweke 	 * If workaround of errata 764081 for Cortex-A75 is used then set
95b515f541SZelalem Aweke 	 * SCTLR_EL1.IESB to enable Implicit Error Synchronization Barrier.
96b515f541SZelalem Aweke 	 */
977f152ea6SSona Mathew 	if (errata_a75_764081_applies()) {
98b515f541SZelalem Aweke 		sctlr_elx |= SCTLR_IESB_BIT;
997f152ea6SSona Mathew 	}
10059b7c0a0SJayanth Dodderi Chidanand 
101b515f541SZelalem Aweke 	/* Store the initialised SCTLR_EL1 value in the cpu_context */
102a0d9a973SJayanth Dodderi Chidanand 	write_ctx_sctlr_el1_reg_errata(ctx, sctlr_elx);
103b515f541SZelalem Aweke 
104b515f541SZelalem Aweke 	/*
105b515f541SZelalem Aweke 	 * Base the context ACTLR_EL1 on the current value, as it is
106b515f541SZelalem Aweke 	 * implementation defined. The context restore process will write
107b515f541SZelalem Aweke 	 * the value from the context to the actual register and can cause
108b515f541SZelalem Aweke 	 * problems for processor cores that don't expect certain bits to
109b515f541SZelalem Aweke 	 * be zero.
110b515f541SZelalem Aweke 	 */
111b515f541SZelalem Aweke 	actlr_elx = read_actlr_el1();
11242e35d2fSJayanth Dodderi Chidanand 	write_el1_ctx_common(get_el1_sysregs_ctx(ctx), actlr_el1, actlr_elx);
113b515f541SZelalem Aweke }
114a0674ab0SJayanth Dodderi Chidanand #endif /* (IMAGE_BL1) || (IMAGE_BL31 && (!CTX_INCLUDE_EL2_REGS)) */
115b515f541SZelalem Aweke 
1162bbad1d1SZelalem Aweke /******************************************************************************
1172bbad1d1SZelalem Aweke  * This function performs initializations that are specific to SECURE state
1182bbad1d1SZelalem Aweke  * and updates the cpu context specified by 'ctx'.
1192bbad1d1SZelalem Aweke  *****************************************************************************/
1202bbad1d1SZelalem Aweke static void setup_secure_context(cpu_context_t *ctx, const struct entry_point_info *ep)
121532ed618SSoby Mathew {
1222bbad1d1SZelalem Aweke 	u_register_t scr_el3;
1232bbad1d1SZelalem Aweke 	el3_state_t *state;
1242bbad1d1SZelalem Aweke 
1252bbad1d1SZelalem Aweke 	state = get_el3state_ctx(ctx);
1262bbad1d1SZelalem Aweke 	scr_el3 = read_ctx_reg(state, CTX_SCR_EL3);
1272bbad1d1SZelalem Aweke 
1282bbad1d1SZelalem Aweke #if defined(IMAGE_BL31) && !defined(SPD_spmd)
129532ed618SSoby Mathew 	/*
1302bbad1d1SZelalem Aweke 	 * SCR_EL3.IRQ, SCR_EL3.FIQ: Enable the physical FIQ and IRQ routing as
1312bbad1d1SZelalem Aweke 	 * indicated by the interrupt routing model for BL31.
132532ed618SSoby Mathew 	 */
1332bbad1d1SZelalem Aweke 	scr_el3 |= get_scr_el3_from_routing_model(SECURE);
1342bbad1d1SZelalem Aweke #endif
1352bbad1d1SZelalem Aweke 
136ef0d0e54SGovindraj Raja 	/* Allow access to Allocation Tags when FEAT_MTE2 is implemented and enabled. */
137ef0d0e54SGovindraj Raja 	if (is_feat_mte2_supported()) {
1382bbad1d1SZelalem Aweke 		scr_el3 |= SCR_ATA_BIT;
1392bbad1d1SZelalem Aweke 	}
1402bbad1d1SZelalem Aweke 
1412bbad1d1SZelalem Aweke 	write_ctx_reg(state, CTX_SCR_EL3, scr_el3);
1422bbad1d1SZelalem Aweke 
143b515f541SZelalem Aweke 	/*
144b515f541SZelalem Aweke 	 * Initialize EL1 context registers unless SPMC is running
145b515f541SZelalem Aweke 	 * at S-EL2.
146b515f541SZelalem Aweke 	 */
147a0674ab0SJayanth Dodderi Chidanand #if (!SPMD_SPM_AT_SEL2)
148b515f541SZelalem Aweke 	setup_el1_context(ctx, ep);
149b515f541SZelalem Aweke #endif
150b515f541SZelalem Aweke 
1512bbad1d1SZelalem Aweke 	manage_extensions_secure(ctx);
152461c0a5dSElizabeth Ho 
153461c0a5dSElizabeth Ho 	/**
154461c0a5dSElizabeth Ho 	 * manage_extensions_secure_per_world api has to be executed once,
155461c0a5dSElizabeth Ho 	 * as the registers getting initialised, maintain constant value across
156461c0a5dSElizabeth Ho 	 * all the cpus for the secure world.
157461c0a5dSElizabeth Ho 	 * Henceforth, this check ensures that the registers are initialised once
158461c0a5dSElizabeth Ho 	 * and avoids re-initialization from multiple cores.
159461c0a5dSElizabeth Ho 	 */
160461c0a5dSElizabeth Ho 	if (!has_secure_perworld_init) {
161461c0a5dSElizabeth Ho 		manage_extensions_secure_per_world();
162461c0a5dSElizabeth Ho 	}
1632bbad1d1SZelalem Aweke }
1642bbad1d1SZelalem Aweke 
1652bbad1d1SZelalem Aweke #if ENABLE_RME
1662bbad1d1SZelalem Aweke /******************************************************************************
1672bbad1d1SZelalem Aweke  * This function performs initializations that are specific to REALM state
1682bbad1d1SZelalem Aweke  * and updates the cpu context specified by 'ctx'.
1692bbad1d1SZelalem Aweke  *****************************************************************************/
1702bbad1d1SZelalem Aweke static void setup_realm_context(cpu_context_t *ctx, const struct entry_point_info *ep)
1712bbad1d1SZelalem Aweke {
1722bbad1d1SZelalem Aweke 	u_register_t scr_el3;
1732bbad1d1SZelalem Aweke 	el3_state_t *state;
1742bbad1d1SZelalem Aweke 
1752bbad1d1SZelalem Aweke 	state = get_el3state_ctx(ctx);
1762bbad1d1SZelalem Aweke 	scr_el3 = read_ctx_reg(state, CTX_SCR_EL3);
1772bbad1d1SZelalem Aweke 
17801cf14ddSMaksims Svecovs 	scr_el3 |= SCR_NS_BIT | SCR_NSE_BIT;
17901cf14ddSMaksims Svecovs 
18030019d86SSona Mathew 	/* CSV2 version 2 and above */
1817db710f0SAndre Przywara 	if (is_feat_csv2_2_supported()) {
18201cf14ddSMaksims Svecovs 		/* Enable access to the SCXTNUM_ELx registers. */
18301cf14ddSMaksims Svecovs 		scr_el3 |= SCR_EnSCXT_BIT;
1847db710f0SAndre Przywara 	}
1852bbad1d1SZelalem Aweke 
186b17fecd6SJavier Almansa Sobrino 	if (is_feat_sctlr2_supported()) {
187b17fecd6SJavier Almansa Sobrino 		/* Set the SCTLR2En bit in SCR_EL3 to enable access to
188b17fecd6SJavier Almansa Sobrino 		 * SCTLR2_ELx registers.
189b17fecd6SJavier Almansa Sobrino 		 */
190b17fecd6SJavier Almansa Sobrino 		scr_el3 |= SCR_SCTLR2En_BIT;
191b17fecd6SJavier Almansa Sobrino 	}
192b17fecd6SJavier Almansa Sobrino 
1932bbad1d1SZelalem Aweke 	write_ctx_reg(state, CTX_SCR_EL3, scr_el3);
1942bbad1d1SZelalem Aweke }
1952bbad1d1SZelalem Aweke #endif /* ENABLE_RME */
1962bbad1d1SZelalem Aweke 
1972bbad1d1SZelalem Aweke /******************************************************************************
1982bbad1d1SZelalem Aweke  * This function performs initializations that are specific to NON-SECURE state
1992bbad1d1SZelalem Aweke  * and updates the cpu context specified by 'ctx'.
2002bbad1d1SZelalem Aweke  *****************************************************************************/
2012bbad1d1SZelalem Aweke static void setup_ns_context(cpu_context_t *ctx, const struct entry_point_info *ep)
2022bbad1d1SZelalem Aweke {
2032bbad1d1SZelalem Aweke 	u_register_t scr_el3;
2042bbad1d1SZelalem Aweke 	el3_state_t *state;
2052bbad1d1SZelalem Aweke 
2062bbad1d1SZelalem Aweke 	state = get_el3state_ctx(ctx);
2072bbad1d1SZelalem Aweke 	scr_el3 = read_ctx_reg(state, CTX_SCR_EL3);
2082bbad1d1SZelalem Aweke 
2092bbad1d1SZelalem Aweke 	/* SCR_NS: Set the NS bit */
2102bbad1d1SZelalem Aweke 	scr_el3 |= SCR_NS_BIT;
2112bbad1d1SZelalem Aweke 
212ef0d0e54SGovindraj Raja 	/* Allow access to Allocation Tags when FEAT_MTE2 is implemented and enabled. */
213ef0d0e54SGovindraj Raja 	if (is_feat_mte2_supported()) {
2142bbad1d1SZelalem Aweke 		scr_el3 |= SCR_ATA_BIT;
215ef0d0e54SGovindraj Raja 	}
2162bbad1d1SZelalem Aweke 
217f0c96a2eSBoyan Karatotev #if !CTX_INCLUDE_PAUTH_REGS
218f0c96a2eSBoyan Karatotev 	/*
219f0c96a2eSBoyan Karatotev 	 * Pointer Authentication feature, if present, is always enabled by default
220f0c96a2eSBoyan Karatotev 	 * for Non secure lower exception levels. We do not have an explicit
221f0c96a2eSBoyan Karatotev 	 * flag to set it.
222f0c96a2eSBoyan Karatotev 	 * CTX_INCLUDE_PAUTH_REGS flag, is explicitly used to enable for lower
223f0c96a2eSBoyan Karatotev 	 * exception levels of secure and realm worlds.
224f0c96a2eSBoyan Karatotev 	 *
225f0c96a2eSBoyan Karatotev 	 * To prevent the leakage between the worlds during world switch,
226f0c96a2eSBoyan Karatotev 	 * we enable it only for the non-secure world.
227f0c96a2eSBoyan Karatotev 	 *
228f0c96a2eSBoyan Karatotev 	 * If the Secure/realm world wants to use pointer authentication,
229f0c96a2eSBoyan Karatotev 	 * CTX_INCLUDE_PAUTH_REGS must be explicitly set to 1, in which case
230f0c96a2eSBoyan Karatotev 	 * it will be enabled globally for all the contexts.
231f0c96a2eSBoyan Karatotev 	 *
232f0c96a2eSBoyan Karatotev 	 * SCR_EL3.API: Set to one to not trap any PAuth instructions at ELs
233f0c96a2eSBoyan Karatotev 	 *  other than EL3
234f0c96a2eSBoyan Karatotev 	 *
235f0c96a2eSBoyan Karatotev 	 * SCR_EL3.APK: Set to one to not trap any PAuth key values at ELs other
236f0c96a2eSBoyan Karatotev 	 *  than EL3
237f0c96a2eSBoyan Karatotev 	 */
238f0c96a2eSBoyan Karatotev 	scr_el3 |= SCR_API_BIT | SCR_APK_BIT;
239f0c96a2eSBoyan Karatotev 
240f0c96a2eSBoyan Karatotev #endif /* CTX_INCLUDE_PAUTH_REGS */
241f0c96a2eSBoyan Karatotev 
24246cc41d5SManish Pandey #if HANDLE_EA_EL3_FIRST_NS
24346cc41d5SManish Pandey 	/* SCR_EL3.EA: Route External Abort and SError Interrupt to EL3. */
24446cc41d5SManish Pandey 	scr_el3 |= SCR_EA_BIT;
24546cc41d5SManish Pandey #endif
24646cc41d5SManish Pandey 
24700e8f79cSManish Pandey #if RAS_TRAP_NS_ERR_REC_ACCESS
24800e8f79cSManish Pandey 	/*
24900e8f79cSManish Pandey 	 * SCR_EL3.TERR: Trap Error record accesses. Accesses to the RAS ERR
25000e8f79cSManish Pandey 	 * and RAS ERX registers from EL1 and EL2(from any security state)
25100e8f79cSManish Pandey 	 * are trapped to EL3.
25200e8f79cSManish Pandey 	 * Set here to trap only for NS EL1/EL2
25300e8f79cSManish Pandey 	 *
25400e8f79cSManish Pandey 	 */
25500e8f79cSManish Pandey 	scr_el3 |= SCR_TERR_BIT;
25600e8f79cSManish Pandey #endif
25700e8f79cSManish Pandey 
25830019d86SSona Mathew 	/* CSV2 version 2 and above */
2597db710f0SAndre Przywara 	if (is_feat_csv2_2_supported()) {
26001cf14ddSMaksims Svecovs 		/* Enable access to the SCXTNUM_ELx registers. */
26101cf14ddSMaksims Svecovs 		scr_el3 |= SCR_EnSCXT_BIT;
2627db710f0SAndre Przywara 	}
26301cf14ddSMaksims Svecovs 
2642bbad1d1SZelalem Aweke #ifdef IMAGE_BL31
2652bbad1d1SZelalem Aweke 	/*
2662bbad1d1SZelalem Aweke 	 * SCR_EL3.IRQ, SCR_EL3.FIQ: Enable the physical FIQ and IRQ routing as
2672bbad1d1SZelalem Aweke 	 *  indicated by the interrupt routing model for BL31.
2682bbad1d1SZelalem Aweke 	 */
2692bbad1d1SZelalem Aweke 	scr_el3 |= get_scr_el3_from_routing_model(NON_SECURE);
2702bbad1d1SZelalem Aweke #endif
2716d0433f0SJayanth Dodderi Chidanand 
2726d0433f0SJayanth Dodderi Chidanand 	if (is_feat_the_supported()) {
2736d0433f0SJayanth Dodderi Chidanand 		/* Set the RCWMASKEn bit in SCR_EL3 to enable access to
2746d0433f0SJayanth Dodderi Chidanand 		 * RCWMASK_EL1 and RCWSMASK_EL1 registers.
2756d0433f0SJayanth Dodderi Chidanand 		 */
2766d0433f0SJayanth Dodderi Chidanand 		scr_el3 |= SCR_RCWMASKEn_BIT;
2776d0433f0SJayanth Dodderi Chidanand 	}
2786d0433f0SJayanth Dodderi Chidanand 
2794ec4e545SJayanth Dodderi Chidanand 	if (is_feat_sctlr2_supported()) {
2804ec4e545SJayanth Dodderi Chidanand 		/* Set the SCTLR2En bit in SCR_EL3 to enable access to
2814ec4e545SJayanth Dodderi Chidanand 		 * SCTLR2_ELx registers.
2824ec4e545SJayanth Dodderi Chidanand 		 */
2834ec4e545SJayanth Dodderi Chidanand 		scr_el3 |= SCR_SCTLR2En_BIT;
2844ec4e545SJayanth Dodderi Chidanand 	}
2854ec4e545SJayanth Dodderi Chidanand 
28630655136SGovindraj Raja 	if (is_feat_d128_supported()) {
28730655136SGovindraj Raja 		/* Set the D128En bit in SCR_EL3 to enable access to 128-bit
28830655136SGovindraj Raja 		 * versions of TTBR0_EL1, TTBR1_EL1, RCWMASK_EL1, RCWSMASK_EL1,
28930655136SGovindraj Raja 		 * PAR_EL1 and TTBR1_EL2, TTBR0_EL2 and VTTBR_EL2 registers.
29030655136SGovindraj Raja 		 */
29130655136SGovindraj Raja 		scr_el3 |= SCR_D128En_BIT;
29230655136SGovindraj Raja 	}
29330655136SGovindraj Raja 
2942bbad1d1SZelalem Aweke 	write_ctx_reg(state, CTX_SCR_EL3, scr_el3);
2958b95e848SZelalem Aweke 
2968b95e848SZelalem Aweke 	/* Initialize EL2 context registers */
297a0674ab0SJayanth Dodderi Chidanand #if (CTX_INCLUDE_EL2_REGS && IMAGE_BL31)
2988b95e848SZelalem Aweke 
2998b95e848SZelalem Aweke 	/*
300da1a4591SJayanth Dodderi Chidanand 	 * Initialize SCTLR_EL2 context register with reset value.
3018b95e848SZelalem Aweke 	 */
302da1a4591SJayanth Dodderi Chidanand 	write_el2_ctx_common(get_el2_sysregs_ctx(ctx), sctlr_el2, SCTLR_EL2_RES1);
3038b95e848SZelalem Aweke 
304ddb615b4SJuan Pablo Conde 	if (is_feat_hcx_supported()) {
305ddb615b4SJuan Pablo Conde 		/*
306ddb615b4SJuan Pablo Conde 		 * Initialize register HCRX_EL2 with its init value.
307ddb615b4SJuan Pablo Conde 		 * As the value of HCRX_EL2 is UNKNOWN on reset, there is a
308ddb615b4SJuan Pablo Conde 		 * chance that this can lead to unexpected behavior in lower
309ddb615b4SJuan Pablo Conde 		 * ELs that have not been updated since the introduction of
310ddb615b4SJuan Pablo Conde 		 * this feature if not properly initialized, especially when
311ddb615b4SJuan Pablo Conde 		 * it comes to those bits that enable/disable traps.
312ddb615b4SJuan Pablo Conde 		 */
313d6af2344SJayanth Dodderi Chidanand 		write_el2_ctx_hcx(get_el2_sysregs_ctx(ctx), hcrx_el2,
314ddb615b4SJuan Pablo Conde 			HCRX_EL2_INIT_VAL);
315ddb615b4SJuan Pablo Conde 	}
3164a530b4cSJuan Pablo Conde 
3174a530b4cSJuan Pablo Conde 	if (is_feat_fgt_supported()) {
3184a530b4cSJuan Pablo Conde 		/*
3194a530b4cSJuan Pablo Conde 		 * Initialize HFG*_EL2 registers with a default value so legacy
3204a530b4cSJuan Pablo Conde 		 * systems unaware of FEAT_FGT do not get trapped due to their lack
3214a530b4cSJuan Pablo Conde 		 * of initialization for this feature.
3224a530b4cSJuan Pablo Conde 		 */
323d6af2344SJayanth Dodderi Chidanand 		write_el2_ctx_fgt(get_el2_sysregs_ctx(ctx), hfgitr_el2,
3244a530b4cSJuan Pablo Conde 			HFGITR_EL2_INIT_VAL);
325d6af2344SJayanth Dodderi Chidanand 		write_el2_ctx_fgt(get_el2_sysregs_ctx(ctx), hfgrtr_el2,
3264a530b4cSJuan Pablo Conde 			HFGRTR_EL2_INIT_VAL);
327d6af2344SJayanth Dodderi Chidanand 		write_el2_ctx_fgt(get_el2_sysregs_ctx(ctx), hfgwtr_el2,
3284a530b4cSJuan Pablo Conde 			HFGWTR_EL2_INIT_VAL);
3294a530b4cSJuan Pablo Conde 	}
330a0674ab0SJayanth Dodderi Chidanand #else
331a0674ab0SJayanth Dodderi Chidanand 	/* Initialize EL1 context registers */
332a0674ab0SJayanth Dodderi Chidanand 	setup_el1_context(ctx, ep);
333a0674ab0SJayanth Dodderi Chidanand #endif /* (CTX_INCLUDE_EL2_REGS && IMAGE_BL31) */
33424a70738SBoyan Karatotev 
33524a70738SBoyan Karatotev 	manage_extensions_nonsecure(ctx);
336532ed618SSoby Mathew }
337532ed618SSoby Mathew 
338532ed618SSoby Mathew /*******************************************************************************
3392bbad1d1SZelalem Aweke  * The following function performs initialization of the cpu_context 'ctx'
3402bbad1d1SZelalem Aweke  * for first use that is common to all security states, and sets the
3412bbad1d1SZelalem Aweke  * initial entrypoint state as specified by the entry_point_info structure.
342532ed618SSoby Mathew  *
3438aabea33SPaul Beesley  * The EE and ST attributes are used to configure the endianness and secure
344532ed618SSoby Mathew  * timer availability for the new execution context.
345532ed618SSoby Mathew  ******************************************************************************/
3462bbad1d1SZelalem Aweke static void setup_context_common(cpu_context_t *ctx, const entry_point_info_t *ep)
347532ed618SSoby Mathew {
348f1be00daSLouis Mayencourt 	u_register_t scr_el3;
349123002f9SJayanth Dodderi Chidanand 	u_register_t mdcr_el3;
350532ed618SSoby Mathew 	el3_state_t *state;
351532ed618SSoby Mathew 	gp_regs_t *gp_regs;
352532ed618SSoby Mathew 
353f0c96a2eSBoyan Karatotev 	state = get_el3state_ctx(ctx);
354f0c96a2eSBoyan Karatotev 
355532ed618SSoby Mathew 	/* Clear any residual register values from the context */
35632f0d3c6SDouglas Raillard 	zeromem(ctx, sizeof(*ctx));
357532ed618SSoby Mathew 
358532ed618SSoby Mathew 	/*
3595e8cc727SBoyan Karatotev 	 * The lower-EL context is zeroed so that no stale values leak to a world.
3605e8cc727SBoyan Karatotev 	 * It is assumed that an all-zero lower-EL context is good enough for it
3615e8cc727SBoyan Karatotev 	 * to boot correctly. However, there are very few registers where this
3625e8cc727SBoyan Karatotev 	 * is not true and some values need to be recreated.
3635e8cc727SBoyan Karatotev 	 */
364a0674ab0SJayanth Dodderi Chidanand #if (CTX_INCLUDE_EL2_REGS && IMAGE_BL31)
3655e8cc727SBoyan Karatotev 	el2_sysregs_t *el2_ctx = get_el2_sysregs_ctx(ctx);
3665e8cc727SBoyan Karatotev 
3675e8cc727SBoyan Karatotev 	/*
3685e8cc727SBoyan Karatotev 	 * These bits are set in the gicv3 driver. Losing them (especially the
3695e8cc727SBoyan Karatotev 	 * SRE bit) is problematic for all worlds. Henceforth recreate them.
3705e8cc727SBoyan Karatotev 	 */
371d6af2344SJayanth Dodderi Chidanand 	u_register_t icc_sre_el2_val = ICC_SRE_DIB_BIT | ICC_SRE_DFB_BIT |
3725e8cc727SBoyan Karatotev 				   ICC_SRE_EN_BIT | ICC_SRE_SRE_BIT;
373d6af2344SJayanth Dodderi Chidanand 	write_el2_ctx_common(el2_ctx, icc_sre_el2, icc_sre_el2_val);
3740aa3284aSJagdish Gediya 
3750aa3284aSJagdish Gediya 	/*
3760aa3284aSJagdish Gediya 	 * The actlr_el2 register can be initialized in platform's reset handler
3770aa3284aSJagdish Gediya 	 * and it may contain access control bits (e.g. CLUSTERPMUEN bit).
3780aa3284aSJagdish Gediya 	 */
3790aa3284aSJagdish Gediya 	write_el2_ctx_common(el2_ctx, actlr_el2, read_actlr_el2());
380a0674ab0SJayanth Dodderi Chidanand #endif /* (CTX_INCLUDE_EL2_REGS && IMAGE_BL31) */
3815e8cc727SBoyan Karatotev 
3825c52d7e5SBoyan Karatotev 	/* Start with a clean SCR_EL3 copy as all relevant values are set */
3835c52d7e5SBoyan Karatotev 	scr_el3 = SCR_RESET_VAL;
384c5ea4f8aSZelalem Aweke 
38518f2efd6SDavid Cunado 	/*
386f0c96a2eSBoyan Karatotev 	 * SCR_EL3.TWE: Set to zero so that execution of WFE instructions at
387f0c96a2eSBoyan Karatotev 	 *  EL2, EL1 and EL0 are not trapped to EL3.
388f0c96a2eSBoyan Karatotev 	 *
389f0c96a2eSBoyan Karatotev 	 * SCR_EL3.TWI: Set to zero so that execution of WFI instructions at
390f0c96a2eSBoyan Karatotev 	 *  EL2, EL1 and EL0 are not trapped to EL3.
391f0c96a2eSBoyan Karatotev 	 *
392f0c96a2eSBoyan Karatotev 	 * SCR_EL3.SMD: Set to zero to enable SMC calls at EL1 and above, from
393f0c96a2eSBoyan Karatotev 	 *  both Security states and both Execution states.
394f0c96a2eSBoyan Karatotev 	 *
395f0c96a2eSBoyan Karatotev 	 * SCR_EL3.SIF: Set to one to disable secure instruction execution from
396f0c96a2eSBoyan Karatotev 	 *  Non-secure memory.
397f0c96a2eSBoyan Karatotev 	 */
398f0c96a2eSBoyan Karatotev 	scr_el3 &= ~(SCR_TWE_BIT | SCR_TWI_BIT | SCR_SMD_BIT);
399f0c96a2eSBoyan Karatotev 
400f0c96a2eSBoyan Karatotev 	scr_el3 |= SCR_SIF_BIT;
401f0c96a2eSBoyan Karatotev 
402f0c96a2eSBoyan Karatotev 	/*
40318f2efd6SDavid Cunado 	 * SCR_EL3.RW: Set the execution state, AArch32 or AArch64, for next
40418f2efd6SDavid Cunado 	 *  Exception level as specified by SPSR.
40518f2efd6SDavid Cunado 	 */
406c5ea4f8aSZelalem Aweke 	if (GET_RW(ep->spsr) == MODE_RW_64) {
407532ed618SSoby Mathew 		scr_el3 |= SCR_RW_BIT;
408c5ea4f8aSZelalem Aweke 	}
4092bbad1d1SZelalem Aweke 
41018f2efd6SDavid Cunado 	/*
41118f2efd6SDavid Cunado 	 * SCR_EL3.ST: Traps Secure EL1 accesses to the Counter-timer Physical
41218f2efd6SDavid Cunado 	 * Secure timer registers to EL3, from AArch64 state only, if specified
413b515f541SZelalem Aweke 	 * by the entrypoint attributes. If SEL2 is present and enabled, the ST
414b515f541SZelalem Aweke 	 * bit always behaves as 1 (i.e. secure physical timer register access
415b515f541SZelalem Aweke 	 * is not trapped)
41618f2efd6SDavid Cunado 	 */
417c5ea4f8aSZelalem Aweke 	if (EP_GET_ST(ep->h.attr) != 0U) {
418532ed618SSoby Mathew 		scr_el3 |= SCR_ST_BIT;
419c5ea4f8aSZelalem Aweke 	}
420532ed618SSoby Mathew 
421cb4ec47bSjohpow01 	/*
422cb4ec47bSjohpow01 	 * If FEAT_HCX is enabled, enable access to HCRX_EL2 by setting
423cb4ec47bSjohpow01 	 * SCR_EL3.HXEn.
424cb4ec47bSjohpow01 	 */
425c5a3ebbdSAndre Przywara 	if (is_feat_hcx_supported()) {
426cb4ec47bSjohpow01 		scr_el3 |= SCR_HXEn_BIT;
427c5a3ebbdSAndre Przywara 	}
428cb4ec47bSjohpow01 
429ff86e0b4SJuan Pablo Conde 	/*
430*19d52a83SAndre Przywara 	 * If FEAT_LS64_ACCDATA is enabled, enable access to ACCDATA_EL1 by
431*19d52a83SAndre Przywara 	 * setting SCR_EL3.ADEn and allow the ST64BV0 instruction by setting
432*19d52a83SAndre Przywara 	 * SCR_EL3.EnAS0.
433*19d52a83SAndre Przywara 	 */
434*19d52a83SAndre Przywara 	if (is_feat_ls64_accdata_supported()) {
435*19d52a83SAndre Przywara 		scr_el3 |= SCR_ADEn_BIT | SCR_EnAS0_BIT;
436*19d52a83SAndre Przywara 	}
437*19d52a83SAndre Przywara 
438*19d52a83SAndre Przywara 	/*
439ff86e0b4SJuan Pablo Conde 	 * If FEAT_RNG_TRAP is enabled, all reads of the RNDR and RNDRRS
440ff86e0b4SJuan Pablo Conde 	 * registers are trapped to EL3.
441ff86e0b4SJuan Pablo Conde 	 */
442ff86e0b4SJuan Pablo Conde #if ENABLE_FEAT_RNG_TRAP
443ff86e0b4SJuan Pablo Conde 	scr_el3 |= SCR_TRNDR_BIT;
444ff86e0b4SJuan Pablo Conde #endif
445ff86e0b4SJuan Pablo Conde 
4461a7c1cfeSJeenu Viswambharan #if FAULT_INJECTION_SUPPORT
4471a7c1cfeSJeenu Viswambharan 	/* Enable fault injection from lower ELs */
4481a7c1cfeSJeenu Viswambharan 	scr_el3 |= SCR_FIEN_BIT;
4491a7c1cfeSJeenu Viswambharan #endif
4501a7c1cfeSJeenu Viswambharan 
451f0c96a2eSBoyan Karatotev #if CTX_INCLUDE_PAUTH_REGS
452f0c96a2eSBoyan Karatotev 	/*
453f0c96a2eSBoyan Karatotev 	 * Enable Pointer Authentication globally for all the worlds.
454f0c96a2eSBoyan Karatotev 	 *
455f0c96a2eSBoyan Karatotev 	 * SCR_EL3.API: Set to one to not trap any PAuth instructions at ELs
456f0c96a2eSBoyan Karatotev 	 *  other than EL3
457f0c96a2eSBoyan Karatotev 	 *
458f0c96a2eSBoyan Karatotev 	 * SCR_EL3.APK: Set to one to not trap any PAuth key values at ELs other
459f0c96a2eSBoyan Karatotev 	 *  than EL3
460f0c96a2eSBoyan Karatotev 	 */
461f0c96a2eSBoyan Karatotev 	scr_el3 |= SCR_API_BIT | SCR_APK_BIT;
462f0c96a2eSBoyan Karatotev #endif /* CTX_INCLUDE_PAUTH_REGS */
463f0c96a2eSBoyan Karatotev 
4645283962eSAntonio Nino Diaz 	/*
465d3331603SMark Brown 	 * SCR_EL3.TCR2EN: Enable access to TCR2_ELx for AArch64 if present.
466d3331603SMark Brown 	 */
467d3331603SMark Brown 	if (is_feat_tcr2_supported() && (GET_RW(ep->spsr) == MODE_RW_64)) {
468d3331603SMark Brown 		scr_el3 |= SCR_TCR2EN_BIT;
469d3331603SMark Brown 	}
470d3331603SMark Brown 
471d3331603SMark Brown 	/*
472062b6c6bSMark Brown 	 * SCR_EL3.PIEN: Enable permission indirection and overlay
473062b6c6bSMark Brown 	 * registers for AArch64 if present.
474062b6c6bSMark Brown 	 */
475062b6c6bSMark Brown 	if (is_feat_sxpie_supported() || is_feat_sxpoe_supported()) {
476062b6c6bSMark Brown 		scr_el3 |= SCR_PIEN_BIT;
477062b6c6bSMark Brown 	}
478062b6c6bSMark Brown 
479062b6c6bSMark Brown 	/*
480688ab57bSMark Brown 	 * SCR_EL3.GCSEn: Enable GCS registers for AArch64 if present.
481688ab57bSMark Brown 	 */
482688ab57bSMark Brown 	if ((is_feat_gcs_supported()) && (GET_RW(ep->spsr) == MODE_RW_64)) {
483688ab57bSMark Brown 		scr_el3 |= SCR_GCSEn_BIT;
484688ab57bSMark Brown 	}
485688ab57bSMark Brown 
486688ab57bSMark Brown 	/*
48718f2efd6SDavid Cunado 	 * SCR_EL3.HCE: Enable HVC instructions if next execution state is
48818f2efd6SDavid Cunado 	 * AArch64 and next EL is EL2, or if next execution state is AArch32 and
48918f2efd6SDavid Cunado 	 * next mode is Hyp.
490110ee433SJimmy Brisson 	 * SCR_EL3.FGTEn: Enable Fine Grained Virtualization Traps under the
491110ee433SJimmy Brisson 	 * same conditions as HVC instructions and when the processor supports
492110ee433SJimmy Brisson 	 * ARMv8.6-FGT.
49329d0ee54SJimmy Brisson 	 * SCR_EL3.ECVEn: Enable Enhanced Counter Virtualization (ECV)
49429d0ee54SJimmy Brisson 	 * CNTPOFF_EL2 register under the same conditions as HVC instructions
49529d0ee54SJimmy Brisson 	 * and when the processor supports ECV.
496532ed618SSoby Mathew 	 */
497a0fee747SAntonio Nino Diaz 	if (((GET_RW(ep->spsr) == MODE_RW_64) && (GET_EL(ep->spsr) == MODE_EL2))
498a0fee747SAntonio Nino Diaz 	    || ((GET_RW(ep->spsr) != MODE_RW_64)
499a0fee747SAntonio Nino Diaz 		&& (GET_M32(ep->spsr) == MODE32_hyp))) {
500532ed618SSoby Mathew 		scr_el3 |= SCR_HCE_BIT;
501110ee433SJimmy Brisson 
502ce485955SAndre Przywara 		if (is_feat_fgt_supported()) {
503110ee433SJimmy Brisson 			scr_el3 |= SCR_FGTEN_BIT;
504110ee433SJimmy Brisson 		}
50529d0ee54SJimmy Brisson 
506b8f03d29SAndre Przywara 		if (is_feat_ecv_supported()) {
50729d0ee54SJimmy Brisson 			scr_el3 |= SCR_ECVEN_BIT;
50829d0ee54SJimmy Brisson 		}
509532ed618SSoby Mathew 	}
510532ed618SSoby Mathew 
5116cac724dSjohpow01 	/* Enable WFE trap delay in SCR_EL3 if supported and configured */
5121223d2a0SAndre Przywara 	if (is_feat_twed_supported()) {
5136cac724dSjohpow01 		/* Set delay in SCR_EL3 */
5146cac724dSjohpow01 		scr_el3 &= ~(SCR_TWEDEL_MASK << SCR_TWEDEL_SHIFT);
515781d07a4SJayanth Dodderi Chidanand 		scr_el3 |= ((TWED_DELAY & SCR_TWEDEL_MASK)
5166cac724dSjohpow01 				<< SCR_TWEDEL_SHIFT);
5176cac724dSjohpow01 
5186cac724dSjohpow01 		/* Enable WFE delay */
5196cac724dSjohpow01 		scr_el3 |= SCR_TWEDEn_BIT;
5201223d2a0SAndre Przywara 	}
5216cac724dSjohpow01 
5229f4b6259SJayanth Dodderi Chidanand #if IMAGE_BL31 && defined(SPD_spmd) && SPMD_SPM_AT_SEL2
5239f4b6259SJayanth Dodderi Chidanand 	/* Enable S-EL2 if FEAT_SEL2 is implemented for all the contexts. */
5249f4b6259SJayanth Dodderi Chidanand 	if (is_feat_sel2_supported()) {
5259f4b6259SJayanth Dodderi Chidanand 		scr_el3 |= SCR_EEL2_BIT;
5269f4b6259SJayanth Dodderi Chidanand 	}
5279f4b6259SJayanth Dodderi Chidanand #endif /* (IMAGE_BL31 && defined(SPD_spmd) && SPMD_SPM_AT_SEL2) */
5289f4b6259SJayanth Dodderi Chidanand 
52918f2efd6SDavid Cunado 	/*
530e290a8fcSAlexei Fedorov 	 * Populate EL3 state so that we've the right context
531e290a8fcSAlexei Fedorov 	 * before doing ERET
5323e61b2b5SDavid Cunado 	 */
533532ed618SSoby Mathew 	write_ctx_reg(state, CTX_SCR_EL3, scr_el3);
534532ed618SSoby Mathew 	write_ctx_reg(state, CTX_ELR_EL3, ep->pc);
535532ed618SSoby Mathew 	write_ctx_reg(state, CTX_SPSR_EL3, ep->spsr);
536532ed618SSoby Mathew 
537123002f9SJayanth Dodderi Chidanand 	/* Start with a clean MDCR_EL3 copy as all relevant values are set */
538123002f9SJayanth Dodderi Chidanand 	mdcr_el3 = MDCR_EL3_RESET_VAL;
539123002f9SJayanth Dodderi Chidanand 
540123002f9SJayanth Dodderi Chidanand 	/* ---------------------------------------------------------------------
541123002f9SJayanth Dodderi Chidanand 	 * Initialise MDCR_EL3, setting all fields rather than relying on hw.
542123002f9SJayanth Dodderi Chidanand 	 * Some fields are architecturally UNKNOWN on reset.
543123002f9SJayanth Dodderi Chidanand 	 *
544123002f9SJayanth Dodderi Chidanand 	 * MDCR_EL3.SDD: Set to one to disable AArch64 Secure self-hosted debug.
545123002f9SJayanth Dodderi Chidanand 	 *  Debug exceptions, other than Breakpoint Instruction exceptions, are
546123002f9SJayanth Dodderi Chidanand 	 *  disabled from all ELs in Secure state.
547123002f9SJayanth Dodderi Chidanand 	 *
548123002f9SJayanth Dodderi Chidanand 	 * MDCR_EL3.SPD32: Set to 0b10 to disable AArch32 Secure self-hosted
549123002f9SJayanth Dodderi Chidanand 	 *  privileged debug from S-EL1.
550123002f9SJayanth Dodderi Chidanand 	 *
551123002f9SJayanth Dodderi Chidanand 	 * MDCR_EL3.TDOSA: Set to zero so that EL2 and EL2 System register
552123002f9SJayanth Dodderi Chidanand 	 *  access to the powerdown debug registers do not trap to EL3.
553123002f9SJayanth Dodderi Chidanand 	 *
554123002f9SJayanth Dodderi Chidanand 	 * MDCR_EL3.TDA: Set to zero to allow EL0, EL1 and EL2 access to the
555123002f9SJayanth Dodderi Chidanand 	 *  debug registers, other than those registers that are controlled by
556123002f9SJayanth Dodderi Chidanand 	 *  MDCR_EL3.TDOSA.
557123002f9SJayanth Dodderi Chidanand 	 */
558123002f9SJayanth Dodderi Chidanand 	mdcr_el3 |= ((MDCR_SDD_BIT | MDCR_SPD32(MDCR_SPD32_DISABLE))
559123002f9SJayanth Dodderi Chidanand 			& ~(MDCR_TDA_BIT | MDCR_TDOSA_BIT)) ;
560123002f9SJayanth Dodderi Chidanand 	write_ctx_reg(state, CTX_MDCR_EL3, mdcr_el3);
561123002f9SJayanth Dodderi Chidanand 
562123002f9SJayanth Dodderi Chidanand 	/*
563123002f9SJayanth Dodderi Chidanand 	 * Configure MDCR_EL3 register as applicable for each world
564123002f9SJayanth Dodderi Chidanand 	 * (NS/Secure/Realm) context.
565123002f9SJayanth Dodderi Chidanand 	 */
566123002f9SJayanth Dodderi Chidanand 	manage_extensions_common(ctx);
567123002f9SJayanth Dodderi Chidanand 
568532ed618SSoby Mathew 	/*
569532ed618SSoby Mathew 	 * Store the X0-X7 value from the entrypoint into the context
570532ed618SSoby Mathew 	 * Use memcpy as we are in control of the layout of the structures
571532ed618SSoby Mathew 	 */
572532ed618SSoby Mathew 	gp_regs = get_gpregs_ctx(ctx);
573532ed618SSoby Mathew 	memcpy(gp_regs, (void *)&ep->args, sizeof(aapcs64_params_t));
574532ed618SSoby Mathew }
575532ed618SSoby Mathew 
576532ed618SSoby Mathew /*******************************************************************************
5772bbad1d1SZelalem Aweke  * Context management library initialization routine. This library is used by
5782bbad1d1SZelalem Aweke  * runtime services to share pointers to 'cpu_context' structures for secure
5792bbad1d1SZelalem Aweke  * non-secure and realm states. Management of the structures and their associated
5802bbad1d1SZelalem Aweke  * memory is not done by the context management library e.g. the PSCI service
5812bbad1d1SZelalem Aweke  * manages the cpu context used for entry from and exit to the non-secure state.
5822bbad1d1SZelalem Aweke  * The Secure payload dispatcher service manages the context(s) corresponding to
5832bbad1d1SZelalem Aweke  * the secure state. It also uses this library to get access to the non-secure
5842bbad1d1SZelalem Aweke  * state cpu context pointers.
5852bbad1d1SZelalem Aweke  * Lastly, this library provides the API to make SP_EL3 point to the cpu context
5862bbad1d1SZelalem Aweke  * which will be used for programming an entry into a lower EL. The same context
5872bbad1d1SZelalem Aweke  * will be used to save state upon exception entry from that EL.
5882bbad1d1SZelalem Aweke  ******************************************************************************/
5892bbad1d1SZelalem Aweke void __init cm_init(void)
5902bbad1d1SZelalem Aweke {
5912bbad1d1SZelalem Aweke 	/*
5921b491eeaSElyes Haouas 	 * The context management library has only global data to initialize, but
5932bbad1d1SZelalem Aweke 	 * that will be done when the BSS is zeroed out.
5942bbad1d1SZelalem Aweke 	 */
5952bbad1d1SZelalem Aweke }
5962bbad1d1SZelalem Aweke 
5972bbad1d1SZelalem Aweke /*******************************************************************************
5982bbad1d1SZelalem Aweke  * This is the high-level function used to initialize the cpu_context 'ctx' for
5992bbad1d1SZelalem Aweke  * first use. It performs initializations that are common to all security states
6002bbad1d1SZelalem Aweke  * and initializations specific to the security state specified in 'ep'
6012bbad1d1SZelalem Aweke  ******************************************************************************/
6022bbad1d1SZelalem Aweke void cm_setup_context(cpu_context_t *ctx, const entry_point_info_t *ep)
6032bbad1d1SZelalem Aweke {
6042bbad1d1SZelalem Aweke 	unsigned int security_state;
6052bbad1d1SZelalem Aweke 
6062bbad1d1SZelalem Aweke 	assert(ctx != NULL);
6072bbad1d1SZelalem Aweke 
6082bbad1d1SZelalem Aweke 	/*
6092bbad1d1SZelalem Aweke 	 * Perform initializations that are common
6102bbad1d1SZelalem Aweke 	 * to all security states
6112bbad1d1SZelalem Aweke 	 */
6122bbad1d1SZelalem Aweke 	setup_context_common(ctx, ep);
6132bbad1d1SZelalem Aweke 
6142bbad1d1SZelalem Aweke 	security_state = GET_SECURITY_STATE(ep->h.attr);
6152bbad1d1SZelalem Aweke 
6162bbad1d1SZelalem Aweke 	/* Perform security state specific initializations */
6172bbad1d1SZelalem Aweke 	switch (security_state) {
6182bbad1d1SZelalem Aweke 	case SECURE:
6192bbad1d1SZelalem Aweke 		setup_secure_context(ctx, ep);
6202bbad1d1SZelalem Aweke 		break;
6212bbad1d1SZelalem Aweke #if ENABLE_RME
6222bbad1d1SZelalem Aweke 	case REALM:
6232bbad1d1SZelalem Aweke 		setup_realm_context(ctx, ep);
6242bbad1d1SZelalem Aweke 		break;
6252bbad1d1SZelalem Aweke #endif
6262bbad1d1SZelalem Aweke 	case NON_SECURE:
6272bbad1d1SZelalem Aweke 		setup_ns_context(ctx, ep);
6282bbad1d1SZelalem Aweke 		break;
6292bbad1d1SZelalem Aweke 	default:
6302bbad1d1SZelalem Aweke 		ERROR("Invalid security state\n");
6312bbad1d1SZelalem Aweke 		panic();
6322bbad1d1SZelalem Aweke 		break;
6332bbad1d1SZelalem Aweke 	}
6342bbad1d1SZelalem Aweke }
6352bbad1d1SZelalem Aweke 
6362bbad1d1SZelalem Aweke /*******************************************************************************
63724a70738SBoyan Karatotev  * Enable architecture extensions for EL3 execution. This function only updates
63824a70738SBoyan Karatotev  * registers in-place which are expected to either never change or be
63924a70738SBoyan Karatotev  * overwritten by el3_exit.
64024a70738SBoyan Karatotev  ******************************************************************************/
64124a70738SBoyan Karatotev #if IMAGE_BL31
64224a70738SBoyan Karatotev void cm_manage_extensions_el3(void)
64324a70738SBoyan Karatotev {
6444085a02cSBoyan Karatotev 	if (is_feat_amu_supported()) {
6454085a02cSBoyan Karatotev 		amu_init_el3();
6464085a02cSBoyan Karatotev 	}
6474085a02cSBoyan Karatotev 
64860d330dcSBoyan Karatotev 	if (is_feat_sme_supported()) {
64960d330dcSBoyan Karatotev 		sme_init_el3();
65060d330dcSBoyan Karatotev 	}
65160d330dcSBoyan Karatotev 
65260d330dcSBoyan Karatotev 	pmuv3_init_el3();
65324a70738SBoyan Karatotev }
65424a70738SBoyan Karatotev #endif /* IMAGE_BL31 */
65524a70738SBoyan Karatotev 
6564087ed6cSJayanth Dodderi Chidanand /******************************************************************************
6574087ed6cSJayanth Dodderi Chidanand  * Function to initialise the registers with the RESET values in the context
6584087ed6cSJayanth Dodderi Chidanand  * memory, which are maintained per world.
6594087ed6cSJayanth Dodderi Chidanand  ******************************************************************************/
6604087ed6cSJayanth Dodderi Chidanand #if IMAGE_BL31
6614087ed6cSJayanth Dodderi Chidanand void cm_el3_arch_init_per_world(per_world_context_t *per_world_ctx)
6624087ed6cSJayanth Dodderi Chidanand {
6634087ed6cSJayanth Dodderi Chidanand 	/*
6644087ed6cSJayanth Dodderi Chidanand 	 * Initialise CPTR_EL3, setting all fields rather than relying on hw.
6654087ed6cSJayanth Dodderi Chidanand 	 *
6664087ed6cSJayanth Dodderi Chidanand 	 * CPTR_EL3.TFP: Set to zero so that accesses to the V- or Z- registers
6674087ed6cSJayanth Dodderi Chidanand 	 *  by Advanced SIMD, floating-point or SVE instructions (if
6684087ed6cSJayanth Dodderi Chidanand 	 *  implemented) do not trap to EL3.
6694087ed6cSJayanth Dodderi Chidanand 	 *
6704087ed6cSJayanth Dodderi Chidanand 	 * CPTR_EL3.TCPAC: Set to zero so that accesses to CPACR_EL1,
6714087ed6cSJayanth Dodderi Chidanand 	 *  CPTR_EL2,CPACR, or HCPTR do not trap to EL3.
6724087ed6cSJayanth Dodderi Chidanand 	 */
6734087ed6cSJayanth Dodderi Chidanand 	uint64_t cptr_el3 = CPTR_EL3_RESET_VAL & ~(TCPAC_BIT | TFP_BIT);
674ac4f6aafSArvind Ram Prakash 
6754087ed6cSJayanth Dodderi Chidanand 	per_world_ctx->ctx_cptr_el3 = cptr_el3;
676ac4f6aafSArvind Ram Prakash 
677ac4f6aafSArvind Ram Prakash 	/*
678ac4f6aafSArvind Ram Prakash 	 * Initialize MPAM3_EL3 to its default reset value
679ac4f6aafSArvind Ram Prakash 	 *
680ac4f6aafSArvind Ram Prakash 	 * MPAM3_EL3_RESET_VAL sets the MPAM3_EL3.TRAPLOWER bit that forces
681ac4f6aafSArvind Ram Prakash 	 * all lower ELn MPAM3_EL3 register access to, trap to EL3
682ac4f6aafSArvind Ram Prakash 	 */
683ac4f6aafSArvind Ram Prakash 
684ac4f6aafSArvind Ram Prakash 	per_world_ctx->ctx_mpam3_el3 = MPAM3_EL3_RESET_VAL;
6854087ed6cSJayanth Dodderi Chidanand }
6864087ed6cSJayanth Dodderi Chidanand #endif /* IMAGE_BL31 */
6874087ed6cSJayanth Dodderi Chidanand 
68824a70738SBoyan Karatotev /*******************************************************************************
689461c0a5dSElizabeth Ho  * Initialise per_world_context for Non-Secure world.
690461c0a5dSElizabeth Ho  * This function enables the architecture extensions, which have same value
691461c0a5dSElizabeth Ho  * across the cores for the non-secure world.
692461c0a5dSElizabeth Ho  ******************************************************************************/
693461c0a5dSElizabeth Ho #if IMAGE_BL31
694461c0a5dSElizabeth Ho void manage_extensions_nonsecure_per_world(void)
695461c0a5dSElizabeth Ho {
6964087ed6cSJayanth Dodderi Chidanand 	cm_el3_arch_init_per_world(&per_world_context[CPU_CONTEXT_NS]);
6974087ed6cSJayanth Dodderi Chidanand 
698461c0a5dSElizabeth Ho 	if (is_feat_sme_supported()) {
699461c0a5dSElizabeth Ho 		sme_enable_per_world(&per_world_context[CPU_CONTEXT_NS]);
700461c0a5dSElizabeth Ho 	}
701461c0a5dSElizabeth Ho 
702461c0a5dSElizabeth Ho 	if (is_feat_sve_supported()) {
703461c0a5dSElizabeth Ho 		sve_enable_per_world(&per_world_context[CPU_CONTEXT_NS]);
704461c0a5dSElizabeth Ho 	}
705461c0a5dSElizabeth Ho 
706461c0a5dSElizabeth Ho 	if (is_feat_amu_supported()) {
707461c0a5dSElizabeth Ho 		amu_enable_per_world(&per_world_context[CPU_CONTEXT_NS]);
708461c0a5dSElizabeth Ho 	}
709461c0a5dSElizabeth Ho 
710461c0a5dSElizabeth Ho 	if (is_feat_sys_reg_trace_supported()) {
711461c0a5dSElizabeth Ho 		sys_reg_trace_enable_per_world(&per_world_context[CPU_CONTEXT_NS]);
712461c0a5dSElizabeth Ho 	}
713ac4f6aafSArvind Ram Prakash 
714ac4f6aafSArvind Ram Prakash 	if (is_feat_mpam_supported()) {
715ac4f6aafSArvind Ram Prakash 		mpam_enable_per_world(&per_world_context[CPU_CONTEXT_NS]);
716ac4f6aafSArvind Ram Prakash 	}
717461c0a5dSElizabeth Ho }
718461c0a5dSElizabeth Ho #endif /* IMAGE_BL31 */
719461c0a5dSElizabeth Ho 
720461c0a5dSElizabeth Ho /*******************************************************************************
721461c0a5dSElizabeth Ho  * Initialise per_world_context for Secure world.
722461c0a5dSElizabeth Ho  * This function enables the architecture extensions, which have same value
723461c0a5dSElizabeth Ho  * across the cores for the secure world.
724461c0a5dSElizabeth Ho  ******************************************************************************/
725461c0a5dSElizabeth Ho static void manage_extensions_secure_per_world(void)
726461c0a5dSElizabeth Ho {
727461c0a5dSElizabeth Ho #if IMAGE_BL31
7284087ed6cSJayanth Dodderi Chidanand 	cm_el3_arch_init_per_world(&per_world_context[CPU_CONTEXT_SECURE]);
7294087ed6cSJayanth Dodderi Chidanand 
730461c0a5dSElizabeth Ho 	if (is_feat_sme_supported()) {
731461c0a5dSElizabeth Ho 
732461c0a5dSElizabeth Ho 		if (ENABLE_SME_FOR_SWD) {
733461c0a5dSElizabeth Ho 		/*
734461c0a5dSElizabeth Ho 		 * Enable SME, SVE, FPU/SIMD in secure context, SPM must ensure
735461c0a5dSElizabeth Ho 		 * SME, SVE, and FPU/SIMD context properly managed.
736461c0a5dSElizabeth Ho 		 */
737461c0a5dSElizabeth Ho 			sme_enable_per_world(&per_world_context[CPU_CONTEXT_SECURE]);
738461c0a5dSElizabeth Ho 		} else {
739461c0a5dSElizabeth Ho 		/*
740461c0a5dSElizabeth Ho 		 * Disable SME, SVE, FPU/SIMD in secure context so non-secure
741461c0a5dSElizabeth Ho 		 * world can safely use the associated registers.
742461c0a5dSElizabeth Ho 		 */
743461c0a5dSElizabeth Ho 			sme_disable_per_world(&per_world_context[CPU_CONTEXT_SECURE]);
744461c0a5dSElizabeth Ho 		}
745461c0a5dSElizabeth Ho 	}
746461c0a5dSElizabeth Ho 	if (is_feat_sve_supported()) {
747461c0a5dSElizabeth Ho 		if (ENABLE_SVE_FOR_SWD) {
748461c0a5dSElizabeth Ho 		/*
749461c0a5dSElizabeth Ho 		 * Enable SVE and FPU in secure context, SPM must ensure
750461c0a5dSElizabeth Ho 		 * that the SVE and FPU register contexts are properly managed.
751461c0a5dSElizabeth Ho 		 */
752461c0a5dSElizabeth Ho 			sve_enable_per_world(&per_world_context[CPU_CONTEXT_SECURE]);
753461c0a5dSElizabeth Ho 		} else {
754461c0a5dSElizabeth Ho 		/*
755461c0a5dSElizabeth Ho 		 * Disable SVE and FPU in secure context so non-secure world
756461c0a5dSElizabeth Ho 		 * can safely use them.
757461c0a5dSElizabeth Ho 		 */
758461c0a5dSElizabeth Ho 			sve_disable_per_world(&per_world_context[CPU_CONTEXT_SECURE]);
759461c0a5dSElizabeth Ho 		}
760461c0a5dSElizabeth Ho 	}
761461c0a5dSElizabeth Ho 
762461c0a5dSElizabeth Ho 	/* NS can access this but Secure shouldn't */
763461c0a5dSElizabeth Ho 	if (is_feat_sys_reg_trace_supported()) {
764461c0a5dSElizabeth Ho 		sys_reg_trace_disable_per_world(&per_world_context[CPU_CONTEXT_SECURE]);
765461c0a5dSElizabeth Ho 	}
766461c0a5dSElizabeth Ho 
767461c0a5dSElizabeth Ho 	has_secure_perworld_init = true;
768461c0a5dSElizabeth Ho #endif /* IMAGE_BL31 */
769461c0a5dSElizabeth Ho }
770461c0a5dSElizabeth Ho 
771461c0a5dSElizabeth Ho /*******************************************************************************
772123002f9SJayanth Dodderi Chidanand  * Enable architecture extensions on first entry to Non-secure world only
773123002f9SJayanth Dodderi Chidanand  * and disable for secure world.
774123002f9SJayanth Dodderi Chidanand  *
775123002f9SJayanth Dodderi Chidanand  * NOTE: Arch features which have been provided with the capability of getting
776123002f9SJayanth Dodderi Chidanand  * enabled only for non-secure world and being disabled for secure world are
777123002f9SJayanth Dodderi Chidanand  * grouped here, as the MDCR_EL3 context value remains same across the worlds.
778123002f9SJayanth Dodderi Chidanand  ******************************************************************************/
779123002f9SJayanth Dodderi Chidanand static void manage_extensions_common(cpu_context_t *ctx)
780123002f9SJayanth Dodderi Chidanand {
781123002f9SJayanth Dodderi Chidanand #if IMAGE_BL31
782123002f9SJayanth Dodderi Chidanand 	if (is_feat_spe_supported()) {
783123002f9SJayanth Dodderi Chidanand 		/*
784123002f9SJayanth Dodderi Chidanand 		 * Enable FEAT_SPE for Non-Secure and prohibit for Secure state.
785123002f9SJayanth Dodderi Chidanand 		 */
786123002f9SJayanth Dodderi Chidanand 		spe_enable(ctx);
787123002f9SJayanth Dodderi Chidanand 	}
788123002f9SJayanth Dodderi Chidanand 
789123002f9SJayanth Dodderi Chidanand 	if (is_feat_trbe_supported()) {
790123002f9SJayanth Dodderi Chidanand 		/*
791a822a228SManish Pandey 		 * Enable FEAT_TRBE for Non-Secure and prohibit for Secure and
792123002f9SJayanth Dodderi Chidanand 		 * Realm state.
793123002f9SJayanth Dodderi Chidanand 		 */
794123002f9SJayanth Dodderi Chidanand 		trbe_enable(ctx);
795123002f9SJayanth Dodderi Chidanand 	}
796123002f9SJayanth Dodderi Chidanand 
797123002f9SJayanth Dodderi Chidanand 	if (is_feat_trf_supported()) {
798123002f9SJayanth Dodderi Chidanand 		/*
799a822a228SManish Pandey 		 * Enable FEAT_TRF for Non-Secure and prohibit for Secure state.
800123002f9SJayanth Dodderi Chidanand 		 */
801123002f9SJayanth Dodderi Chidanand 		trf_enable(ctx);
802123002f9SJayanth Dodderi Chidanand 	}
803123002f9SJayanth Dodderi Chidanand #endif /* IMAGE_BL31 */
804123002f9SJayanth Dodderi Chidanand }
805123002f9SJayanth Dodderi Chidanand 
806123002f9SJayanth Dodderi Chidanand /*******************************************************************************
80724a70738SBoyan Karatotev  * Enable architecture extensions on first entry to Non-secure world.
80824a70738SBoyan Karatotev  ******************************************************************************/
80924a70738SBoyan Karatotev static void manage_extensions_nonsecure(cpu_context_t *ctx)
81024a70738SBoyan Karatotev {
81124a70738SBoyan Karatotev #if IMAGE_BL31
8124085a02cSBoyan Karatotev 	if (is_feat_amu_supported()) {
8134085a02cSBoyan Karatotev 		amu_enable(ctx);
8144085a02cSBoyan Karatotev 	}
8154085a02cSBoyan Karatotev 
81660d330dcSBoyan Karatotev 	if (is_feat_sme_supported()) {
81760d330dcSBoyan Karatotev 		sme_enable(ctx);
81860d330dcSBoyan Karatotev 	}
81960d330dcSBoyan Karatotev 
82033e6aaacSArvind Ram Prakash 	if (is_feat_fgt2_supported()) {
82133e6aaacSArvind Ram Prakash 		fgt2_enable(ctx);
82233e6aaacSArvind Ram Prakash 	}
82333e6aaacSArvind Ram Prakash 
82483271d5aSArvind Ram Prakash 	if (is_feat_debugv8p9_supported()) {
82583271d5aSArvind Ram Prakash 		debugv8p9_extended_bp_wp_enable(ctx);
82683271d5aSArvind Ram Prakash 	}
82783271d5aSArvind Ram Prakash 
8289890eab5SBoyan Karatotev 	if (is_feat_brbe_supported()) {
8299890eab5SBoyan Karatotev 		brbe_enable(ctx);
8309890eab5SBoyan Karatotev 	}
8319890eab5SBoyan Karatotev 
832c73686a1SBoyan Karatotev 	pmuv3_enable(ctx);
83324a70738SBoyan Karatotev #endif /* IMAGE_BL31 */
83424a70738SBoyan Karatotev }
83524a70738SBoyan Karatotev 
836b48bd790SBoyan Karatotev /* TODO: move to lib/extensions/pauth when it has been ported to FEAT_STATE */
837b48bd790SBoyan Karatotev static __unused void enable_pauth_el2(void)
838b48bd790SBoyan Karatotev {
839b48bd790SBoyan Karatotev 	u_register_t hcr_el2 = read_hcr_el2();
840b48bd790SBoyan Karatotev 	/*
841b48bd790SBoyan Karatotev 	 * For Armv8.3 pointer authentication feature, disable traps to EL2 when
842b48bd790SBoyan Karatotev 	 *  accessing key registers or using pointer authentication instructions
843b48bd790SBoyan Karatotev 	 *  from lower ELs.
844b48bd790SBoyan Karatotev 	 */
845b48bd790SBoyan Karatotev 	hcr_el2 |= (HCR_API_BIT | HCR_APK_BIT);
846b48bd790SBoyan Karatotev 
847b48bd790SBoyan Karatotev 	write_hcr_el2(hcr_el2);
848b48bd790SBoyan Karatotev }
849b48bd790SBoyan Karatotev 
850183329a5SArvind Ram Prakash #if INIT_UNUSED_NS_EL2
85124a70738SBoyan Karatotev /*******************************************************************************
85224a70738SBoyan Karatotev  * Enable architecture extensions in-place at EL2 on first entry to Non-secure
85324a70738SBoyan Karatotev  * world when EL2 is empty and unused.
85424a70738SBoyan Karatotev  ******************************************************************************/
85524a70738SBoyan Karatotev static void manage_extensions_nonsecure_el2_unused(void)
85624a70738SBoyan Karatotev {
85724a70738SBoyan Karatotev #if IMAGE_BL31
85860d330dcSBoyan Karatotev 	if (is_feat_spe_supported()) {
85960d330dcSBoyan Karatotev 		spe_init_el2_unused();
86060d330dcSBoyan Karatotev 	}
86160d330dcSBoyan Karatotev 
8624085a02cSBoyan Karatotev 	if (is_feat_amu_supported()) {
8634085a02cSBoyan Karatotev 		amu_init_el2_unused();
8644085a02cSBoyan Karatotev 	}
8654085a02cSBoyan Karatotev 
86660d330dcSBoyan Karatotev 	if (is_feat_mpam_supported()) {
86760d330dcSBoyan Karatotev 		mpam_init_el2_unused();
86860d330dcSBoyan Karatotev 	}
86960d330dcSBoyan Karatotev 
87060d330dcSBoyan Karatotev 	if (is_feat_trbe_supported()) {
87160d330dcSBoyan Karatotev 		trbe_init_el2_unused();
87260d330dcSBoyan Karatotev 	}
87360d330dcSBoyan Karatotev 
87460d330dcSBoyan Karatotev 	if (is_feat_sys_reg_trace_supported()) {
87560d330dcSBoyan Karatotev 		sys_reg_trace_init_el2_unused();
87660d330dcSBoyan Karatotev 	}
87760d330dcSBoyan Karatotev 
87860d330dcSBoyan Karatotev 	if (is_feat_trf_supported()) {
87960d330dcSBoyan Karatotev 		trf_init_el2_unused();
88060d330dcSBoyan Karatotev 	}
88160d330dcSBoyan Karatotev 
882c73686a1SBoyan Karatotev 	pmuv3_init_el2_unused();
88360d330dcSBoyan Karatotev 
88460d330dcSBoyan Karatotev 	if (is_feat_sve_supported()) {
88560d330dcSBoyan Karatotev 		sve_init_el2_unused();
88660d330dcSBoyan Karatotev 	}
88760d330dcSBoyan Karatotev 
88860d330dcSBoyan Karatotev 	if (is_feat_sme_supported()) {
88960d330dcSBoyan Karatotev 		sme_init_el2_unused();
89060d330dcSBoyan Karatotev 	}
891b48bd790SBoyan Karatotev 
892b48bd790SBoyan Karatotev #if ENABLE_PAUTH
893b48bd790SBoyan Karatotev 	enable_pauth_el2();
894b48bd790SBoyan Karatotev #endif /* ENABLE_PAUTH */
89524a70738SBoyan Karatotev #endif /* IMAGE_BL31 */
89624a70738SBoyan Karatotev }
897183329a5SArvind Ram Prakash #endif /* INIT_UNUSED_NS_EL2 */
89824a70738SBoyan Karatotev 
89924a70738SBoyan Karatotev /*******************************************************************************
90068ac5ed0SArunachalam Ganapathy  * Enable architecture extensions on first entry to Secure world.
90168ac5ed0SArunachalam Ganapathy  ******************************************************************************/
902dc78e62dSjohpow01 static void manage_extensions_secure(cpu_context_t *ctx)
90368ac5ed0SArunachalam Ganapathy {
90468ac5ed0SArunachalam Ganapathy #if IMAGE_BL31
9050d122947SBoyan Karatotev 	if (is_feat_sme_supported()) {
9060d122947SBoyan Karatotev 		if (ENABLE_SME_FOR_SWD) {
9070d122947SBoyan Karatotev 		/*
9080d122947SBoyan Karatotev 		 * Enable SME, SVE, FPU/SIMD in secure context, secure manager
9090d122947SBoyan Karatotev 		 * must ensure SME, SVE, and FPU/SIMD context properly managed.
9100d122947SBoyan Karatotev 		 */
91160d330dcSBoyan Karatotev 			sme_init_el3();
9120d122947SBoyan Karatotev 			sme_enable(ctx);
9130d122947SBoyan Karatotev 		} else {
9140d122947SBoyan Karatotev 		/*
9150d122947SBoyan Karatotev 		 * Disable SME, SVE, FPU/SIMD in secure context so non-secure
9160d122947SBoyan Karatotev 		 * world can safely use the associated registers.
9170d122947SBoyan Karatotev 		 */
9180d122947SBoyan Karatotev 			sme_disable(ctx);
9190d122947SBoyan Karatotev 		}
9200d122947SBoyan Karatotev 	}
921dc78e62dSjohpow01 #endif /* IMAGE_BL31 */
92268ac5ed0SArunachalam Ganapathy }
92368ac5ed0SArunachalam Ganapathy 
924a6b3643cSChris Kay #if !IMAGE_BL1
92568ac5ed0SArunachalam Ganapathy /*******************************************************************************
926532ed618SSoby Mathew  * The following function initializes the cpu_context for a CPU specified by
927532ed618SSoby Mathew  * its `cpu_idx` for first use, and sets the initial entrypoint state as
928532ed618SSoby Mathew  * specified by the entry_point_info structure.
929532ed618SSoby Mathew  ******************************************************************************/
930532ed618SSoby Mathew void cm_init_context_by_index(unsigned int cpu_idx,
931532ed618SSoby Mathew 			      const entry_point_info_t *ep)
932532ed618SSoby Mathew {
933532ed618SSoby Mathew 	cpu_context_t *ctx;
934532ed618SSoby Mathew 	ctx = cm_get_context_by_index(cpu_idx, GET_SECURITY_STATE(ep->h.attr));
9351634cae8SAntonio Nino Diaz 	cm_setup_context(ctx, ep);
936532ed618SSoby Mathew }
937a6b3643cSChris Kay #endif /* !IMAGE_BL1 */
938532ed618SSoby Mathew 
939532ed618SSoby Mathew /*******************************************************************************
940532ed618SSoby Mathew  * The following function initializes the cpu_context for the current CPU
941532ed618SSoby Mathew  * for first use, and sets the initial entrypoint state as specified by the
942532ed618SSoby Mathew  * entry_point_info structure.
943532ed618SSoby Mathew  ******************************************************************************/
944532ed618SSoby Mathew void cm_init_my_context(const entry_point_info_t *ep)
945532ed618SSoby Mathew {
946532ed618SSoby Mathew 	cpu_context_t *ctx;
947532ed618SSoby Mathew 	ctx = cm_get_context(GET_SECURITY_STATE(ep->h.attr));
9481634cae8SAntonio Nino Diaz 	cm_setup_context(ctx, ep);
949532ed618SSoby Mathew }
950532ed618SSoby Mathew 
951b48bd790SBoyan Karatotev /* EL2 present but unused, need to disable safely. SCTLR_EL2 can be ignored */
952183329a5SArvind Ram Prakash static void init_nonsecure_el2_unused(cpu_context_t *ctx)
953b48bd790SBoyan Karatotev {
954183329a5SArvind Ram Prakash #if INIT_UNUSED_NS_EL2
955b48bd790SBoyan Karatotev 	u_register_t hcr_el2 = HCR_RESET_VAL;
956b48bd790SBoyan Karatotev 	u_register_t mdcr_el2;
957b48bd790SBoyan Karatotev 	u_register_t scr_el3;
958b48bd790SBoyan Karatotev 
959b48bd790SBoyan Karatotev 	scr_el3 = read_ctx_reg(get_el3state_ctx(ctx), CTX_SCR_EL3);
960b48bd790SBoyan Karatotev 
961b48bd790SBoyan Karatotev 	/* Set EL2 register width: Set HCR_EL2.RW to match SCR_EL3.RW */
962b48bd790SBoyan Karatotev 	if ((scr_el3 & SCR_RW_BIT) != 0U) {
963b48bd790SBoyan Karatotev 		hcr_el2 |= HCR_RW_BIT;
964b48bd790SBoyan Karatotev 	}
965b48bd790SBoyan Karatotev 
966b48bd790SBoyan Karatotev 	write_hcr_el2(hcr_el2);
967b48bd790SBoyan Karatotev 
968b48bd790SBoyan Karatotev 	/*
969b48bd790SBoyan Karatotev 	 * Initialise CPTR_EL2 setting all fields rather than relying on the hw.
970b48bd790SBoyan Karatotev 	 * All fields have architecturally UNKNOWN reset values.
971b48bd790SBoyan Karatotev 	 */
972b48bd790SBoyan Karatotev 	write_cptr_el2(CPTR_EL2_RESET_VAL);
973b48bd790SBoyan Karatotev 
974b48bd790SBoyan Karatotev 	/*
975b48bd790SBoyan Karatotev 	 * Initialise CNTHCTL_EL2. All fields are architecturally UNKNOWN on
976b48bd790SBoyan Karatotev 	 * reset and are set to zero except for field(s) listed below.
977b48bd790SBoyan Karatotev 	 *
978b48bd790SBoyan Karatotev 	 * CNTHCTL_EL2.EL1PTEN: Set to one to disable traps to Hyp mode of
979b48bd790SBoyan Karatotev 	 * Non-secure EL0 and EL1 accesses to the physical timer registers.
980b48bd790SBoyan Karatotev 	 *
981b48bd790SBoyan Karatotev 	 * CNTHCTL_EL2.EL1PCTEN: Set to one to disable traps to Hyp mode of
982b48bd790SBoyan Karatotev 	 * Non-secure EL0 and EL1 accesses to the physical counter registers.
983b48bd790SBoyan Karatotev 	 */
984b48bd790SBoyan Karatotev 	write_cnthctl_el2(CNTHCTL_RESET_VAL | EL1PCEN_BIT | EL1PCTEN_BIT);
985b48bd790SBoyan Karatotev 
986b48bd790SBoyan Karatotev 	/*
987b48bd790SBoyan Karatotev 	 * Initialise CNTVOFF_EL2 to zero as it resets to an architecturally
988b48bd790SBoyan Karatotev 	 * UNKNOWN value.
989b48bd790SBoyan Karatotev 	 */
990b48bd790SBoyan Karatotev 	write_cntvoff_el2(0);
991b48bd790SBoyan Karatotev 
992b48bd790SBoyan Karatotev 	/*
993b48bd790SBoyan Karatotev 	 * Set VPIDR_EL2 and VMPIDR_EL2 to match MIDR_EL1 and MPIDR_EL1
994b48bd790SBoyan Karatotev 	 * respectively.
995b48bd790SBoyan Karatotev 	 */
996b48bd790SBoyan Karatotev 	write_vpidr_el2(read_midr_el1());
997b48bd790SBoyan Karatotev 	write_vmpidr_el2(read_mpidr_el1());
998b48bd790SBoyan Karatotev 
999b48bd790SBoyan Karatotev 	/*
1000b48bd790SBoyan Karatotev 	 * Initialise VTTBR_EL2. All fields are architecturally UNKNOWN on reset.
1001b48bd790SBoyan Karatotev 	 *
1002b48bd790SBoyan Karatotev 	 * VTTBR_EL2.VMID: Set to zero. Even though EL1&0 stage 2 address
1003b48bd790SBoyan Karatotev 	 * translation is disabled, cache maintenance operations depend on the
1004b48bd790SBoyan Karatotev 	 * VMID.
1005b48bd790SBoyan Karatotev 	 *
1006b48bd790SBoyan Karatotev 	 * VTTBR_EL2.BADDR: Set to zero as EL1&0 stage 2 address translation is
1007b48bd790SBoyan Karatotev 	 * disabled.
1008b48bd790SBoyan Karatotev 	 */
1009b48bd790SBoyan Karatotev 	write_vttbr_el2(VTTBR_RESET_VAL &
1010b48bd790SBoyan Karatotev 		     ~((VTTBR_VMID_MASK << VTTBR_VMID_SHIFT) |
1011b48bd790SBoyan Karatotev 		       (VTTBR_BADDR_MASK << VTTBR_BADDR_SHIFT)));
1012b48bd790SBoyan Karatotev 
1013b48bd790SBoyan Karatotev 	/*
1014b48bd790SBoyan Karatotev 	 * Initialise MDCR_EL2, setting all fields rather than relying on hw.
1015b48bd790SBoyan Karatotev 	 * Some fields are architecturally UNKNOWN on reset.
1016b48bd790SBoyan Karatotev 	 *
1017b48bd790SBoyan Karatotev 	 * MDCR_EL2.TDRA: Set to zero so that Non-secure EL0 and EL1 System
1018b48bd790SBoyan Karatotev 	 * register accesses to the Debug ROM registers are not trapped to EL2.
1019b48bd790SBoyan Karatotev 	 *
1020b48bd790SBoyan Karatotev 	 * MDCR_EL2.TDOSA: Set to zero so that Non-secure EL1 System register
1021b48bd790SBoyan Karatotev 	 * accesses to the powerdown debug registers are not trapped to EL2.
1022b48bd790SBoyan Karatotev 	 *
1023b48bd790SBoyan Karatotev 	 * MDCR_EL2.TDA: Set to zero so that System register accesses to the
1024b48bd790SBoyan Karatotev 	 * debug registers do not trap to EL2.
1025b48bd790SBoyan Karatotev 	 *
1026b48bd790SBoyan Karatotev 	 * MDCR_EL2.TDE: Set to zero so that debug exceptions are not routed to
1027b48bd790SBoyan Karatotev 	 * EL2.
1028b48bd790SBoyan Karatotev 	 */
1029b48bd790SBoyan Karatotev 	mdcr_el2 = MDCR_EL2_RESET_VAL &
1030b48bd790SBoyan Karatotev 		 ~(MDCR_EL2_TDRA_BIT | MDCR_EL2_TDOSA_BIT | MDCR_EL2_TDA_BIT |
1031b48bd790SBoyan Karatotev 		   MDCR_EL2_TDE_BIT);
1032b48bd790SBoyan Karatotev 
1033b48bd790SBoyan Karatotev 	write_mdcr_el2(mdcr_el2);
1034b48bd790SBoyan Karatotev 
1035b48bd790SBoyan Karatotev 	/*
1036b48bd790SBoyan Karatotev 	 * Initialise HSTR_EL2. All fields are architecturally UNKNOWN on reset.
1037b48bd790SBoyan Karatotev 	 *
1038b48bd790SBoyan Karatotev 	 * HSTR_EL2.T<n>: Set all these fields to zero so that Non-secure EL0 or
1039b48bd790SBoyan Karatotev 	 * EL1 accesses to System registers do not trap to EL2.
1040b48bd790SBoyan Karatotev 	 */
1041b48bd790SBoyan Karatotev 	write_hstr_el2(HSTR_EL2_RESET_VAL & ~(HSTR_EL2_T_MASK));
1042b48bd790SBoyan Karatotev 
1043b48bd790SBoyan Karatotev 	/*
1044b48bd790SBoyan Karatotev 	 * Initialise CNTHP_CTL_EL2. All fields are architecturally UNKNOWN on
1045b48bd790SBoyan Karatotev 	 * reset.
1046b48bd790SBoyan Karatotev 	 *
1047b48bd790SBoyan Karatotev 	 * CNTHP_CTL_EL2:ENABLE: Set to zero to disable the EL2 physical timer
1048b48bd790SBoyan Karatotev 	 * and prevent timer interrupts.
1049b48bd790SBoyan Karatotev 	 */
1050b48bd790SBoyan Karatotev 	write_cnthp_ctl_el2(CNTHP_CTL_RESET_VAL & ~(CNTHP_CTL_ENABLE_BIT));
1051b48bd790SBoyan Karatotev 
1052b48bd790SBoyan Karatotev 	manage_extensions_nonsecure_el2_unused();
1053183329a5SArvind Ram Prakash #endif /* INIT_UNUSED_NS_EL2 */
1054b48bd790SBoyan Karatotev }
1055b48bd790SBoyan Karatotev 
1056532ed618SSoby Mathew /*******************************************************************************
1057c5ea4f8aSZelalem Aweke  * Prepare the CPU system registers for first entry into realm, secure, or
1058c5ea4f8aSZelalem Aweke  * normal world.
1059532ed618SSoby Mathew  *
1060532ed618SSoby Mathew  * If execution is requested to EL2 or hyp mode, SCTLR_EL2 is initialized
1061532ed618SSoby Mathew  * If execution is requested to non-secure EL1 or svc mode, and the CPU supports
1062532ed618SSoby Mathew  * EL2 then EL2 is disabled by configuring all necessary EL2 registers.
1063532ed618SSoby Mathew  * For all entries, the EL1 registers are initialized from the cpu_context
1064532ed618SSoby Mathew  ******************************************************************************/
1065532ed618SSoby Mathew void cm_prepare_el3_exit(uint32_t security_state)
1066532ed618SSoby Mathew {
1067da1a4591SJayanth Dodderi Chidanand 	u_register_t sctlr_el2, scr_el3;
1068532ed618SSoby Mathew 	cpu_context_t *ctx = cm_get_context(security_state);
1069532ed618SSoby Mathew 
1070a0fee747SAntonio Nino Diaz 	assert(ctx != NULL);
1071532ed618SSoby Mathew 
1072532ed618SSoby Mathew 	if (security_state == NON_SECURE) {
1073ddb615b4SJuan Pablo Conde 		uint64_t el2_implemented = el_implemented(2);
1074ddb615b4SJuan Pablo Conde 
1075f1be00daSLouis Mayencourt 		scr_el3 = read_ctx_reg(get_el3state_ctx(ctx),
1076a0fee747SAntonio Nino Diaz 						 CTX_SCR_EL3);
1077ddb615b4SJuan Pablo Conde 
1078d39b1236SJayanth Dodderi Chidanand 		if (el2_implemented != EL_IMPL_NONE) {
1079d39b1236SJayanth Dodderi Chidanand 
1080ddb615b4SJuan Pablo Conde 			/*
1081ddb615b4SJuan Pablo Conde 			 * If context is not being used for EL2, initialize
1082ddb615b4SJuan Pablo Conde 			 * HCRX_EL2 with its init value here.
1083ddb615b4SJuan Pablo Conde 			 */
1084ddb615b4SJuan Pablo Conde 			if (is_feat_hcx_supported()) {
1085ddb615b4SJuan Pablo Conde 				write_hcrx_el2(HCRX_EL2_INIT_VAL);
1086ddb615b4SJuan Pablo Conde 			}
10874a530b4cSJuan Pablo Conde 
10884a530b4cSJuan Pablo Conde 			/*
10894a530b4cSJuan Pablo Conde 			 * Initialize Fine-grained trap registers introduced
10904a530b4cSJuan Pablo Conde 			 * by FEAT_FGT so all traps are initially disabled when
10914a530b4cSJuan Pablo Conde 			 * switching to EL2 or a lower EL, preventing undesired
10924a530b4cSJuan Pablo Conde 			 * behavior.
10934a530b4cSJuan Pablo Conde 			 */
10944a530b4cSJuan Pablo Conde 			if (is_feat_fgt_supported()) {
10954a530b4cSJuan Pablo Conde 				/*
10964a530b4cSJuan Pablo Conde 				 * Initialize HFG*_EL2 registers with a default
10974a530b4cSJuan Pablo Conde 				 * value so legacy systems unaware of FEAT_FGT
10984a530b4cSJuan Pablo Conde 				 * do not get trapped due to their lack of
10994a530b4cSJuan Pablo Conde 				 * initialization for this feature.
11004a530b4cSJuan Pablo Conde 				 */
11014a530b4cSJuan Pablo Conde 				write_hfgitr_el2(HFGITR_EL2_INIT_VAL);
11024a530b4cSJuan Pablo Conde 				write_hfgrtr_el2(HFGRTR_EL2_INIT_VAL);
11034a530b4cSJuan Pablo Conde 				write_hfgwtr_el2(HFGWTR_EL2_INIT_VAL);
1104ddb615b4SJuan Pablo Conde 			}
11054a530b4cSJuan Pablo Conde 
1106d39b1236SJayanth Dodderi Chidanand 			/* Condition to ensure EL2 is being used. */
1107a0fee747SAntonio Nino Diaz 			if ((scr_el3 & SCR_HCE_BIT) != 0U) {
1108da1a4591SJayanth Dodderi Chidanand 				/* Initialize SCTLR_EL2 register with reset value. */
1109da1a4591SJayanth Dodderi Chidanand 				sctlr_el2 = SCTLR_EL2_RES1;
11107f152ea6SSona Mathew 
11115f5d1ed7SLouis Mayencourt 				/*
1112d39b1236SJayanth Dodderi Chidanand 				 * If workaround of errata 764081 for Cortex-A75
1113d39b1236SJayanth Dodderi Chidanand 				 * is used then set SCTLR_EL2.IESB to enable
1114d39b1236SJayanth Dodderi Chidanand 				 * Implicit Error Synchronization Barrier.
11155f5d1ed7SLouis Mayencourt 				 */
11167f152ea6SSona Mathew 				if (errata_a75_764081_applies()) {
1117da1a4591SJayanth Dodderi Chidanand 					sctlr_el2 |= SCTLR_IESB_BIT;
11187f152ea6SSona Mathew 				}
11197f152ea6SSona Mathew 
1120da1a4591SJayanth Dodderi Chidanand 				write_sctlr_el2(sctlr_el2);
1121d39b1236SJayanth Dodderi Chidanand 			} else {
1122d39b1236SJayanth Dodderi Chidanand 				/*
1123d39b1236SJayanth Dodderi Chidanand 				 * (scr_el3 & SCR_HCE_BIT==0)
1124d39b1236SJayanth Dodderi Chidanand 				 * EL2 implemented but unused.
1125d39b1236SJayanth Dodderi Chidanand 				 */
1126b48bd790SBoyan Karatotev 				init_nonsecure_el2_unused(ctx);
1127532ed618SSoby Mathew 			}
1128532ed618SSoby Mathew 		}
1129d39b1236SJayanth Dodderi Chidanand 	}
1130a0674ab0SJayanth Dodderi Chidanand #if (!CTX_INCLUDE_EL2_REGS)
1131a0674ab0SJayanth Dodderi Chidanand 	/* Restore EL1 system registers, only when CTX_INCLUDE_EL2_REGS=0 */
113217b4c0ddSDimitris Papastamos 	cm_el1_sysregs_context_restore(security_state);
1133a0674ab0SJayanth Dodderi Chidanand #endif
113417b4c0ddSDimitris Papastamos 	cm_set_next_eret_context(security_state);
1135532ed618SSoby Mathew }
1136532ed618SSoby Mathew 
1137a0674ab0SJayanth Dodderi Chidanand #if (CTX_INCLUDE_EL2_REGS && IMAGE_BL31)
1138bb7b85a3SAndre Przywara 
1139bb7b85a3SAndre Przywara static void el2_sysregs_context_save_fgt(el2_sysregs_t *ctx)
1140bb7b85a3SAndre Przywara {
1141d6af2344SJayanth Dodderi Chidanand 	write_el2_ctx_fgt(ctx, hdfgrtr_el2, read_hdfgrtr_el2());
1142bb7b85a3SAndre Przywara 	if (is_feat_amu_supported()) {
1143d6af2344SJayanth Dodderi Chidanand 		write_el2_ctx_fgt(ctx, hafgrtr_el2, read_hafgrtr_el2());
1144bb7b85a3SAndre Przywara 	}
1145d6af2344SJayanth Dodderi Chidanand 	write_el2_ctx_fgt(ctx, hdfgwtr_el2, read_hdfgwtr_el2());
1146d6af2344SJayanth Dodderi Chidanand 	write_el2_ctx_fgt(ctx, hfgitr_el2, read_hfgitr_el2());
1147d6af2344SJayanth Dodderi Chidanand 	write_el2_ctx_fgt(ctx, hfgrtr_el2, read_hfgrtr_el2());
1148d6af2344SJayanth Dodderi Chidanand 	write_el2_ctx_fgt(ctx, hfgwtr_el2, read_hfgwtr_el2());
1149bb7b85a3SAndre Przywara }
1150bb7b85a3SAndre Przywara 
1151bb7b85a3SAndre Przywara static void el2_sysregs_context_restore_fgt(el2_sysregs_t *ctx)
1152bb7b85a3SAndre Przywara {
1153d6af2344SJayanth Dodderi Chidanand 	write_hdfgrtr_el2(read_el2_ctx_fgt(ctx, hdfgrtr_el2));
1154bb7b85a3SAndre Przywara 	if (is_feat_amu_supported()) {
1155d6af2344SJayanth Dodderi Chidanand 		write_hafgrtr_el2(read_el2_ctx_fgt(ctx, hafgrtr_el2));
1156bb7b85a3SAndre Przywara 	}
1157d6af2344SJayanth Dodderi Chidanand 	write_hdfgwtr_el2(read_el2_ctx_fgt(ctx, hdfgwtr_el2));
1158d6af2344SJayanth Dodderi Chidanand 	write_hfgitr_el2(read_el2_ctx_fgt(ctx, hfgitr_el2));
1159d6af2344SJayanth Dodderi Chidanand 	write_hfgrtr_el2(read_el2_ctx_fgt(ctx, hfgrtr_el2));
1160d6af2344SJayanth Dodderi Chidanand 	write_hfgwtr_el2(read_el2_ctx_fgt(ctx, hfgwtr_el2));
1161bb7b85a3SAndre Przywara }
1162bb7b85a3SAndre Przywara 
116333e6aaacSArvind Ram Prakash static void el2_sysregs_context_save_fgt2(el2_sysregs_t *ctx)
116433e6aaacSArvind Ram Prakash {
116533e6aaacSArvind Ram Prakash 	write_el2_ctx_fgt2(ctx, hdfgrtr2_el2, read_hdfgrtr2_el2());
116633e6aaacSArvind Ram Prakash 	write_el2_ctx_fgt2(ctx, hdfgwtr2_el2, read_hdfgwtr2_el2());
116733e6aaacSArvind Ram Prakash 	write_el2_ctx_fgt2(ctx, hfgitr2_el2, read_hfgitr2_el2());
116833e6aaacSArvind Ram Prakash 	write_el2_ctx_fgt2(ctx, hfgrtr2_el2, read_hfgrtr2_el2());
116933e6aaacSArvind Ram Prakash 	write_el2_ctx_fgt2(ctx, hfgwtr2_el2, read_hfgwtr2_el2());
117033e6aaacSArvind Ram Prakash }
117133e6aaacSArvind Ram Prakash 
117233e6aaacSArvind Ram Prakash static void el2_sysregs_context_restore_fgt2(el2_sysregs_t *ctx)
117333e6aaacSArvind Ram Prakash {
117433e6aaacSArvind Ram Prakash 	write_hdfgrtr2_el2(read_el2_ctx_fgt2(ctx, hdfgrtr2_el2));
117533e6aaacSArvind Ram Prakash 	write_hdfgwtr2_el2(read_el2_ctx_fgt2(ctx, hdfgwtr2_el2));
117633e6aaacSArvind Ram Prakash 	write_hfgitr2_el2(read_el2_ctx_fgt2(ctx, hfgitr2_el2));
117733e6aaacSArvind Ram Prakash 	write_hfgrtr2_el2(read_el2_ctx_fgt2(ctx, hfgrtr2_el2));
117833e6aaacSArvind Ram Prakash 	write_hfgwtr2_el2(read_el2_ctx_fgt2(ctx, hfgwtr2_el2));
117933e6aaacSArvind Ram Prakash }
118033e6aaacSArvind Ram Prakash 
11817d930c7eSJayanth Dodderi Chidanand static void el2_sysregs_context_save_mpam(el2_sysregs_t *ctx)
11829448f2b8SAndre Przywara {
11839448f2b8SAndre Przywara 	u_register_t mpam_idr = read_mpamidr_el1();
11849448f2b8SAndre Przywara 
11857d930c7eSJayanth Dodderi Chidanand 	write_el2_ctx_mpam(ctx, mpam2_el2, read_mpam2_el2());
11869448f2b8SAndre Przywara 
11879448f2b8SAndre Przywara 	/*
11889448f2b8SAndre Przywara 	 * The context registers that we intend to save would be part of the
11899448f2b8SAndre Przywara 	 * PE's system register frame only if MPAMIDR_EL1.HAS_HCR == 1.
11909448f2b8SAndre Przywara 	 */
11919448f2b8SAndre Przywara 	if ((mpam_idr & MPAMIDR_HAS_HCR_BIT) == 0U) {
11929448f2b8SAndre Przywara 		return;
11939448f2b8SAndre Przywara 	}
11949448f2b8SAndre Przywara 
11959448f2b8SAndre Przywara 	/*
11969448f2b8SAndre Przywara 	 * MPAMHCR_EL2, MPAMVPMV_EL2 and MPAMVPM0_EL2 are always present if
11979448f2b8SAndre Przywara 	 * MPAMIDR_HAS_HCR_BIT == 1.
11989448f2b8SAndre Przywara 	 */
11997d930c7eSJayanth Dodderi Chidanand 	write_el2_ctx_mpam(ctx, mpamhcr_el2, read_mpamhcr_el2());
12007d930c7eSJayanth Dodderi Chidanand 	write_el2_ctx_mpam(ctx, mpamvpm0_el2, read_mpamvpm0_el2());
12017d930c7eSJayanth Dodderi Chidanand 	write_el2_ctx_mpam(ctx, mpamvpmv_el2, read_mpamvpmv_el2());
12029448f2b8SAndre Przywara 
12039448f2b8SAndre Przywara 	/*
12049448f2b8SAndre Przywara 	 * The number of MPAMVPM registers is implementation defined, their
12059448f2b8SAndre Przywara 	 * number is stored in the MPAMIDR_EL1 register.
12069448f2b8SAndre Przywara 	 */
12079448f2b8SAndre Przywara 	switch ((mpam_idr >> MPAMIDR_EL1_VPMR_MAX_SHIFT) & MPAMIDR_EL1_VPMR_MAX_MASK) {
12089448f2b8SAndre Przywara 	case 7:
12097d930c7eSJayanth Dodderi Chidanand 		write_el2_ctx_mpam(ctx, mpamvpm7_el2, read_mpamvpm7_el2());
12109448f2b8SAndre Przywara 		__fallthrough;
12119448f2b8SAndre Przywara 	case 6:
12127d930c7eSJayanth Dodderi Chidanand 		write_el2_ctx_mpam(ctx, mpamvpm6_el2, read_mpamvpm6_el2());
12139448f2b8SAndre Przywara 		__fallthrough;
12149448f2b8SAndre Przywara 	case 5:
12157d930c7eSJayanth Dodderi Chidanand 		write_el2_ctx_mpam(ctx, mpamvpm5_el2, read_mpamvpm5_el2());
12169448f2b8SAndre Przywara 		__fallthrough;
12179448f2b8SAndre Przywara 	case 4:
12187d930c7eSJayanth Dodderi Chidanand 		write_el2_ctx_mpam(ctx, mpamvpm4_el2, read_mpamvpm4_el2());
12199448f2b8SAndre Przywara 		__fallthrough;
12209448f2b8SAndre Przywara 	case 3:
12217d930c7eSJayanth Dodderi Chidanand 		write_el2_ctx_mpam(ctx, mpamvpm3_el2, read_mpamvpm3_el2());
12229448f2b8SAndre Przywara 		__fallthrough;
12239448f2b8SAndre Przywara 	case 2:
12247d930c7eSJayanth Dodderi Chidanand 		write_el2_ctx_mpam(ctx, mpamvpm2_el2, read_mpamvpm2_el2());
12259448f2b8SAndre Przywara 		__fallthrough;
12269448f2b8SAndre Przywara 	case 1:
12277d930c7eSJayanth Dodderi Chidanand 		write_el2_ctx_mpam(ctx, mpamvpm1_el2, read_mpamvpm1_el2());
12289448f2b8SAndre Przywara 		break;
12299448f2b8SAndre Przywara 	}
12309448f2b8SAndre Przywara }
12319448f2b8SAndre Przywara 
12327d930c7eSJayanth Dodderi Chidanand static void el2_sysregs_context_restore_mpam(el2_sysregs_t *ctx)
12339448f2b8SAndre Przywara {
12349448f2b8SAndre Przywara 	u_register_t mpam_idr = read_mpamidr_el1();
12359448f2b8SAndre Przywara 
12367d930c7eSJayanth Dodderi Chidanand 	write_mpam2_el2(read_el2_ctx_mpam(ctx, mpam2_el2));
12379448f2b8SAndre Przywara 
12389448f2b8SAndre Przywara 	if ((mpam_idr & MPAMIDR_HAS_HCR_BIT) == 0U) {
12399448f2b8SAndre Przywara 		return;
12409448f2b8SAndre Przywara 	}
12419448f2b8SAndre Przywara 
12427d930c7eSJayanth Dodderi Chidanand 	write_mpamhcr_el2(read_el2_ctx_mpam(ctx, mpamhcr_el2));
12437d930c7eSJayanth Dodderi Chidanand 	write_mpamvpm0_el2(read_el2_ctx_mpam(ctx, mpamvpm0_el2));
12447d930c7eSJayanth Dodderi Chidanand 	write_mpamvpmv_el2(read_el2_ctx_mpam(ctx, mpamvpmv_el2));
12459448f2b8SAndre Przywara 
12469448f2b8SAndre Przywara 	switch ((mpam_idr >> MPAMIDR_EL1_VPMR_MAX_SHIFT) & MPAMIDR_EL1_VPMR_MAX_MASK) {
12479448f2b8SAndre Przywara 	case 7:
12487d930c7eSJayanth Dodderi Chidanand 		write_mpamvpm7_el2(read_el2_ctx_mpam(ctx, mpamvpm7_el2));
12499448f2b8SAndre Przywara 		__fallthrough;
12509448f2b8SAndre Przywara 	case 6:
12517d930c7eSJayanth Dodderi Chidanand 		write_mpamvpm6_el2(read_el2_ctx_mpam(ctx, mpamvpm6_el2));
12529448f2b8SAndre Przywara 		__fallthrough;
12539448f2b8SAndre Przywara 	case 5:
12547d930c7eSJayanth Dodderi Chidanand 		write_mpamvpm5_el2(read_el2_ctx_mpam(ctx, mpamvpm5_el2));
12559448f2b8SAndre Przywara 		__fallthrough;
12569448f2b8SAndre Przywara 	case 4:
12577d930c7eSJayanth Dodderi Chidanand 		write_mpamvpm4_el2(read_el2_ctx_mpam(ctx, mpamvpm4_el2));
12589448f2b8SAndre Przywara 		__fallthrough;
12599448f2b8SAndre Przywara 	case 3:
12607d930c7eSJayanth Dodderi Chidanand 		write_mpamvpm3_el2(read_el2_ctx_mpam(ctx, mpamvpm3_el2));
12619448f2b8SAndre Przywara 		__fallthrough;
12629448f2b8SAndre Przywara 	case 2:
12637d930c7eSJayanth Dodderi Chidanand 		write_mpamvpm2_el2(read_el2_ctx_mpam(ctx, mpamvpm2_el2));
12649448f2b8SAndre Przywara 		__fallthrough;
12659448f2b8SAndre Przywara 	case 1:
12667d930c7eSJayanth Dodderi Chidanand 		write_mpamvpm1_el2(read_el2_ctx_mpam(ctx, mpamvpm1_el2));
12679448f2b8SAndre Przywara 		break;
12689448f2b8SAndre Przywara 	}
12699448f2b8SAndre Przywara }
12709448f2b8SAndre Przywara 
1271937d6fdbSManish Pandey /* ---------------------------------------------------------------------------
1272937d6fdbSManish Pandey  * The following registers are not added:
1273937d6fdbSManish Pandey  * ICH_AP0R<n>_EL2
1274937d6fdbSManish Pandey  * ICH_AP1R<n>_EL2
1275937d6fdbSManish Pandey  * ICH_LR<n>_EL2
1276937d6fdbSManish Pandey  *
1277937d6fdbSManish Pandey  * NOTE: For a system with S-EL2 present but not enabled, accessing
1278937d6fdbSManish Pandey  * ICC_SRE_EL2 is undefined from EL3. To workaround this change the
1279937d6fdbSManish Pandey  * SCR_EL3.NS = 1 before accessing this register.
1280937d6fdbSManish Pandey  * ---------------------------------------------------------------------------
1281937d6fdbSManish Pandey  */
1282937d6fdbSManish Pandey static void el2_sysregs_context_save_gic(el2_sysregs_t *ctx)
1283937d6fdbSManish Pandey {
1284937d6fdbSManish Pandey #if defined(SPD_spmd) && SPMD_SPM_AT_SEL2
1285d6af2344SJayanth Dodderi Chidanand 	write_el2_ctx_common(ctx, icc_sre_el2, read_icc_sre_el2());
1286937d6fdbSManish Pandey #else
1287937d6fdbSManish Pandey 	u_register_t scr_el3 = read_scr_el3();
1288937d6fdbSManish Pandey 	write_scr_el3(scr_el3 | SCR_NS_BIT);
1289937d6fdbSManish Pandey 	isb();
1290937d6fdbSManish Pandey 
1291d6af2344SJayanth Dodderi Chidanand 	write_el2_ctx_common(ctx, icc_sre_el2, read_icc_sre_el2());
1292937d6fdbSManish Pandey 
1293937d6fdbSManish Pandey 	write_scr_el3(scr_el3);
1294937d6fdbSManish Pandey 	isb();
1295937d6fdbSManish Pandey #endif
1296d6af2344SJayanth Dodderi Chidanand 	write_el2_ctx_common(ctx, ich_hcr_el2, read_ich_hcr_el2());
1297d6af2344SJayanth Dodderi Chidanand 	write_el2_ctx_common(ctx, ich_vmcr_el2, read_ich_vmcr_el2());
1298937d6fdbSManish Pandey }
1299937d6fdbSManish Pandey 
1300937d6fdbSManish Pandey static void el2_sysregs_context_restore_gic(el2_sysregs_t *ctx)
1301937d6fdbSManish Pandey {
1302937d6fdbSManish Pandey #if defined(SPD_spmd) && SPMD_SPM_AT_SEL2
1303d6af2344SJayanth Dodderi Chidanand 	write_icc_sre_el2(read_el2_ctx_common(ctx, icc_sre_el2));
1304937d6fdbSManish Pandey #else
1305937d6fdbSManish Pandey 	u_register_t scr_el3 = read_scr_el3();
1306937d6fdbSManish Pandey 	write_scr_el3(scr_el3 | SCR_NS_BIT);
1307937d6fdbSManish Pandey 	isb();
1308937d6fdbSManish Pandey 
1309d6af2344SJayanth Dodderi Chidanand 	write_icc_sre_el2(read_el2_ctx_common(ctx, icc_sre_el2));
1310937d6fdbSManish Pandey 
1311937d6fdbSManish Pandey 	write_scr_el3(scr_el3);
1312937d6fdbSManish Pandey 	isb();
1313937d6fdbSManish Pandey #endif
1314d6af2344SJayanth Dodderi Chidanand 	write_ich_hcr_el2(read_el2_ctx_common(ctx, ich_hcr_el2));
1315d6af2344SJayanth Dodderi Chidanand 	write_ich_vmcr_el2(read_el2_ctx_common(ctx, ich_vmcr_el2));
1316937d6fdbSManish Pandey }
1317937d6fdbSManish Pandey 
1318ac58e574SBoyan Karatotev /* -----------------------------------------------------
1319ac58e574SBoyan Karatotev  * The following registers are not added:
1320ac58e574SBoyan Karatotev  * AMEVCNTVOFF0<n>_EL2
1321ac58e574SBoyan Karatotev  * AMEVCNTVOFF1<n>_EL2
1322ac58e574SBoyan Karatotev  * -----------------------------------------------------
1323ac58e574SBoyan Karatotev  */
1324ac58e574SBoyan Karatotev static void el2_sysregs_context_save_common(el2_sysregs_t *ctx)
1325ac58e574SBoyan Karatotev {
1326d6af2344SJayanth Dodderi Chidanand 	write_el2_ctx_common(ctx, actlr_el2, read_actlr_el2());
1327d6af2344SJayanth Dodderi Chidanand 	write_el2_ctx_common(ctx, afsr0_el2, read_afsr0_el2());
1328d6af2344SJayanth Dodderi Chidanand 	write_el2_ctx_common(ctx, afsr1_el2, read_afsr1_el2());
1329d6af2344SJayanth Dodderi Chidanand 	write_el2_ctx_common(ctx, amair_el2, read_amair_el2());
1330d6af2344SJayanth Dodderi Chidanand 	write_el2_ctx_common(ctx, cnthctl_el2, read_cnthctl_el2());
1331d6af2344SJayanth Dodderi Chidanand 	write_el2_ctx_common(ctx, cntvoff_el2, read_cntvoff_el2());
1332d6af2344SJayanth Dodderi Chidanand 	write_el2_ctx_common(ctx, cptr_el2, read_cptr_el2());
1333ac58e574SBoyan Karatotev 	if (CTX_INCLUDE_AARCH32_REGS) {
1334d6af2344SJayanth Dodderi Chidanand 		write_el2_ctx_common(ctx, dbgvcr32_el2, read_dbgvcr32_el2());
1335ac58e574SBoyan Karatotev 	}
1336d6af2344SJayanth Dodderi Chidanand 	write_el2_ctx_common(ctx, elr_el2, read_elr_el2());
1337d6af2344SJayanth Dodderi Chidanand 	write_el2_ctx_common(ctx, esr_el2, read_esr_el2());
1338d6af2344SJayanth Dodderi Chidanand 	write_el2_ctx_common(ctx, far_el2, read_far_el2());
1339d6af2344SJayanth Dodderi Chidanand 	write_el2_ctx_common(ctx, hacr_el2, read_hacr_el2());
1340d6af2344SJayanth Dodderi Chidanand 	write_el2_ctx_common(ctx, hcr_el2, read_hcr_el2());
1341d6af2344SJayanth Dodderi Chidanand 	write_el2_ctx_common(ctx, hpfar_el2, read_hpfar_el2());
1342d6af2344SJayanth Dodderi Chidanand 	write_el2_ctx_common(ctx, hstr_el2, read_hstr_el2());
1343d6af2344SJayanth Dodderi Chidanand 	write_el2_ctx_common(ctx, mair_el2, read_mair_el2());
1344d6af2344SJayanth Dodderi Chidanand 	write_el2_ctx_common(ctx, mdcr_el2, read_mdcr_el2());
1345d6af2344SJayanth Dodderi Chidanand 	write_el2_ctx_common(ctx, sctlr_el2, read_sctlr_el2());
1346d6af2344SJayanth Dodderi Chidanand 	write_el2_ctx_common(ctx, spsr_el2, read_spsr_el2());
1347d6af2344SJayanth Dodderi Chidanand 	write_el2_ctx_common(ctx, sp_el2, read_sp_el2());
1348d6af2344SJayanth Dodderi Chidanand 	write_el2_ctx_common(ctx, tcr_el2, read_tcr_el2());
1349d6af2344SJayanth Dodderi Chidanand 	write_el2_ctx_common(ctx, tpidr_el2, read_tpidr_el2());
1350d6af2344SJayanth Dodderi Chidanand 	write_el2_ctx_common(ctx, vbar_el2, read_vbar_el2());
1351d6af2344SJayanth Dodderi Chidanand 	write_el2_ctx_common(ctx, vmpidr_el2, read_vmpidr_el2());
1352d6af2344SJayanth Dodderi Chidanand 	write_el2_ctx_common(ctx, vpidr_el2, read_vpidr_el2());
1353d6af2344SJayanth Dodderi Chidanand 	write_el2_ctx_common(ctx, vtcr_el2, read_vtcr_el2());
135430655136SGovindraj Raja 
135530655136SGovindraj Raja 	write_el2_ctx_sysreg128(ctx, ttbr0_el2, read_ttbr0_el2());
135630655136SGovindraj Raja 	write_el2_ctx_sysreg128(ctx, vttbr_el2, read_vttbr_el2());
1357ac58e574SBoyan Karatotev }
1358ac58e574SBoyan Karatotev 
1359ac58e574SBoyan Karatotev static void el2_sysregs_context_restore_common(el2_sysregs_t *ctx)
1360ac58e574SBoyan Karatotev {
1361d6af2344SJayanth Dodderi Chidanand 	write_actlr_el2(read_el2_ctx_common(ctx, actlr_el2));
1362d6af2344SJayanth Dodderi Chidanand 	write_afsr0_el2(read_el2_ctx_common(ctx, afsr0_el2));
1363d6af2344SJayanth Dodderi Chidanand 	write_afsr1_el2(read_el2_ctx_common(ctx, afsr1_el2));
1364d6af2344SJayanth Dodderi Chidanand 	write_amair_el2(read_el2_ctx_common(ctx, amair_el2));
1365d6af2344SJayanth Dodderi Chidanand 	write_cnthctl_el2(read_el2_ctx_common(ctx, cnthctl_el2));
1366d6af2344SJayanth Dodderi Chidanand 	write_cntvoff_el2(read_el2_ctx_common(ctx, cntvoff_el2));
1367d6af2344SJayanth Dodderi Chidanand 	write_cptr_el2(read_el2_ctx_common(ctx, cptr_el2));
1368ac58e574SBoyan Karatotev 	if (CTX_INCLUDE_AARCH32_REGS) {
1369d6af2344SJayanth Dodderi Chidanand 		write_dbgvcr32_el2(read_el2_ctx_common(ctx, dbgvcr32_el2));
1370ac58e574SBoyan Karatotev 	}
1371d6af2344SJayanth Dodderi Chidanand 	write_elr_el2(read_el2_ctx_common(ctx, elr_el2));
1372d6af2344SJayanth Dodderi Chidanand 	write_esr_el2(read_el2_ctx_common(ctx, esr_el2));
1373d6af2344SJayanth Dodderi Chidanand 	write_far_el2(read_el2_ctx_common(ctx, far_el2));
1374d6af2344SJayanth Dodderi Chidanand 	write_hacr_el2(read_el2_ctx_common(ctx, hacr_el2));
1375d6af2344SJayanth Dodderi Chidanand 	write_hcr_el2(read_el2_ctx_common(ctx, hcr_el2));
1376d6af2344SJayanth Dodderi Chidanand 	write_hpfar_el2(read_el2_ctx_common(ctx, hpfar_el2));
1377d6af2344SJayanth Dodderi Chidanand 	write_hstr_el2(read_el2_ctx_common(ctx, hstr_el2));
1378d6af2344SJayanth Dodderi Chidanand 	write_mair_el2(read_el2_ctx_common(ctx, mair_el2));
1379d6af2344SJayanth Dodderi Chidanand 	write_mdcr_el2(read_el2_ctx_common(ctx, mdcr_el2));
1380d6af2344SJayanth Dodderi Chidanand 	write_sctlr_el2(read_el2_ctx_common(ctx, sctlr_el2));
1381d6af2344SJayanth Dodderi Chidanand 	write_spsr_el2(read_el2_ctx_common(ctx, spsr_el2));
1382d6af2344SJayanth Dodderi Chidanand 	write_sp_el2(read_el2_ctx_common(ctx, sp_el2));
1383d6af2344SJayanth Dodderi Chidanand 	write_tcr_el2(read_el2_ctx_common(ctx, tcr_el2));
1384d6af2344SJayanth Dodderi Chidanand 	write_tpidr_el2(read_el2_ctx_common(ctx, tpidr_el2));
1385d6af2344SJayanth Dodderi Chidanand 	write_ttbr0_el2(read_el2_ctx_common(ctx, ttbr0_el2));
1386d6af2344SJayanth Dodderi Chidanand 	write_vbar_el2(read_el2_ctx_common(ctx, vbar_el2));
1387d6af2344SJayanth Dodderi Chidanand 	write_vmpidr_el2(read_el2_ctx_common(ctx, vmpidr_el2));
1388d6af2344SJayanth Dodderi Chidanand 	write_vpidr_el2(read_el2_ctx_common(ctx, vpidr_el2));
1389d6af2344SJayanth Dodderi Chidanand 	write_vtcr_el2(read_el2_ctx_common(ctx, vtcr_el2));
1390d6af2344SJayanth Dodderi Chidanand 	write_vttbr_el2(read_el2_ctx_common(ctx, vttbr_el2));
1391ac58e574SBoyan Karatotev }
1392ac58e574SBoyan Karatotev 
139328f39f02SMax Shvetsov /*******************************************************************************
139428f39f02SMax Shvetsov  * Save EL2 sysreg context
139528f39f02SMax Shvetsov  ******************************************************************************/
139628f39f02SMax Shvetsov void cm_el2_sysregs_context_save(uint32_t security_state)
139728f39f02SMax Shvetsov {
139828f39f02SMax Shvetsov 	cpu_context_t *ctx;
1399d20052f3SZelalem Aweke 	el2_sysregs_t *el2_sysregs_ctx;
140028f39f02SMax Shvetsov 
140128f39f02SMax Shvetsov 	ctx = cm_get_context(security_state);
140228f39f02SMax Shvetsov 	assert(ctx != NULL);
140328f39f02SMax Shvetsov 
1404d20052f3SZelalem Aweke 	el2_sysregs_ctx = get_el2_sysregs_ctx(ctx);
1405d20052f3SZelalem Aweke 
1406d20052f3SZelalem Aweke 	el2_sysregs_context_save_common(el2_sysregs_ctx);
1407937d6fdbSManish Pandey 	el2_sysregs_context_save_gic(el2_sysregs_ctx);
14080a33adc0SGovindraj Raja 
1409c282384dSGovindraj Raja 	if (is_feat_mte2_supported()) {
1410a796d5aaSJayanth Dodderi Chidanand 		write_el2_ctx_mte2(el2_sysregs_ctx, tfsr_el2, read_tfsr_el2());
14110a33adc0SGovindraj Raja 	}
14129acff28aSArvind Ram Prakash 
14139448f2b8SAndre Przywara 	if (is_feat_mpam_supported()) {
14147d930c7eSJayanth Dodderi Chidanand 		el2_sysregs_context_save_mpam(el2_sysregs_ctx);
14159448f2b8SAndre Przywara 	}
1416bb7b85a3SAndre Przywara 
1417de8c4892SAndre Przywara 	if (is_feat_fgt_supported()) {
1418d20052f3SZelalem Aweke 		el2_sysregs_context_save_fgt(el2_sysregs_ctx);
1419de8c4892SAndre Przywara 	}
1420bb7b85a3SAndre Przywara 
142133e6aaacSArvind Ram Prakash 	if (is_feat_fgt2_supported()) {
142233e6aaacSArvind Ram Prakash 		el2_sysregs_context_save_fgt2(el2_sysregs_ctx);
142333e6aaacSArvind Ram Prakash 	}
142433e6aaacSArvind Ram Prakash 
1425b8f03d29SAndre Przywara 	if (is_feat_ecv_v2_supported()) {
1426d6af2344SJayanth Dodderi Chidanand 		write_el2_ctx_ecv(el2_sysregs_ctx, cntpoff_el2, read_cntpoff_el2());
1427b8f03d29SAndre Przywara 	}
1428b8f03d29SAndre Przywara 
1429ea735bf5SAndre Przywara 	if (is_feat_vhe_supported()) {
1430d6af2344SJayanth Dodderi Chidanand 		write_el2_ctx_vhe(el2_sysregs_ctx, contextidr_el2,
1431d6af2344SJayanth Dodderi Chidanand 					read_contextidr_el2());
143230655136SGovindraj Raja 		write_el2_ctx_vhe_sysreg128(el2_sysregs_ctx, ttbr1_el2, read_ttbr1_el2());
1433ea735bf5SAndre Przywara 	}
14346503ff29SAndre Przywara 
14356503ff29SAndre Przywara 	if (is_feat_ras_supported()) {
1436d6af2344SJayanth Dodderi Chidanand 		write_el2_ctx_ras(el2_sysregs_ctx, vdisr_el2, read_vdisr_el2());
1437d6af2344SJayanth Dodderi Chidanand 		write_el2_ctx_ras(el2_sysregs_ctx, vsesr_el2, read_vsesr_el2());
14386503ff29SAndre Przywara 	}
1439d5384b69SAndre Przywara 
1440d5384b69SAndre Przywara 	if (is_feat_nv2_supported()) {
1441d6af2344SJayanth Dodderi Chidanand 		write_el2_ctx_neve(el2_sysregs_ctx, vncr_el2, read_vncr_el2());
1442d5384b69SAndre Przywara 	}
1443d5384b69SAndre Przywara 
1444fc8d2d39SAndre Przywara 	if (is_feat_trf_supported()) {
1445d6af2344SJayanth Dodderi Chidanand 		write_el2_ctx_trf(el2_sysregs_ctx, trfcr_el2, read_trfcr_el2());
1446fc8d2d39SAndre Przywara 	}
14477db710f0SAndre Przywara 
14487db710f0SAndre Przywara 	if (is_feat_csv2_2_supported()) {
1449d6af2344SJayanth Dodderi Chidanand 		write_el2_ctx_csv2_2(el2_sysregs_ctx, scxtnum_el2,
1450d6af2344SJayanth Dodderi Chidanand 					read_scxtnum_el2());
14517db710f0SAndre Przywara 	}
14527db710f0SAndre Przywara 
1453c5a3ebbdSAndre Przywara 	if (is_feat_hcx_supported()) {
1454d6af2344SJayanth Dodderi Chidanand 		write_el2_ctx_hcx(el2_sysregs_ctx, hcrx_el2, read_hcrx_el2());
1455c5a3ebbdSAndre Przywara 	}
1456d6af2344SJayanth Dodderi Chidanand 
1457d3331603SMark Brown 	if (is_feat_tcr2_supported()) {
1458d6af2344SJayanth Dodderi Chidanand 		write_el2_ctx_tcr2(el2_sysregs_ctx, tcr2_el2, read_tcr2_el2());
1459d3331603SMark Brown 	}
1460d6af2344SJayanth Dodderi Chidanand 
1461062b6c6bSMark Brown 	if (is_feat_sxpie_supported()) {
1462d6af2344SJayanth Dodderi Chidanand 		write_el2_ctx_sxpie(el2_sysregs_ctx, pire0_el2, read_pire0_el2());
1463d6af2344SJayanth Dodderi Chidanand 		write_el2_ctx_sxpie(el2_sysregs_ctx, pir_el2, read_pir_el2());
1464062b6c6bSMark Brown 	}
1465d6af2344SJayanth Dodderi Chidanand 
1466062b6c6bSMark Brown 	if (is_feat_sxpoe_supported()) {
1467d6af2344SJayanth Dodderi Chidanand 		write_el2_ctx_sxpoe(el2_sysregs_ctx, por_el2, read_por_el2());
1468062b6c6bSMark Brown 	}
1469d6af2344SJayanth Dodderi Chidanand 
1470d6af2344SJayanth Dodderi Chidanand 	if (is_feat_s2pie_supported()) {
1471d6af2344SJayanth Dodderi Chidanand 		write_el2_ctx_s2pie(el2_sysregs_ctx, s2pir_el2, read_s2pir_el2());
1472d6af2344SJayanth Dodderi Chidanand 	}
1473d6af2344SJayanth Dodderi Chidanand 
1474688ab57bSMark Brown 	if (is_feat_gcs_supported()) {
14756aae3acfSMadhukar Pappireddy 		write_el2_ctx_gcs(el2_sysregs_ctx, gcscr_el2, read_gcscr_el2());
14766aae3acfSMadhukar Pappireddy 		write_el2_ctx_gcs(el2_sysregs_ctx, gcspr_el2, read_gcspr_el2());
1477688ab57bSMark Brown 	}
14784ec4e545SJayanth Dodderi Chidanand 
14794ec4e545SJayanth Dodderi Chidanand 	if (is_feat_sctlr2_supported()) {
14804ec4e545SJayanth Dodderi Chidanand 		write_el2_ctx_sctlr2(el2_sysregs_ctx, sctlr2_el2, read_sctlr2_el2());
14814ec4e545SJayanth Dodderi Chidanand 	}
148228f39f02SMax Shvetsov }
148328f39f02SMax Shvetsov 
148428f39f02SMax Shvetsov /*******************************************************************************
148528f39f02SMax Shvetsov  * Restore EL2 sysreg context
148628f39f02SMax Shvetsov  ******************************************************************************/
148728f39f02SMax Shvetsov void cm_el2_sysregs_context_restore(uint32_t security_state)
148828f39f02SMax Shvetsov {
148928f39f02SMax Shvetsov 	cpu_context_t *ctx;
1490d20052f3SZelalem Aweke 	el2_sysregs_t *el2_sysregs_ctx;
149128f39f02SMax Shvetsov 
149228f39f02SMax Shvetsov 	ctx = cm_get_context(security_state);
149328f39f02SMax Shvetsov 	assert(ctx != NULL);
149428f39f02SMax Shvetsov 
1495d20052f3SZelalem Aweke 	el2_sysregs_ctx = get_el2_sysregs_ctx(ctx);
1496d20052f3SZelalem Aweke 
1497d20052f3SZelalem Aweke 	el2_sysregs_context_restore_common(el2_sysregs_ctx);
1498937d6fdbSManish Pandey 	el2_sysregs_context_restore_gic(el2_sysregs_ctx);
149930788a84SGovindraj Raja 
1500c282384dSGovindraj Raja 	if (is_feat_mte2_supported()) {
1501a796d5aaSJayanth Dodderi Chidanand 		write_tfsr_el2(read_el2_ctx_mte2(el2_sysregs_ctx, tfsr_el2));
150230788a84SGovindraj Raja 	}
15039acff28aSArvind Ram Prakash 
15049448f2b8SAndre Przywara 	if (is_feat_mpam_supported()) {
15057d930c7eSJayanth Dodderi Chidanand 		el2_sysregs_context_restore_mpam(el2_sysregs_ctx);
15069448f2b8SAndre Przywara 	}
1507bb7b85a3SAndre Przywara 
1508de8c4892SAndre Przywara 	if (is_feat_fgt_supported()) {
1509d20052f3SZelalem Aweke 		el2_sysregs_context_restore_fgt(el2_sysregs_ctx);
1510de8c4892SAndre Przywara 	}
1511bb7b85a3SAndre Przywara 
151233e6aaacSArvind Ram Prakash 	if (is_feat_fgt2_supported()) {
151333e6aaacSArvind Ram Prakash 		el2_sysregs_context_restore_fgt2(el2_sysregs_ctx);
151433e6aaacSArvind Ram Prakash 	}
151533e6aaacSArvind Ram Prakash 
1516b8f03d29SAndre Przywara 	if (is_feat_ecv_v2_supported()) {
1517d6af2344SJayanth Dodderi Chidanand 		write_cntpoff_el2(read_el2_ctx_ecv(el2_sysregs_ctx, cntpoff_el2));
1518b8f03d29SAndre Przywara 	}
1519b8f03d29SAndre Przywara 
1520ea735bf5SAndre Przywara 	if (is_feat_vhe_supported()) {
1521d6af2344SJayanth Dodderi Chidanand 		write_contextidr_el2(read_el2_ctx_vhe(el2_sysregs_ctx,
1522d6af2344SJayanth Dodderi Chidanand 					contextidr_el2));
1523d6af2344SJayanth Dodderi Chidanand 		write_ttbr1_el2(read_el2_ctx_vhe(el2_sysregs_ctx, ttbr1_el2));
1524ea735bf5SAndre Przywara 	}
15256503ff29SAndre Przywara 
15266503ff29SAndre Przywara 	if (is_feat_ras_supported()) {
1527d6af2344SJayanth Dodderi Chidanand 		write_vdisr_el2(read_el2_ctx_ras(el2_sysregs_ctx, vdisr_el2));
1528d6af2344SJayanth Dodderi Chidanand 		write_vsesr_el2(read_el2_ctx_ras(el2_sysregs_ctx, vsesr_el2));
15296503ff29SAndre Przywara 	}
1530d5384b69SAndre Przywara 
1531d5384b69SAndre Przywara 	if (is_feat_nv2_supported()) {
1532d6af2344SJayanth Dodderi Chidanand 		write_vncr_el2(read_el2_ctx_neve(el2_sysregs_ctx, vncr_el2));
1533fc8d2d39SAndre Przywara 	}
15347db710f0SAndre Przywara 
1535d6af2344SJayanth Dodderi Chidanand 	if (is_feat_trf_supported()) {
1536d6af2344SJayanth Dodderi Chidanand 		write_trfcr_el2(read_el2_ctx_trf(el2_sysregs_ctx, trfcr_el2));
1537d6af2344SJayanth Dodderi Chidanand 	}
1538d6af2344SJayanth Dodderi Chidanand 
15397db710f0SAndre Przywara 	if (is_feat_csv2_2_supported()) {
1540d6af2344SJayanth Dodderi Chidanand 		write_scxtnum_el2(read_el2_ctx_csv2_2(el2_sysregs_ctx,
1541d6af2344SJayanth Dodderi Chidanand 					scxtnum_el2));
15427db710f0SAndre Przywara 	}
15437db710f0SAndre Przywara 
1544c5a3ebbdSAndre Przywara 	if (is_feat_hcx_supported()) {
1545d6af2344SJayanth Dodderi Chidanand 		write_hcrx_el2(read_el2_ctx_hcx(el2_sysregs_ctx, hcrx_el2));
1546c5a3ebbdSAndre Przywara 	}
1547d6af2344SJayanth Dodderi Chidanand 
1548d3331603SMark Brown 	if (is_feat_tcr2_supported()) {
1549d6af2344SJayanth Dodderi Chidanand 		write_tcr2_el2(read_el2_ctx_tcr2(el2_sysregs_ctx, tcr2_el2));
1550d3331603SMark Brown 	}
1551d6af2344SJayanth Dodderi Chidanand 
1552062b6c6bSMark Brown 	if (is_feat_sxpie_supported()) {
1553d6af2344SJayanth Dodderi Chidanand 		write_pire0_el2(read_el2_ctx_sxpie(el2_sysregs_ctx, pire0_el2));
1554d6af2344SJayanth Dodderi Chidanand 		write_pir_el2(read_el2_ctx_sxpie(el2_sysregs_ctx, pir_el2));
1555062b6c6bSMark Brown 	}
1556d6af2344SJayanth Dodderi Chidanand 
1557062b6c6bSMark Brown 	if (is_feat_sxpoe_supported()) {
1558d6af2344SJayanth Dodderi Chidanand 		write_por_el2(read_el2_ctx_sxpoe(el2_sysregs_ctx, por_el2));
1559062b6c6bSMark Brown 	}
1560d6af2344SJayanth Dodderi Chidanand 
1561d6af2344SJayanth Dodderi Chidanand 	if (is_feat_s2pie_supported()) {
1562d6af2344SJayanth Dodderi Chidanand 		write_s2pir_el2(read_el2_ctx_s2pie(el2_sysregs_ctx, s2pir_el2));
1563d6af2344SJayanth Dodderi Chidanand 	}
1564d6af2344SJayanth Dodderi Chidanand 
1565688ab57bSMark Brown 	if (is_feat_gcs_supported()) {
1566d6af2344SJayanth Dodderi Chidanand 		write_gcscr_el2(read_el2_ctx_gcs(el2_sysregs_ctx, gcscr_el2));
1567d6af2344SJayanth Dodderi Chidanand 		write_gcspr_el2(read_el2_ctx_gcs(el2_sysregs_ctx, gcspr_el2));
1568688ab57bSMark Brown 	}
15694ec4e545SJayanth Dodderi Chidanand 
15704ec4e545SJayanth Dodderi Chidanand 	if (is_feat_sctlr2_supported()) {
15714ec4e545SJayanth Dodderi Chidanand 		write_sctlr2_el2(read_el2_ctx_sctlr2(el2_sysregs_ctx, sctlr2_el2));
15724ec4e545SJayanth Dodderi Chidanand 	}
157328f39f02SMax Shvetsov }
1574a0674ab0SJayanth Dodderi Chidanand #endif /* (CTX_INCLUDE_EL2_REGS && IMAGE_BL31) */
157528f39f02SMax Shvetsov 
15762f41c9a7SManish Pandey #if IMAGE_BL31
15772f41c9a7SManish Pandey /*********************************************************************************
15782f41c9a7SManish Pandey * This function allows Architecture features asymmetry among cores.
15792f41c9a7SManish Pandey * TF-A assumes that all the cores in the platform has architecture feature parity
15802f41c9a7SManish Pandey * and hence the context is setup on different core (e.g. primary sets up the
15812f41c9a7SManish Pandey * context for secondary cores).This assumption may not be true for systems where
15822f41c9a7SManish Pandey * cores are not conforming to same Arch version or there is CPU Erratum which
15832f41c9a7SManish Pandey * requires certain feature to be be disabled only on a given core.
15842f41c9a7SManish Pandey *
15852f41c9a7SManish Pandey * This function is called on secondary cores to override any disparity in context
15862f41c9a7SManish Pandey * setup by primary, this would be called during warmboot path.
15872f41c9a7SManish Pandey *********************************************************************************/
15882f41c9a7SManish Pandey void cm_handle_asymmetric_features(void)
15892f41c9a7SManish Pandey {
1590f4303d05SJayanth Dodderi Chidanand 	cpu_context_t *ctx __maybe_unused = cm_get_context(NON_SECURE);
1591f4303d05SJayanth Dodderi Chidanand 
1592f4303d05SJayanth Dodderi Chidanand 	assert(ctx != NULL);
1593f4303d05SJayanth Dodderi Chidanand 
1594188f8c4bSManish Pandey #if ENABLE_SPE_FOR_NS == FEAT_STATE_CHECK_ASYMMETRIC
1595188f8c4bSManish Pandey 	if (is_feat_spe_supported()) {
1596f4303d05SJayanth Dodderi Chidanand 		spe_enable(ctx);
1597188f8c4bSManish Pandey 	} else {
1598f4303d05SJayanth Dodderi Chidanand 		spe_disable(ctx);
1599188f8c4bSManish Pandey 	}
1600188f8c4bSManish Pandey #endif
1601f4303d05SJayanth Dodderi Chidanand 
1602721249b0SArvind Ram Prakash #if ERRATA_A520_2938996 || ERRATA_X4_2726228
1603721249b0SArvind Ram Prakash 	if (check_if_affected_core() == ERRATA_APPLIES) {
1604721249b0SArvind Ram Prakash 		if (is_feat_trbe_supported()) {
1605f4303d05SJayanth Dodderi Chidanand 			trbe_disable(ctx);
1606721249b0SArvind Ram Prakash 		}
1607721249b0SArvind Ram Prakash 	}
1608721249b0SArvind Ram Prakash #endif
1609f4303d05SJayanth Dodderi Chidanand 
1610f4303d05SJayanth Dodderi Chidanand #if ENABLE_FEAT_TCR2 == FEAT_STATE_CHECK_ASYMMETRIC
1611f4303d05SJayanth Dodderi Chidanand 	el3_state_t *el3_state = get_el3state_ctx(ctx);
1612f4303d05SJayanth Dodderi Chidanand 	u_register_t spsr = read_ctx_reg(el3_state, CTX_SPSR_EL3);
1613f4303d05SJayanth Dodderi Chidanand 
1614f4303d05SJayanth Dodderi Chidanand 	if (is_feat_tcr2_supported() && (GET_RW(spsr) == MODE_RW_64)) {
1615f4303d05SJayanth Dodderi Chidanand 		tcr2_enable(ctx);
1616f4303d05SJayanth Dodderi Chidanand 	} else {
1617f4303d05SJayanth Dodderi Chidanand 		tcr2_disable(ctx);
1618f4303d05SJayanth Dodderi Chidanand 	}
1619f4303d05SJayanth Dodderi Chidanand #endif
1620f4303d05SJayanth Dodderi Chidanand 
16212f41c9a7SManish Pandey }
16222f41c9a7SManish Pandey #endif
16232f41c9a7SManish Pandey 
1624532ed618SSoby Mathew /*******************************************************************************
16258b95e848SZelalem Aweke  * This function is used to exit to Non-secure world. If CTX_INCLUDE_EL2_REGS
16268b95e848SZelalem Aweke  * is enabled, it restores EL1 and EL2 sysreg contexts instead of directly
16278b95e848SZelalem Aweke  * updating EL1 and EL2 registers. Otherwise, it calls the generic
16288b95e848SZelalem Aweke  * cm_prepare_el3_exit function.
16298b95e848SZelalem Aweke  ******************************************************************************/
16308b95e848SZelalem Aweke void cm_prepare_el3_exit_ns(void)
16318b95e848SZelalem Aweke {
16322f41c9a7SManish Pandey #if IMAGE_BL31
16332f41c9a7SManish Pandey 	/*
16342f41c9a7SManish Pandey 	 * Check and handle Architecture feature asymmetry among cores.
16352f41c9a7SManish Pandey 	 *
16362f41c9a7SManish Pandey 	 * In warmboot path secondary cores context is initialized on core which
16372f41c9a7SManish Pandey 	 * did CPU_ON SMC call, if there is feature asymmetry in these cores handle
16382f41c9a7SManish Pandey 	 * it in this function call.
16392f41c9a7SManish Pandey 	 * For Symmetric cores this is an empty function.
16402f41c9a7SManish Pandey 	 */
16412f41c9a7SManish Pandey 	cm_handle_asymmetric_features();
16422f41c9a7SManish Pandey #endif
16432f41c9a7SManish Pandey 
1644a0674ab0SJayanth Dodderi Chidanand #if (CTX_INCLUDE_EL2_REGS && IMAGE_BL31)
16454085a02cSBoyan Karatotev #if ENABLE_ASSERTIONS
16468b95e848SZelalem Aweke 	cpu_context_t *ctx = cm_get_context(NON_SECURE);
16478b95e848SZelalem Aweke 	assert(ctx != NULL);
16488b95e848SZelalem Aweke 
1649b515f541SZelalem Aweke 	/* Assert that EL2 is used. */
16504085a02cSBoyan Karatotev 	u_register_t scr_el3 = read_ctx_reg(get_el3state_ctx(ctx), CTX_SCR_EL3);
1651b515f541SZelalem Aweke 	assert(((scr_el3 & SCR_HCE_BIT) != 0UL) &&
1652b515f541SZelalem Aweke 			(el_implemented(2U) != EL_IMPL_NONE));
16534085a02cSBoyan Karatotev #endif /* ENABLE_ASSERTIONS */
16548b95e848SZelalem Aweke 
1655a0674ab0SJayanth Dodderi Chidanand 	/* Restore EL2 sysreg contexts */
16568b95e848SZelalem Aweke 	cm_el2_sysregs_context_restore(NON_SECURE);
16578b95e848SZelalem Aweke 	cm_set_next_eret_context(NON_SECURE);
16588b95e848SZelalem Aweke #else
16598b95e848SZelalem Aweke 	cm_prepare_el3_exit(NON_SECURE);
1660a0674ab0SJayanth Dodderi Chidanand #endif /* (CTX_INCLUDE_EL2_REGS && IMAGE_BL31) */
16618b95e848SZelalem Aweke }
16628b95e848SZelalem Aweke 
1663a0674ab0SJayanth Dodderi Chidanand #if ((IMAGE_BL1) || (IMAGE_BL31 && (!CTX_INCLUDE_EL2_REGS)))
1664a0674ab0SJayanth Dodderi Chidanand /*******************************************************************************
1665a0674ab0SJayanth Dodderi Chidanand  * The next set of six functions are used by runtime services to save and restore
1666a0674ab0SJayanth Dodderi Chidanand  * EL1 context on the 'cpu_context' structure for the specified security state.
1667a0674ab0SJayanth Dodderi Chidanand  ******************************************************************************/
166859f8882bSJayanth Dodderi Chidanand static void el1_sysregs_context_save(el1_sysregs_t *ctx)
166959f8882bSJayanth Dodderi Chidanand {
167042e35d2fSJayanth Dodderi Chidanand 	write_el1_ctx_common(ctx, spsr_el1, read_spsr_el1());
167142e35d2fSJayanth Dodderi Chidanand 	write_el1_ctx_common(ctx, elr_el1, read_elr_el1());
167259f8882bSJayanth Dodderi Chidanand 
167359b7c0a0SJayanth Dodderi Chidanand #if (!ERRATA_SPECULATIVE_AT)
167442e35d2fSJayanth Dodderi Chidanand 	write_el1_ctx_common(ctx, sctlr_el1, read_sctlr_el1());
167542e35d2fSJayanth Dodderi Chidanand 	write_el1_ctx_common(ctx, tcr_el1, read_tcr_el1());
167659f8882bSJayanth Dodderi Chidanand #endif /* (!ERRATA_SPECULATIVE_AT) */
167759f8882bSJayanth Dodderi Chidanand 
167842e35d2fSJayanth Dodderi Chidanand 	write_el1_ctx_common(ctx, cpacr_el1, read_cpacr_el1());
167942e35d2fSJayanth Dodderi Chidanand 	write_el1_ctx_common(ctx, csselr_el1, read_csselr_el1());
168042e35d2fSJayanth Dodderi Chidanand 	write_el1_ctx_common(ctx, sp_el1, read_sp_el1());
168142e35d2fSJayanth Dodderi Chidanand 	write_el1_ctx_common(ctx, esr_el1, read_esr_el1());
168242e35d2fSJayanth Dodderi Chidanand 	write_el1_ctx_common(ctx, ttbr0_el1, read_ttbr0_el1());
168342e35d2fSJayanth Dodderi Chidanand 	write_el1_ctx_common(ctx, ttbr1_el1, read_ttbr1_el1());
168442e35d2fSJayanth Dodderi Chidanand 	write_el1_ctx_common(ctx, mair_el1, read_mair_el1());
168542e35d2fSJayanth Dodderi Chidanand 	write_el1_ctx_common(ctx, amair_el1, read_amair_el1());
168642e35d2fSJayanth Dodderi Chidanand 	write_el1_ctx_common(ctx, actlr_el1, read_actlr_el1());
168742e35d2fSJayanth Dodderi Chidanand 	write_el1_ctx_common(ctx, tpidr_el1, read_tpidr_el1());
168842e35d2fSJayanth Dodderi Chidanand 	write_el1_ctx_common(ctx, tpidr_el0, read_tpidr_el0());
168942e35d2fSJayanth Dodderi Chidanand 	write_el1_ctx_common(ctx, tpidrro_el0, read_tpidrro_el0());
169042e35d2fSJayanth Dodderi Chidanand 	write_el1_ctx_common(ctx, par_el1, read_par_el1());
169142e35d2fSJayanth Dodderi Chidanand 	write_el1_ctx_common(ctx, far_el1, read_far_el1());
169242e35d2fSJayanth Dodderi Chidanand 	write_el1_ctx_common(ctx, afsr0_el1, read_afsr0_el1());
169342e35d2fSJayanth Dodderi Chidanand 	write_el1_ctx_common(ctx, afsr1_el1, read_afsr1_el1());
169442e35d2fSJayanth Dodderi Chidanand 	write_el1_ctx_common(ctx, contextidr_el1, read_contextidr_el1());
169542e35d2fSJayanth Dodderi Chidanand 	write_el1_ctx_common(ctx, vbar_el1, read_vbar_el1());
169642e35d2fSJayanth Dodderi Chidanand 	write_el1_ctx_common(ctx, mdccint_el1, read_mdccint_el1());
169742e35d2fSJayanth Dodderi Chidanand 	write_el1_ctx_common(ctx, mdscr_el1, read_mdscr_el1());
169859f8882bSJayanth Dodderi Chidanand 
169942e35d2fSJayanth Dodderi Chidanand 	if (CTX_INCLUDE_AARCH32_REGS) {
170042e35d2fSJayanth Dodderi Chidanand 		/* Save Aarch32 registers */
170142e35d2fSJayanth Dodderi Chidanand 		write_el1_ctx_aarch32(ctx, spsr_abt, read_spsr_abt());
170242e35d2fSJayanth Dodderi Chidanand 		write_el1_ctx_aarch32(ctx, spsr_und, read_spsr_und());
170342e35d2fSJayanth Dodderi Chidanand 		write_el1_ctx_aarch32(ctx, spsr_irq, read_spsr_irq());
170442e35d2fSJayanth Dodderi Chidanand 		write_el1_ctx_aarch32(ctx, spsr_fiq, read_spsr_fiq());
170542e35d2fSJayanth Dodderi Chidanand 		write_el1_ctx_aarch32(ctx, dacr32_el2, read_dacr32_el2());
170642e35d2fSJayanth Dodderi Chidanand 		write_el1_ctx_aarch32(ctx, ifsr32_el2, read_ifsr32_el2());
170742e35d2fSJayanth Dodderi Chidanand 	}
170859f8882bSJayanth Dodderi Chidanand 
170942e35d2fSJayanth Dodderi Chidanand 	if (NS_TIMER_SWITCH) {
171042e35d2fSJayanth Dodderi Chidanand 		/* Save NS Timer registers */
171142e35d2fSJayanth Dodderi Chidanand 		write_el1_ctx_arch_timer(ctx, cntp_ctl_el0, read_cntp_ctl_el0());
171242e35d2fSJayanth Dodderi Chidanand 		write_el1_ctx_arch_timer(ctx, cntp_cval_el0, read_cntp_cval_el0());
171342e35d2fSJayanth Dodderi Chidanand 		write_el1_ctx_arch_timer(ctx, cntv_ctl_el0, read_cntv_ctl_el0());
171442e35d2fSJayanth Dodderi Chidanand 		write_el1_ctx_arch_timer(ctx, cntv_cval_el0, read_cntv_cval_el0());
171542e35d2fSJayanth Dodderi Chidanand 		write_el1_ctx_arch_timer(ctx, cntkctl_el1, read_cntkctl_el1());
171642e35d2fSJayanth Dodderi Chidanand 	}
171759f8882bSJayanth Dodderi Chidanand 
171842e35d2fSJayanth Dodderi Chidanand 	if (is_feat_mte2_supported()) {
171942e35d2fSJayanth Dodderi Chidanand 		write_el1_ctx_mte2(ctx, tfsre0_el1, read_tfsre0_el1());
172042e35d2fSJayanth Dodderi Chidanand 		write_el1_ctx_mte2(ctx, tfsr_el1, read_tfsr_el1());
172142e35d2fSJayanth Dodderi Chidanand 		write_el1_ctx_mte2(ctx, rgsr_el1, read_rgsr_el1());
172242e35d2fSJayanth Dodderi Chidanand 		write_el1_ctx_mte2(ctx, gcr_el1, read_gcr_el1());
172342e35d2fSJayanth Dodderi Chidanand 	}
172459f8882bSJayanth Dodderi Chidanand 
1725ed9bb824SMadhukar Pappireddy 	if (is_feat_ras_supported()) {
172642e35d2fSJayanth Dodderi Chidanand 		write_el1_ctx_ras(ctx, disr_el1, read_disr_el1());
1727ed9bb824SMadhukar Pappireddy 	}
1728ed9bb824SMadhukar Pappireddy 
1729ed9bb824SMadhukar Pappireddy 	if (is_feat_s1pie_supported()) {
173042e35d2fSJayanth Dodderi Chidanand 		write_el1_ctx_s1pie(ctx, pire0_el1, read_pire0_el1());
173142e35d2fSJayanth Dodderi Chidanand 		write_el1_ctx_s1pie(ctx, pir_el1, read_pir_el1());
1732ed9bb824SMadhukar Pappireddy 	}
1733ed9bb824SMadhukar Pappireddy 
1734ed9bb824SMadhukar Pappireddy 	if (is_feat_s1poe_supported()) {
173542e35d2fSJayanth Dodderi Chidanand 		write_el1_ctx_s1poe(ctx, por_el1, read_por_el1());
1736ed9bb824SMadhukar Pappireddy 	}
1737ed9bb824SMadhukar Pappireddy 
1738ed9bb824SMadhukar Pappireddy 	if (is_feat_s2poe_supported()) {
173942e35d2fSJayanth Dodderi Chidanand 		write_el1_ctx_s2poe(ctx, s2por_el1, read_s2por_el1());
1740ed9bb824SMadhukar Pappireddy 	}
1741ed9bb824SMadhukar Pappireddy 
1742ed9bb824SMadhukar Pappireddy 	if (is_feat_tcr2_supported()) {
174342e35d2fSJayanth Dodderi Chidanand 		write_el1_ctx_tcr2(ctx, tcr2_el1, read_tcr2_el1());
1744ed9bb824SMadhukar Pappireddy 	}
1745d6c76e6cSMadhukar Pappireddy 
1746d6c76e6cSMadhukar Pappireddy 	if (is_feat_trf_supported()) {
174742e35d2fSJayanth Dodderi Chidanand 		write_el1_ctx_trf(ctx, trfcr_el1, read_trfcr_el1());
1748d6c76e6cSMadhukar Pappireddy 	}
1749d6c76e6cSMadhukar Pappireddy 
1750d6c76e6cSMadhukar Pappireddy 	if (is_feat_csv2_2_supported()) {
175142e35d2fSJayanth Dodderi Chidanand 		write_el1_ctx_csv2_2(ctx, scxtnum_el0, read_scxtnum_el0());
175242e35d2fSJayanth Dodderi Chidanand 		write_el1_ctx_csv2_2(ctx, scxtnum_el1, read_scxtnum_el1());
1753d6c76e6cSMadhukar Pappireddy 	}
1754d6c76e6cSMadhukar Pappireddy 
1755d6c76e6cSMadhukar Pappireddy 	if (is_feat_gcs_supported()) {
175642e35d2fSJayanth Dodderi Chidanand 		write_el1_ctx_gcs(ctx, gcscr_el1, read_gcscr_el1());
175742e35d2fSJayanth Dodderi Chidanand 		write_el1_ctx_gcs(ctx, gcscre0_el1, read_gcscre0_el1());
175842e35d2fSJayanth Dodderi Chidanand 		write_el1_ctx_gcs(ctx, gcspr_el1, read_gcspr_el1());
175942e35d2fSJayanth Dodderi Chidanand 		write_el1_ctx_gcs(ctx, gcspr_el0, read_gcspr_el0());
1760d6c76e6cSMadhukar Pappireddy 	}
17616d0433f0SJayanth Dodderi Chidanand 
17626d0433f0SJayanth Dodderi Chidanand 	if (is_feat_the_supported()) {
17636d0433f0SJayanth Dodderi Chidanand 		write_el1_ctx_the(ctx, rcwmask_el1, read_rcwmask_el1());
17646d0433f0SJayanth Dodderi Chidanand 		write_el1_ctx_the(ctx, rcwsmask_el1, read_rcwsmask_el1());
17656d0433f0SJayanth Dodderi Chidanand 	}
17666d0433f0SJayanth Dodderi Chidanand 
17674ec4e545SJayanth Dodderi Chidanand 	if (is_feat_sctlr2_supported()) {
17684ec4e545SJayanth Dodderi Chidanand 		write_el1_ctx_sctlr2(ctx, sctlr2_el1, read_sctlr2_el1());
17694ec4e545SJayanth Dodderi Chidanand 	}
17704ec4e545SJayanth Dodderi Chidanand 
1771*19d52a83SAndre Przywara 	if (is_feat_ls64_accdata_supported()) {
1772*19d52a83SAndre Przywara 		write_el1_ctx_ls64(ctx, accdata_el1, read_accdata_el1());
1773*19d52a83SAndre Przywara 	}
177459f8882bSJayanth Dodderi Chidanand }
177559f8882bSJayanth Dodderi Chidanand 
177659f8882bSJayanth Dodderi Chidanand static void el1_sysregs_context_restore(el1_sysregs_t *ctx)
177759f8882bSJayanth Dodderi Chidanand {
177842e35d2fSJayanth Dodderi Chidanand 	write_spsr_el1(read_el1_ctx_common(ctx, spsr_el1));
177942e35d2fSJayanth Dodderi Chidanand 	write_elr_el1(read_el1_ctx_common(ctx, elr_el1));
178059f8882bSJayanth Dodderi Chidanand 
178159b7c0a0SJayanth Dodderi Chidanand #if (!ERRATA_SPECULATIVE_AT)
178242e35d2fSJayanth Dodderi Chidanand 	write_sctlr_el1(read_el1_ctx_common(ctx, sctlr_el1));
178342e35d2fSJayanth Dodderi Chidanand 	write_tcr_el1(read_el1_ctx_common(ctx, tcr_el1));
178459f8882bSJayanth Dodderi Chidanand #endif /* (!ERRATA_SPECULATIVE_AT) */
178559f8882bSJayanth Dodderi Chidanand 
178642e35d2fSJayanth Dodderi Chidanand 	write_cpacr_el1(read_el1_ctx_common(ctx, cpacr_el1));
178742e35d2fSJayanth Dodderi Chidanand 	write_csselr_el1(read_el1_ctx_common(ctx, csselr_el1));
178842e35d2fSJayanth Dodderi Chidanand 	write_sp_el1(read_el1_ctx_common(ctx, sp_el1));
178942e35d2fSJayanth Dodderi Chidanand 	write_esr_el1(read_el1_ctx_common(ctx, esr_el1));
179042e35d2fSJayanth Dodderi Chidanand 	write_ttbr0_el1(read_el1_ctx_common(ctx, ttbr0_el1));
179142e35d2fSJayanth Dodderi Chidanand 	write_ttbr1_el1(read_el1_ctx_common(ctx, ttbr1_el1));
179242e35d2fSJayanth Dodderi Chidanand 	write_mair_el1(read_el1_ctx_common(ctx, mair_el1));
179342e35d2fSJayanth Dodderi Chidanand 	write_amair_el1(read_el1_ctx_common(ctx, amair_el1));
179442e35d2fSJayanth Dodderi Chidanand 	write_actlr_el1(read_el1_ctx_common(ctx, actlr_el1));
179542e35d2fSJayanth Dodderi Chidanand 	write_tpidr_el1(read_el1_ctx_common(ctx, tpidr_el1));
179642e35d2fSJayanth Dodderi Chidanand 	write_tpidr_el0(read_el1_ctx_common(ctx, tpidr_el0));
179742e35d2fSJayanth Dodderi Chidanand 	write_tpidrro_el0(read_el1_ctx_common(ctx, tpidrro_el0));
179842e35d2fSJayanth Dodderi Chidanand 	write_par_el1(read_el1_ctx_common(ctx, par_el1));
179942e35d2fSJayanth Dodderi Chidanand 	write_far_el1(read_el1_ctx_common(ctx, far_el1));
180042e35d2fSJayanth Dodderi Chidanand 	write_afsr0_el1(read_el1_ctx_common(ctx, afsr0_el1));
180142e35d2fSJayanth Dodderi Chidanand 	write_afsr1_el1(read_el1_ctx_common(ctx, afsr1_el1));
180242e35d2fSJayanth Dodderi Chidanand 	write_contextidr_el1(read_el1_ctx_common(ctx, contextidr_el1));
180342e35d2fSJayanth Dodderi Chidanand 	write_vbar_el1(read_el1_ctx_common(ctx, vbar_el1));
180442e35d2fSJayanth Dodderi Chidanand 	write_mdccint_el1(read_el1_ctx_common(ctx, mdccint_el1));
180542e35d2fSJayanth Dodderi Chidanand 	write_mdscr_el1(read_el1_ctx_common(ctx, mdscr_el1));
180659f8882bSJayanth Dodderi Chidanand 
180742e35d2fSJayanth Dodderi Chidanand 	if (CTX_INCLUDE_AARCH32_REGS) {
180842e35d2fSJayanth Dodderi Chidanand 		/* Restore Aarch32 registers */
180942e35d2fSJayanth Dodderi Chidanand 		write_spsr_abt(read_el1_ctx_aarch32(ctx, spsr_abt));
181042e35d2fSJayanth Dodderi Chidanand 		write_spsr_und(read_el1_ctx_aarch32(ctx, spsr_und));
181142e35d2fSJayanth Dodderi Chidanand 		write_spsr_irq(read_el1_ctx_aarch32(ctx, spsr_irq));
181242e35d2fSJayanth Dodderi Chidanand 		write_spsr_fiq(read_el1_ctx_aarch32(ctx, spsr_fiq));
181342e35d2fSJayanth Dodderi Chidanand 		write_dacr32_el2(read_el1_ctx_aarch32(ctx, dacr32_el2));
181442e35d2fSJayanth Dodderi Chidanand 		write_ifsr32_el2(read_el1_ctx_aarch32(ctx, ifsr32_el2));
181542e35d2fSJayanth Dodderi Chidanand 	}
181659f8882bSJayanth Dodderi Chidanand 
181742e35d2fSJayanth Dodderi Chidanand 	if (NS_TIMER_SWITCH) {
181842e35d2fSJayanth Dodderi Chidanand 		/* Restore NS Timer registers */
181942e35d2fSJayanth Dodderi Chidanand 		write_cntp_ctl_el0(read_el1_ctx_arch_timer(ctx, cntp_ctl_el0));
182042e35d2fSJayanth Dodderi Chidanand 		write_cntp_cval_el0(read_el1_ctx_arch_timer(ctx, cntp_cval_el0));
182142e35d2fSJayanth Dodderi Chidanand 		write_cntv_ctl_el0(read_el1_ctx_arch_timer(ctx, cntv_ctl_el0));
182242e35d2fSJayanth Dodderi Chidanand 		write_cntv_cval_el0(read_el1_ctx_arch_timer(ctx, cntv_cval_el0));
182342e35d2fSJayanth Dodderi Chidanand 		write_cntkctl_el1(read_el1_ctx_arch_timer(ctx, cntkctl_el1));
182442e35d2fSJayanth Dodderi Chidanand 	}
182559f8882bSJayanth Dodderi Chidanand 
182642e35d2fSJayanth Dodderi Chidanand 	if (is_feat_mte2_supported()) {
182742e35d2fSJayanth Dodderi Chidanand 		write_tfsre0_el1(read_el1_ctx_mte2(ctx, tfsre0_el1));
182842e35d2fSJayanth Dodderi Chidanand 		write_tfsr_el1(read_el1_ctx_mte2(ctx, tfsr_el1));
182942e35d2fSJayanth Dodderi Chidanand 		write_rgsr_el1(read_el1_ctx_mte2(ctx, rgsr_el1));
183042e35d2fSJayanth Dodderi Chidanand 		write_gcr_el1(read_el1_ctx_mte2(ctx, gcr_el1));
183142e35d2fSJayanth Dodderi Chidanand 	}
183259f8882bSJayanth Dodderi Chidanand 
1833ed9bb824SMadhukar Pappireddy 	if (is_feat_ras_supported()) {
183442e35d2fSJayanth Dodderi Chidanand 		write_disr_el1(read_el1_ctx_ras(ctx, disr_el1));
1835ed9bb824SMadhukar Pappireddy 	}
1836ed9bb824SMadhukar Pappireddy 
1837ed9bb824SMadhukar Pappireddy 	if (is_feat_s1pie_supported()) {
183842e35d2fSJayanth Dodderi Chidanand 		write_pire0_el1(read_el1_ctx_s1pie(ctx, pire0_el1));
183942e35d2fSJayanth Dodderi Chidanand 		write_pir_el1(read_el1_ctx_s1pie(ctx, pir_el1));
1840ed9bb824SMadhukar Pappireddy 	}
1841ed9bb824SMadhukar Pappireddy 
1842ed9bb824SMadhukar Pappireddy 	if (is_feat_s1poe_supported()) {
184342e35d2fSJayanth Dodderi Chidanand 		write_por_el1(read_el1_ctx_s1poe(ctx, por_el1));
1844ed9bb824SMadhukar Pappireddy 	}
1845ed9bb824SMadhukar Pappireddy 
1846ed9bb824SMadhukar Pappireddy 	if (is_feat_s2poe_supported()) {
184742e35d2fSJayanth Dodderi Chidanand 		write_s2por_el1(read_el1_ctx_s2poe(ctx, s2por_el1));
1848ed9bb824SMadhukar Pappireddy 	}
1849ed9bb824SMadhukar Pappireddy 
1850ed9bb824SMadhukar Pappireddy 	if (is_feat_tcr2_supported()) {
185142e35d2fSJayanth Dodderi Chidanand 		write_tcr2_el1(read_el1_ctx_tcr2(ctx, tcr2_el1));
1852ed9bb824SMadhukar Pappireddy 	}
1853d6c76e6cSMadhukar Pappireddy 
1854d6c76e6cSMadhukar Pappireddy 	if (is_feat_trf_supported()) {
185542e35d2fSJayanth Dodderi Chidanand 		write_trfcr_el1(read_el1_ctx_trf(ctx, trfcr_el1));
1856d6c76e6cSMadhukar Pappireddy 	}
1857d6c76e6cSMadhukar Pappireddy 
1858d6c76e6cSMadhukar Pappireddy 	if (is_feat_csv2_2_supported()) {
185942e35d2fSJayanth Dodderi Chidanand 		write_scxtnum_el0(read_el1_ctx_csv2_2(ctx, scxtnum_el0));
186042e35d2fSJayanth Dodderi Chidanand 		write_scxtnum_el1(read_el1_ctx_csv2_2(ctx, scxtnum_el1));
1861d6c76e6cSMadhukar Pappireddy 	}
1862d6c76e6cSMadhukar Pappireddy 
1863d6c76e6cSMadhukar Pappireddy 	if (is_feat_gcs_supported()) {
186442e35d2fSJayanth Dodderi Chidanand 		write_gcscr_el1(read_el1_ctx_gcs(ctx, gcscr_el1));
186542e35d2fSJayanth Dodderi Chidanand 		write_gcscre0_el1(read_el1_ctx_gcs(ctx, gcscre0_el1));
186642e35d2fSJayanth Dodderi Chidanand 		write_gcspr_el1(read_el1_ctx_gcs(ctx, gcspr_el1));
186742e35d2fSJayanth Dodderi Chidanand 		write_gcspr_el0(read_el1_ctx_gcs(ctx, gcspr_el0));
1868d6c76e6cSMadhukar Pappireddy 	}
18696d0433f0SJayanth Dodderi Chidanand 
18706d0433f0SJayanth Dodderi Chidanand 	if (is_feat_the_supported()) {
18716d0433f0SJayanth Dodderi Chidanand 		write_rcwmask_el1(read_el1_ctx_the(ctx, rcwmask_el1));
18726d0433f0SJayanth Dodderi Chidanand 		write_rcwsmask_el1(read_el1_ctx_the(ctx, rcwsmask_el1));
18736d0433f0SJayanth Dodderi Chidanand 	}
18744ec4e545SJayanth Dodderi Chidanand 
18754ec4e545SJayanth Dodderi Chidanand 	if (is_feat_sctlr2_supported()) {
18764ec4e545SJayanth Dodderi Chidanand 		write_sctlr2_el1(read_el1_ctx_sctlr2(ctx, sctlr2_el1));
18774ec4e545SJayanth Dodderi Chidanand 	}
18784ec4e545SJayanth Dodderi Chidanand 
1879*19d52a83SAndre Przywara 	if (is_feat_ls64_accdata_supported()) {
1880*19d52a83SAndre Przywara 		write_accdata_el1(read_el1_ctx_ls64(ctx, accdata_el1));
1881*19d52a83SAndre Przywara 	}
188259f8882bSJayanth Dodderi Chidanand }
188359f8882bSJayanth Dodderi Chidanand 
18848b95e848SZelalem Aweke /*******************************************************************************
1885a0674ab0SJayanth Dodderi Chidanand  * The next couple of functions are used by runtime services to save and restore
1886a0674ab0SJayanth Dodderi Chidanand  * EL1 context on the 'cpu_context' structure for the specified security state.
1887532ed618SSoby Mathew  ******************************************************************************/
1888532ed618SSoby Mathew void cm_el1_sysregs_context_save(uint32_t security_state)
1889532ed618SSoby Mathew {
1890532ed618SSoby Mathew 	cpu_context_t *ctx;
1891532ed618SSoby Mathew 
1892532ed618SSoby Mathew 	ctx = cm_get_context(security_state);
1893a0fee747SAntonio Nino Diaz 	assert(ctx != NULL);
1894532ed618SSoby Mathew 
18952825946eSMax Shvetsov 	el1_sysregs_context_save(get_el1_sysregs_ctx(ctx));
189617b4c0ddSDimitris Papastamos 
189717b4c0ddSDimitris Papastamos #if IMAGE_BL31
189817b4c0ddSDimitris Papastamos 	if (security_state == SECURE)
189917b4c0ddSDimitris Papastamos 		PUBLISH_EVENT(cm_exited_secure_world);
190017b4c0ddSDimitris Papastamos 	else
190117b4c0ddSDimitris Papastamos 		PUBLISH_EVENT(cm_exited_normal_world);
190217b4c0ddSDimitris Papastamos #endif
1903532ed618SSoby Mathew }
1904532ed618SSoby Mathew 
1905532ed618SSoby Mathew void cm_el1_sysregs_context_restore(uint32_t security_state)
1906532ed618SSoby Mathew {
1907532ed618SSoby Mathew 	cpu_context_t *ctx;
1908532ed618SSoby Mathew 
1909532ed618SSoby Mathew 	ctx = cm_get_context(security_state);
1910a0fee747SAntonio Nino Diaz 	assert(ctx != NULL);
1911532ed618SSoby Mathew 
19122825946eSMax Shvetsov 	el1_sysregs_context_restore(get_el1_sysregs_ctx(ctx));
191317b4c0ddSDimitris Papastamos 
191417b4c0ddSDimitris Papastamos #if IMAGE_BL31
191517b4c0ddSDimitris Papastamos 	if (security_state == SECURE)
191617b4c0ddSDimitris Papastamos 		PUBLISH_EVENT(cm_entering_secure_world);
191717b4c0ddSDimitris Papastamos 	else
191817b4c0ddSDimitris Papastamos 		PUBLISH_EVENT(cm_entering_normal_world);
191917b4c0ddSDimitris Papastamos #endif
1920532ed618SSoby Mathew }
1921532ed618SSoby Mathew 
1922a0674ab0SJayanth Dodderi Chidanand #endif /* ((IMAGE_BL1) || (IMAGE_BL31 && (!CTX_INCLUDE_EL2_REGS))) */
1923a0674ab0SJayanth Dodderi Chidanand 
1924532ed618SSoby Mathew /*******************************************************************************
1925532ed618SSoby Mathew  * This function populates ELR_EL3 member of 'cpu_context' pertaining to the
1926532ed618SSoby Mathew  * given security state with the given entrypoint
1927532ed618SSoby Mathew  ******************************************************************************/
1928532ed618SSoby Mathew void cm_set_elr_el3(uint32_t security_state, uintptr_t entrypoint)
1929532ed618SSoby Mathew {
1930532ed618SSoby Mathew 	cpu_context_t *ctx;
1931532ed618SSoby Mathew 	el3_state_t *state;
1932532ed618SSoby Mathew 
1933532ed618SSoby Mathew 	ctx = cm_get_context(security_state);
1934a0fee747SAntonio Nino Diaz 	assert(ctx != NULL);
1935532ed618SSoby Mathew 
1936532ed618SSoby Mathew 	/* Populate EL3 state so that ERET jumps to the correct entry */
1937532ed618SSoby Mathew 	state = get_el3state_ctx(ctx);
1938532ed618SSoby Mathew 	write_ctx_reg(state, CTX_ELR_EL3, entrypoint);
1939532ed618SSoby Mathew }
1940532ed618SSoby Mathew 
1941532ed618SSoby Mathew /*******************************************************************************
1942532ed618SSoby Mathew  * This function populates ELR_EL3 and SPSR_EL3 members of 'cpu_context'
1943532ed618SSoby Mathew  * pertaining to the given security state
1944532ed618SSoby Mathew  ******************************************************************************/
1945532ed618SSoby Mathew void cm_set_elr_spsr_el3(uint32_t security_state,
1946532ed618SSoby Mathew 			uintptr_t entrypoint, uint32_t spsr)
1947532ed618SSoby Mathew {
1948532ed618SSoby Mathew 	cpu_context_t *ctx;
1949532ed618SSoby Mathew 	el3_state_t *state;
1950532ed618SSoby Mathew 
1951532ed618SSoby Mathew 	ctx = cm_get_context(security_state);
1952a0fee747SAntonio Nino Diaz 	assert(ctx != NULL);
1953532ed618SSoby Mathew 
1954532ed618SSoby Mathew 	/* Populate EL3 state so that ERET jumps to the correct entry */
1955532ed618SSoby Mathew 	state = get_el3state_ctx(ctx);
1956532ed618SSoby Mathew 	write_ctx_reg(state, CTX_ELR_EL3, entrypoint);
1957532ed618SSoby Mathew 	write_ctx_reg(state, CTX_SPSR_EL3, spsr);
1958532ed618SSoby Mathew }
1959532ed618SSoby Mathew 
1960532ed618SSoby Mathew /*******************************************************************************
1961532ed618SSoby Mathew  * This function updates a single bit in the SCR_EL3 member of the 'cpu_context'
1962532ed618SSoby Mathew  * pertaining to the given security state using the value and bit position
1963532ed618SSoby Mathew  * specified in the parameters. It preserves all other bits.
1964532ed618SSoby Mathew  ******************************************************************************/
1965532ed618SSoby Mathew void cm_write_scr_el3_bit(uint32_t security_state,
1966532ed618SSoby Mathew 			  uint32_t bit_pos,
1967532ed618SSoby Mathew 			  uint32_t value)
1968532ed618SSoby Mathew {
1969532ed618SSoby Mathew 	cpu_context_t *ctx;
1970532ed618SSoby Mathew 	el3_state_t *state;
1971f1be00daSLouis Mayencourt 	u_register_t scr_el3;
1972532ed618SSoby Mathew 
1973532ed618SSoby Mathew 	ctx = cm_get_context(security_state);
1974a0fee747SAntonio Nino Diaz 	assert(ctx != NULL);
1975532ed618SSoby Mathew 
1976532ed618SSoby Mathew 	/* Ensure that the bit position is a valid one */
1977d7b5f408SJimmy Brisson 	assert(((1UL << bit_pos) & SCR_VALID_BIT_MASK) != 0U);
1978532ed618SSoby Mathew 
1979532ed618SSoby Mathew 	/* Ensure that the 'value' is only a bit wide */
1980a0fee747SAntonio Nino Diaz 	assert(value <= 1U);
1981532ed618SSoby Mathew 
1982532ed618SSoby Mathew 	/*
1983532ed618SSoby Mathew 	 * Get the SCR_EL3 value from the cpu context, clear the desired bit
1984532ed618SSoby Mathew 	 * and set it to its new value.
1985532ed618SSoby Mathew 	 */
1986532ed618SSoby Mathew 	state = get_el3state_ctx(ctx);
1987f1be00daSLouis Mayencourt 	scr_el3 = read_ctx_reg(state, CTX_SCR_EL3);
1988d7b5f408SJimmy Brisson 	scr_el3 &= ~(1UL << bit_pos);
1989f1be00daSLouis Mayencourt 	scr_el3 |= (u_register_t)value << bit_pos;
1990532ed618SSoby Mathew 	write_ctx_reg(state, CTX_SCR_EL3, scr_el3);
1991532ed618SSoby Mathew }
1992532ed618SSoby Mathew 
1993532ed618SSoby Mathew /*******************************************************************************
1994532ed618SSoby Mathew  * This function retrieves SCR_EL3 member of 'cpu_context' pertaining to the
1995532ed618SSoby Mathew  * given security state.
1996532ed618SSoby Mathew  ******************************************************************************/
1997f1be00daSLouis Mayencourt u_register_t cm_get_scr_el3(uint32_t security_state)
1998532ed618SSoby Mathew {
1999532ed618SSoby Mathew 	cpu_context_t *ctx;
2000532ed618SSoby Mathew 	el3_state_t *state;
2001532ed618SSoby Mathew 
2002532ed618SSoby Mathew 	ctx = cm_get_context(security_state);
2003a0fee747SAntonio Nino Diaz 	assert(ctx != NULL);
2004532ed618SSoby Mathew 
2005532ed618SSoby Mathew 	/* Populate EL3 state so that ERET jumps to the correct entry */
2006532ed618SSoby Mathew 	state = get_el3state_ctx(ctx);
2007f1be00daSLouis Mayencourt 	return read_ctx_reg(state, CTX_SCR_EL3);
2008532ed618SSoby Mathew }
2009532ed618SSoby Mathew 
2010532ed618SSoby Mathew /*******************************************************************************
2011532ed618SSoby Mathew  * This function is used to program the context that's used for exception
2012532ed618SSoby Mathew  * return. This initializes the SP_EL3 to a pointer to a 'cpu_context' set for
2013532ed618SSoby Mathew  * the required security state
2014532ed618SSoby Mathew  ******************************************************************************/
2015532ed618SSoby Mathew void cm_set_next_eret_context(uint32_t security_state)
2016532ed618SSoby Mathew {
2017532ed618SSoby Mathew 	cpu_context_t *ctx;
2018532ed618SSoby Mathew 
2019532ed618SSoby Mathew 	ctx = cm_get_context(security_state);
2020a0fee747SAntonio Nino Diaz 	assert(ctx != NULL);
2021532ed618SSoby Mathew 
2022532ed618SSoby Mathew 	cm_set_next_context(ctx);
2023532ed618SSoby Mathew }
2024