1532ed618SSoby Mathew /* 20a33adc0SGovindraj Raja * Copyright (c) 2013-2024, Arm Limited and Contributors. All rights reserved. 32b28727eSVarun Wadekar * Copyright (c) 2022, NVIDIA Corporation. All rights reserved. 4532ed618SSoby Mathew * 582cb2c1aSdp-arm * SPDX-License-Identifier: BSD-3-Clause 6532ed618SSoby Mathew */ 7532ed618SSoby Mathew 8532ed618SSoby Mathew #include <assert.h> 940daecc1SAntonio Nino Diaz #include <stdbool.h> 10532ed618SSoby Mathew #include <string.h> 1109d40e0eSAntonio Nino Diaz 1209d40e0eSAntonio Nino Diaz #include <platform_def.h> 1309d40e0eSAntonio Nino Diaz 1409d40e0eSAntonio Nino Diaz #include <arch.h> 1509d40e0eSAntonio Nino Diaz #include <arch_helpers.h> 16b7e398d6SSoby Mathew #include <arch_features.h> 1709d40e0eSAntonio Nino Diaz #include <bl31/interrupt_mgmt.h> 1809d40e0eSAntonio Nino Diaz #include <common/bl_common.h> 19885e2683SClaus Pedersen #include <common/debug.h> 2009d40e0eSAntonio Nino Diaz #include <context.h> 218b95e848SZelalem Aweke #include <drivers/arm/gicv3.h> 2209d40e0eSAntonio Nino Diaz #include <lib/el3_runtime/context_mgmt.h> 23461c0a5dSElizabeth Ho #include <lib/el3_runtime/cpu_data.h> 2409d40e0eSAntonio Nino Diaz #include <lib/el3_runtime/pubsub_events.h> 2509d40e0eSAntonio Nino Diaz #include <lib/extensions/amu.h> 26744ad974Sjohpow01 #include <lib/extensions/brbe.h> 2783271d5aSArvind Ram Prakash #include <lib/extensions/debug_v8p9.h> 2809d40e0eSAntonio Nino Diaz #include <lib/extensions/mpam.h> 29c73686a1SBoyan Karatotev #include <lib/extensions/pmuv3.h> 30dc78e62dSjohpow01 #include <lib/extensions/sme.h> 3109d40e0eSAntonio Nino Diaz #include <lib/extensions/spe.h> 3209d40e0eSAntonio Nino Diaz #include <lib/extensions/sve.h> 33d4582d30SManish V Badarkhe #include <lib/extensions/sys_reg_trace.h> 34813524eaSManish V Badarkhe #include <lib/extensions/trbe.h> 358fcd3d96SManish V Badarkhe #include <lib/extensions/trf.h> 3609d40e0eSAntonio Nino Diaz #include <lib/utils.h> 37532ed618SSoby Mathew 38781d07a4SJayanth Dodderi Chidanand #if ENABLE_FEAT_TWED 39781d07a4SJayanth Dodderi Chidanand /* Make sure delay value fits within the range(0-15) */ 40781d07a4SJayanth Dodderi Chidanand CASSERT(((TWED_DELAY & ~SCR_TWEDEL_MASK) == 0U), assert_twed_delay_value_check); 41781d07a4SJayanth Dodderi Chidanand #endif /* ENABLE_FEAT_TWED */ 42532ed618SSoby Mathew 43461c0a5dSElizabeth Ho per_world_context_t per_world_context[CPU_DATA_CONTEXT_NUM]; 44461c0a5dSElizabeth Ho static bool has_secure_perworld_init; 45461c0a5dSElizabeth Ho 46123002f9SJayanth Dodderi Chidanand static void manage_extensions_common(cpu_context_t *ctx); 4724a70738SBoyan Karatotev static void manage_extensions_nonsecure(cpu_context_t *ctx); 48781d07a4SJayanth Dodderi Chidanand static void manage_extensions_secure(cpu_context_t *ctx); 49461c0a5dSElizabeth Ho static void manage_extensions_secure_per_world(void); 50b515f541SZelalem Aweke 51b515f541SZelalem Aweke static void setup_el1_context(cpu_context_t *ctx, const struct entry_point_info *ep) 52b515f541SZelalem Aweke { 53b515f541SZelalem Aweke u_register_t sctlr_elx, actlr_elx; 54b515f541SZelalem Aweke 55b515f541SZelalem Aweke /* 56b515f541SZelalem Aweke * Initialise SCTLR_EL1 to the reset value corresponding to the target 57b515f541SZelalem Aweke * execution state setting all fields rather than relying on the hw. 58b515f541SZelalem Aweke * Some fields have architecturally UNKNOWN reset values and these are 59b515f541SZelalem Aweke * set to zero. 60b515f541SZelalem Aweke * 61b515f541SZelalem Aweke * SCTLR.EE: Endianness is taken from the entrypoint attributes. 62b515f541SZelalem Aweke * 63b515f541SZelalem Aweke * SCTLR.M, SCTLR.C and SCTLR.I: These fields must be zero (as 64b515f541SZelalem Aweke * required by PSCI specification) 65b515f541SZelalem Aweke */ 66b515f541SZelalem Aweke sctlr_elx = (EP_GET_EE(ep->h.attr) != 0U) ? SCTLR_EE_BIT : 0UL; 67b515f541SZelalem Aweke if (GET_RW(ep->spsr) == MODE_RW_64) { 68b515f541SZelalem Aweke sctlr_elx |= SCTLR_EL1_RES1; 69b515f541SZelalem Aweke } else { 70b515f541SZelalem Aweke /* 71b515f541SZelalem Aweke * If the target execution state is AArch32 then the following 72b515f541SZelalem Aweke * fields need to be set. 73b515f541SZelalem Aweke * 74b515f541SZelalem Aweke * SCTRL_EL1.nTWE: Set to one so that EL0 execution of WFE 75b515f541SZelalem Aweke * instructions are not trapped to EL1. 76b515f541SZelalem Aweke * 77b515f541SZelalem Aweke * SCTLR_EL1.nTWI: Set to one so that EL0 execution of WFI 78b515f541SZelalem Aweke * instructions are not trapped to EL1. 79b515f541SZelalem Aweke * 80b515f541SZelalem Aweke * SCTLR_EL1.CP15BEN: Set to one to enable EL0 execution of the 81b515f541SZelalem Aweke * CP15DMB, CP15DSB, and CP15ISB instructions. 82b515f541SZelalem Aweke */ 83b515f541SZelalem Aweke sctlr_elx |= SCTLR_AARCH32_EL1_RES1 | SCTLR_CP15BEN_BIT 84b515f541SZelalem Aweke | SCTLR_NTWI_BIT | SCTLR_NTWE_BIT; 85b515f541SZelalem Aweke } 86b515f541SZelalem Aweke 87b515f541SZelalem Aweke #if ERRATA_A75_764081 88b515f541SZelalem Aweke /* 89b515f541SZelalem Aweke * If workaround of errata 764081 for Cortex-A75 is used then set 90b515f541SZelalem Aweke * SCTLR_EL1.IESB to enable Implicit Error Synchronization Barrier. 91b515f541SZelalem Aweke */ 92b515f541SZelalem Aweke sctlr_elx |= SCTLR_IESB_BIT; 93b515f541SZelalem Aweke #endif 94b515f541SZelalem Aweke /* Store the initialised SCTLR_EL1 value in the cpu_context */ 95b515f541SZelalem Aweke write_ctx_reg(get_el1_sysregs_ctx(ctx), CTX_SCTLR_EL1, sctlr_elx); 96b515f541SZelalem Aweke 97b515f541SZelalem Aweke /* 98b515f541SZelalem Aweke * Base the context ACTLR_EL1 on the current value, as it is 99b515f541SZelalem Aweke * implementation defined. The context restore process will write 100b515f541SZelalem Aweke * the value from the context to the actual register and can cause 101b515f541SZelalem Aweke * problems for processor cores that don't expect certain bits to 102b515f541SZelalem Aweke * be zero. 103b515f541SZelalem Aweke */ 104b515f541SZelalem Aweke actlr_elx = read_actlr_el1(); 105b515f541SZelalem Aweke write_ctx_reg((get_el1_sysregs_ctx(ctx)), (CTX_ACTLR_EL1), (actlr_elx)); 106b515f541SZelalem Aweke } 107b515f541SZelalem Aweke 1082bbad1d1SZelalem Aweke /****************************************************************************** 1092bbad1d1SZelalem Aweke * This function performs initializations that are specific to SECURE state 1102bbad1d1SZelalem Aweke * and updates the cpu context specified by 'ctx'. 1112bbad1d1SZelalem Aweke *****************************************************************************/ 1122bbad1d1SZelalem Aweke static void setup_secure_context(cpu_context_t *ctx, const struct entry_point_info *ep) 113532ed618SSoby Mathew { 1142bbad1d1SZelalem Aweke u_register_t scr_el3; 1152bbad1d1SZelalem Aweke el3_state_t *state; 1162bbad1d1SZelalem Aweke 1172bbad1d1SZelalem Aweke state = get_el3state_ctx(ctx); 1182bbad1d1SZelalem Aweke scr_el3 = read_ctx_reg(state, CTX_SCR_EL3); 1192bbad1d1SZelalem Aweke 1202bbad1d1SZelalem Aweke #if defined(IMAGE_BL31) && !defined(SPD_spmd) 121532ed618SSoby Mathew /* 1222bbad1d1SZelalem Aweke * SCR_EL3.IRQ, SCR_EL3.FIQ: Enable the physical FIQ and IRQ routing as 1232bbad1d1SZelalem Aweke * indicated by the interrupt routing model for BL31. 124532ed618SSoby Mathew */ 1252bbad1d1SZelalem Aweke scr_el3 |= get_scr_el3_from_routing_model(SECURE); 1262bbad1d1SZelalem Aweke #endif 1272bbad1d1SZelalem Aweke 128ef0d0e54SGovindraj Raja /* Allow access to Allocation Tags when FEAT_MTE2 is implemented and enabled. */ 129ef0d0e54SGovindraj Raja if (is_feat_mte2_supported()) { 1302bbad1d1SZelalem Aweke scr_el3 |= SCR_ATA_BIT; 1312bbad1d1SZelalem Aweke } 1322bbad1d1SZelalem Aweke 1332bbad1d1SZelalem Aweke write_ctx_reg(state, CTX_SCR_EL3, scr_el3); 1342bbad1d1SZelalem Aweke 135b515f541SZelalem Aweke /* 136b515f541SZelalem Aweke * Initialize EL1 context registers unless SPMC is running 137b515f541SZelalem Aweke * at S-EL2. 138b515f541SZelalem Aweke */ 139b515f541SZelalem Aweke #if !SPMD_SPM_AT_SEL2 140b515f541SZelalem Aweke setup_el1_context(ctx, ep); 141b515f541SZelalem Aweke #endif 142b515f541SZelalem Aweke 1432bbad1d1SZelalem Aweke manage_extensions_secure(ctx); 144461c0a5dSElizabeth Ho 145461c0a5dSElizabeth Ho /** 146461c0a5dSElizabeth Ho * manage_extensions_secure_per_world api has to be executed once, 147461c0a5dSElizabeth Ho * as the registers getting initialised, maintain constant value across 148461c0a5dSElizabeth Ho * all the cpus for the secure world. 149461c0a5dSElizabeth Ho * Henceforth, this check ensures that the registers are initialised once 150461c0a5dSElizabeth Ho * and avoids re-initialization from multiple cores. 151461c0a5dSElizabeth Ho */ 152461c0a5dSElizabeth Ho if (!has_secure_perworld_init) { 153461c0a5dSElizabeth Ho manage_extensions_secure_per_world(); 154461c0a5dSElizabeth Ho } 155461c0a5dSElizabeth Ho 1562bbad1d1SZelalem Aweke } 1572bbad1d1SZelalem Aweke 1582bbad1d1SZelalem Aweke #if ENABLE_RME 1592bbad1d1SZelalem Aweke /****************************************************************************** 1602bbad1d1SZelalem Aweke * This function performs initializations that are specific to REALM state 1612bbad1d1SZelalem Aweke * and updates the cpu context specified by 'ctx'. 1622bbad1d1SZelalem Aweke *****************************************************************************/ 1632bbad1d1SZelalem Aweke static void setup_realm_context(cpu_context_t *ctx, const struct entry_point_info *ep) 1642bbad1d1SZelalem Aweke { 1652bbad1d1SZelalem Aweke u_register_t scr_el3; 1662bbad1d1SZelalem Aweke el3_state_t *state; 1672bbad1d1SZelalem Aweke 1682bbad1d1SZelalem Aweke state = get_el3state_ctx(ctx); 1692bbad1d1SZelalem Aweke scr_el3 = read_ctx_reg(state, CTX_SCR_EL3); 1702bbad1d1SZelalem Aweke 17101cf14ddSMaksims Svecovs scr_el3 |= SCR_NS_BIT | SCR_NSE_BIT; 17201cf14ddSMaksims Svecovs 17330019d86SSona Mathew /* CSV2 version 2 and above */ 1747db710f0SAndre Przywara if (is_feat_csv2_2_supported()) { 17501cf14ddSMaksims Svecovs /* Enable access to the SCXTNUM_ELx registers. */ 17601cf14ddSMaksims Svecovs scr_el3 |= SCR_EnSCXT_BIT; 1777db710f0SAndre Przywara } 1782bbad1d1SZelalem Aweke 1792bbad1d1SZelalem Aweke write_ctx_reg(state, CTX_SCR_EL3, scr_el3); 1802bbad1d1SZelalem Aweke } 1812bbad1d1SZelalem Aweke #endif /* ENABLE_RME */ 1822bbad1d1SZelalem Aweke 1832bbad1d1SZelalem Aweke /****************************************************************************** 1842bbad1d1SZelalem Aweke * This function performs initializations that are specific to NON-SECURE state 1852bbad1d1SZelalem Aweke * and updates the cpu context specified by 'ctx'. 1862bbad1d1SZelalem Aweke *****************************************************************************/ 1872bbad1d1SZelalem Aweke static void setup_ns_context(cpu_context_t *ctx, const struct entry_point_info *ep) 1882bbad1d1SZelalem Aweke { 1892bbad1d1SZelalem Aweke u_register_t scr_el3; 1902bbad1d1SZelalem Aweke el3_state_t *state; 1912bbad1d1SZelalem Aweke 1922bbad1d1SZelalem Aweke state = get_el3state_ctx(ctx); 1932bbad1d1SZelalem Aweke scr_el3 = read_ctx_reg(state, CTX_SCR_EL3); 1942bbad1d1SZelalem Aweke 1952bbad1d1SZelalem Aweke /* SCR_NS: Set the NS bit */ 1962bbad1d1SZelalem Aweke scr_el3 |= SCR_NS_BIT; 1972bbad1d1SZelalem Aweke 198ef0d0e54SGovindraj Raja /* Allow access to Allocation Tags when FEAT_MTE2 is implemented and enabled. */ 199ef0d0e54SGovindraj Raja if (is_feat_mte2_supported()) { 2002bbad1d1SZelalem Aweke scr_el3 |= SCR_ATA_BIT; 201ef0d0e54SGovindraj Raja } 2022bbad1d1SZelalem Aweke 203f0c96a2eSBoyan Karatotev #if !CTX_INCLUDE_PAUTH_REGS 204f0c96a2eSBoyan Karatotev /* 205f0c96a2eSBoyan Karatotev * Pointer Authentication feature, if present, is always enabled by default 206f0c96a2eSBoyan Karatotev * for Non secure lower exception levels. We do not have an explicit 207f0c96a2eSBoyan Karatotev * flag to set it. 208f0c96a2eSBoyan Karatotev * CTX_INCLUDE_PAUTH_REGS flag, is explicitly used to enable for lower 209f0c96a2eSBoyan Karatotev * exception levels of secure and realm worlds. 210f0c96a2eSBoyan Karatotev * 211f0c96a2eSBoyan Karatotev * To prevent the leakage between the worlds during world switch, 212f0c96a2eSBoyan Karatotev * we enable it only for the non-secure world. 213f0c96a2eSBoyan Karatotev * 214f0c96a2eSBoyan Karatotev * If the Secure/realm world wants to use pointer authentication, 215f0c96a2eSBoyan Karatotev * CTX_INCLUDE_PAUTH_REGS must be explicitly set to 1, in which case 216f0c96a2eSBoyan Karatotev * it will be enabled globally for all the contexts. 217f0c96a2eSBoyan Karatotev * 218f0c96a2eSBoyan Karatotev * SCR_EL3.API: Set to one to not trap any PAuth instructions at ELs 219f0c96a2eSBoyan Karatotev * other than EL3 220f0c96a2eSBoyan Karatotev * 221f0c96a2eSBoyan Karatotev * SCR_EL3.APK: Set to one to not trap any PAuth key values at ELs other 222f0c96a2eSBoyan Karatotev * than EL3 223f0c96a2eSBoyan Karatotev */ 224f0c96a2eSBoyan Karatotev scr_el3 |= SCR_API_BIT | SCR_APK_BIT; 225f0c96a2eSBoyan Karatotev 226f0c96a2eSBoyan Karatotev #endif /* CTX_INCLUDE_PAUTH_REGS */ 227f0c96a2eSBoyan Karatotev 22846cc41d5SManish Pandey #if HANDLE_EA_EL3_FIRST_NS 22946cc41d5SManish Pandey /* SCR_EL3.EA: Route External Abort and SError Interrupt to EL3. */ 23046cc41d5SManish Pandey scr_el3 |= SCR_EA_BIT; 23146cc41d5SManish Pandey #endif 23246cc41d5SManish Pandey 23300e8f79cSManish Pandey #if RAS_TRAP_NS_ERR_REC_ACCESS 23400e8f79cSManish Pandey /* 23500e8f79cSManish Pandey * SCR_EL3.TERR: Trap Error record accesses. Accesses to the RAS ERR 23600e8f79cSManish Pandey * and RAS ERX registers from EL1 and EL2(from any security state) 23700e8f79cSManish Pandey * are trapped to EL3. 23800e8f79cSManish Pandey * Set here to trap only for NS EL1/EL2 23900e8f79cSManish Pandey * 24000e8f79cSManish Pandey */ 24100e8f79cSManish Pandey scr_el3 |= SCR_TERR_BIT; 24200e8f79cSManish Pandey #endif 24300e8f79cSManish Pandey 24430019d86SSona Mathew /* CSV2 version 2 and above */ 2457db710f0SAndre Przywara if (is_feat_csv2_2_supported()) { 24601cf14ddSMaksims Svecovs /* Enable access to the SCXTNUM_ELx registers. */ 24701cf14ddSMaksims Svecovs scr_el3 |= SCR_EnSCXT_BIT; 2487db710f0SAndre Przywara } 24901cf14ddSMaksims Svecovs 2502bbad1d1SZelalem Aweke #ifdef IMAGE_BL31 2512bbad1d1SZelalem Aweke /* 2522bbad1d1SZelalem Aweke * SCR_EL3.IRQ, SCR_EL3.FIQ: Enable the physical FIQ and IRQ routing as 2532bbad1d1SZelalem Aweke * indicated by the interrupt routing model for BL31. 2542bbad1d1SZelalem Aweke */ 2552bbad1d1SZelalem Aweke scr_el3 |= get_scr_el3_from_routing_model(NON_SECURE); 2562bbad1d1SZelalem Aweke #endif 2572bbad1d1SZelalem Aweke write_ctx_reg(state, CTX_SCR_EL3, scr_el3); 2588b95e848SZelalem Aweke 259b515f541SZelalem Aweke /* Initialize EL1 context registers */ 260b515f541SZelalem Aweke setup_el1_context(ctx, ep); 261b515f541SZelalem Aweke 2628b95e848SZelalem Aweke /* Initialize EL2 context registers */ 2638b95e848SZelalem Aweke #if CTX_INCLUDE_EL2_REGS 2648b95e848SZelalem Aweke 2658b95e848SZelalem Aweke /* 266da1a4591SJayanth Dodderi Chidanand * Initialize SCTLR_EL2 context register with reset value. 2678b95e848SZelalem Aweke */ 268da1a4591SJayanth Dodderi Chidanand write_el2_ctx_common(get_el2_sysregs_ctx(ctx), sctlr_el2, SCTLR_EL2_RES1); 2698b95e848SZelalem Aweke 270ddb615b4SJuan Pablo Conde if (is_feat_hcx_supported()) { 271ddb615b4SJuan Pablo Conde /* 272ddb615b4SJuan Pablo Conde * Initialize register HCRX_EL2 with its init value. 273ddb615b4SJuan Pablo Conde * As the value of HCRX_EL2 is UNKNOWN on reset, there is a 274ddb615b4SJuan Pablo Conde * chance that this can lead to unexpected behavior in lower 275ddb615b4SJuan Pablo Conde * ELs that have not been updated since the introduction of 276ddb615b4SJuan Pablo Conde * this feature if not properly initialized, especially when 277ddb615b4SJuan Pablo Conde * it comes to those bits that enable/disable traps. 278ddb615b4SJuan Pablo Conde */ 279d6af2344SJayanth Dodderi Chidanand write_el2_ctx_hcx(get_el2_sysregs_ctx(ctx), hcrx_el2, 280ddb615b4SJuan Pablo Conde HCRX_EL2_INIT_VAL); 281ddb615b4SJuan Pablo Conde } 2824a530b4cSJuan Pablo Conde 2834a530b4cSJuan Pablo Conde if (is_feat_fgt_supported()) { 2844a530b4cSJuan Pablo Conde /* 2854a530b4cSJuan Pablo Conde * Initialize HFG*_EL2 registers with a default value so legacy 2864a530b4cSJuan Pablo Conde * systems unaware of FEAT_FGT do not get trapped due to their lack 2874a530b4cSJuan Pablo Conde * of initialization for this feature. 2884a530b4cSJuan Pablo Conde */ 289d6af2344SJayanth Dodderi Chidanand write_el2_ctx_fgt(get_el2_sysregs_ctx(ctx), hfgitr_el2, 2904a530b4cSJuan Pablo Conde HFGITR_EL2_INIT_VAL); 291d6af2344SJayanth Dodderi Chidanand write_el2_ctx_fgt(get_el2_sysregs_ctx(ctx), hfgrtr_el2, 2924a530b4cSJuan Pablo Conde HFGRTR_EL2_INIT_VAL); 293d6af2344SJayanth Dodderi Chidanand write_el2_ctx_fgt(get_el2_sysregs_ctx(ctx), hfgwtr_el2, 2944a530b4cSJuan Pablo Conde HFGWTR_EL2_INIT_VAL); 2954a530b4cSJuan Pablo Conde } 296d6af2344SJayanth Dodderi Chidanand 2978b95e848SZelalem Aweke #endif /* CTX_INCLUDE_EL2_REGS */ 29824a70738SBoyan Karatotev 29924a70738SBoyan Karatotev manage_extensions_nonsecure(ctx); 300532ed618SSoby Mathew } 301532ed618SSoby Mathew 302532ed618SSoby Mathew /******************************************************************************* 3032bbad1d1SZelalem Aweke * The following function performs initialization of the cpu_context 'ctx' 3042bbad1d1SZelalem Aweke * for first use that is common to all security states, and sets the 3052bbad1d1SZelalem Aweke * initial entrypoint state as specified by the entry_point_info structure. 306532ed618SSoby Mathew * 3078aabea33SPaul Beesley * The EE and ST attributes are used to configure the endianness and secure 308532ed618SSoby Mathew * timer availability for the new execution context. 309532ed618SSoby Mathew ******************************************************************************/ 3102bbad1d1SZelalem Aweke static void setup_context_common(cpu_context_t *ctx, const entry_point_info_t *ep) 311532ed618SSoby Mathew { 312f1be00daSLouis Mayencourt u_register_t scr_el3; 313123002f9SJayanth Dodderi Chidanand u_register_t mdcr_el3; 314532ed618SSoby Mathew el3_state_t *state; 315532ed618SSoby Mathew gp_regs_t *gp_regs; 316532ed618SSoby Mathew 317f0c96a2eSBoyan Karatotev state = get_el3state_ctx(ctx); 318f0c96a2eSBoyan Karatotev 319532ed618SSoby Mathew /* Clear any residual register values from the context */ 32032f0d3c6SDouglas Raillard zeromem(ctx, sizeof(*ctx)); 321532ed618SSoby Mathew 322532ed618SSoby Mathew /* 3235e8cc727SBoyan Karatotev * The lower-EL context is zeroed so that no stale values leak to a world. 3245e8cc727SBoyan Karatotev * It is assumed that an all-zero lower-EL context is good enough for it 3255e8cc727SBoyan Karatotev * to boot correctly. However, there are very few registers where this 3265e8cc727SBoyan Karatotev * is not true and some values need to be recreated. 3275e8cc727SBoyan Karatotev */ 3285e8cc727SBoyan Karatotev #if CTX_INCLUDE_EL2_REGS 3295e8cc727SBoyan Karatotev el2_sysregs_t *el2_ctx = get_el2_sysregs_ctx(ctx); 3305e8cc727SBoyan Karatotev 3315e8cc727SBoyan Karatotev /* 3325e8cc727SBoyan Karatotev * These bits are set in the gicv3 driver. Losing them (especially the 3335e8cc727SBoyan Karatotev * SRE bit) is problematic for all worlds. Henceforth recreate them. 3345e8cc727SBoyan Karatotev */ 335d6af2344SJayanth Dodderi Chidanand u_register_t icc_sre_el2_val = ICC_SRE_DIB_BIT | ICC_SRE_DFB_BIT | 3365e8cc727SBoyan Karatotev ICC_SRE_EN_BIT | ICC_SRE_SRE_BIT; 337d6af2344SJayanth Dodderi Chidanand write_el2_ctx_common(el2_ctx, icc_sre_el2, icc_sre_el2_val); 338*0aa3284aSJagdish Gediya 339*0aa3284aSJagdish Gediya /* 340*0aa3284aSJagdish Gediya * The actlr_el2 register can be initialized in platform's reset handler 341*0aa3284aSJagdish Gediya * and it may contain access control bits (e.g. CLUSTERPMUEN bit). 342*0aa3284aSJagdish Gediya */ 343*0aa3284aSJagdish Gediya write_el2_ctx_common(el2_ctx, actlr_el2, read_actlr_el2()); 3445e8cc727SBoyan Karatotev #endif /* CTX_INCLUDE_EL2_REGS */ 3455e8cc727SBoyan Karatotev 3465c52d7e5SBoyan Karatotev /* Start with a clean SCR_EL3 copy as all relevant values are set */ 3475c52d7e5SBoyan Karatotev scr_el3 = SCR_RESET_VAL; 348c5ea4f8aSZelalem Aweke 34918f2efd6SDavid Cunado /* 350f0c96a2eSBoyan Karatotev * SCR_EL3.TWE: Set to zero so that execution of WFE instructions at 351f0c96a2eSBoyan Karatotev * EL2, EL1 and EL0 are not trapped to EL3. 352f0c96a2eSBoyan Karatotev * 353f0c96a2eSBoyan Karatotev * SCR_EL3.TWI: Set to zero so that execution of WFI instructions at 354f0c96a2eSBoyan Karatotev * EL2, EL1 and EL0 are not trapped to EL3. 355f0c96a2eSBoyan Karatotev * 356f0c96a2eSBoyan Karatotev * SCR_EL3.SMD: Set to zero to enable SMC calls at EL1 and above, from 357f0c96a2eSBoyan Karatotev * both Security states and both Execution states. 358f0c96a2eSBoyan Karatotev * 359f0c96a2eSBoyan Karatotev * SCR_EL3.SIF: Set to one to disable secure instruction execution from 360f0c96a2eSBoyan Karatotev * Non-secure memory. 361f0c96a2eSBoyan Karatotev */ 362f0c96a2eSBoyan Karatotev scr_el3 &= ~(SCR_TWE_BIT | SCR_TWI_BIT | SCR_SMD_BIT); 363f0c96a2eSBoyan Karatotev 364f0c96a2eSBoyan Karatotev scr_el3 |= SCR_SIF_BIT; 365f0c96a2eSBoyan Karatotev 366f0c96a2eSBoyan Karatotev /* 36718f2efd6SDavid Cunado * SCR_EL3.RW: Set the execution state, AArch32 or AArch64, for next 36818f2efd6SDavid Cunado * Exception level as specified by SPSR. 36918f2efd6SDavid Cunado */ 370c5ea4f8aSZelalem Aweke if (GET_RW(ep->spsr) == MODE_RW_64) { 371532ed618SSoby Mathew scr_el3 |= SCR_RW_BIT; 372c5ea4f8aSZelalem Aweke } 3732bbad1d1SZelalem Aweke 37418f2efd6SDavid Cunado /* 37518f2efd6SDavid Cunado * SCR_EL3.ST: Traps Secure EL1 accesses to the Counter-timer Physical 37618f2efd6SDavid Cunado * Secure timer registers to EL3, from AArch64 state only, if specified 377b515f541SZelalem Aweke * by the entrypoint attributes. If SEL2 is present and enabled, the ST 378b515f541SZelalem Aweke * bit always behaves as 1 (i.e. secure physical timer register access 379b515f541SZelalem Aweke * is not trapped) 38018f2efd6SDavid Cunado */ 381c5ea4f8aSZelalem Aweke if (EP_GET_ST(ep->h.attr) != 0U) { 382532ed618SSoby Mathew scr_el3 |= SCR_ST_BIT; 383c5ea4f8aSZelalem Aweke } 384532ed618SSoby Mathew 385cb4ec47bSjohpow01 /* 386cb4ec47bSjohpow01 * If FEAT_HCX is enabled, enable access to HCRX_EL2 by setting 387cb4ec47bSjohpow01 * SCR_EL3.HXEn. 388cb4ec47bSjohpow01 */ 389c5a3ebbdSAndre Przywara if (is_feat_hcx_supported()) { 390cb4ec47bSjohpow01 scr_el3 |= SCR_HXEn_BIT; 391c5a3ebbdSAndre Przywara } 392cb4ec47bSjohpow01 393ff86e0b4SJuan Pablo Conde /* 394ff86e0b4SJuan Pablo Conde * If FEAT_RNG_TRAP is enabled, all reads of the RNDR and RNDRRS 395ff86e0b4SJuan Pablo Conde * registers are trapped to EL3. 396ff86e0b4SJuan Pablo Conde */ 397ff86e0b4SJuan Pablo Conde #if ENABLE_FEAT_RNG_TRAP 398ff86e0b4SJuan Pablo Conde scr_el3 |= SCR_TRNDR_BIT; 399ff86e0b4SJuan Pablo Conde #endif 400ff86e0b4SJuan Pablo Conde 4011a7c1cfeSJeenu Viswambharan #if FAULT_INJECTION_SUPPORT 4021a7c1cfeSJeenu Viswambharan /* Enable fault injection from lower ELs */ 4031a7c1cfeSJeenu Viswambharan scr_el3 |= SCR_FIEN_BIT; 4041a7c1cfeSJeenu Viswambharan #endif 4051a7c1cfeSJeenu Viswambharan 406f0c96a2eSBoyan Karatotev #if CTX_INCLUDE_PAUTH_REGS 407f0c96a2eSBoyan Karatotev /* 408f0c96a2eSBoyan Karatotev * Enable Pointer Authentication globally for all the worlds. 409f0c96a2eSBoyan Karatotev * 410f0c96a2eSBoyan Karatotev * SCR_EL3.API: Set to one to not trap any PAuth instructions at ELs 411f0c96a2eSBoyan Karatotev * other than EL3 412f0c96a2eSBoyan Karatotev * 413f0c96a2eSBoyan Karatotev * SCR_EL3.APK: Set to one to not trap any PAuth key values at ELs other 414f0c96a2eSBoyan Karatotev * than EL3 415f0c96a2eSBoyan Karatotev */ 416f0c96a2eSBoyan Karatotev scr_el3 |= SCR_API_BIT | SCR_APK_BIT; 417f0c96a2eSBoyan Karatotev #endif /* CTX_INCLUDE_PAUTH_REGS */ 418f0c96a2eSBoyan Karatotev 4195283962eSAntonio Nino Diaz /* 420d3331603SMark Brown * SCR_EL3.TCR2EN: Enable access to TCR2_ELx for AArch64 if present. 421d3331603SMark Brown */ 422d3331603SMark Brown if (is_feat_tcr2_supported() && (GET_RW(ep->spsr) == MODE_RW_64)) { 423d3331603SMark Brown scr_el3 |= SCR_TCR2EN_BIT; 424d3331603SMark Brown } 425d3331603SMark Brown 426d3331603SMark Brown /* 427062b6c6bSMark Brown * SCR_EL3.PIEN: Enable permission indirection and overlay 428062b6c6bSMark Brown * registers for AArch64 if present. 429062b6c6bSMark Brown */ 430062b6c6bSMark Brown if (is_feat_sxpie_supported() || is_feat_sxpoe_supported()) { 431062b6c6bSMark Brown scr_el3 |= SCR_PIEN_BIT; 432062b6c6bSMark Brown } 433062b6c6bSMark Brown 434062b6c6bSMark Brown /* 435688ab57bSMark Brown * SCR_EL3.GCSEn: Enable GCS registers for AArch64 if present. 436688ab57bSMark Brown */ 437688ab57bSMark Brown if ((is_feat_gcs_supported()) && (GET_RW(ep->spsr) == MODE_RW_64)) { 438688ab57bSMark Brown scr_el3 |= SCR_GCSEn_BIT; 439688ab57bSMark Brown } 440688ab57bSMark Brown 441688ab57bSMark Brown /* 44218f2efd6SDavid Cunado * SCR_EL3.HCE: Enable HVC instructions if next execution state is 44318f2efd6SDavid Cunado * AArch64 and next EL is EL2, or if next execution state is AArch32 and 44418f2efd6SDavid Cunado * next mode is Hyp. 445110ee433SJimmy Brisson * SCR_EL3.FGTEn: Enable Fine Grained Virtualization Traps under the 446110ee433SJimmy Brisson * same conditions as HVC instructions and when the processor supports 447110ee433SJimmy Brisson * ARMv8.6-FGT. 44829d0ee54SJimmy Brisson * SCR_EL3.ECVEn: Enable Enhanced Counter Virtualization (ECV) 44929d0ee54SJimmy Brisson * CNTPOFF_EL2 register under the same conditions as HVC instructions 45029d0ee54SJimmy Brisson * and when the processor supports ECV. 451532ed618SSoby Mathew */ 452a0fee747SAntonio Nino Diaz if (((GET_RW(ep->spsr) == MODE_RW_64) && (GET_EL(ep->spsr) == MODE_EL2)) 453a0fee747SAntonio Nino Diaz || ((GET_RW(ep->spsr) != MODE_RW_64) 454a0fee747SAntonio Nino Diaz && (GET_M32(ep->spsr) == MODE32_hyp))) { 455532ed618SSoby Mathew scr_el3 |= SCR_HCE_BIT; 456110ee433SJimmy Brisson 457ce485955SAndre Przywara if (is_feat_fgt_supported()) { 458110ee433SJimmy Brisson scr_el3 |= SCR_FGTEN_BIT; 459110ee433SJimmy Brisson } 46029d0ee54SJimmy Brisson 461b8f03d29SAndre Przywara if (is_feat_ecv_supported()) { 46229d0ee54SJimmy Brisson scr_el3 |= SCR_ECVEN_BIT; 46329d0ee54SJimmy Brisson } 464532ed618SSoby Mathew } 465532ed618SSoby Mathew 4666cac724dSjohpow01 /* Enable WFE trap delay in SCR_EL3 if supported and configured */ 4671223d2a0SAndre Przywara if (is_feat_twed_supported()) { 4686cac724dSjohpow01 /* Set delay in SCR_EL3 */ 4696cac724dSjohpow01 scr_el3 &= ~(SCR_TWEDEL_MASK << SCR_TWEDEL_SHIFT); 470781d07a4SJayanth Dodderi Chidanand scr_el3 |= ((TWED_DELAY & SCR_TWEDEL_MASK) 4716cac724dSjohpow01 << SCR_TWEDEL_SHIFT); 4726cac724dSjohpow01 4736cac724dSjohpow01 /* Enable WFE delay */ 4746cac724dSjohpow01 scr_el3 |= SCR_TWEDEn_BIT; 4751223d2a0SAndre Przywara } 4766cac724dSjohpow01 4779f4b6259SJayanth Dodderi Chidanand #if IMAGE_BL31 && defined(SPD_spmd) && SPMD_SPM_AT_SEL2 4789f4b6259SJayanth Dodderi Chidanand /* Enable S-EL2 if FEAT_SEL2 is implemented for all the contexts. */ 4799f4b6259SJayanth Dodderi Chidanand if (is_feat_sel2_supported()) { 4809f4b6259SJayanth Dodderi Chidanand scr_el3 |= SCR_EEL2_BIT; 4819f4b6259SJayanth Dodderi Chidanand } 4829f4b6259SJayanth Dodderi Chidanand #endif /* (IMAGE_BL31 && defined(SPD_spmd) && SPMD_SPM_AT_SEL2) */ 4839f4b6259SJayanth Dodderi Chidanand 48418f2efd6SDavid Cunado /* 485e290a8fcSAlexei Fedorov * Populate EL3 state so that we've the right context 486e290a8fcSAlexei Fedorov * before doing ERET 4873e61b2b5SDavid Cunado */ 488532ed618SSoby Mathew write_ctx_reg(state, CTX_SCR_EL3, scr_el3); 489532ed618SSoby Mathew write_ctx_reg(state, CTX_ELR_EL3, ep->pc); 490532ed618SSoby Mathew write_ctx_reg(state, CTX_SPSR_EL3, ep->spsr); 491532ed618SSoby Mathew 492123002f9SJayanth Dodderi Chidanand /* Start with a clean MDCR_EL3 copy as all relevant values are set */ 493123002f9SJayanth Dodderi Chidanand mdcr_el3 = MDCR_EL3_RESET_VAL; 494123002f9SJayanth Dodderi Chidanand 495123002f9SJayanth Dodderi Chidanand /* --------------------------------------------------------------------- 496123002f9SJayanth Dodderi Chidanand * Initialise MDCR_EL3, setting all fields rather than relying on hw. 497123002f9SJayanth Dodderi Chidanand * Some fields are architecturally UNKNOWN on reset. 498123002f9SJayanth Dodderi Chidanand * 499123002f9SJayanth Dodderi Chidanand * MDCR_EL3.SDD: Set to one to disable AArch64 Secure self-hosted debug. 500123002f9SJayanth Dodderi Chidanand * Debug exceptions, other than Breakpoint Instruction exceptions, are 501123002f9SJayanth Dodderi Chidanand * disabled from all ELs in Secure state. 502123002f9SJayanth Dodderi Chidanand * 503123002f9SJayanth Dodderi Chidanand * MDCR_EL3.SPD32: Set to 0b10 to disable AArch32 Secure self-hosted 504123002f9SJayanth Dodderi Chidanand * privileged debug from S-EL1. 505123002f9SJayanth Dodderi Chidanand * 506123002f9SJayanth Dodderi Chidanand * MDCR_EL3.TDOSA: Set to zero so that EL2 and EL2 System register 507123002f9SJayanth Dodderi Chidanand * access to the powerdown debug registers do not trap to EL3. 508123002f9SJayanth Dodderi Chidanand * 509123002f9SJayanth Dodderi Chidanand * MDCR_EL3.TDA: Set to zero to allow EL0, EL1 and EL2 access to the 510123002f9SJayanth Dodderi Chidanand * debug registers, other than those registers that are controlled by 511123002f9SJayanth Dodderi Chidanand * MDCR_EL3.TDOSA. 512123002f9SJayanth Dodderi Chidanand */ 513123002f9SJayanth Dodderi Chidanand mdcr_el3 |= ((MDCR_SDD_BIT | MDCR_SPD32(MDCR_SPD32_DISABLE)) 514123002f9SJayanth Dodderi Chidanand & ~(MDCR_TDA_BIT | MDCR_TDOSA_BIT)) ; 515123002f9SJayanth Dodderi Chidanand write_ctx_reg(state, CTX_MDCR_EL3, mdcr_el3); 516123002f9SJayanth Dodderi Chidanand 517123002f9SJayanth Dodderi Chidanand /* 518123002f9SJayanth Dodderi Chidanand * Configure MDCR_EL3 register as applicable for each world 519123002f9SJayanth Dodderi Chidanand * (NS/Secure/Realm) context. 520123002f9SJayanth Dodderi Chidanand */ 521123002f9SJayanth Dodderi Chidanand manage_extensions_common(ctx); 522123002f9SJayanth Dodderi Chidanand 523532ed618SSoby Mathew /* 524532ed618SSoby Mathew * Store the X0-X7 value from the entrypoint into the context 525532ed618SSoby Mathew * Use memcpy as we are in control of the layout of the structures 526532ed618SSoby Mathew */ 527532ed618SSoby Mathew gp_regs = get_gpregs_ctx(ctx); 528532ed618SSoby Mathew memcpy(gp_regs, (void *)&ep->args, sizeof(aapcs64_params_t)); 529532ed618SSoby Mathew } 530532ed618SSoby Mathew 531532ed618SSoby Mathew /******************************************************************************* 5322bbad1d1SZelalem Aweke * Context management library initialization routine. This library is used by 5332bbad1d1SZelalem Aweke * runtime services to share pointers to 'cpu_context' structures for secure 5342bbad1d1SZelalem Aweke * non-secure and realm states. Management of the structures and their associated 5352bbad1d1SZelalem Aweke * memory is not done by the context management library e.g. the PSCI service 5362bbad1d1SZelalem Aweke * manages the cpu context used for entry from and exit to the non-secure state. 5372bbad1d1SZelalem Aweke * The Secure payload dispatcher service manages the context(s) corresponding to 5382bbad1d1SZelalem Aweke * the secure state. It also uses this library to get access to the non-secure 5392bbad1d1SZelalem Aweke * state cpu context pointers. 5402bbad1d1SZelalem Aweke * Lastly, this library provides the API to make SP_EL3 point to the cpu context 5412bbad1d1SZelalem Aweke * which will be used for programming an entry into a lower EL. The same context 5422bbad1d1SZelalem Aweke * will be used to save state upon exception entry from that EL. 5432bbad1d1SZelalem Aweke ******************************************************************************/ 5442bbad1d1SZelalem Aweke void __init cm_init(void) 5452bbad1d1SZelalem Aweke { 5462bbad1d1SZelalem Aweke /* 5471b491eeaSElyes Haouas * The context management library has only global data to initialize, but 5482bbad1d1SZelalem Aweke * that will be done when the BSS is zeroed out. 5492bbad1d1SZelalem Aweke */ 5502bbad1d1SZelalem Aweke } 5512bbad1d1SZelalem Aweke 5522bbad1d1SZelalem Aweke /******************************************************************************* 5532bbad1d1SZelalem Aweke * This is the high-level function used to initialize the cpu_context 'ctx' for 5542bbad1d1SZelalem Aweke * first use. It performs initializations that are common to all security states 5552bbad1d1SZelalem Aweke * and initializations specific to the security state specified in 'ep' 5562bbad1d1SZelalem Aweke ******************************************************************************/ 5572bbad1d1SZelalem Aweke void cm_setup_context(cpu_context_t *ctx, const entry_point_info_t *ep) 5582bbad1d1SZelalem Aweke { 5592bbad1d1SZelalem Aweke unsigned int security_state; 5602bbad1d1SZelalem Aweke 5612bbad1d1SZelalem Aweke assert(ctx != NULL); 5622bbad1d1SZelalem Aweke 5632bbad1d1SZelalem Aweke /* 5642bbad1d1SZelalem Aweke * Perform initializations that are common 5652bbad1d1SZelalem Aweke * to all security states 5662bbad1d1SZelalem Aweke */ 5672bbad1d1SZelalem Aweke setup_context_common(ctx, ep); 5682bbad1d1SZelalem Aweke 5692bbad1d1SZelalem Aweke security_state = GET_SECURITY_STATE(ep->h.attr); 5702bbad1d1SZelalem Aweke 5712bbad1d1SZelalem Aweke /* Perform security state specific initializations */ 5722bbad1d1SZelalem Aweke switch (security_state) { 5732bbad1d1SZelalem Aweke case SECURE: 5742bbad1d1SZelalem Aweke setup_secure_context(ctx, ep); 5752bbad1d1SZelalem Aweke break; 5762bbad1d1SZelalem Aweke #if ENABLE_RME 5772bbad1d1SZelalem Aweke case REALM: 5782bbad1d1SZelalem Aweke setup_realm_context(ctx, ep); 5792bbad1d1SZelalem Aweke break; 5802bbad1d1SZelalem Aweke #endif 5812bbad1d1SZelalem Aweke case NON_SECURE: 5822bbad1d1SZelalem Aweke setup_ns_context(ctx, ep); 5832bbad1d1SZelalem Aweke break; 5842bbad1d1SZelalem Aweke default: 5852bbad1d1SZelalem Aweke ERROR("Invalid security state\n"); 5862bbad1d1SZelalem Aweke panic(); 5872bbad1d1SZelalem Aweke break; 5882bbad1d1SZelalem Aweke } 5892bbad1d1SZelalem Aweke } 5902bbad1d1SZelalem Aweke 5912bbad1d1SZelalem Aweke /******************************************************************************* 59224a70738SBoyan Karatotev * Enable architecture extensions for EL3 execution. This function only updates 59324a70738SBoyan Karatotev * registers in-place which are expected to either never change or be 59424a70738SBoyan Karatotev * overwritten by el3_exit. 59524a70738SBoyan Karatotev ******************************************************************************/ 59624a70738SBoyan Karatotev #if IMAGE_BL31 59724a70738SBoyan Karatotev void cm_manage_extensions_el3(void) 59824a70738SBoyan Karatotev { 5994085a02cSBoyan Karatotev if (is_feat_amu_supported()) { 6004085a02cSBoyan Karatotev amu_init_el3(); 6014085a02cSBoyan Karatotev } 6024085a02cSBoyan Karatotev 60360d330dcSBoyan Karatotev if (is_feat_sme_supported()) { 60460d330dcSBoyan Karatotev sme_init_el3(); 60560d330dcSBoyan Karatotev } 60660d330dcSBoyan Karatotev 60760d330dcSBoyan Karatotev pmuv3_init_el3(); 60824a70738SBoyan Karatotev } 60924a70738SBoyan Karatotev #endif /* IMAGE_BL31 */ 61024a70738SBoyan Karatotev 6114087ed6cSJayanth Dodderi Chidanand /****************************************************************************** 6124087ed6cSJayanth Dodderi Chidanand * Function to initialise the registers with the RESET values in the context 6134087ed6cSJayanth Dodderi Chidanand * memory, which are maintained per world. 6144087ed6cSJayanth Dodderi Chidanand ******************************************************************************/ 6154087ed6cSJayanth Dodderi Chidanand #if IMAGE_BL31 6164087ed6cSJayanth Dodderi Chidanand void cm_el3_arch_init_per_world(per_world_context_t *per_world_ctx) 6174087ed6cSJayanth Dodderi Chidanand { 6184087ed6cSJayanth Dodderi Chidanand /* 6194087ed6cSJayanth Dodderi Chidanand * Initialise CPTR_EL3, setting all fields rather than relying on hw. 6204087ed6cSJayanth Dodderi Chidanand * 6214087ed6cSJayanth Dodderi Chidanand * CPTR_EL3.TFP: Set to zero so that accesses to the V- or Z- registers 6224087ed6cSJayanth Dodderi Chidanand * by Advanced SIMD, floating-point or SVE instructions (if 6234087ed6cSJayanth Dodderi Chidanand * implemented) do not trap to EL3. 6244087ed6cSJayanth Dodderi Chidanand * 6254087ed6cSJayanth Dodderi Chidanand * CPTR_EL3.TCPAC: Set to zero so that accesses to CPACR_EL1, 6264087ed6cSJayanth Dodderi Chidanand * CPTR_EL2,CPACR, or HCPTR do not trap to EL3. 6274087ed6cSJayanth Dodderi Chidanand */ 6284087ed6cSJayanth Dodderi Chidanand uint64_t cptr_el3 = CPTR_EL3_RESET_VAL & ~(TCPAC_BIT | TFP_BIT); 629ac4f6aafSArvind Ram Prakash 6304087ed6cSJayanth Dodderi Chidanand per_world_ctx->ctx_cptr_el3 = cptr_el3; 631ac4f6aafSArvind Ram Prakash 632ac4f6aafSArvind Ram Prakash /* 633ac4f6aafSArvind Ram Prakash * Initialize MPAM3_EL3 to its default reset value 634ac4f6aafSArvind Ram Prakash * 635ac4f6aafSArvind Ram Prakash * MPAM3_EL3_RESET_VAL sets the MPAM3_EL3.TRAPLOWER bit that forces 636ac4f6aafSArvind Ram Prakash * all lower ELn MPAM3_EL3 register access to, trap to EL3 637ac4f6aafSArvind Ram Prakash */ 638ac4f6aafSArvind Ram Prakash 639ac4f6aafSArvind Ram Prakash per_world_ctx->ctx_mpam3_el3 = MPAM3_EL3_RESET_VAL; 6404087ed6cSJayanth Dodderi Chidanand } 6414087ed6cSJayanth Dodderi Chidanand #endif /* IMAGE_BL31 */ 6424087ed6cSJayanth Dodderi Chidanand 64324a70738SBoyan Karatotev /******************************************************************************* 644461c0a5dSElizabeth Ho * Initialise per_world_context for Non-Secure world. 645461c0a5dSElizabeth Ho * This function enables the architecture extensions, which have same value 646461c0a5dSElizabeth Ho * across the cores for the non-secure world. 647461c0a5dSElizabeth Ho ******************************************************************************/ 648461c0a5dSElizabeth Ho #if IMAGE_BL31 649461c0a5dSElizabeth Ho void manage_extensions_nonsecure_per_world(void) 650461c0a5dSElizabeth Ho { 6514087ed6cSJayanth Dodderi Chidanand cm_el3_arch_init_per_world(&per_world_context[CPU_CONTEXT_NS]); 6524087ed6cSJayanth Dodderi Chidanand 653461c0a5dSElizabeth Ho if (is_feat_sme_supported()) { 654461c0a5dSElizabeth Ho sme_enable_per_world(&per_world_context[CPU_CONTEXT_NS]); 655461c0a5dSElizabeth Ho } 656461c0a5dSElizabeth Ho 657461c0a5dSElizabeth Ho if (is_feat_sve_supported()) { 658461c0a5dSElizabeth Ho sve_enable_per_world(&per_world_context[CPU_CONTEXT_NS]); 659461c0a5dSElizabeth Ho } 660461c0a5dSElizabeth Ho 661461c0a5dSElizabeth Ho if (is_feat_amu_supported()) { 662461c0a5dSElizabeth Ho amu_enable_per_world(&per_world_context[CPU_CONTEXT_NS]); 663461c0a5dSElizabeth Ho } 664461c0a5dSElizabeth Ho 665461c0a5dSElizabeth Ho if (is_feat_sys_reg_trace_supported()) { 666461c0a5dSElizabeth Ho sys_reg_trace_enable_per_world(&per_world_context[CPU_CONTEXT_NS]); 667461c0a5dSElizabeth Ho } 668ac4f6aafSArvind Ram Prakash 669ac4f6aafSArvind Ram Prakash if (is_feat_mpam_supported()) { 670ac4f6aafSArvind Ram Prakash mpam_enable_per_world(&per_world_context[CPU_CONTEXT_NS]); 671ac4f6aafSArvind Ram Prakash } 672461c0a5dSElizabeth Ho } 673461c0a5dSElizabeth Ho #endif /* IMAGE_BL31 */ 674461c0a5dSElizabeth Ho 675461c0a5dSElizabeth Ho /******************************************************************************* 676461c0a5dSElizabeth Ho * Initialise per_world_context for Secure world. 677461c0a5dSElizabeth Ho * This function enables the architecture extensions, which have same value 678461c0a5dSElizabeth Ho * across the cores for the secure world. 679461c0a5dSElizabeth Ho ******************************************************************************/ 680461c0a5dSElizabeth Ho static void manage_extensions_secure_per_world(void) 681461c0a5dSElizabeth Ho { 682461c0a5dSElizabeth Ho #if IMAGE_BL31 6834087ed6cSJayanth Dodderi Chidanand cm_el3_arch_init_per_world(&per_world_context[CPU_CONTEXT_SECURE]); 6844087ed6cSJayanth Dodderi Chidanand 685461c0a5dSElizabeth Ho if (is_feat_sme_supported()) { 686461c0a5dSElizabeth Ho 687461c0a5dSElizabeth Ho if (ENABLE_SME_FOR_SWD) { 688461c0a5dSElizabeth Ho /* 689461c0a5dSElizabeth Ho * Enable SME, SVE, FPU/SIMD in secure context, SPM must ensure 690461c0a5dSElizabeth Ho * SME, SVE, and FPU/SIMD context properly managed. 691461c0a5dSElizabeth Ho */ 692461c0a5dSElizabeth Ho sme_enable_per_world(&per_world_context[CPU_CONTEXT_SECURE]); 693461c0a5dSElizabeth Ho } else { 694461c0a5dSElizabeth Ho /* 695461c0a5dSElizabeth Ho * Disable SME, SVE, FPU/SIMD in secure context so non-secure 696461c0a5dSElizabeth Ho * world can safely use the associated registers. 697461c0a5dSElizabeth Ho */ 698461c0a5dSElizabeth Ho sme_disable_per_world(&per_world_context[CPU_CONTEXT_SECURE]); 699461c0a5dSElizabeth Ho } 700461c0a5dSElizabeth Ho } 701461c0a5dSElizabeth Ho if (is_feat_sve_supported()) { 702461c0a5dSElizabeth Ho if (ENABLE_SVE_FOR_SWD) { 703461c0a5dSElizabeth Ho /* 704461c0a5dSElizabeth Ho * Enable SVE and FPU in secure context, SPM must ensure 705461c0a5dSElizabeth Ho * that the SVE and FPU register contexts are properly managed. 706461c0a5dSElizabeth Ho */ 707461c0a5dSElizabeth Ho sve_enable_per_world(&per_world_context[CPU_CONTEXT_SECURE]); 708461c0a5dSElizabeth Ho } else { 709461c0a5dSElizabeth Ho /* 710461c0a5dSElizabeth Ho * Disable SVE and FPU in secure context so non-secure world 711461c0a5dSElizabeth Ho * can safely use them. 712461c0a5dSElizabeth Ho */ 713461c0a5dSElizabeth Ho sve_disable_per_world(&per_world_context[CPU_CONTEXT_SECURE]); 714461c0a5dSElizabeth Ho } 715461c0a5dSElizabeth Ho } 716461c0a5dSElizabeth Ho 717461c0a5dSElizabeth Ho /* NS can access this but Secure shouldn't */ 718461c0a5dSElizabeth Ho if (is_feat_sys_reg_trace_supported()) { 719461c0a5dSElizabeth Ho sys_reg_trace_disable_per_world(&per_world_context[CPU_CONTEXT_SECURE]); 720461c0a5dSElizabeth Ho } 721461c0a5dSElizabeth Ho 722461c0a5dSElizabeth Ho has_secure_perworld_init = true; 723461c0a5dSElizabeth Ho #endif /* IMAGE_BL31 */ 724461c0a5dSElizabeth Ho } 725461c0a5dSElizabeth Ho 726461c0a5dSElizabeth Ho /******************************************************************************* 727123002f9SJayanth Dodderi Chidanand * Enable architecture extensions on first entry to Non-secure world only 728123002f9SJayanth Dodderi Chidanand * and disable for secure world. 729123002f9SJayanth Dodderi Chidanand * 730123002f9SJayanth Dodderi Chidanand * NOTE: Arch features which have been provided with the capability of getting 731123002f9SJayanth Dodderi Chidanand * enabled only for non-secure world and being disabled for secure world are 732123002f9SJayanth Dodderi Chidanand * grouped here, as the MDCR_EL3 context value remains same across the worlds. 733123002f9SJayanth Dodderi Chidanand ******************************************************************************/ 734123002f9SJayanth Dodderi Chidanand static void manage_extensions_common(cpu_context_t *ctx) 735123002f9SJayanth Dodderi Chidanand { 736123002f9SJayanth Dodderi Chidanand #if IMAGE_BL31 737123002f9SJayanth Dodderi Chidanand if (is_feat_spe_supported()) { 738123002f9SJayanth Dodderi Chidanand /* 739123002f9SJayanth Dodderi Chidanand * Enable FEAT_SPE for Non-Secure and prohibit for Secure state. 740123002f9SJayanth Dodderi Chidanand */ 741123002f9SJayanth Dodderi Chidanand spe_enable(ctx); 742123002f9SJayanth Dodderi Chidanand } 743123002f9SJayanth Dodderi Chidanand 744123002f9SJayanth Dodderi Chidanand if (is_feat_trbe_supported()) { 745123002f9SJayanth Dodderi Chidanand /* 746a822a228SManish Pandey * Enable FEAT_TRBE for Non-Secure and prohibit for Secure and 747123002f9SJayanth Dodderi Chidanand * Realm state. 748123002f9SJayanth Dodderi Chidanand */ 749123002f9SJayanth Dodderi Chidanand trbe_enable(ctx); 750123002f9SJayanth Dodderi Chidanand } 751123002f9SJayanth Dodderi Chidanand 752123002f9SJayanth Dodderi Chidanand if (is_feat_trf_supported()) { 753123002f9SJayanth Dodderi Chidanand /* 754a822a228SManish Pandey * Enable FEAT_TRF for Non-Secure and prohibit for Secure state. 755123002f9SJayanth Dodderi Chidanand */ 756123002f9SJayanth Dodderi Chidanand trf_enable(ctx); 757123002f9SJayanth Dodderi Chidanand } 758123002f9SJayanth Dodderi Chidanand 759123002f9SJayanth Dodderi Chidanand if (is_feat_brbe_supported()) { 760123002f9SJayanth Dodderi Chidanand /* 761a822a228SManish Pandey * Enable FEAT_BRBE for Non-Secure and prohibit for Secure state. 762123002f9SJayanth Dodderi Chidanand */ 763123002f9SJayanth Dodderi Chidanand brbe_enable(ctx); 764123002f9SJayanth Dodderi Chidanand } 765123002f9SJayanth Dodderi Chidanand #endif /* IMAGE_BL31 */ 766123002f9SJayanth Dodderi Chidanand } 767123002f9SJayanth Dodderi Chidanand 768123002f9SJayanth Dodderi Chidanand /******************************************************************************* 76924a70738SBoyan Karatotev * Enable architecture extensions on first entry to Non-secure world. 77024a70738SBoyan Karatotev ******************************************************************************/ 77124a70738SBoyan Karatotev static void manage_extensions_nonsecure(cpu_context_t *ctx) 77224a70738SBoyan Karatotev { 77324a70738SBoyan Karatotev #if IMAGE_BL31 7744085a02cSBoyan Karatotev if (is_feat_amu_supported()) { 7754085a02cSBoyan Karatotev amu_enable(ctx); 7764085a02cSBoyan Karatotev } 7774085a02cSBoyan Karatotev 77860d330dcSBoyan Karatotev if (is_feat_sme_supported()) { 77960d330dcSBoyan Karatotev sme_enable(ctx); 78060d330dcSBoyan Karatotev } 78160d330dcSBoyan Karatotev 78283271d5aSArvind Ram Prakash if (is_feat_debugv8p9_supported()) { 78383271d5aSArvind Ram Prakash debugv8p9_extended_bp_wp_enable(ctx); 78483271d5aSArvind Ram Prakash } 78583271d5aSArvind Ram Prakash 786c73686a1SBoyan Karatotev pmuv3_enable(ctx); 78724a70738SBoyan Karatotev #endif /* IMAGE_BL31 */ 78824a70738SBoyan Karatotev } 78924a70738SBoyan Karatotev 790b48bd790SBoyan Karatotev /* TODO: move to lib/extensions/pauth when it has been ported to FEAT_STATE */ 791b48bd790SBoyan Karatotev static __unused void enable_pauth_el2(void) 792b48bd790SBoyan Karatotev { 793b48bd790SBoyan Karatotev u_register_t hcr_el2 = read_hcr_el2(); 794b48bd790SBoyan Karatotev /* 795b48bd790SBoyan Karatotev * For Armv8.3 pointer authentication feature, disable traps to EL2 when 796b48bd790SBoyan Karatotev * accessing key registers or using pointer authentication instructions 797b48bd790SBoyan Karatotev * from lower ELs. 798b48bd790SBoyan Karatotev */ 799b48bd790SBoyan Karatotev hcr_el2 |= (HCR_API_BIT | HCR_APK_BIT); 800b48bd790SBoyan Karatotev 801b48bd790SBoyan Karatotev write_hcr_el2(hcr_el2); 802b48bd790SBoyan Karatotev } 803b48bd790SBoyan Karatotev 804183329a5SArvind Ram Prakash #if INIT_UNUSED_NS_EL2 80524a70738SBoyan Karatotev /******************************************************************************* 80624a70738SBoyan Karatotev * Enable architecture extensions in-place at EL2 on first entry to Non-secure 80724a70738SBoyan Karatotev * world when EL2 is empty and unused. 80824a70738SBoyan Karatotev ******************************************************************************/ 80924a70738SBoyan Karatotev static void manage_extensions_nonsecure_el2_unused(void) 81024a70738SBoyan Karatotev { 81124a70738SBoyan Karatotev #if IMAGE_BL31 81260d330dcSBoyan Karatotev if (is_feat_spe_supported()) { 81360d330dcSBoyan Karatotev spe_init_el2_unused(); 81460d330dcSBoyan Karatotev } 81560d330dcSBoyan Karatotev 8164085a02cSBoyan Karatotev if (is_feat_amu_supported()) { 8174085a02cSBoyan Karatotev amu_init_el2_unused(); 8184085a02cSBoyan Karatotev } 8194085a02cSBoyan Karatotev 82060d330dcSBoyan Karatotev if (is_feat_mpam_supported()) { 82160d330dcSBoyan Karatotev mpam_init_el2_unused(); 82260d330dcSBoyan Karatotev } 82360d330dcSBoyan Karatotev 82460d330dcSBoyan Karatotev if (is_feat_trbe_supported()) { 82560d330dcSBoyan Karatotev trbe_init_el2_unused(); 82660d330dcSBoyan Karatotev } 82760d330dcSBoyan Karatotev 82860d330dcSBoyan Karatotev if (is_feat_sys_reg_trace_supported()) { 82960d330dcSBoyan Karatotev sys_reg_trace_init_el2_unused(); 83060d330dcSBoyan Karatotev } 83160d330dcSBoyan Karatotev 83260d330dcSBoyan Karatotev if (is_feat_trf_supported()) { 83360d330dcSBoyan Karatotev trf_init_el2_unused(); 83460d330dcSBoyan Karatotev } 83560d330dcSBoyan Karatotev 836c73686a1SBoyan Karatotev pmuv3_init_el2_unused(); 83760d330dcSBoyan Karatotev 83860d330dcSBoyan Karatotev if (is_feat_sve_supported()) { 83960d330dcSBoyan Karatotev sve_init_el2_unused(); 84060d330dcSBoyan Karatotev } 84160d330dcSBoyan Karatotev 84260d330dcSBoyan Karatotev if (is_feat_sme_supported()) { 84360d330dcSBoyan Karatotev sme_init_el2_unused(); 84460d330dcSBoyan Karatotev } 845b48bd790SBoyan Karatotev 846b48bd790SBoyan Karatotev #if ENABLE_PAUTH 847b48bd790SBoyan Karatotev enable_pauth_el2(); 848b48bd790SBoyan Karatotev #endif /* ENABLE_PAUTH */ 84924a70738SBoyan Karatotev #endif /* IMAGE_BL31 */ 85024a70738SBoyan Karatotev } 851183329a5SArvind Ram Prakash #endif /* INIT_UNUSED_NS_EL2 */ 85224a70738SBoyan Karatotev 85324a70738SBoyan Karatotev /******************************************************************************* 85468ac5ed0SArunachalam Ganapathy * Enable architecture extensions on first entry to Secure world. 85568ac5ed0SArunachalam Ganapathy ******************************************************************************/ 856dc78e62dSjohpow01 static void manage_extensions_secure(cpu_context_t *ctx) 85768ac5ed0SArunachalam Ganapathy { 85868ac5ed0SArunachalam Ganapathy #if IMAGE_BL31 8590d122947SBoyan Karatotev if (is_feat_sme_supported()) { 8600d122947SBoyan Karatotev if (ENABLE_SME_FOR_SWD) { 8610d122947SBoyan Karatotev /* 8620d122947SBoyan Karatotev * Enable SME, SVE, FPU/SIMD in secure context, secure manager 8630d122947SBoyan Karatotev * must ensure SME, SVE, and FPU/SIMD context properly managed. 8640d122947SBoyan Karatotev */ 86560d330dcSBoyan Karatotev sme_init_el3(); 8660d122947SBoyan Karatotev sme_enable(ctx); 8670d122947SBoyan Karatotev } else { 8680d122947SBoyan Karatotev /* 8690d122947SBoyan Karatotev * Disable SME, SVE, FPU/SIMD in secure context so non-secure 8700d122947SBoyan Karatotev * world can safely use the associated registers. 8710d122947SBoyan Karatotev */ 8720d122947SBoyan Karatotev sme_disable(ctx); 8730d122947SBoyan Karatotev } 8740d122947SBoyan Karatotev } 875dc78e62dSjohpow01 #endif /* IMAGE_BL31 */ 87668ac5ed0SArunachalam Ganapathy } 87768ac5ed0SArunachalam Ganapathy 878a6b3643cSChris Kay #if !IMAGE_BL1 87968ac5ed0SArunachalam Ganapathy /******************************************************************************* 880532ed618SSoby Mathew * The following function initializes the cpu_context for a CPU specified by 881532ed618SSoby Mathew * its `cpu_idx` for first use, and sets the initial entrypoint state as 882532ed618SSoby Mathew * specified by the entry_point_info structure. 883532ed618SSoby Mathew ******************************************************************************/ 884532ed618SSoby Mathew void cm_init_context_by_index(unsigned int cpu_idx, 885532ed618SSoby Mathew const entry_point_info_t *ep) 886532ed618SSoby Mathew { 887532ed618SSoby Mathew cpu_context_t *ctx; 888532ed618SSoby Mathew ctx = cm_get_context_by_index(cpu_idx, GET_SECURITY_STATE(ep->h.attr)); 8891634cae8SAntonio Nino Diaz cm_setup_context(ctx, ep); 890532ed618SSoby Mathew } 891a6b3643cSChris Kay #endif /* !IMAGE_BL1 */ 892532ed618SSoby Mathew 893532ed618SSoby Mathew /******************************************************************************* 894532ed618SSoby Mathew * The following function initializes the cpu_context for the current CPU 895532ed618SSoby Mathew * for first use, and sets the initial entrypoint state as specified by the 896532ed618SSoby Mathew * entry_point_info structure. 897532ed618SSoby Mathew ******************************************************************************/ 898532ed618SSoby Mathew void cm_init_my_context(const entry_point_info_t *ep) 899532ed618SSoby Mathew { 900532ed618SSoby Mathew cpu_context_t *ctx; 901532ed618SSoby Mathew ctx = cm_get_context(GET_SECURITY_STATE(ep->h.attr)); 9021634cae8SAntonio Nino Diaz cm_setup_context(ctx, ep); 903532ed618SSoby Mathew } 904532ed618SSoby Mathew 905b48bd790SBoyan Karatotev /* EL2 present but unused, need to disable safely. SCTLR_EL2 can be ignored */ 906183329a5SArvind Ram Prakash static void init_nonsecure_el2_unused(cpu_context_t *ctx) 907b48bd790SBoyan Karatotev { 908183329a5SArvind Ram Prakash #if INIT_UNUSED_NS_EL2 909b48bd790SBoyan Karatotev u_register_t hcr_el2 = HCR_RESET_VAL; 910b48bd790SBoyan Karatotev u_register_t mdcr_el2; 911b48bd790SBoyan Karatotev u_register_t scr_el3; 912b48bd790SBoyan Karatotev 913b48bd790SBoyan Karatotev scr_el3 = read_ctx_reg(get_el3state_ctx(ctx), CTX_SCR_EL3); 914b48bd790SBoyan Karatotev 915b48bd790SBoyan Karatotev /* Set EL2 register width: Set HCR_EL2.RW to match SCR_EL3.RW */ 916b48bd790SBoyan Karatotev if ((scr_el3 & SCR_RW_BIT) != 0U) { 917b48bd790SBoyan Karatotev hcr_el2 |= HCR_RW_BIT; 918b48bd790SBoyan Karatotev } 919b48bd790SBoyan Karatotev 920b48bd790SBoyan Karatotev write_hcr_el2(hcr_el2); 921b48bd790SBoyan Karatotev 922b48bd790SBoyan Karatotev /* 923b48bd790SBoyan Karatotev * Initialise CPTR_EL2 setting all fields rather than relying on the hw. 924b48bd790SBoyan Karatotev * All fields have architecturally UNKNOWN reset values. 925b48bd790SBoyan Karatotev */ 926b48bd790SBoyan Karatotev write_cptr_el2(CPTR_EL2_RESET_VAL); 927b48bd790SBoyan Karatotev 928b48bd790SBoyan Karatotev /* 929b48bd790SBoyan Karatotev * Initialise CNTHCTL_EL2. All fields are architecturally UNKNOWN on 930b48bd790SBoyan Karatotev * reset and are set to zero except for field(s) listed below. 931b48bd790SBoyan Karatotev * 932b48bd790SBoyan Karatotev * CNTHCTL_EL2.EL1PTEN: Set to one to disable traps to Hyp mode of 933b48bd790SBoyan Karatotev * Non-secure EL0 and EL1 accesses to the physical timer registers. 934b48bd790SBoyan Karatotev * 935b48bd790SBoyan Karatotev * CNTHCTL_EL2.EL1PCTEN: Set to one to disable traps to Hyp mode of 936b48bd790SBoyan Karatotev * Non-secure EL0 and EL1 accesses to the physical counter registers. 937b48bd790SBoyan Karatotev */ 938b48bd790SBoyan Karatotev write_cnthctl_el2(CNTHCTL_RESET_VAL | EL1PCEN_BIT | EL1PCTEN_BIT); 939b48bd790SBoyan Karatotev 940b48bd790SBoyan Karatotev /* 941b48bd790SBoyan Karatotev * Initialise CNTVOFF_EL2 to zero as it resets to an architecturally 942b48bd790SBoyan Karatotev * UNKNOWN value. 943b48bd790SBoyan Karatotev */ 944b48bd790SBoyan Karatotev write_cntvoff_el2(0); 945b48bd790SBoyan Karatotev 946b48bd790SBoyan Karatotev /* 947b48bd790SBoyan Karatotev * Set VPIDR_EL2 and VMPIDR_EL2 to match MIDR_EL1 and MPIDR_EL1 948b48bd790SBoyan Karatotev * respectively. 949b48bd790SBoyan Karatotev */ 950b48bd790SBoyan Karatotev write_vpidr_el2(read_midr_el1()); 951b48bd790SBoyan Karatotev write_vmpidr_el2(read_mpidr_el1()); 952b48bd790SBoyan Karatotev 953b48bd790SBoyan Karatotev /* 954b48bd790SBoyan Karatotev * Initialise VTTBR_EL2. All fields are architecturally UNKNOWN on reset. 955b48bd790SBoyan Karatotev * 956b48bd790SBoyan Karatotev * VTTBR_EL2.VMID: Set to zero. Even though EL1&0 stage 2 address 957b48bd790SBoyan Karatotev * translation is disabled, cache maintenance operations depend on the 958b48bd790SBoyan Karatotev * VMID. 959b48bd790SBoyan Karatotev * 960b48bd790SBoyan Karatotev * VTTBR_EL2.BADDR: Set to zero as EL1&0 stage 2 address translation is 961b48bd790SBoyan Karatotev * disabled. 962b48bd790SBoyan Karatotev */ 963b48bd790SBoyan Karatotev write_vttbr_el2(VTTBR_RESET_VAL & 964b48bd790SBoyan Karatotev ~((VTTBR_VMID_MASK << VTTBR_VMID_SHIFT) | 965b48bd790SBoyan Karatotev (VTTBR_BADDR_MASK << VTTBR_BADDR_SHIFT))); 966b48bd790SBoyan Karatotev 967b48bd790SBoyan Karatotev /* 968b48bd790SBoyan Karatotev * Initialise MDCR_EL2, setting all fields rather than relying on hw. 969b48bd790SBoyan Karatotev * Some fields are architecturally UNKNOWN on reset. 970b48bd790SBoyan Karatotev * 971b48bd790SBoyan Karatotev * MDCR_EL2.TDRA: Set to zero so that Non-secure EL0 and EL1 System 972b48bd790SBoyan Karatotev * register accesses to the Debug ROM registers are not trapped to EL2. 973b48bd790SBoyan Karatotev * 974b48bd790SBoyan Karatotev * MDCR_EL2.TDOSA: Set to zero so that Non-secure EL1 System register 975b48bd790SBoyan Karatotev * accesses to the powerdown debug registers are not trapped to EL2. 976b48bd790SBoyan Karatotev * 977b48bd790SBoyan Karatotev * MDCR_EL2.TDA: Set to zero so that System register accesses to the 978b48bd790SBoyan Karatotev * debug registers do not trap to EL2. 979b48bd790SBoyan Karatotev * 980b48bd790SBoyan Karatotev * MDCR_EL2.TDE: Set to zero so that debug exceptions are not routed to 981b48bd790SBoyan Karatotev * EL2. 982b48bd790SBoyan Karatotev */ 983b48bd790SBoyan Karatotev mdcr_el2 = MDCR_EL2_RESET_VAL & 984b48bd790SBoyan Karatotev ~(MDCR_EL2_TDRA_BIT | MDCR_EL2_TDOSA_BIT | MDCR_EL2_TDA_BIT | 985b48bd790SBoyan Karatotev MDCR_EL2_TDE_BIT); 986b48bd790SBoyan Karatotev 987b48bd790SBoyan Karatotev write_mdcr_el2(mdcr_el2); 988b48bd790SBoyan Karatotev 989b48bd790SBoyan Karatotev /* 990b48bd790SBoyan Karatotev * Initialise HSTR_EL2. All fields are architecturally UNKNOWN on reset. 991b48bd790SBoyan Karatotev * 992b48bd790SBoyan Karatotev * HSTR_EL2.T<n>: Set all these fields to zero so that Non-secure EL0 or 993b48bd790SBoyan Karatotev * EL1 accesses to System registers do not trap to EL2. 994b48bd790SBoyan Karatotev */ 995b48bd790SBoyan Karatotev write_hstr_el2(HSTR_EL2_RESET_VAL & ~(HSTR_EL2_T_MASK)); 996b48bd790SBoyan Karatotev 997b48bd790SBoyan Karatotev /* 998b48bd790SBoyan Karatotev * Initialise CNTHP_CTL_EL2. All fields are architecturally UNKNOWN on 999b48bd790SBoyan Karatotev * reset. 1000b48bd790SBoyan Karatotev * 1001b48bd790SBoyan Karatotev * CNTHP_CTL_EL2:ENABLE: Set to zero to disable the EL2 physical timer 1002b48bd790SBoyan Karatotev * and prevent timer interrupts. 1003b48bd790SBoyan Karatotev */ 1004b48bd790SBoyan Karatotev write_cnthp_ctl_el2(CNTHP_CTL_RESET_VAL & ~(CNTHP_CTL_ENABLE_BIT)); 1005b48bd790SBoyan Karatotev 1006b48bd790SBoyan Karatotev manage_extensions_nonsecure_el2_unused(); 1007183329a5SArvind Ram Prakash #endif /* INIT_UNUSED_NS_EL2 */ 1008b48bd790SBoyan Karatotev } 1009b48bd790SBoyan Karatotev 1010532ed618SSoby Mathew /******************************************************************************* 1011c5ea4f8aSZelalem Aweke * Prepare the CPU system registers for first entry into realm, secure, or 1012c5ea4f8aSZelalem Aweke * normal world. 1013532ed618SSoby Mathew * 1014532ed618SSoby Mathew * If execution is requested to EL2 or hyp mode, SCTLR_EL2 is initialized 1015532ed618SSoby Mathew * If execution is requested to non-secure EL1 or svc mode, and the CPU supports 1016532ed618SSoby Mathew * EL2 then EL2 is disabled by configuring all necessary EL2 registers. 1017532ed618SSoby Mathew * For all entries, the EL1 registers are initialized from the cpu_context 1018532ed618SSoby Mathew ******************************************************************************/ 1019532ed618SSoby Mathew void cm_prepare_el3_exit(uint32_t security_state) 1020532ed618SSoby Mathew { 1021da1a4591SJayanth Dodderi Chidanand u_register_t sctlr_el2, scr_el3; 1022532ed618SSoby Mathew cpu_context_t *ctx = cm_get_context(security_state); 1023532ed618SSoby Mathew 1024a0fee747SAntonio Nino Diaz assert(ctx != NULL); 1025532ed618SSoby Mathew 1026532ed618SSoby Mathew if (security_state == NON_SECURE) { 1027ddb615b4SJuan Pablo Conde uint64_t el2_implemented = el_implemented(2); 1028ddb615b4SJuan Pablo Conde 1029f1be00daSLouis Mayencourt scr_el3 = read_ctx_reg(get_el3state_ctx(ctx), 1030a0fee747SAntonio Nino Diaz CTX_SCR_EL3); 1031ddb615b4SJuan Pablo Conde 1032d39b1236SJayanth Dodderi Chidanand if (el2_implemented != EL_IMPL_NONE) { 1033d39b1236SJayanth Dodderi Chidanand 1034ddb615b4SJuan Pablo Conde /* 1035ddb615b4SJuan Pablo Conde * If context is not being used for EL2, initialize 1036ddb615b4SJuan Pablo Conde * HCRX_EL2 with its init value here. 1037ddb615b4SJuan Pablo Conde */ 1038ddb615b4SJuan Pablo Conde if (is_feat_hcx_supported()) { 1039ddb615b4SJuan Pablo Conde write_hcrx_el2(HCRX_EL2_INIT_VAL); 1040ddb615b4SJuan Pablo Conde } 10414a530b4cSJuan Pablo Conde 10424a530b4cSJuan Pablo Conde /* 10434a530b4cSJuan Pablo Conde * Initialize Fine-grained trap registers introduced 10444a530b4cSJuan Pablo Conde * by FEAT_FGT so all traps are initially disabled when 10454a530b4cSJuan Pablo Conde * switching to EL2 or a lower EL, preventing undesired 10464a530b4cSJuan Pablo Conde * behavior. 10474a530b4cSJuan Pablo Conde */ 10484a530b4cSJuan Pablo Conde if (is_feat_fgt_supported()) { 10494a530b4cSJuan Pablo Conde /* 10504a530b4cSJuan Pablo Conde * Initialize HFG*_EL2 registers with a default 10514a530b4cSJuan Pablo Conde * value so legacy systems unaware of FEAT_FGT 10524a530b4cSJuan Pablo Conde * do not get trapped due to their lack of 10534a530b4cSJuan Pablo Conde * initialization for this feature. 10544a530b4cSJuan Pablo Conde */ 10554a530b4cSJuan Pablo Conde write_hfgitr_el2(HFGITR_EL2_INIT_VAL); 10564a530b4cSJuan Pablo Conde write_hfgrtr_el2(HFGRTR_EL2_INIT_VAL); 10574a530b4cSJuan Pablo Conde write_hfgwtr_el2(HFGWTR_EL2_INIT_VAL); 1058ddb615b4SJuan Pablo Conde } 10594a530b4cSJuan Pablo Conde 1060d39b1236SJayanth Dodderi Chidanand /* Condition to ensure EL2 is being used. */ 1061a0fee747SAntonio Nino Diaz if ((scr_el3 & SCR_HCE_BIT) != 0U) { 1062da1a4591SJayanth Dodderi Chidanand /* Initialize SCTLR_EL2 register with reset value. */ 1063da1a4591SJayanth Dodderi Chidanand sctlr_el2 = SCTLR_EL2_RES1; 10645f5d1ed7SLouis Mayencourt #if ERRATA_A75_764081 10655f5d1ed7SLouis Mayencourt /* 1066d39b1236SJayanth Dodderi Chidanand * If workaround of errata 764081 for Cortex-A75 1067d39b1236SJayanth Dodderi Chidanand * is used then set SCTLR_EL2.IESB to enable 1068d39b1236SJayanth Dodderi Chidanand * Implicit Error Synchronization Barrier. 10695f5d1ed7SLouis Mayencourt */ 1070da1a4591SJayanth Dodderi Chidanand sctlr_el2 |= SCTLR_IESB_BIT; 1071da1a4591SJayanth Dodderi Chidanand #endif 1072da1a4591SJayanth Dodderi Chidanand write_sctlr_el2(sctlr_el2); 1073d39b1236SJayanth Dodderi Chidanand } else { 1074d39b1236SJayanth Dodderi Chidanand /* 1075d39b1236SJayanth Dodderi Chidanand * (scr_el3 & SCR_HCE_BIT==0) 1076d39b1236SJayanth Dodderi Chidanand * EL2 implemented but unused. 1077d39b1236SJayanth Dodderi Chidanand */ 1078b48bd790SBoyan Karatotev init_nonsecure_el2_unused(ctx); 1079532ed618SSoby Mathew } 1080532ed618SSoby Mathew } 1081d39b1236SJayanth Dodderi Chidanand } 108217b4c0ddSDimitris Papastamos cm_el1_sysregs_context_restore(security_state); 108317b4c0ddSDimitris Papastamos cm_set_next_eret_context(security_state); 1084532ed618SSoby Mathew } 1085532ed618SSoby Mathew 108628f39f02SMax Shvetsov #if CTX_INCLUDE_EL2_REGS 1087bb7b85a3SAndre Przywara 1088bb7b85a3SAndre Przywara static void el2_sysregs_context_save_fgt(el2_sysregs_t *ctx) 1089bb7b85a3SAndre Przywara { 1090d6af2344SJayanth Dodderi Chidanand write_el2_ctx_fgt(ctx, hdfgrtr_el2, read_hdfgrtr_el2()); 1091bb7b85a3SAndre Przywara if (is_feat_amu_supported()) { 1092d6af2344SJayanth Dodderi Chidanand write_el2_ctx_fgt(ctx, hafgrtr_el2, read_hafgrtr_el2()); 1093bb7b85a3SAndre Przywara } 1094d6af2344SJayanth Dodderi Chidanand write_el2_ctx_fgt(ctx, hdfgwtr_el2, read_hdfgwtr_el2()); 1095d6af2344SJayanth Dodderi Chidanand write_el2_ctx_fgt(ctx, hfgitr_el2, read_hfgitr_el2()); 1096d6af2344SJayanth Dodderi Chidanand write_el2_ctx_fgt(ctx, hfgrtr_el2, read_hfgrtr_el2()); 1097d6af2344SJayanth Dodderi Chidanand write_el2_ctx_fgt(ctx, hfgwtr_el2, read_hfgwtr_el2()); 1098bb7b85a3SAndre Przywara } 1099bb7b85a3SAndre Przywara 1100bb7b85a3SAndre Przywara static void el2_sysregs_context_restore_fgt(el2_sysregs_t *ctx) 1101bb7b85a3SAndre Przywara { 1102d6af2344SJayanth Dodderi Chidanand write_hdfgrtr_el2(read_el2_ctx_fgt(ctx, hdfgrtr_el2)); 1103bb7b85a3SAndre Przywara if (is_feat_amu_supported()) { 1104d6af2344SJayanth Dodderi Chidanand write_hafgrtr_el2(read_el2_ctx_fgt(ctx, hafgrtr_el2)); 1105bb7b85a3SAndre Przywara } 1106d6af2344SJayanth Dodderi Chidanand write_hdfgwtr_el2(read_el2_ctx_fgt(ctx, hdfgwtr_el2)); 1107d6af2344SJayanth Dodderi Chidanand write_hfgitr_el2(read_el2_ctx_fgt(ctx, hfgitr_el2)); 1108d6af2344SJayanth Dodderi Chidanand write_hfgrtr_el2(read_el2_ctx_fgt(ctx, hfgrtr_el2)); 1109d6af2344SJayanth Dodderi Chidanand write_hfgwtr_el2(read_el2_ctx_fgt(ctx, hfgwtr_el2)); 1110bb7b85a3SAndre Przywara } 1111bb7b85a3SAndre Przywara 11127d930c7eSJayanth Dodderi Chidanand static void el2_sysregs_context_save_mpam(el2_sysregs_t *ctx) 11139448f2b8SAndre Przywara { 11149448f2b8SAndre Przywara u_register_t mpam_idr = read_mpamidr_el1(); 11159448f2b8SAndre Przywara 11167d930c7eSJayanth Dodderi Chidanand write_el2_ctx_mpam(ctx, mpam2_el2, read_mpam2_el2()); 11179448f2b8SAndre Przywara 11189448f2b8SAndre Przywara /* 11199448f2b8SAndre Przywara * The context registers that we intend to save would be part of the 11209448f2b8SAndre Przywara * PE's system register frame only if MPAMIDR_EL1.HAS_HCR == 1. 11219448f2b8SAndre Przywara */ 11229448f2b8SAndre Przywara if ((mpam_idr & MPAMIDR_HAS_HCR_BIT) == 0U) { 11239448f2b8SAndre Przywara return; 11249448f2b8SAndre Przywara } 11259448f2b8SAndre Przywara 11269448f2b8SAndre Przywara /* 11279448f2b8SAndre Przywara * MPAMHCR_EL2, MPAMVPMV_EL2 and MPAMVPM0_EL2 are always present if 11289448f2b8SAndre Przywara * MPAMIDR_HAS_HCR_BIT == 1. 11299448f2b8SAndre Przywara */ 11307d930c7eSJayanth Dodderi Chidanand write_el2_ctx_mpam(ctx, mpamhcr_el2, read_mpamhcr_el2()); 11317d930c7eSJayanth Dodderi Chidanand write_el2_ctx_mpam(ctx, mpamvpm0_el2, read_mpamvpm0_el2()); 11327d930c7eSJayanth Dodderi Chidanand write_el2_ctx_mpam(ctx, mpamvpmv_el2, read_mpamvpmv_el2()); 11339448f2b8SAndre Przywara 11349448f2b8SAndre Przywara /* 11359448f2b8SAndre Przywara * The number of MPAMVPM registers is implementation defined, their 11369448f2b8SAndre Przywara * number is stored in the MPAMIDR_EL1 register. 11379448f2b8SAndre Przywara */ 11389448f2b8SAndre Przywara switch ((mpam_idr >> MPAMIDR_EL1_VPMR_MAX_SHIFT) & MPAMIDR_EL1_VPMR_MAX_MASK) { 11399448f2b8SAndre Przywara case 7: 11407d930c7eSJayanth Dodderi Chidanand write_el2_ctx_mpam(ctx, mpamvpm7_el2, read_mpamvpm7_el2()); 11419448f2b8SAndre Przywara __fallthrough; 11429448f2b8SAndre Przywara case 6: 11437d930c7eSJayanth Dodderi Chidanand write_el2_ctx_mpam(ctx, mpamvpm6_el2, read_mpamvpm6_el2()); 11449448f2b8SAndre Przywara __fallthrough; 11459448f2b8SAndre Przywara case 5: 11467d930c7eSJayanth Dodderi Chidanand write_el2_ctx_mpam(ctx, mpamvpm5_el2, read_mpamvpm5_el2()); 11479448f2b8SAndre Przywara __fallthrough; 11489448f2b8SAndre Przywara case 4: 11497d930c7eSJayanth Dodderi Chidanand write_el2_ctx_mpam(ctx, mpamvpm4_el2, read_mpamvpm4_el2()); 11509448f2b8SAndre Przywara __fallthrough; 11519448f2b8SAndre Przywara case 3: 11527d930c7eSJayanth Dodderi Chidanand write_el2_ctx_mpam(ctx, mpamvpm3_el2, read_mpamvpm3_el2()); 11539448f2b8SAndre Przywara __fallthrough; 11549448f2b8SAndre Przywara case 2: 11557d930c7eSJayanth Dodderi Chidanand write_el2_ctx_mpam(ctx, mpamvpm2_el2, read_mpamvpm2_el2()); 11569448f2b8SAndre Przywara __fallthrough; 11579448f2b8SAndre Przywara case 1: 11587d930c7eSJayanth Dodderi Chidanand write_el2_ctx_mpam(ctx, mpamvpm1_el2, read_mpamvpm1_el2()); 11599448f2b8SAndre Przywara break; 11609448f2b8SAndre Przywara } 11619448f2b8SAndre Przywara } 11629448f2b8SAndre Przywara 11637d930c7eSJayanth Dodderi Chidanand static void el2_sysregs_context_restore_mpam(el2_sysregs_t *ctx) 11649448f2b8SAndre Przywara { 11659448f2b8SAndre Przywara u_register_t mpam_idr = read_mpamidr_el1(); 11669448f2b8SAndre Przywara 11677d930c7eSJayanth Dodderi Chidanand write_mpam2_el2(read_el2_ctx_mpam(ctx, mpam2_el2)); 11689448f2b8SAndre Przywara 11699448f2b8SAndre Przywara if ((mpam_idr & MPAMIDR_HAS_HCR_BIT) == 0U) { 11709448f2b8SAndre Przywara return; 11719448f2b8SAndre Przywara } 11729448f2b8SAndre Przywara 11737d930c7eSJayanth Dodderi Chidanand write_mpamhcr_el2(read_el2_ctx_mpam(ctx, mpamhcr_el2)); 11747d930c7eSJayanth Dodderi Chidanand write_mpamvpm0_el2(read_el2_ctx_mpam(ctx, mpamvpm0_el2)); 11757d930c7eSJayanth Dodderi Chidanand write_mpamvpmv_el2(read_el2_ctx_mpam(ctx, mpamvpmv_el2)); 11769448f2b8SAndre Przywara 11779448f2b8SAndre Przywara switch ((mpam_idr >> MPAMIDR_EL1_VPMR_MAX_SHIFT) & MPAMIDR_EL1_VPMR_MAX_MASK) { 11789448f2b8SAndre Przywara case 7: 11797d930c7eSJayanth Dodderi Chidanand write_mpamvpm7_el2(read_el2_ctx_mpam(ctx, mpamvpm7_el2)); 11809448f2b8SAndre Przywara __fallthrough; 11819448f2b8SAndre Przywara case 6: 11827d930c7eSJayanth Dodderi Chidanand write_mpamvpm6_el2(read_el2_ctx_mpam(ctx, mpamvpm6_el2)); 11839448f2b8SAndre Przywara __fallthrough; 11849448f2b8SAndre Przywara case 5: 11857d930c7eSJayanth Dodderi Chidanand write_mpamvpm5_el2(read_el2_ctx_mpam(ctx, mpamvpm5_el2)); 11869448f2b8SAndre Przywara __fallthrough; 11879448f2b8SAndre Przywara case 4: 11887d930c7eSJayanth Dodderi Chidanand write_mpamvpm4_el2(read_el2_ctx_mpam(ctx, mpamvpm4_el2)); 11899448f2b8SAndre Przywara __fallthrough; 11909448f2b8SAndre Przywara case 3: 11917d930c7eSJayanth Dodderi Chidanand write_mpamvpm3_el2(read_el2_ctx_mpam(ctx, mpamvpm3_el2)); 11929448f2b8SAndre Przywara __fallthrough; 11939448f2b8SAndre Przywara case 2: 11947d930c7eSJayanth Dodderi Chidanand write_mpamvpm2_el2(read_el2_ctx_mpam(ctx, mpamvpm2_el2)); 11959448f2b8SAndre Przywara __fallthrough; 11969448f2b8SAndre Przywara case 1: 11977d930c7eSJayanth Dodderi Chidanand write_mpamvpm1_el2(read_el2_ctx_mpam(ctx, mpamvpm1_el2)); 11989448f2b8SAndre Przywara break; 11999448f2b8SAndre Przywara } 12009448f2b8SAndre Przywara } 12019448f2b8SAndre Przywara 1202937d6fdbSManish Pandey /* --------------------------------------------------------------------------- 1203937d6fdbSManish Pandey * The following registers are not added: 1204937d6fdbSManish Pandey * ICH_AP0R<n>_EL2 1205937d6fdbSManish Pandey * ICH_AP1R<n>_EL2 1206937d6fdbSManish Pandey * ICH_LR<n>_EL2 1207937d6fdbSManish Pandey * 1208937d6fdbSManish Pandey * NOTE: For a system with S-EL2 present but not enabled, accessing 1209937d6fdbSManish Pandey * ICC_SRE_EL2 is undefined from EL3. To workaround this change the 1210937d6fdbSManish Pandey * SCR_EL3.NS = 1 before accessing this register. 1211937d6fdbSManish Pandey * --------------------------------------------------------------------------- 1212937d6fdbSManish Pandey */ 1213937d6fdbSManish Pandey static void el2_sysregs_context_save_gic(el2_sysregs_t *ctx) 1214937d6fdbSManish Pandey { 1215937d6fdbSManish Pandey #if defined(SPD_spmd) && SPMD_SPM_AT_SEL2 1216d6af2344SJayanth Dodderi Chidanand write_el2_ctx_common(ctx, icc_sre_el2, read_icc_sre_el2()); 1217937d6fdbSManish Pandey #else 1218937d6fdbSManish Pandey u_register_t scr_el3 = read_scr_el3(); 1219937d6fdbSManish Pandey write_scr_el3(scr_el3 | SCR_NS_BIT); 1220937d6fdbSManish Pandey isb(); 1221937d6fdbSManish Pandey 1222d6af2344SJayanth Dodderi Chidanand write_el2_ctx_common(ctx, icc_sre_el2, read_icc_sre_el2()); 1223937d6fdbSManish Pandey 1224937d6fdbSManish Pandey write_scr_el3(scr_el3); 1225937d6fdbSManish Pandey isb(); 1226937d6fdbSManish Pandey #endif 1227d6af2344SJayanth Dodderi Chidanand write_el2_ctx_common(ctx, ich_hcr_el2, read_ich_hcr_el2()); 1228d6af2344SJayanth Dodderi Chidanand write_el2_ctx_common(ctx, ich_vmcr_el2, read_ich_vmcr_el2()); 1229937d6fdbSManish Pandey } 1230937d6fdbSManish Pandey 1231937d6fdbSManish Pandey static void el2_sysregs_context_restore_gic(el2_sysregs_t *ctx) 1232937d6fdbSManish Pandey { 1233937d6fdbSManish Pandey #if defined(SPD_spmd) && SPMD_SPM_AT_SEL2 1234d6af2344SJayanth Dodderi Chidanand write_icc_sre_el2(read_el2_ctx_common(ctx, icc_sre_el2)); 1235937d6fdbSManish Pandey #else 1236937d6fdbSManish Pandey u_register_t scr_el3 = read_scr_el3(); 1237937d6fdbSManish Pandey write_scr_el3(scr_el3 | SCR_NS_BIT); 1238937d6fdbSManish Pandey isb(); 1239937d6fdbSManish Pandey 1240d6af2344SJayanth Dodderi Chidanand write_icc_sre_el2(read_el2_ctx_common(ctx, icc_sre_el2)); 1241937d6fdbSManish Pandey 1242937d6fdbSManish Pandey write_scr_el3(scr_el3); 1243937d6fdbSManish Pandey isb(); 1244937d6fdbSManish Pandey #endif 1245d6af2344SJayanth Dodderi Chidanand write_ich_hcr_el2(read_el2_ctx_common(ctx, ich_hcr_el2)); 1246d6af2344SJayanth Dodderi Chidanand write_ich_vmcr_el2(read_el2_ctx_common(ctx, ich_vmcr_el2)); 1247937d6fdbSManish Pandey } 1248937d6fdbSManish Pandey 1249ac58e574SBoyan Karatotev /* ----------------------------------------------------- 1250ac58e574SBoyan Karatotev * The following registers are not added: 1251ac58e574SBoyan Karatotev * AMEVCNTVOFF0<n>_EL2 1252ac58e574SBoyan Karatotev * AMEVCNTVOFF1<n>_EL2 1253ac58e574SBoyan Karatotev * ----------------------------------------------------- 1254ac58e574SBoyan Karatotev */ 1255ac58e574SBoyan Karatotev static void el2_sysregs_context_save_common(el2_sysregs_t *ctx) 1256ac58e574SBoyan Karatotev { 1257d6af2344SJayanth Dodderi Chidanand write_el2_ctx_common(ctx, actlr_el2, read_actlr_el2()); 1258d6af2344SJayanth Dodderi Chidanand write_el2_ctx_common(ctx, afsr0_el2, read_afsr0_el2()); 1259d6af2344SJayanth Dodderi Chidanand write_el2_ctx_common(ctx, afsr1_el2, read_afsr1_el2()); 1260d6af2344SJayanth Dodderi Chidanand write_el2_ctx_common(ctx, amair_el2, read_amair_el2()); 1261d6af2344SJayanth Dodderi Chidanand write_el2_ctx_common(ctx, cnthctl_el2, read_cnthctl_el2()); 1262d6af2344SJayanth Dodderi Chidanand write_el2_ctx_common(ctx, cntvoff_el2, read_cntvoff_el2()); 1263d6af2344SJayanth Dodderi Chidanand write_el2_ctx_common(ctx, cptr_el2, read_cptr_el2()); 1264ac58e574SBoyan Karatotev if (CTX_INCLUDE_AARCH32_REGS) { 1265d6af2344SJayanth Dodderi Chidanand write_el2_ctx_common(ctx, dbgvcr32_el2, read_dbgvcr32_el2()); 1266ac58e574SBoyan Karatotev } 1267d6af2344SJayanth Dodderi Chidanand write_el2_ctx_common(ctx, elr_el2, read_elr_el2()); 1268d6af2344SJayanth Dodderi Chidanand write_el2_ctx_common(ctx, esr_el2, read_esr_el2()); 1269d6af2344SJayanth Dodderi Chidanand write_el2_ctx_common(ctx, far_el2, read_far_el2()); 1270d6af2344SJayanth Dodderi Chidanand write_el2_ctx_common(ctx, hacr_el2, read_hacr_el2()); 1271d6af2344SJayanth Dodderi Chidanand write_el2_ctx_common(ctx, hcr_el2, read_hcr_el2()); 1272d6af2344SJayanth Dodderi Chidanand write_el2_ctx_common(ctx, hpfar_el2, read_hpfar_el2()); 1273d6af2344SJayanth Dodderi Chidanand write_el2_ctx_common(ctx, hstr_el2, read_hstr_el2()); 1274d6af2344SJayanth Dodderi Chidanand write_el2_ctx_common(ctx, mair_el2, read_mair_el2()); 1275d6af2344SJayanth Dodderi Chidanand write_el2_ctx_common(ctx, mdcr_el2, read_mdcr_el2()); 1276d6af2344SJayanth Dodderi Chidanand write_el2_ctx_common(ctx, sctlr_el2, read_sctlr_el2()); 1277d6af2344SJayanth Dodderi Chidanand write_el2_ctx_common(ctx, spsr_el2, read_spsr_el2()); 1278d6af2344SJayanth Dodderi Chidanand write_el2_ctx_common(ctx, sp_el2, read_sp_el2()); 1279d6af2344SJayanth Dodderi Chidanand write_el2_ctx_common(ctx, tcr_el2, read_tcr_el2()); 1280d6af2344SJayanth Dodderi Chidanand write_el2_ctx_common(ctx, tpidr_el2, read_tpidr_el2()); 1281d6af2344SJayanth Dodderi Chidanand write_el2_ctx_common(ctx, ttbr0_el2, read_ttbr0_el2()); 1282d6af2344SJayanth Dodderi Chidanand write_el2_ctx_common(ctx, vbar_el2, read_vbar_el2()); 1283d6af2344SJayanth Dodderi Chidanand write_el2_ctx_common(ctx, vmpidr_el2, read_vmpidr_el2()); 1284d6af2344SJayanth Dodderi Chidanand write_el2_ctx_common(ctx, vpidr_el2, read_vpidr_el2()); 1285d6af2344SJayanth Dodderi Chidanand write_el2_ctx_common(ctx, vtcr_el2, read_vtcr_el2()); 1286d6af2344SJayanth Dodderi Chidanand write_el2_ctx_common(ctx, vttbr_el2, read_vttbr_el2()); 1287ac58e574SBoyan Karatotev } 1288ac58e574SBoyan Karatotev 1289ac58e574SBoyan Karatotev static void el2_sysregs_context_restore_common(el2_sysregs_t *ctx) 1290ac58e574SBoyan Karatotev { 1291d6af2344SJayanth Dodderi Chidanand write_actlr_el2(read_el2_ctx_common(ctx, actlr_el2)); 1292d6af2344SJayanth Dodderi Chidanand write_afsr0_el2(read_el2_ctx_common(ctx, afsr0_el2)); 1293d6af2344SJayanth Dodderi Chidanand write_afsr1_el2(read_el2_ctx_common(ctx, afsr1_el2)); 1294d6af2344SJayanth Dodderi Chidanand write_amair_el2(read_el2_ctx_common(ctx, amair_el2)); 1295d6af2344SJayanth Dodderi Chidanand write_cnthctl_el2(read_el2_ctx_common(ctx, cnthctl_el2)); 1296d6af2344SJayanth Dodderi Chidanand write_cntvoff_el2(read_el2_ctx_common(ctx, cntvoff_el2)); 1297d6af2344SJayanth Dodderi Chidanand write_cptr_el2(read_el2_ctx_common(ctx, cptr_el2)); 1298ac58e574SBoyan Karatotev if (CTX_INCLUDE_AARCH32_REGS) { 1299d6af2344SJayanth Dodderi Chidanand write_dbgvcr32_el2(read_el2_ctx_common(ctx, dbgvcr32_el2)); 1300ac58e574SBoyan Karatotev } 1301d6af2344SJayanth Dodderi Chidanand write_elr_el2(read_el2_ctx_common(ctx, elr_el2)); 1302d6af2344SJayanth Dodderi Chidanand write_esr_el2(read_el2_ctx_common(ctx, esr_el2)); 1303d6af2344SJayanth Dodderi Chidanand write_far_el2(read_el2_ctx_common(ctx, far_el2)); 1304d6af2344SJayanth Dodderi Chidanand write_hacr_el2(read_el2_ctx_common(ctx, hacr_el2)); 1305d6af2344SJayanth Dodderi Chidanand write_hcr_el2(read_el2_ctx_common(ctx, hcr_el2)); 1306d6af2344SJayanth Dodderi Chidanand write_hpfar_el2(read_el2_ctx_common(ctx, hpfar_el2)); 1307d6af2344SJayanth Dodderi Chidanand write_hstr_el2(read_el2_ctx_common(ctx, hstr_el2)); 1308d6af2344SJayanth Dodderi Chidanand write_mair_el2(read_el2_ctx_common(ctx, mair_el2)); 1309d6af2344SJayanth Dodderi Chidanand write_mdcr_el2(read_el2_ctx_common(ctx, mdcr_el2)); 1310d6af2344SJayanth Dodderi Chidanand write_sctlr_el2(read_el2_ctx_common(ctx, sctlr_el2)); 1311d6af2344SJayanth Dodderi Chidanand write_spsr_el2(read_el2_ctx_common(ctx, spsr_el2)); 1312d6af2344SJayanth Dodderi Chidanand write_sp_el2(read_el2_ctx_common(ctx, sp_el2)); 1313d6af2344SJayanth Dodderi Chidanand write_tcr_el2(read_el2_ctx_common(ctx, tcr_el2)); 1314d6af2344SJayanth Dodderi Chidanand write_tpidr_el2(read_el2_ctx_common(ctx, tpidr_el2)); 1315d6af2344SJayanth Dodderi Chidanand write_ttbr0_el2(read_el2_ctx_common(ctx, ttbr0_el2)); 1316d6af2344SJayanth Dodderi Chidanand write_vbar_el2(read_el2_ctx_common(ctx, vbar_el2)); 1317d6af2344SJayanth Dodderi Chidanand write_vmpidr_el2(read_el2_ctx_common(ctx, vmpidr_el2)); 1318d6af2344SJayanth Dodderi Chidanand write_vpidr_el2(read_el2_ctx_common(ctx, vpidr_el2)); 1319d6af2344SJayanth Dodderi Chidanand write_vtcr_el2(read_el2_ctx_common(ctx, vtcr_el2)); 1320d6af2344SJayanth Dodderi Chidanand write_vttbr_el2(read_el2_ctx_common(ctx, vttbr_el2)); 1321ac58e574SBoyan Karatotev } 1322ac58e574SBoyan Karatotev 132328f39f02SMax Shvetsov /******************************************************************************* 132428f39f02SMax Shvetsov * Save EL2 sysreg context 132528f39f02SMax Shvetsov ******************************************************************************/ 132628f39f02SMax Shvetsov void cm_el2_sysregs_context_save(uint32_t security_state) 132728f39f02SMax Shvetsov { 132828f39f02SMax Shvetsov cpu_context_t *ctx; 1329d20052f3SZelalem Aweke el2_sysregs_t *el2_sysregs_ctx; 133028f39f02SMax Shvetsov 133128f39f02SMax Shvetsov ctx = cm_get_context(security_state); 133228f39f02SMax Shvetsov assert(ctx != NULL); 133328f39f02SMax Shvetsov 1334d20052f3SZelalem Aweke el2_sysregs_ctx = get_el2_sysregs_ctx(ctx); 1335d20052f3SZelalem Aweke 1336d20052f3SZelalem Aweke el2_sysregs_context_save_common(el2_sysregs_ctx); 1337937d6fdbSManish Pandey el2_sysregs_context_save_gic(el2_sysregs_ctx); 13380a33adc0SGovindraj Raja 1339c282384dSGovindraj Raja if (is_feat_mte2_supported()) { 1340a796d5aaSJayanth Dodderi Chidanand write_el2_ctx_mte2(el2_sysregs_ctx, tfsr_el2, read_tfsr_el2()); 13410a33adc0SGovindraj Raja } 13429acff28aSArvind Ram Prakash 13439448f2b8SAndre Przywara if (is_feat_mpam_supported()) { 13447d930c7eSJayanth Dodderi Chidanand el2_sysregs_context_save_mpam(el2_sysregs_ctx); 13459448f2b8SAndre Przywara } 1346bb7b85a3SAndre Przywara 1347de8c4892SAndre Przywara if (is_feat_fgt_supported()) { 1348d20052f3SZelalem Aweke el2_sysregs_context_save_fgt(el2_sysregs_ctx); 1349de8c4892SAndre Przywara } 1350bb7b85a3SAndre Przywara 1351b8f03d29SAndre Przywara if (is_feat_ecv_v2_supported()) { 1352d6af2344SJayanth Dodderi Chidanand write_el2_ctx_ecv(el2_sysregs_ctx, cntpoff_el2, read_cntpoff_el2()); 1353b8f03d29SAndre Przywara } 1354b8f03d29SAndre Przywara 1355ea735bf5SAndre Przywara if (is_feat_vhe_supported()) { 1356d6af2344SJayanth Dodderi Chidanand write_el2_ctx_vhe(el2_sysregs_ctx, contextidr_el2, 1357d6af2344SJayanth Dodderi Chidanand read_contextidr_el2()); 1358d6af2344SJayanth Dodderi Chidanand write_el2_ctx_vhe(el2_sysregs_ctx, ttbr1_el2, read_ttbr1_el2()); 1359ea735bf5SAndre Przywara } 13606503ff29SAndre Przywara 13616503ff29SAndre Przywara if (is_feat_ras_supported()) { 1362d6af2344SJayanth Dodderi Chidanand write_el2_ctx_ras(el2_sysregs_ctx, vdisr_el2, read_vdisr_el2()); 1363d6af2344SJayanth Dodderi Chidanand write_el2_ctx_ras(el2_sysregs_ctx, vsesr_el2, read_vsesr_el2()); 13646503ff29SAndre Przywara } 1365d5384b69SAndre Przywara 1366d5384b69SAndre Przywara if (is_feat_nv2_supported()) { 1367d6af2344SJayanth Dodderi Chidanand write_el2_ctx_neve(el2_sysregs_ctx, vncr_el2, read_vncr_el2()); 1368d5384b69SAndre Przywara } 1369d5384b69SAndre Przywara 1370fc8d2d39SAndre Przywara if (is_feat_trf_supported()) { 1371d6af2344SJayanth Dodderi Chidanand write_el2_ctx_trf(el2_sysregs_ctx, trfcr_el2, read_trfcr_el2()); 1372fc8d2d39SAndre Przywara } 13737db710f0SAndre Przywara 13747db710f0SAndre Przywara if (is_feat_csv2_2_supported()) { 1375d6af2344SJayanth Dodderi Chidanand write_el2_ctx_csv2_2(el2_sysregs_ctx, scxtnum_el2, 1376d6af2344SJayanth Dodderi Chidanand read_scxtnum_el2()); 13777db710f0SAndre Przywara } 13787db710f0SAndre Przywara 1379c5a3ebbdSAndre Przywara if (is_feat_hcx_supported()) { 1380d6af2344SJayanth Dodderi Chidanand write_el2_ctx_hcx(el2_sysregs_ctx, hcrx_el2, read_hcrx_el2()); 1381c5a3ebbdSAndre Przywara } 1382d6af2344SJayanth Dodderi Chidanand 1383d3331603SMark Brown if (is_feat_tcr2_supported()) { 1384d6af2344SJayanth Dodderi Chidanand write_el2_ctx_tcr2(el2_sysregs_ctx, tcr2_el2, read_tcr2_el2()); 1385d3331603SMark Brown } 1386d6af2344SJayanth Dodderi Chidanand 1387062b6c6bSMark Brown if (is_feat_sxpie_supported()) { 1388d6af2344SJayanth Dodderi Chidanand write_el2_ctx_sxpie(el2_sysregs_ctx, pire0_el2, read_pire0_el2()); 1389d6af2344SJayanth Dodderi Chidanand write_el2_ctx_sxpie(el2_sysregs_ctx, pir_el2, read_pir_el2()); 1390062b6c6bSMark Brown } 1391d6af2344SJayanth Dodderi Chidanand 1392062b6c6bSMark Brown if (is_feat_sxpoe_supported()) { 1393d6af2344SJayanth Dodderi Chidanand write_el2_ctx_sxpoe(el2_sysregs_ctx, por_el2, read_por_el2()); 1394062b6c6bSMark Brown } 1395d6af2344SJayanth Dodderi Chidanand 1396d6af2344SJayanth Dodderi Chidanand if (is_feat_s2pie_supported()) { 1397d6af2344SJayanth Dodderi Chidanand write_el2_ctx_s2pie(el2_sysregs_ctx, s2pir_el2, read_s2pir_el2()); 1398d6af2344SJayanth Dodderi Chidanand } 1399d6af2344SJayanth Dodderi Chidanand 1400688ab57bSMark Brown if (is_feat_gcs_supported()) { 14016aae3acfSMadhukar Pappireddy write_el2_ctx_gcs(el2_sysregs_ctx, gcscr_el2, read_gcscr_el2()); 14026aae3acfSMadhukar Pappireddy write_el2_ctx_gcs(el2_sysregs_ctx, gcspr_el2, read_gcspr_el2()); 1403688ab57bSMark Brown } 140428f39f02SMax Shvetsov } 140528f39f02SMax Shvetsov 140628f39f02SMax Shvetsov /******************************************************************************* 140728f39f02SMax Shvetsov * Restore EL2 sysreg context 140828f39f02SMax Shvetsov ******************************************************************************/ 140928f39f02SMax Shvetsov void cm_el2_sysregs_context_restore(uint32_t security_state) 141028f39f02SMax Shvetsov { 141128f39f02SMax Shvetsov cpu_context_t *ctx; 1412d20052f3SZelalem Aweke el2_sysregs_t *el2_sysregs_ctx; 141328f39f02SMax Shvetsov 141428f39f02SMax Shvetsov ctx = cm_get_context(security_state); 141528f39f02SMax Shvetsov assert(ctx != NULL); 141628f39f02SMax Shvetsov 1417d20052f3SZelalem Aweke el2_sysregs_ctx = get_el2_sysregs_ctx(ctx); 1418d20052f3SZelalem Aweke 1419d20052f3SZelalem Aweke el2_sysregs_context_restore_common(el2_sysregs_ctx); 1420937d6fdbSManish Pandey el2_sysregs_context_restore_gic(el2_sysregs_ctx); 142130788a84SGovindraj Raja 1422c282384dSGovindraj Raja if (is_feat_mte2_supported()) { 1423a796d5aaSJayanth Dodderi Chidanand write_tfsr_el2(read_el2_ctx_mte2(el2_sysregs_ctx, tfsr_el2)); 142430788a84SGovindraj Raja } 14259acff28aSArvind Ram Prakash 14269448f2b8SAndre Przywara if (is_feat_mpam_supported()) { 14277d930c7eSJayanth Dodderi Chidanand el2_sysregs_context_restore_mpam(el2_sysregs_ctx); 14289448f2b8SAndre Przywara } 1429bb7b85a3SAndre Przywara 1430de8c4892SAndre Przywara if (is_feat_fgt_supported()) { 1431d20052f3SZelalem Aweke el2_sysregs_context_restore_fgt(el2_sysregs_ctx); 1432de8c4892SAndre Przywara } 1433bb7b85a3SAndre Przywara 1434b8f03d29SAndre Przywara if (is_feat_ecv_v2_supported()) { 1435d6af2344SJayanth Dodderi Chidanand write_cntpoff_el2(read_el2_ctx_ecv(el2_sysregs_ctx, cntpoff_el2)); 1436b8f03d29SAndre Przywara } 1437b8f03d29SAndre Przywara 1438ea735bf5SAndre Przywara if (is_feat_vhe_supported()) { 1439d6af2344SJayanth Dodderi Chidanand write_contextidr_el2(read_el2_ctx_vhe(el2_sysregs_ctx, 1440d6af2344SJayanth Dodderi Chidanand contextidr_el2)); 1441d6af2344SJayanth Dodderi Chidanand write_ttbr1_el2(read_el2_ctx_vhe(el2_sysregs_ctx, ttbr1_el2)); 1442ea735bf5SAndre Przywara } 14436503ff29SAndre Przywara 14446503ff29SAndre Przywara if (is_feat_ras_supported()) { 1445d6af2344SJayanth Dodderi Chidanand write_vdisr_el2(read_el2_ctx_ras(el2_sysregs_ctx, vdisr_el2)); 1446d6af2344SJayanth Dodderi Chidanand write_vsesr_el2(read_el2_ctx_ras(el2_sysregs_ctx, vsesr_el2)); 14476503ff29SAndre Przywara } 1448d5384b69SAndre Przywara 1449d5384b69SAndre Przywara if (is_feat_nv2_supported()) { 1450d6af2344SJayanth Dodderi Chidanand write_vncr_el2(read_el2_ctx_neve(el2_sysregs_ctx, vncr_el2)); 1451fc8d2d39SAndre Przywara } 14527db710f0SAndre Przywara 1453d6af2344SJayanth Dodderi Chidanand if (is_feat_trf_supported()) { 1454d6af2344SJayanth Dodderi Chidanand write_trfcr_el2(read_el2_ctx_trf(el2_sysregs_ctx, trfcr_el2)); 1455d6af2344SJayanth Dodderi Chidanand } 1456d6af2344SJayanth Dodderi Chidanand 14577db710f0SAndre Przywara if (is_feat_csv2_2_supported()) { 1458d6af2344SJayanth Dodderi Chidanand write_scxtnum_el2(read_el2_ctx_csv2_2(el2_sysregs_ctx, 1459d6af2344SJayanth Dodderi Chidanand scxtnum_el2)); 14607db710f0SAndre Przywara } 14617db710f0SAndre Przywara 1462c5a3ebbdSAndre Przywara if (is_feat_hcx_supported()) { 1463d6af2344SJayanth Dodderi Chidanand write_hcrx_el2(read_el2_ctx_hcx(el2_sysregs_ctx, hcrx_el2)); 1464c5a3ebbdSAndre Przywara } 1465d6af2344SJayanth Dodderi Chidanand 1466d3331603SMark Brown if (is_feat_tcr2_supported()) { 1467d6af2344SJayanth Dodderi Chidanand write_tcr2_el2(read_el2_ctx_tcr2(el2_sysregs_ctx, tcr2_el2)); 1468d3331603SMark Brown } 1469d6af2344SJayanth Dodderi Chidanand 1470062b6c6bSMark Brown if (is_feat_sxpie_supported()) { 1471d6af2344SJayanth Dodderi Chidanand write_pire0_el2(read_el2_ctx_sxpie(el2_sysregs_ctx, pire0_el2)); 1472d6af2344SJayanth Dodderi Chidanand write_pir_el2(read_el2_ctx_sxpie(el2_sysregs_ctx, pir_el2)); 1473062b6c6bSMark Brown } 1474d6af2344SJayanth Dodderi Chidanand 1475062b6c6bSMark Brown if (is_feat_sxpoe_supported()) { 1476d6af2344SJayanth Dodderi Chidanand write_por_el2(read_el2_ctx_sxpoe(el2_sysregs_ctx, por_el2)); 1477062b6c6bSMark Brown } 1478d6af2344SJayanth Dodderi Chidanand 1479d6af2344SJayanth Dodderi Chidanand if (is_feat_s2pie_supported()) { 1480d6af2344SJayanth Dodderi Chidanand write_s2pir_el2(read_el2_ctx_s2pie(el2_sysregs_ctx, s2pir_el2)); 1481d6af2344SJayanth Dodderi Chidanand } 1482d6af2344SJayanth Dodderi Chidanand 1483688ab57bSMark Brown if (is_feat_gcs_supported()) { 1484d6af2344SJayanth Dodderi Chidanand write_gcscr_el2(read_el2_ctx_gcs(el2_sysregs_ctx, gcscr_el2)); 1485d6af2344SJayanth Dodderi Chidanand write_gcspr_el2(read_el2_ctx_gcs(el2_sysregs_ctx, gcspr_el2)); 1486688ab57bSMark Brown } 148728f39f02SMax Shvetsov } 148828f39f02SMax Shvetsov #endif /* CTX_INCLUDE_EL2_REGS */ 148928f39f02SMax Shvetsov 1490532ed618SSoby Mathew /******************************************************************************* 14918b95e848SZelalem Aweke * This function is used to exit to Non-secure world. If CTX_INCLUDE_EL2_REGS 14928b95e848SZelalem Aweke * is enabled, it restores EL1 and EL2 sysreg contexts instead of directly 14938b95e848SZelalem Aweke * updating EL1 and EL2 registers. Otherwise, it calls the generic 14948b95e848SZelalem Aweke * cm_prepare_el3_exit function. 14958b95e848SZelalem Aweke ******************************************************************************/ 14968b95e848SZelalem Aweke void cm_prepare_el3_exit_ns(void) 14978b95e848SZelalem Aweke { 14988b95e848SZelalem Aweke #if CTX_INCLUDE_EL2_REGS 14994085a02cSBoyan Karatotev #if ENABLE_ASSERTIONS 15008b95e848SZelalem Aweke cpu_context_t *ctx = cm_get_context(NON_SECURE); 15018b95e848SZelalem Aweke assert(ctx != NULL); 15028b95e848SZelalem Aweke 1503b515f541SZelalem Aweke /* Assert that EL2 is used. */ 15044085a02cSBoyan Karatotev u_register_t scr_el3 = read_ctx_reg(get_el3state_ctx(ctx), CTX_SCR_EL3); 1505b515f541SZelalem Aweke assert(((scr_el3 & SCR_HCE_BIT) != 0UL) && 1506b515f541SZelalem Aweke (el_implemented(2U) != EL_IMPL_NONE)); 15074085a02cSBoyan Karatotev #endif /* ENABLE_ASSERTIONS */ 15088b95e848SZelalem Aweke 15098b95e848SZelalem Aweke /* Restore EL2 and EL1 sysreg contexts */ 15108b95e848SZelalem Aweke cm_el2_sysregs_context_restore(NON_SECURE); 15118b95e848SZelalem Aweke cm_el1_sysregs_context_restore(NON_SECURE); 15128b95e848SZelalem Aweke cm_set_next_eret_context(NON_SECURE); 15138b95e848SZelalem Aweke #else 15148b95e848SZelalem Aweke cm_prepare_el3_exit(NON_SECURE); 15158b95e848SZelalem Aweke #endif /* CTX_INCLUDE_EL2_REGS */ 15168b95e848SZelalem Aweke } 15178b95e848SZelalem Aweke 151859f8882bSJayanth Dodderi Chidanand static void el1_sysregs_context_save(el1_sysregs_t *ctx) 151959f8882bSJayanth Dodderi Chidanand { 152059f8882bSJayanth Dodderi Chidanand write_ctx_reg(ctx, CTX_SPSR_EL1, read_spsr_el1()); 152159f8882bSJayanth Dodderi Chidanand write_ctx_reg(ctx, CTX_ELR_EL1, read_elr_el1()); 152259f8882bSJayanth Dodderi Chidanand 152359f8882bSJayanth Dodderi Chidanand #if !ERRATA_SPECULATIVE_AT 152459f8882bSJayanth Dodderi Chidanand write_ctx_reg(ctx, CTX_SCTLR_EL1, read_sctlr_el1()); 152559f8882bSJayanth Dodderi Chidanand write_ctx_reg(ctx, CTX_TCR_EL1, read_tcr_el1()); 152659f8882bSJayanth Dodderi Chidanand #endif /* (!ERRATA_SPECULATIVE_AT) */ 152759f8882bSJayanth Dodderi Chidanand 152859f8882bSJayanth Dodderi Chidanand write_ctx_reg(ctx, CTX_CPACR_EL1, read_cpacr_el1()); 152959f8882bSJayanth Dodderi Chidanand write_ctx_reg(ctx, CTX_CSSELR_EL1, read_csselr_el1()); 153059f8882bSJayanth Dodderi Chidanand write_ctx_reg(ctx, CTX_SP_EL1, read_sp_el1()); 153159f8882bSJayanth Dodderi Chidanand write_ctx_reg(ctx, CTX_ESR_EL1, read_esr_el1()); 153259f8882bSJayanth Dodderi Chidanand write_ctx_reg(ctx, CTX_TTBR0_EL1, read_ttbr0_el1()); 153359f8882bSJayanth Dodderi Chidanand write_ctx_reg(ctx, CTX_TTBR1_EL1, read_ttbr1_el1()); 153459f8882bSJayanth Dodderi Chidanand write_ctx_reg(ctx, CTX_MAIR_EL1, read_mair_el1()); 153559f8882bSJayanth Dodderi Chidanand write_ctx_reg(ctx, CTX_AMAIR_EL1, read_amair_el1()); 153659f8882bSJayanth Dodderi Chidanand write_ctx_reg(ctx, CTX_ACTLR_EL1, read_actlr_el1()); 153759f8882bSJayanth Dodderi Chidanand write_ctx_reg(ctx, CTX_TPIDR_EL1, read_tpidr_el1()); 153859f8882bSJayanth Dodderi Chidanand write_ctx_reg(ctx, CTX_TPIDR_EL0, read_tpidr_el0()); 153959f8882bSJayanth Dodderi Chidanand write_ctx_reg(ctx, CTX_TPIDRRO_EL0, read_tpidrro_el0()); 154059f8882bSJayanth Dodderi Chidanand write_ctx_reg(ctx, CTX_PAR_EL1, read_par_el1()); 154159f8882bSJayanth Dodderi Chidanand write_ctx_reg(ctx, CTX_FAR_EL1, read_far_el1()); 154259f8882bSJayanth Dodderi Chidanand write_ctx_reg(ctx, CTX_AFSR0_EL1, read_afsr0_el1()); 154359f8882bSJayanth Dodderi Chidanand write_ctx_reg(ctx, CTX_AFSR1_EL1, read_afsr1_el1()); 154459f8882bSJayanth Dodderi Chidanand write_ctx_reg(ctx, CTX_CONTEXTIDR_EL1, read_contextidr_el1()); 154559f8882bSJayanth Dodderi Chidanand write_ctx_reg(ctx, CTX_VBAR_EL1, read_vbar_el1()); 1546ed9bb824SMadhukar Pappireddy write_ctx_reg(ctx, CTX_MDCCINT_EL1, read_mdccint_el1()); 1547ed9bb824SMadhukar Pappireddy write_ctx_reg(ctx, CTX_MDSCR_EL1, read_mdscr_el1()); 154859f8882bSJayanth Dodderi Chidanand 154959f8882bSJayanth Dodderi Chidanand #if CTX_INCLUDE_AARCH32_REGS 155059f8882bSJayanth Dodderi Chidanand write_ctx_reg(ctx, CTX_SPSR_ABT, read_spsr_abt()); 155159f8882bSJayanth Dodderi Chidanand write_ctx_reg(ctx, CTX_SPSR_UND, read_spsr_und()); 155259f8882bSJayanth Dodderi Chidanand write_ctx_reg(ctx, CTX_SPSR_IRQ, read_spsr_irq()); 155359f8882bSJayanth Dodderi Chidanand write_ctx_reg(ctx, CTX_SPSR_FIQ, read_spsr_fiq()); 155459f8882bSJayanth Dodderi Chidanand write_ctx_reg(ctx, CTX_DACR32_EL2, read_dacr32_el2()); 155559f8882bSJayanth Dodderi Chidanand write_ctx_reg(ctx, CTX_IFSR32_EL2, read_ifsr32_el2()); 155659f8882bSJayanth Dodderi Chidanand #endif /* CTX_INCLUDE_AARCH32_REGS */ 155759f8882bSJayanth Dodderi Chidanand 155859f8882bSJayanth Dodderi Chidanand #if NS_TIMER_SWITCH 155959f8882bSJayanth Dodderi Chidanand write_ctx_reg(ctx, CTX_CNTP_CTL_EL0, read_cntp_ctl_el0()); 156059f8882bSJayanth Dodderi Chidanand write_ctx_reg(ctx, CTX_CNTP_CVAL_EL0, read_cntp_cval_el0()); 156159f8882bSJayanth Dodderi Chidanand write_ctx_reg(ctx, CTX_CNTV_CTL_EL0, read_cntv_ctl_el0()); 156259f8882bSJayanth Dodderi Chidanand write_ctx_reg(ctx, CTX_CNTV_CVAL_EL0, read_cntv_cval_el0()); 156359f8882bSJayanth Dodderi Chidanand write_ctx_reg(ctx, CTX_CNTKCTL_EL1, read_cntkctl_el1()); 156459f8882bSJayanth Dodderi Chidanand #endif /* NS_TIMER_SWITCH */ 156559f8882bSJayanth Dodderi Chidanand 1566c282384dSGovindraj Raja #if ENABLE_FEAT_MTE2 156759f8882bSJayanth Dodderi Chidanand write_ctx_reg(ctx, CTX_TFSRE0_EL1, read_tfsre0_el1()); 156859f8882bSJayanth Dodderi Chidanand write_ctx_reg(ctx, CTX_TFSR_EL1, read_tfsr_el1()); 156959f8882bSJayanth Dodderi Chidanand write_ctx_reg(ctx, CTX_RGSR_EL1, read_rgsr_el1()); 157059f8882bSJayanth Dodderi Chidanand write_ctx_reg(ctx, CTX_GCR_EL1, read_gcr_el1()); 1571c282384dSGovindraj Raja #endif /* ENABLE_FEAT_MTE2 */ 157259f8882bSJayanth Dodderi Chidanand 1573ed9bb824SMadhukar Pappireddy #if ENABLE_FEAT_RAS 1574ed9bb824SMadhukar Pappireddy if (is_feat_ras_supported()) { 1575ed9bb824SMadhukar Pappireddy write_ctx_reg(ctx, CTX_DISR_EL1, read_disr_el1()); 1576ed9bb824SMadhukar Pappireddy } 1577ed9bb824SMadhukar Pappireddy #endif 1578ed9bb824SMadhukar Pappireddy 1579ed9bb824SMadhukar Pappireddy #if ENABLE_FEAT_S1PIE 1580ed9bb824SMadhukar Pappireddy if (is_feat_s1pie_supported()) { 1581ed9bb824SMadhukar Pappireddy write_ctx_reg(ctx, CTX_PIRE0_EL1, read_pire0_el1()); 1582ed9bb824SMadhukar Pappireddy write_ctx_reg(ctx, CTX_PIR_EL1, read_pir_el1()); 1583ed9bb824SMadhukar Pappireddy } 1584ed9bb824SMadhukar Pappireddy #endif 1585ed9bb824SMadhukar Pappireddy 1586ed9bb824SMadhukar Pappireddy #if ENABLE_FEAT_S1POE 1587ed9bb824SMadhukar Pappireddy if (is_feat_s1poe_supported()) { 1588ed9bb824SMadhukar Pappireddy write_ctx_reg(ctx, CTX_POR_EL1, read_por_el1()); 1589ed9bb824SMadhukar Pappireddy } 1590ed9bb824SMadhukar Pappireddy #endif 1591ed9bb824SMadhukar Pappireddy 1592ed9bb824SMadhukar Pappireddy #if ENABLE_FEAT_S2POE 1593ed9bb824SMadhukar Pappireddy if (is_feat_s2poe_supported()) { 1594ed9bb824SMadhukar Pappireddy write_ctx_reg(ctx, CTX_S2POR_EL1, read_s2por_el1()); 1595ed9bb824SMadhukar Pappireddy } 1596ed9bb824SMadhukar Pappireddy #endif 1597ed9bb824SMadhukar Pappireddy 1598ed9bb824SMadhukar Pappireddy #if ENABLE_FEAT_TCR2 1599ed9bb824SMadhukar Pappireddy if (is_feat_tcr2_supported()) { 1600ed9bb824SMadhukar Pappireddy write_ctx_reg(ctx, CTX_TCR2_EL1, read_tcr2_el1()); 1601ed9bb824SMadhukar Pappireddy } 1602ed9bb824SMadhukar Pappireddy #endif 1603d6c76e6cSMadhukar Pappireddy 1604d6c76e6cSMadhukar Pappireddy #if ENABLE_TRF_FOR_NS 1605d6c76e6cSMadhukar Pappireddy if (is_feat_trf_supported()) { 1606d6c76e6cSMadhukar Pappireddy write_ctx_reg(ctx, CTX_TRFCR_EL1, read_trfcr_el1()); 1607d6c76e6cSMadhukar Pappireddy } 1608d6c76e6cSMadhukar Pappireddy #endif 1609d6c76e6cSMadhukar Pappireddy 1610d6c76e6cSMadhukar Pappireddy #if ENABLE_FEAT_CSV2_2 1611d6c76e6cSMadhukar Pappireddy if (is_feat_csv2_2_supported()) { 1612d6c76e6cSMadhukar Pappireddy write_ctx_reg(ctx, CTX_SCXTNUM_EL0, read_scxtnum_el0()); 1613d6c76e6cSMadhukar Pappireddy write_ctx_reg(ctx, CTX_SCXTNUM_EL1, read_scxtnum_el1()); 1614d6c76e6cSMadhukar Pappireddy } 1615d6c76e6cSMadhukar Pappireddy #endif 1616d6c76e6cSMadhukar Pappireddy 1617d6c76e6cSMadhukar Pappireddy #if ENABLE_FEAT_GCS 1618d6c76e6cSMadhukar Pappireddy if (is_feat_gcs_supported()) { 1619d6c76e6cSMadhukar Pappireddy write_ctx_reg(ctx, CTX_GCSCR_EL1, read_gcscr_el1()); 1620d6c76e6cSMadhukar Pappireddy write_ctx_reg(ctx, CTX_GCSCRE0_EL1, read_gcscre0_el1()); 1621d6c76e6cSMadhukar Pappireddy write_ctx_reg(ctx, CTX_GCSPR_EL1, read_gcspr_el1()); 1622d6c76e6cSMadhukar Pappireddy write_ctx_reg(ctx, CTX_GCSPR_EL0, read_gcspr_el0()); 1623d6c76e6cSMadhukar Pappireddy } 1624d6c76e6cSMadhukar Pappireddy #endif 162559f8882bSJayanth Dodderi Chidanand } 162659f8882bSJayanth Dodderi Chidanand 162759f8882bSJayanth Dodderi Chidanand static void el1_sysregs_context_restore(el1_sysregs_t *ctx) 162859f8882bSJayanth Dodderi Chidanand { 162959f8882bSJayanth Dodderi Chidanand write_spsr_el1(read_ctx_reg(ctx, CTX_SPSR_EL1)); 163059f8882bSJayanth Dodderi Chidanand write_elr_el1(read_ctx_reg(ctx, CTX_ELR_EL1)); 163159f8882bSJayanth Dodderi Chidanand 163259f8882bSJayanth Dodderi Chidanand #if !ERRATA_SPECULATIVE_AT 163359f8882bSJayanth Dodderi Chidanand write_sctlr_el1(read_ctx_reg(ctx, CTX_SCTLR_EL1)); 163459f8882bSJayanth Dodderi Chidanand write_tcr_el1(read_ctx_reg(ctx, CTX_TCR_EL1)); 163559f8882bSJayanth Dodderi Chidanand #endif /* (!ERRATA_SPECULATIVE_AT) */ 163659f8882bSJayanth Dodderi Chidanand 163759f8882bSJayanth Dodderi Chidanand write_cpacr_el1(read_ctx_reg(ctx, CTX_CPACR_EL1)); 163859f8882bSJayanth Dodderi Chidanand write_csselr_el1(read_ctx_reg(ctx, CTX_CSSELR_EL1)); 163959f8882bSJayanth Dodderi Chidanand write_sp_el1(read_ctx_reg(ctx, CTX_SP_EL1)); 164059f8882bSJayanth Dodderi Chidanand write_esr_el1(read_ctx_reg(ctx, CTX_ESR_EL1)); 164159f8882bSJayanth Dodderi Chidanand write_ttbr0_el1(read_ctx_reg(ctx, CTX_TTBR0_EL1)); 164259f8882bSJayanth Dodderi Chidanand write_ttbr1_el1(read_ctx_reg(ctx, CTX_TTBR1_EL1)); 164359f8882bSJayanth Dodderi Chidanand write_mair_el1(read_ctx_reg(ctx, CTX_MAIR_EL1)); 164459f8882bSJayanth Dodderi Chidanand write_amair_el1(read_ctx_reg(ctx, CTX_AMAIR_EL1)); 164559f8882bSJayanth Dodderi Chidanand write_actlr_el1(read_ctx_reg(ctx, CTX_ACTLR_EL1)); 164659f8882bSJayanth Dodderi Chidanand write_tpidr_el1(read_ctx_reg(ctx, CTX_TPIDR_EL1)); 164759f8882bSJayanth Dodderi Chidanand write_tpidr_el0(read_ctx_reg(ctx, CTX_TPIDR_EL0)); 164859f8882bSJayanth Dodderi Chidanand write_tpidrro_el0(read_ctx_reg(ctx, CTX_TPIDRRO_EL0)); 164959f8882bSJayanth Dodderi Chidanand write_par_el1(read_ctx_reg(ctx, CTX_PAR_EL1)); 165059f8882bSJayanth Dodderi Chidanand write_far_el1(read_ctx_reg(ctx, CTX_FAR_EL1)); 165159f8882bSJayanth Dodderi Chidanand write_afsr0_el1(read_ctx_reg(ctx, CTX_AFSR0_EL1)); 165259f8882bSJayanth Dodderi Chidanand write_afsr1_el1(read_ctx_reg(ctx, CTX_AFSR1_EL1)); 165359f8882bSJayanth Dodderi Chidanand write_contextidr_el1(read_ctx_reg(ctx, CTX_CONTEXTIDR_EL1)); 165459f8882bSJayanth Dodderi Chidanand write_vbar_el1(read_ctx_reg(ctx, CTX_VBAR_EL1)); 1655ed9bb824SMadhukar Pappireddy write_mdccint_el1(read_ctx_reg(ctx, CTX_MDCCINT_EL1)); 1656ed9bb824SMadhukar Pappireddy write_mdscr_el1(read_ctx_reg(ctx, CTX_MDSCR_EL1)); 165759f8882bSJayanth Dodderi Chidanand 165859f8882bSJayanth Dodderi Chidanand #if CTX_INCLUDE_AARCH32_REGS 165959f8882bSJayanth Dodderi Chidanand write_spsr_abt(read_ctx_reg(ctx, CTX_SPSR_ABT)); 166059f8882bSJayanth Dodderi Chidanand write_spsr_und(read_ctx_reg(ctx, CTX_SPSR_UND)); 166159f8882bSJayanth Dodderi Chidanand write_spsr_irq(read_ctx_reg(ctx, CTX_SPSR_IRQ)); 166259f8882bSJayanth Dodderi Chidanand write_spsr_fiq(read_ctx_reg(ctx, CTX_SPSR_FIQ)); 166359f8882bSJayanth Dodderi Chidanand write_dacr32_el2(read_ctx_reg(ctx, CTX_DACR32_EL2)); 166459f8882bSJayanth Dodderi Chidanand write_ifsr32_el2(read_ctx_reg(ctx, CTX_IFSR32_EL2)); 166559f8882bSJayanth Dodderi Chidanand #endif /* CTX_INCLUDE_AARCH32_REGS */ 166659f8882bSJayanth Dodderi Chidanand 166759f8882bSJayanth Dodderi Chidanand #if NS_TIMER_SWITCH 166859f8882bSJayanth Dodderi Chidanand write_cntp_ctl_el0(read_ctx_reg(ctx, CTX_CNTP_CTL_EL0)); 166959f8882bSJayanth Dodderi Chidanand write_cntp_cval_el0(read_ctx_reg(ctx, CTX_CNTP_CVAL_EL0)); 167059f8882bSJayanth Dodderi Chidanand write_cntv_ctl_el0(read_ctx_reg(ctx, CTX_CNTV_CTL_EL0)); 167159f8882bSJayanth Dodderi Chidanand write_cntv_cval_el0(read_ctx_reg(ctx, CTX_CNTV_CVAL_EL0)); 167259f8882bSJayanth Dodderi Chidanand write_cntkctl_el1(read_ctx_reg(ctx, CTX_CNTKCTL_EL1)); 167359f8882bSJayanth Dodderi Chidanand #endif /* NS_TIMER_SWITCH */ 167459f8882bSJayanth Dodderi Chidanand 1675c282384dSGovindraj Raja #if ENABLE_FEAT_MTE2 167659f8882bSJayanth Dodderi Chidanand write_tfsre0_el1(read_ctx_reg(ctx, CTX_TFSRE0_EL1)); 167759f8882bSJayanth Dodderi Chidanand write_tfsr_el1(read_ctx_reg(ctx, CTX_TFSR_EL1)); 167859f8882bSJayanth Dodderi Chidanand write_rgsr_el1(read_ctx_reg(ctx, CTX_RGSR_EL1)); 167959f8882bSJayanth Dodderi Chidanand write_gcr_el1(read_ctx_reg(ctx, CTX_GCR_EL1)); 1680c282384dSGovindraj Raja #endif /* ENABLE_FEAT_MTE2 */ 168159f8882bSJayanth Dodderi Chidanand 1682ed9bb824SMadhukar Pappireddy #if ENABLE_FEAT_RAS 1683ed9bb824SMadhukar Pappireddy if (is_feat_ras_supported()) { 1684ed9bb824SMadhukar Pappireddy write_disr_el1(read_ctx_reg(ctx, CTX_DISR_EL1)); 1685ed9bb824SMadhukar Pappireddy } 1686ed9bb824SMadhukar Pappireddy #endif 1687ed9bb824SMadhukar Pappireddy 1688ed9bb824SMadhukar Pappireddy #if ENABLE_FEAT_S1PIE 1689ed9bb824SMadhukar Pappireddy if (is_feat_s1pie_supported()) { 1690ed9bb824SMadhukar Pappireddy write_pire0_el1(read_ctx_reg(ctx, CTX_PIRE0_EL1)); 1691ed9bb824SMadhukar Pappireddy write_pir_el1(read_ctx_reg(ctx, CTX_PIR_EL1)); 1692ed9bb824SMadhukar Pappireddy } 1693ed9bb824SMadhukar Pappireddy #endif 1694ed9bb824SMadhukar Pappireddy 1695ed9bb824SMadhukar Pappireddy #if ENABLE_FEAT_S1POE 1696ed9bb824SMadhukar Pappireddy if (is_feat_s1poe_supported()) { 1697ed9bb824SMadhukar Pappireddy write_por_el1(read_ctx_reg(ctx, CTX_POR_EL1)); 1698ed9bb824SMadhukar Pappireddy } 1699ed9bb824SMadhukar Pappireddy #endif 1700ed9bb824SMadhukar Pappireddy 1701ed9bb824SMadhukar Pappireddy #if ENABLE_FEAT_S2POE 1702ed9bb824SMadhukar Pappireddy if (is_feat_s2poe_supported()) { 1703ed9bb824SMadhukar Pappireddy write_s2por_el1(read_ctx_reg(ctx, CTX_S2POR_EL1)); 1704ed9bb824SMadhukar Pappireddy } 1705ed9bb824SMadhukar Pappireddy #endif 1706ed9bb824SMadhukar Pappireddy 1707ed9bb824SMadhukar Pappireddy #if ENABLE_FEAT_TCR2 1708ed9bb824SMadhukar Pappireddy if (is_feat_tcr2_supported()) { 1709ed9bb824SMadhukar Pappireddy write_tcr2_el1(read_ctx_reg(ctx, CTX_TCR2_EL1)); 1710ed9bb824SMadhukar Pappireddy } 1711ed9bb824SMadhukar Pappireddy #endif 1712d6c76e6cSMadhukar Pappireddy 1713d6c76e6cSMadhukar Pappireddy #if ENABLE_TRF_FOR_NS 1714d6c76e6cSMadhukar Pappireddy if (is_feat_trf_supported()) { 1715d6c76e6cSMadhukar Pappireddy write_trfcr_el1(read_ctx_reg(ctx, CTX_TRFCR_EL1)); 1716d6c76e6cSMadhukar Pappireddy } 1717d6c76e6cSMadhukar Pappireddy #endif 1718d6c76e6cSMadhukar Pappireddy 1719d6c76e6cSMadhukar Pappireddy #if ENABLE_FEAT_CSV2_2 1720d6c76e6cSMadhukar Pappireddy if (is_feat_csv2_2_supported()) { 1721d6c76e6cSMadhukar Pappireddy write_scxtnum_el0(read_ctx_reg(ctx, CTX_SCXTNUM_EL0)); 1722d6c76e6cSMadhukar Pappireddy write_scxtnum_el1(read_ctx_reg(ctx, CTX_SCXTNUM_EL1)); 1723d6c76e6cSMadhukar Pappireddy } 1724d6c76e6cSMadhukar Pappireddy #endif 1725d6c76e6cSMadhukar Pappireddy 1726d6c76e6cSMadhukar Pappireddy #if ENABLE_FEAT_GCS 1727d6c76e6cSMadhukar Pappireddy if (is_feat_gcs_supported()) { 1728d6c76e6cSMadhukar Pappireddy write_gcscr_el1(read_ctx_reg(ctx, CTX_GCSCR_EL1)); 1729d6c76e6cSMadhukar Pappireddy write_gcscre0_el1(read_ctx_reg(ctx, CTX_GCSCRE0_EL1)); 1730d6c76e6cSMadhukar Pappireddy write_gcspr_el1(read_ctx_reg(ctx, CTX_GCSPR_EL1)); 1731d6c76e6cSMadhukar Pappireddy write_gcspr_el0(read_ctx_reg(ctx, CTX_GCSPR_EL0)); 1732d6c76e6cSMadhukar Pappireddy } 1733d6c76e6cSMadhukar Pappireddy #endif 173459f8882bSJayanth Dodderi Chidanand } 173559f8882bSJayanth Dodderi Chidanand 17368b95e848SZelalem Aweke /******************************************************************************* 1737532ed618SSoby Mathew * The next four functions are used by runtime services to save and restore 1738532ed618SSoby Mathew * EL1 context on the 'cpu_context' structure for the specified security 1739532ed618SSoby Mathew * state. 1740532ed618SSoby Mathew ******************************************************************************/ 1741532ed618SSoby Mathew void cm_el1_sysregs_context_save(uint32_t security_state) 1742532ed618SSoby Mathew { 1743532ed618SSoby Mathew cpu_context_t *ctx; 1744532ed618SSoby Mathew 1745532ed618SSoby Mathew ctx = cm_get_context(security_state); 1746a0fee747SAntonio Nino Diaz assert(ctx != NULL); 1747532ed618SSoby Mathew 17482825946eSMax Shvetsov el1_sysregs_context_save(get_el1_sysregs_ctx(ctx)); 174917b4c0ddSDimitris Papastamos 175017b4c0ddSDimitris Papastamos #if IMAGE_BL31 175117b4c0ddSDimitris Papastamos if (security_state == SECURE) 175217b4c0ddSDimitris Papastamos PUBLISH_EVENT(cm_exited_secure_world); 175317b4c0ddSDimitris Papastamos else 175417b4c0ddSDimitris Papastamos PUBLISH_EVENT(cm_exited_normal_world); 175517b4c0ddSDimitris Papastamos #endif 1756532ed618SSoby Mathew } 1757532ed618SSoby Mathew 1758532ed618SSoby Mathew void cm_el1_sysregs_context_restore(uint32_t security_state) 1759532ed618SSoby Mathew { 1760532ed618SSoby Mathew cpu_context_t *ctx; 1761532ed618SSoby Mathew 1762532ed618SSoby Mathew ctx = cm_get_context(security_state); 1763a0fee747SAntonio Nino Diaz assert(ctx != NULL); 1764532ed618SSoby Mathew 17652825946eSMax Shvetsov el1_sysregs_context_restore(get_el1_sysregs_ctx(ctx)); 176617b4c0ddSDimitris Papastamos 176717b4c0ddSDimitris Papastamos #if IMAGE_BL31 176817b4c0ddSDimitris Papastamos if (security_state == SECURE) 176917b4c0ddSDimitris Papastamos PUBLISH_EVENT(cm_entering_secure_world); 177017b4c0ddSDimitris Papastamos else 177117b4c0ddSDimitris Papastamos PUBLISH_EVENT(cm_entering_normal_world); 177217b4c0ddSDimitris Papastamos #endif 1773532ed618SSoby Mathew } 1774532ed618SSoby Mathew 1775532ed618SSoby Mathew /******************************************************************************* 1776532ed618SSoby Mathew * This function populates ELR_EL3 member of 'cpu_context' pertaining to the 1777532ed618SSoby Mathew * given security state with the given entrypoint 1778532ed618SSoby Mathew ******************************************************************************/ 1779532ed618SSoby Mathew void cm_set_elr_el3(uint32_t security_state, uintptr_t entrypoint) 1780532ed618SSoby Mathew { 1781532ed618SSoby Mathew cpu_context_t *ctx; 1782532ed618SSoby Mathew el3_state_t *state; 1783532ed618SSoby Mathew 1784532ed618SSoby Mathew ctx = cm_get_context(security_state); 1785a0fee747SAntonio Nino Diaz assert(ctx != NULL); 1786532ed618SSoby Mathew 1787532ed618SSoby Mathew /* Populate EL3 state so that ERET jumps to the correct entry */ 1788532ed618SSoby Mathew state = get_el3state_ctx(ctx); 1789532ed618SSoby Mathew write_ctx_reg(state, CTX_ELR_EL3, entrypoint); 1790532ed618SSoby Mathew } 1791532ed618SSoby Mathew 1792532ed618SSoby Mathew /******************************************************************************* 1793532ed618SSoby Mathew * This function populates ELR_EL3 and SPSR_EL3 members of 'cpu_context' 1794532ed618SSoby Mathew * pertaining to the given security state 1795532ed618SSoby Mathew ******************************************************************************/ 1796532ed618SSoby Mathew void cm_set_elr_spsr_el3(uint32_t security_state, 1797532ed618SSoby Mathew uintptr_t entrypoint, uint32_t spsr) 1798532ed618SSoby Mathew { 1799532ed618SSoby Mathew cpu_context_t *ctx; 1800532ed618SSoby Mathew el3_state_t *state; 1801532ed618SSoby Mathew 1802532ed618SSoby Mathew ctx = cm_get_context(security_state); 1803a0fee747SAntonio Nino Diaz assert(ctx != NULL); 1804532ed618SSoby Mathew 1805532ed618SSoby Mathew /* Populate EL3 state so that ERET jumps to the correct entry */ 1806532ed618SSoby Mathew state = get_el3state_ctx(ctx); 1807532ed618SSoby Mathew write_ctx_reg(state, CTX_ELR_EL3, entrypoint); 1808532ed618SSoby Mathew write_ctx_reg(state, CTX_SPSR_EL3, spsr); 1809532ed618SSoby Mathew } 1810532ed618SSoby Mathew 1811532ed618SSoby Mathew /******************************************************************************* 1812532ed618SSoby Mathew * This function updates a single bit in the SCR_EL3 member of the 'cpu_context' 1813532ed618SSoby Mathew * pertaining to the given security state using the value and bit position 1814532ed618SSoby Mathew * specified in the parameters. It preserves all other bits. 1815532ed618SSoby Mathew ******************************************************************************/ 1816532ed618SSoby Mathew void cm_write_scr_el3_bit(uint32_t security_state, 1817532ed618SSoby Mathew uint32_t bit_pos, 1818532ed618SSoby Mathew uint32_t value) 1819532ed618SSoby Mathew { 1820532ed618SSoby Mathew cpu_context_t *ctx; 1821532ed618SSoby Mathew el3_state_t *state; 1822f1be00daSLouis Mayencourt u_register_t scr_el3; 1823532ed618SSoby Mathew 1824532ed618SSoby Mathew ctx = cm_get_context(security_state); 1825a0fee747SAntonio Nino Diaz assert(ctx != NULL); 1826532ed618SSoby Mathew 1827532ed618SSoby Mathew /* Ensure that the bit position is a valid one */ 1828d7b5f408SJimmy Brisson assert(((1UL << bit_pos) & SCR_VALID_BIT_MASK) != 0U); 1829532ed618SSoby Mathew 1830532ed618SSoby Mathew /* Ensure that the 'value' is only a bit wide */ 1831a0fee747SAntonio Nino Diaz assert(value <= 1U); 1832532ed618SSoby Mathew 1833532ed618SSoby Mathew /* 1834532ed618SSoby Mathew * Get the SCR_EL3 value from the cpu context, clear the desired bit 1835532ed618SSoby Mathew * and set it to its new value. 1836532ed618SSoby Mathew */ 1837532ed618SSoby Mathew state = get_el3state_ctx(ctx); 1838f1be00daSLouis Mayencourt scr_el3 = read_ctx_reg(state, CTX_SCR_EL3); 1839d7b5f408SJimmy Brisson scr_el3 &= ~(1UL << bit_pos); 1840f1be00daSLouis Mayencourt scr_el3 |= (u_register_t)value << bit_pos; 1841532ed618SSoby Mathew write_ctx_reg(state, CTX_SCR_EL3, scr_el3); 1842532ed618SSoby Mathew } 1843532ed618SSoby Mathew 1844532ed618SSoby Mathew /******************************************************************************* 1845532ed618SSoby Mathew * This function retrieves SCR_EL3 member of 'cpu_context' pertaining to the 1846532ed618SSoby Mathew * given security state. 1847532ed618SSoby Mathew ******************************************************************************/ 1848f1be00daSLouis Mayencourt u_register_t cm_get_scr_el3(uint32_t security_state) 1849532ed618SSoby Mathew { 1850532ed618SSoby Mathew cpu_context_t *ctx; 1851532ed618SSoby Mathew el3_state_t *state; 1852532ed618SSoby Mathew 1853532ed618SSoby Mathew ctx = cm_get_context(security_state); 1854a0fee747SAntonio Nino Diaz assert(ctx != NULL); 1855532ed618SSoby Mathew 1856532ed618SSoby Mathew /* Populate EL3 state so that ERET jumps to the correct entry */ 1857532ed618SSoby Mathew state = get_el3state_ctx(ctx); 1858f1be00daSLouis Mayencourt return read_ctx_reg(state, CTX_SCR_EL3); 1859532ed618SSoby Mathew } 1860532ed618SSoby Mathew 1861532ed618SSoby Mathew /******************************************************************************* 1862532ed618SSoby Mathew * This function is used to program the context that's used for exception 1863532ed618SSoby Mathew * return. This initializes the SP_EL3 to a pointer to a 'cpu_context' set for 1864532ed618SSoby Mathew * the required security state 1865532ed618SSoby Mathew ******************************************************************************/ 1866532ed618SSoby Mathew void cm_set_next_eret_context(uint32_t security_state) 1867532ed618SSoby Mathew { 1868532ed618SSoby Mathew cpu_context_t *ctx; 1869532ed618SSoby Mathew 1870532ed618SSoby Mathew ctx = cm_get_context(security_state); 1871a0fee747SAntonio Nino Diaz assert(ctx != NULL); 1872532ed618SSoby Mathew 1873532ed618SSoby Mathew cm_set_next_context(ctx); 1874532ed618SSoby Mathew } 1875