1532ed618SSoby Mathew /* 2*0a33adc0SGovindraj Raja * Copyright (c) 2013-2024, Arm Limited and Contributors. All rights reserved. 32b28727eSVarun Wadekar * Copyright (c) 2022, NVIDIA Corporation. All rights reserved. 4532ed618SSoby Mathew * 582cb2c1aSdp-arm * SPDX-License-Identifier: BSD-3-Clause 6532ed618SSoby Mathew */ 7532ed618SSoby Mathew 8532ed618SSoby Mathew #include <assert.h> 940daecc1SAntonio Nino Diaz #include <stdbool.h> 10532ed618SSoby Mathew #include <string.h> 1109d40e0eSAntonio Nino Diaz 1209d40e0eSAntonio Nino Diaz #include <platform_def.h> 1309d40e0eSAntonio Nino Diaz 1409d40e0eSAntonio Nino Diaz #include <arch.h> 1509d40e0eSAntonio Nino Diaz #include <arch_helpers.h> 16b7e398d6SSoby Mathew #include <arch_features.h> 1709d40e0eSAntonio Nino Diaz #include <bl31/interrupt_mgmt.h> 1809d40e0eSAntonio Nino Diaz #include <common/bl_common.h> 19885e2683SClaus Pedersen #include <common/debug.h> 2009d40e0eSAntonio Nino Diaz #include <context.h> 218b95e848SZelalem Aweke #include <drivers/arm/gicv3.h> 2209d40e0eSAntonio Nino Diaz #include <lib/el3_runtime/context_mgmt.h> 23461c0a5dSElizabeth Ho #include <lib/el3_runtime/cpu_data.h> 2409d40e0eSAntonio Nino Diaz #include <lib/el3_runtime/pubsub_events.h> 2509d40e0eSAntonio Nino Diaz #include <lib/extensions/amu.h> 26744ad974Sjohpow01 #include <lib/extensions/brbe.h> 2709d40e0eSAntonio Nino Diaz #include <lib/extensions/mpam.h> 28c73686a1SBoyan Karatotev #include <lib/extensions/pmuv3.h> 29dc78e62dSjohpow01 #include <lib/extensions/sme.h> 3009d40e0eSAntonio Nino Diaz #include <lib/extensions/spe.h> 3109d40e0eSAntonio Nino Diaz #include <lib/extensions/sve.h> 32d4582d30SManish V Badarkhe #include <lib/extensions/sys_reg_trace.h> 33813524eaSManish V Badarkhe #include <lib/extensions/trbe.h> 348fcd3d96SManish V Badarkhe #include <lib/extensions/trf.h> 3509d40e0eSAntonio Nino Diaz #include <lib/utils.h> 36532ed618SSoby Mathew 37781d07a4SJayanth Dodderi Chidanand #if ENABLE_FEAT_TWED 38781d07a4SJayanth Dodderi Chidanand /* Make sure delay value fits within the range(0-15) */ 39781d07a4SJayanth Dodderi Chidanand CASSERT(((TWED_DELAY & ~SCR_TWEDEL_MASK) == 0U), assert_twed_delay_value_check); 40781d07a4SJayanth Dodderi Chidanand #endif /* ENABLE_FEAT_TWED */ 41532ed618SSoby Mathew 42461c0a5dSElizabeth Ho per_world_context_t per_world_context[CPU_DATA_CONTEXT_NUM]; 43461c0a5dSElizabeth Ho static bool has_secure_perworld_init; 44461c0a5dSElizabeth Ho 4524a70738SBoyan Karatotev static void manage_extensions_nonsecure(cpu_context_t *ctx); 46781d07a4SJayanth Dodderi Chidanand static void manage_extensions_secure(cpu_context_t *ctx); 47461c0a5dSElizabeth Ho static void manage_extensions_secure_per_world(void); 48b515f541SZelalem Aweke 49b515f541SZelalem Aweke static void setup_el1_context(cpu_context_t *ctx, const struct entry_point_info *ep) 50b515f541SZelalem Aweke { 51b515f541SZelalem Aweke u_register_t sctlr_elx, actlr_elx; 52b515f541SZelalem Aweke 53b515f541SZelalem Aweke /* 54b515f541SZelalem Aweke * Initialise SCTLR_EL1 to the reset value corresponding to the target 55b515f541SZelalem Aweke * execution state setting all fields rather than relying on the hw. 56b515f541SZelalem Aweke * Some fields have architecturally UNKNOWN reset values and these are 57b515f541SZelalem Aweke * set to zero. 58b515f541SZelalem Aweke * 59b515f541SZelalem Aweke * SCTLR.EE: Endianness is taken from the entrypoint attributes. 60b515f541SZelalem Aweke * 61b515f541SZelalem Aweke * SCTLR.M, SCTLR.C and SCTLR.I: These fields must be zero (as 62b515f541SZelalem Aweke * required by PSCI specification) 63b515f541SZelalem Aweke */ 64b515f541SZelalem Aweke sctlr_elx = (EP_GET_EE(ep->h.attr) != 0U) ? SCTLR_EE_BIT : 0UL; 65b515f541SZelalem Aweke if (GET_RW(ep->spsr) == MODE_RW_64) { 66b515f541SZelalem Aweke sctlr_elx |= SCTLR_EL1_RES1; 67b515f541SZelalem Aweke } else { 68b515f541SZelalem Aweke /* 69b515f541SZelalem Aweke * If the target execution state is AArch32 then the following 70b515f541SZelalem Aweke * fields need to be set. 71b515f541SZelalem Aweke * 72b515f541SZelalem Aweke * SCTRL_EL1.nTWE: Set to one so that EL0 execution of WFE 73b515f541SZelalem Aweke * instructions are not trapped to EL1. 74b515f541SZelalem Aweke * 75b515f541SZelalem Aweke * SCTLR_EL1.nTWI: Set to one so that EL0 execution of WFI 76b515f541SZelalem Aweke * instructions are not trapped to EL1. 77b515f541SZelalem Aweke * 78b515f541SZelalem Aweke * SCTLR_EL1.CP15BEN: Set to one to enable EL0 execution of the 79b515f541SZelalem Aweke * CP15DMB, CP15DSB, and CP15ISB instructions. 80b515f541SZelalem Aweke */ 81b515f541SZelalem Aweke sctlr_elx |= SCTLR_AARCH32_EL1_RES1 | SCTLR_CP15BEN_BIT 82b515f541SZelalem Aweke | SCTLR_NTWI_BIT | SCTLR_NTWE_BIT; 83b515f541SZelalem Aweke } 84b515f541SZelalem Aweke 85b515f541SZelalem Aweke #if ERRATA_A75_764081 86b515f541SZelalem Aweke /* 87b515f541SZelalem Aweke * If workaround of errata 764081 for Cortex-A75 is used then set 88b515f541SZelalem Aweke * SCTLR_EL1.IESB to enable Implicit Error Synchronization Barrier. 89b515f541SZelalem Aweke */ 90b515f541SZelalem Aweke sctlr_elx |= SCTLR_IESB_BIT; 91b515f541SZelalem Aweke #endif 92b515f541SZelalem Aweke /* Store the initialised SCTLR_EL1 value in the cpu_context */ 93b515f541SZelalem Aweke write_ctx_reg(get_el1_sysregs_ctx(ctx), CTX_SCTLR_EL1, sctlr_elx); 94b515f541SZelalem Aweke 95b515f541SZelalem Aweke /* 96b515f541SZelalem Aweke * Base the context ACTLR_EL1 on the current value, as it is 97b515f541SZelalem Aweke * implementation defined. The context restore process will write 98b515f541SZelalem Aweke * the value from the context to the actual register and can cause 99b515f541SZelalem Aweke * problems for processor cores that don't expect certain bits to 100b515f541SZelalem Aweke * be zero. 101b515f541SZelalem Aweke */ 102b515f541SZelalem Aweke actlr_elx = read_actlr_el1(); 103b515f541SZelalem Aweke write_ctx_reg((get_el1_sysregs_ctx(ctx)), (CTX_ACTLR_EL1), (actlr_elx)); 104b515f541SZelalem Aweke } 105b515f541SZelalem Aweke 1062bbad1d1SZelalem Aweke /****************************************************************************** 1072bbad1d1SZelalem Aweke * This function performs initializations that are specific to SECURE state 1082bbad1d1SZelalem Aweke * and updates the cpu context specified by 'ctx'. 1092bbad1d1SZelalem Aweke *****************************************************************************/ 1102bbad1d1SZelalem Aweke static void setup_secure_context(cpu_context_t *ctx, const struct entry_point_info *ep) 111532ed618SSoby Mathew { 1122bbad1d1SZelalem Aweke u_register_t scr_el3; 1132bbad1d1SZelalem Aweke el3_state_t *state; 1142bbad1d1SZelalem Aweke 1152bbad1d1SZelalem Aweke state = get_el3state_ctx(ctx); 1162bbad1d1SZelalem Aweke scr_el3 = read_ctx_reg(state, CTX_SCR_EL3); 1172bbad1d1SZelalem Aweke 1182bbad1d1SZelalem Aweke #if defined(IMAGE_BL31) && !defined(SPD_spmd) 119532ed618SSoby Mathew /* 1202bbad1d1SZelalem Aweke * SCR_EL3.IRQ, SCR_EL3.FIQ: Enable the physical FIQ and IRQ routing as 1212bbad1d1SZelalem Aweke * indicated by the interrupt routing model for BL31. 122532ed618SSoby Mathew */ 1232bbad1d1SZelalem Aweke scr_el3 |= get_scr_el3_from_routing_model(SECURE); 1242bbad1d1SZelalem Aweke #endif 1252bbad1d1SZelalem Aweke 126*0a33adc0SGovindraj Raja /* Allow access to Allocation Tags when mte is set*/ 127*0a33adc0SGovindraj Raja if (is_feat_mte_supported()) { 1282bbad1d1SZelalem Aweke scr_el3 |= SCR_ATA_BIT; 1292bbad1d1SZelalem Aweke } 1302bbad1d1SZelalem Aweke 1312bbad1d1SZelalem Aweke write_ctx_reg(state, CTX_SCR_EL3, scr_el3); 1322bbad1d1SZelalem Aweke 133b515f541SZelalem Aweke /* 134b515f541SZelalem Aweke * Initialize EL1 context registers unless SPMC is running 135b515f541SZelalem Aweke * at S-EL2. 136b515f541SZelalem Aweke */ 137b515f541SZelalem Aweke #if !SPMD_SPM_AT_SEL2 138b515f541SZelalem Aweke setup_el1_context(ctx, ep); 139b515f541SZelalem Aweke #endif 140b515f541SZelalem Aweke 1412bbad1d1SZelalem Aweke manage_extensions_secure(ctx); 142461c0a5dSElizabeth Ho 143461c0a5dSElizabeth Ho /** 144461c0a5dSElizabeth Ho * manage_extensions_secure_per_world api has to be executed once, 145461c0a5dSElizabeth Ho * as the registers getting initialised, maintain constant value across 146461c0a5dSElizabeth Ho * all the cpus for the secure world. 147461c0a5dSElizabeth Ho * Henceforth, this check ensures that the registers are initialised once 148461c0a5dSElizabeth Ho * and avoids re-initialization from multiple cores. 149461c0a5dSElizabeth Ho */ 150461c0a5dSElizabeth Ho if (!has_secure_perworld_init) { 151461c0a5dSElizabeth Ho manage_extensions_secure_per_world(); 152461c0a5dSElizabeth Ho } 153461c0a5dSElizabeth Ho 1542bbad1d1SZelalem Aweke } 1552bbad1d1SZelalem Aweke 1562bbad1d1SZelalem Aweke #if ENABLE_RME 1572bbad1d1SZelalem Aweke /****************************************************************************** 1582bbad1d1SZelalem Aweke * This function performs initializations that are specific to REALM state 1592bbad1d1SZelalem Aweke * and updates the cpu context specified by 'ctx'. 1602bbad1d1SZelalem Aweke *****************************************************************************/ 1612bbad1d1SZelalem Aweke static void setup_realm_context(cpu_context_t *ctx, const struct entry_point_info *ep) 1622bbad1d1SZelalem Aweke { 1632bbad1d1SZelalem Aweke u_register_t scr_el3; 1642bbad1d1SZelalem Aweke el3_state_t *state; 1652bbad1d1SZelalem Aweke 1662bbad1d1SZelalem Aweke state = get_el3state_ctx(ctx); 1672bbad1d1SZelalem Aweke scr_el3 = read_ctx_reg(state, CTX_SCR_EL3); 1682bbad1d1SZelalem Aweke 16901cf14ddSMaksims Svecovs scr_el3 |= SCR_NS_BIT | SCR_NSE_BIT; 17001cf14ddSMaksims Svecovs 1717db710f0SAndre Przywara if (is_feat_csv2_2_supported()) { 17201cf14ddSMaksims Svecovs /* Enable access to the SCXTNUM_ELx registers. */ 17301cf14ddSMaksims Svecovs scr_el3 |= SCR_EnSCXT_BIT; 1747db710f0SAndre Przywara } 1752bbad1d1SZelalem Aweke 1762bbad1d1SZelalem Aweke write_ctx_reg(state, CTX_SCR_EL3, scr_el3); 1772bbad1d1SZelalem Aweke } 1782bbad1d1SZelalem Aweke #endif /* ENABLE_RME */ 1792bbad1d1SZelalem Aweke 1802bbad1d1SZelalem Aweke /****************************************************************************** 1812bbad1d1SZelalem Aweke * This function performs initializations that are specific to NON-SECURE state 1822bbad1d1SZelalem Aweke * and updates the cpu context specified by 'ctx'. 1832bbad1d1SZelalem Aweke *****************************************************************************/ 1842bbad1d1SZelalem Aweke static void setup_ns_context(cpu_context_t *ctx, const struct entry_point_info *ep) 1852bbad1d1SZelalem Aweke { 1862bbad1d1SZelalem Aweke u_register_t scr_el3; 1872bbad1d1SZelalem Aweke el3_state_t *state; 1882bbad1d1SZelalem Aweke 1892bbad1d1SZelalem Aweke state = get_el3state_ctx(ctx); 1902bbad1d1SZelalem Aweke scr_el3 = read_ctx_reg(state, CTX_SCR_EL3); 1912bbad1d1SZelalem Aweke 1922bbad1d1SZelalem Aweke /* SCR_NS: Set the NS bit */ 1932bbad1d1SZelalem Aweke scr_el3 |= SCR_NS_BIT; 1942bbad1d1SZelalem Aweke 1952bbad1d1SZelalem Aweke /* Allow access to Allocation Tags when MTE is implemented. */ 1962bbad1d1SZelalem Aweke scr_el3 |= SCR_ATA_BIT; 1972bbad1d1SZelalem Aweke 198f0c96a2eSBoyan Karatotev #if !CTX_INCLUDE_PAUTH_REGS 199f0c96a2eSBoyan Karatotev /* 200f0c96a2eSBoyan Karatotev * Pointer Authentication feature, if present, is always enabled by default 201f0c96a2eSBoyan Karatotev * for Non secure lower exception levels. We do not have an explicit 202f0c96a2eSBoyan Karatotev * flag to set it. 203f0c96a2eSBoyan Karatotev * CTX_INCLUDE_PAUTH_REGS flag, is explicitly used to enable for lower 204f0c96a2eSBoyan Karatotev * exception levels of secure and realm worlds. 205f0c96a2eSBoyan Karatotev * 206f0c96a2eSBoyan Karatotev * To prevent the leakage between the worlds during world switch, 207f0c96a2eSBoyan Karatotev * we enable it only for the non-secure world. 208f0c96a2eSBoyan Karatotev * 209f0c96a2eSBoyan Karatotev * If the Secure/realm world wants to use pointer authentication, 210f0c96a2eSBoyan Karatotev * CTX_INCLUDE_PAUTH_REGS must be explicitly set to 1, in which case 211f0c96a2eSBoyan Karatotev * it will be enabled globally for all the contexts. 212f0c96a2eSBoyan Karatotev * 213f0c96a2eSBoyan Karatotev * SCR_EL3.API: Set to one to not trap any PAuth instructions at ELs 214f0c96a2eSBoyan Karatotev * other than EL3 215f0c96a2eSBoyan Karatotev * 216f0c96a2eSBoyan Karatotev * SCR_EL3.APK: Set to one to not trap any PAuth key values at ELs other 217f0c96a2eSBoyan Karatotev * than EL3 218f0c96a2eSBoyan Karatotev */ 219f0c96a2eSBoyan Karatotev scr_el3 |= SCR_API_BIT | SCR_APK_BIT; 220f0c96a2eSBoyan Karatotev 221f0c96a2eSBoyan Karatotev #endif /* CTX_INCLUDE_PAUTH_REGS */ 222f0c96a2eSBoyan Karatotev 22346cc41d5SManish Pandey #if HANDLE_EA_EL3_FIRST_NS 22446cc41d5SManish Pandey /* SCR_EL3.EA: Route External Abort and SError Interrupt to EL3. */ 22546cc41d5SManish Pandey scr_el3 |= SCR_EA_BIT; 22646cc41d5SManish Pandey #endif 22746cc41d5SManish Pandey 22800e8f79cSManish Pandey #if RAS_TRAP_NS_ERR_REC_ACCESS 22900e8f79cSManish Pandey /* 23000e8f79cSManish Pandey * SCR_EL3.TERR: Trap Error record accesses. Accesses to the RAS ERR 23100e8f79cSManish Pandey * and RAS ERX registers from EL1 and EL2(from any security state) 23200e8f79cSManish Pandey * are trapped to EL3. 23300e8f79cSManish Pandey * Set here to trap only for NS EL1/EL2 23400e8f79cSManish Pandey * 23500e8f79cSManish Pandey */ 23600e8f79cSManish Pandey scr_el3 |= SCR_TERR_BIT; 23700e8f79cSManish Pandey #endif 23800e8f79cSManish Pandey 2397db710f0SAndre Przywara if (is_feat_csv2_2_supported()) { 24001cf14ddSMaksims Svecovs /* Enable access to the SCXTNUM_ELx registers. */ 24101cf14ddSMaksims Svecovs scr_el3 |= SCR_EnSCXT_BIT; 2427db710f0SAndre Przywara } 24301cf14ddSMaksims Svecovs 2442bbad1d1SZelalem Aweke #ifdef IMAGE_BL31 2452bbad1d1SZelalem Aweke /* 2462bbad1d1SZelalem Aweke * SCR_EL3.IRQ, SCR_EL3.FIQ: Enable the physical FIQ and IRQ routing as 2472bbad1d1SZelalem Aweke * indicated by the interrupt routing model for BL31. 2482bbad1d1SZelalem Aweke */ 2492bbad1d1SZelalem Aweke scr_el3 |= get_scr_el3_from_routing_model(NON_SECURE); 2502bbad1d1SZelalem Aweke #endif 2512bbad1d1SZelalem Aweke write_ctx_reg(state, CTX_SCR_EL3, scr_el3); 2528b95e848SZelalem Aweke 253b515f541SZelalem Aweke /* Initialize EL1 context registers */ 254b515f541SZelalem Aweke setup_el1_context(ctx, ep); 255b515f541SZelalem Aweke 2568b95e848SZelalem Aweke /* Initialize EL2 context registers */ 2578b95e848SZelalem Aweke #if CTX_INCLUDE_EL2_REGS 2588b95e848SZelalem Aweke 2598b95e848SZelalem Aweke /* 2608b95e848SZelalem Aweke * Initialize SCTLR_EL2 context register using Endianness value 2618b95e848SZelalem Aweke * taken from the entrypoint attribute. 2628b95e848SZelalem Aweke */ 2638b95e848SZelalem Aweke u_register_t sctlr_el2 = (EP_GET_EE(ep->h.attr) != 0U) ? SCTLR_EE_BIT : 0UL; 2648b95e848SZelalem Aweke sctlr_el2 |= SCTLR_EL2_RES1; 2658b95e848SZelalem Aweke write_ctx_reg(get_el2_sysregs_ctx(ctx), CTX_SCTLR_EL2, 2668b95e848SZelalem Aweke sctlr_el2); 2678b95e848SZelalem Aweke 268ddb615b4SJuan Pablo Conde if (is_feat_hcx_supported()) { 269ddb615b4SJuan Pablo Conde /* 270ddb615b4SJuan Pablo Conde * Initialize register HCRX_EL2 with its init value. 271ddb615b4SJuan Pablo Conde * As the value of HCRX_EL2 is UNKNOWN on reset, there is a 272ddb615b4SJuan Pablo Conde * chance that this can lead to unexpected behavior in lower 273ddb615b4SJuan Pablo Conde * ELs that have not been updated since the introduction of 274ddb615b4SJuan Pablo Conde * this feature if not properly initialized, especially when 275ddb615b4SJuan Pablo Conde * it comes to those bits that enable/disable traps. 276ddb615b4SJuan Pablo Conde */ 277ddb615b4SJuan Pablo Conde write_ctx_reg(get_el2_sysregs_ctx(ctx), CTX_HCRX_EL2, 278ddb615b4SJuan Pablo Conde HCRX_EL2_INIT_VAL); 279ddb615b4SJuan Pablo Conde } 2804a530b4cSJuan Pablo Conde 2814a530b4cSJuan Pablo Conde if (is_feat_fgt_supported()) { 2824a530b4cSJuan Pablo Conde /* 2834a530b4cSJuan Pablo Conde * Initialize HFG*_EL2 registers with a default value so legacy 2844a530b4cSJuan Pablo Conde * systems unaware of FEAT_FGT do not get trapped due to their lack 2854a530b4cSJuan Pablo Conde * of initialization for this feature. 2864a530b4cSJuan Pablo Conde */ 2874a530b4cSJuan Pablo Conde write_ctx_reg(get_el2_sysregs_ctx(ctx), CTX_HFGITR_EL2, 2884a530b4cSJuan Pablo Conde HFGITR_EL2_INIT_VAL); 2894a530b4cSJuan Pablo Conde write_ctx_reg(get_el2_sysregs_ctx(ctx), CTX_HFGRTR_EL2, 2904a530b4cSJuan Pablo Conde HFGRTR_EL2_INIT_VAL); 2914a530b4cSJuan Pablo Conde write_ctx_reg(get_el2_sysregs_ctx(ctx), CTX_HFGWTR_EL2, 2924a530b4cSJuan Pablo Conde HFGWTR_EL2_INIT_VAL); 2934a530b4cSJuan Pablo Conde } 2948b95e848SZelalem Aweke #endif /* CTX_INCLUDE_EL2_REGS */ 29524a70738SBoyan Karatotev 29624a70738SBoyan Karatotev manage_extensions_nonsecure(ctx); 297532ed618SSoby Mathew } 298532ed618SSoby Mathew 299532ed618SSoby Mathew /******************************************************************************* 3002bbad1d1SZelalem Aweke * The following function performs initialization of the cpu_context 'ctx' 3012bbad1d1SZelalem Aweke * for first use that is common to all security states, and sets the 3022bbad1d1SZelalem Aweke * initial entrypoint state as specified by the entry_point_info structure. 303532ed618SSoby Mathew * 3048aabea33SPaul Beesley * The EE and ST attributes are used to configure the endianness and secure 305532ed618SSoby Mathew * timer availability for the new execution context. 306532ed618SSoby Mathew ******************************************************************************/ 3072bbad1d1SZelalem Aweke static void setup_context_common(cpu_context_t *ctx, const entry_point_info_t *ep) 308532ed618SSoby Mathew { 309f1be00daSLouis Mayencourt u_register_t scr_el3; 310532ed618SSoby Mathew el3_state_t *state; 311532ed618SSoby Mathew gp_regs_t *gp_regs; 312532ed618SSoby Mathew 313f0c96a2eSBoyan Karatotev state = get_el3state_ctx(ctx); 314f0c96a2eSBoyan Karatotev 315532ed618SSoby Mathew /* Clear any residual register values from the context */ 31632f0d3c6SDouglas Raillard zeromem(ctx, sizeof(*ctx)); 317532ed618SSoby Mathew 318532ed618SSoby Mathew /* 3195e8cc727SBoyan Karatotev * The lower-EL context is zeroed so that no stale values leak to a world. 3205e8cc727SBoyan Karatotev * It is assumed that an all-zero lower-EL context is good enough for it 3215e8cc727SBoyan Karatotev * to boot correctly. However, there are very few registers where this 3225e8cc727SBoyan Karatotev * is not true and some values need to be recreated. 3235e8cc727SBoyan Karatotev */ 3245e8cc727SBoyan Karatotev #if CTX_INCLUDE_EL2_REGS 3255e8cc727SBoyan Karatotev el2_sysregs_t *el2_ctx = get_el2_sysregs_ctx(ctx); 3265e8cc727SBoyan Karatotev 3275e8cc727SBoyan Karatotev /* 3285e8cc727SBoyan Karatotev * These bits are set in the gicv3 driver. Losing them (especially the 3295e8cc727SBoyan Karatotev * SRE bit) is problematic for all worlds. Henceforth recreate them. 3305e8cc727SBoyan Karatotev */ 3315e8cc727SBoyan Karatotev u_register_t icc_sre_el2 = ICC_SRE_DIB_BIT | ICC_SRE_DFB_BIT | 3325e8cc727SBoyan Karatotev ICC_SRE_EN_BIT | ICC_SRE_SRE_BIT; 3335e8cc727SBoyan Karatotev write_ctx_reg(el2_ctx, CTX_ICC_SRE_EL2, icc_sre_el2); 3345e8cc727SBoyan Karatotev #endif /* CTX_INCLUDE_EL2_REGS */ 3355e8cc727SBoyan Karatotev 3365c52d7e5SBoyan Karatotev /* Start with a clean SCR_EL3 copy as all relevant values are set */ 3375c52d7e5SBoyan Karatotev scr_el3 = SCR_RESET_VAL; 338c5ea4f8aSZelalem Aweke 33918f2efd6SDavid Cunado /* 340f0c96a2eSBoyan Karatotev * SCR_EL3.TWE: Set to zero so that execution of WFE instructions at 341f0c96a2eSBoyan Karatotev * EL2, EL1 and EL0 are not trapped to EL3. 342f0c96a2eSBoyan Karatotev * 343f0c96a2eSBoyan Karatotev * SCR_EL3.TWI: Set to zero so that execution of WFI instructions at 344f0c96a2eSBoyan Karatotev * EL2, EL1 and EL0 are not trapped to EL3. 345f0c96a2eSBoyan Karatotev * 346f0c96a2eSBoyan Karatotev * SCR_EL3.SMD: Set to zero to enable SMC calls at EL1 and above, from 347f0c96a2eSBoyan Karatotev * both Security states and both Execution states. 348f0c96a2eSBoyan Karatotev * 349f0c96a2eSBoyan Karatotev * SCR_EL3.SIF: Set to one to disable secure instruction execution from 350f0c96a2eSBoyan Karatotev * Non-secure memory. 351f0c96a2eSBoyan Karatotev */ 352f0c96a2eSBoyan Karatotev scr_el3 &= ~(SCR_TWE_BIT | SCR_TWI_BIT | SCR_SMD_BIT); 353f0c96a2eSBoyan Karatotev 354f0c96a2eSBoyan Karatotev scr_el3 |= SCR_SIF_BIT; 355f0c96a2eSBoyan Karatotev 356f0c96a2eSBoyan Karatotev /* 35718f2efd6SDavid Cunado * SCR_EL3.RW: Set the execution state, AArch32 or AArch64, for next 35818f2efd6SDavid Cunado * Exception level as specified by SPSR. 35918f2efd6SDavid Cunado */ 360c5ea4f8aSZelalem Aweke if (GET_RW(ep->spsr) == MODE_RW_64) { 361532ed618SSoby Mathew scr_el3 |= SCR_RW_BIT; 362c5ea4f8aSZelalem Aweke } 3632bbad1d1SZelalem Aweke 36418f2efd6SDavid Cunado /* 36518f2efd6SDavid Cunado * SCR_EL3.ST: Traps Secure EL1 accesses to the Counter-timer Physical 36618f2efd6SDavid Cunado * Secure timer registers to EL3, from AArch64 state only, if specified 367b515f541SZelalem Aweke * by the entrypoint attributes. If SEL2 is present and enabled, the ST 368b515f541SZelalem Aweke * bit always behaves as 1 (i.e. secure physical timer register access 369b515f541SZelalem Aweke * is not trapped) 37018f2efd6SDavid Cunado */ 371c5ea4f8aSZelalem Aweke if (EP_GET_ST(ep->h.attr) != 0U) { 372532ed618SSoby Mathew scr_el3 |= SCR_ST_BIT; 373c5ea4f8aSZelalem Aweke } 374532ed618SSoby Mathew 375cb4ec47bSjohpow01 /* 376cb4ec47bSjohpow01 * If FEAT_HCX is enabled, enable access to HCRX_EL2 by setting 377cb4ec47bSjohpow01 * SCR_EL3.HXEn. 378cb4ec47bSjohpow01 */ 379c5a3ebbdSAndre Przywara if (is_feat_hcx_supported()) { 380cb4ec47bSjohpow01 scr_el3 |= SCR_HXEn_BIT; 381c5a3ebbdSAndre Przywara } 382cb4ec47bSjohpow01 383ff86e0b4SJuan Pablo Conde /* 384ff86e0b4SJuan Pablo Conde * If FEAT_RNG_TRAP is enabled, all reads of the RNDR and RNDRRS 385ff86e0b4SJuan Pablo Conde * registers are trapped to EL3. 386ff86e0b4SJuan Pablo Conde */ 387ff86e0b4SJuan Pablo Conde #if ENABLE_FEAT_RNG_TRAP 388ff86e0b4SJuan Pablo Conde scr_el3 |= SCR_TRNDR_BIT; 389ff86e0b4SJuan Pablo Conde #endif 390ff86e0b4SJuan Pablo Conde 3911a7c1cfeSJeenu Viswambharan #if FAULT_INJECTION_SUPPORT 3921a7c1cfeSJeenu Viswambharan /* Enable fault injection from lower ELs */ 3931a7c1cfeSJeenu Viswambharan scr_el3 |= SCR_FIEN_BIT; 3941a7c1cfeSJeenu Viswambharan #endif 3951a7c1cfeSJeenu Viswambharan 396f0c96a2eSBoyan Karatotev #if CTX_INCLUDE_PAUTH_REGS 397f0c96a2eSBoyan Karatotev /* 398f0c96a2eSBoyan Karatotev * Enable Pointer Authentication globally for all the worlds. 399f0c96a2eSBoyan Karatotev * 400f0c96a2eSBoyan Karatotev * SCR_EL3.API: Set to one to not trap any PAuth instructions at ELs 401f0c96a2eSBoyan Karatotev * other than EL3 402f0c96a2eSBoyan Karatotev * 403f0c96a2eSBoyan Karatotev * SCR_EL3.APK: Set to one to not trap any PAuth key values at ELs other 404f0c96a2eSBoyan Karatotev * than EL3 405f0c96a2eSBoyan Karatotev */ 406f0c96a2eSBoyan Karatotev scr_el3 |= SCR_API_BIT | SCR_APK_BIT; 407f0c96a2eSBoyan Karatotev #endif /* CTX_INCLUDE_PAUTH_REGS */ 408f0c96a2eSBoyan Karatotev 4095283962eSAntonio Nino Diaz /* 410d3331603SMark Brown * SCR_EL3.TCR2EN: Enable access to TCR2_ELx for AArch64 if present. 411d3331603SMark Brown */ 412d3331603SMark Brown if (is_feat_tcr2_supported() && (GET_RW(ep->spsr) == MODE_RW_64)) { 413d3331603SMark Brown scr_el3 |= SCR_TCR2EN_BIT; 414d3331603SMark Brown } 415d3331603SMark Brown 416d3331603SMark Brown /* 417062b6c6bSMark Brown * SCR_EL3.PIEN: Enable permission indirection and overlay 418062b6c6bSMark Brown * registers for AArch64 if present. 419062b6c6bSMark Brown */ 420062b6c6bSMark Brown if (is_feat_sxpie_supported() || is_feat_sxpoe_supported()) { 421062b6c6bSMark Brown scr_el3 |= SCR_PIEN_BIT; 422062b6c6bSMark Brown } 423062b6c6bSMark Brown 424062b6c6bSMark Brown /* 425688ab57bSMark Brown * SCR_EL3.GCSEn: Enable GCS registers for AArch64 if present. 426688ab57bSMark Brown */ 427688ab57bSMark Brown if ((is_feat_gcs_supported()) && (GET_RW(ep->spsr) == MODE_RW_64)) { 428688ab57bSMark Brown scr_el3 |= SCR_GCSEn_BIT; 429688ab57bSMark Brown } 430688ab57bSMark Brown 431688ab57bSMark Brown /* 43218f2efd6SDavid Cunado * SCR_EL3.HCE: Enable HVC instructions if next execution state is 43318f2efd6SDavid Cunado * AArch64 and next EL is EL2, or if next execution state is AArch32 and 43418f2efd6SDavid Cunado * next mode is Hyp. 435110ee433SJimmy Brisson * SCR_EL3.FGTEn: Enable Fine Grained Virtualization Traps under the 436110ee433SJimmy Brisson * same conditions as HVC instructions and when the processor supports 437110ee433SJimmy Brisson * ARMv8.6-FGT. 43829d0ee54SJimmy Brisson * SCR_EL3.ECVEn: Enable Enhanced Counter Virtualization (ECV) 43929d0ee54SJimmy Brisson * CNTPOFF_EL2 register under the same conditions as HVC instructions 44029d0ee54SJimmy Brisson * and when the processor supports ECV. 441532ed618SSoby Mathew */ 442a0fee747SAntonio Nino Diaz if (((GET_RW(ep->spsr) == MODE_RW_64) && (GET_EL(ep->spsr) == MODE_EL2)) 443a0fee747SAntonio Nino Diaz || ((GET_RW(ep->spsr) != MODE_RW_64) 444a0fee747SAntonio Nino Diaz && (GET_M32(ep->spsr) == MODE32_hyp))) { 445532ed618SSoby Mathew scr_el3 |= SCR_HCE_BIT; 446110ee433SJimmy Brisson 447ce485955SAndre Przywara if (is_feat_fgt_supported()) { 448110ee433SJimmy Brisson scr_el3 |= SCR_FGTEN_BIT; 449110ee433SJimmy Brisson } 45029d0ee54SJimmy Brisson 451b8f03d29SAndre Przywara if (is_feat_ecv_supported()) { 45229d0ee54SJimmy Brisson scr_el3 |= SCR_ECVEN_BIT; 45329d0ee54SJimmy Brisson } 454532ed618SSoby Mathew } 455532ed618SSoby Mathew 4566cac724dSjohpow01 /* Enable WFE trap delay in SCR_EL3 if supported and configured */ 4571223d2a0SAndre Przywara if (is_feat_twed_supported()) { 4586cac724dSjohpow01 /* Set delay in SCR_EL3 */ 4596cac724dSjohpow01 scr_el3 &= ~(SCR_TWEDEL_MASK << SCR_TWEDEL_SHIFT); 460781d07a4SJayanth Dodderi Chidanand scr_el3 |= ((TWED_DELAY & SCR_TWEDEL_MASK) 4616cac724dSjohpow01 << SCR_TWEDEL_SHIFT); 4626cac724dSjohpow01 4636cac724dSjohpow01 /* Enable WFE delay */ 4646cac724dSjohpow01 scr_el3 |= SCR_TWEDEn_BIT; 4651223d2a0SAndre Przywara } 4666cac724dSjohpow01 4679f4b6259SJayanth Dodderi Chidanand #if IMAGE_BL31 && defined(SPD_spmd) && SPMD_SPM_AT_SEL2 4689f4b6259SJayanth Dodderi Chidanand /* Enable S-EL2 if FEAT_SEL2 is implemented for all the contexts. */ 4699f4b6259SJayanth Dodderi Chidanand if (is_feat_sel2_supported()) { 4709f4b6259SJayanth Dodderi Chidanand scr_el3 |= SCR_EEL2_BIT; 4719f4b6259SJayanth Dodderi Chidanand } 4729f4b6259SJayanth Dodderi Chidanand #endif /* (IMAGE_BL31 && defined(SPD_spmd) && SPMD_SPM_AT_SEL2) */ 4739f4b6259SJayanth Dodderi Chidanand 47418f2efd6SDavid Cunado /* 475e290a8fcSAlexei Fedorov * Populate EL3 state so that we've the right context 476e290a8fcSAlexei Fedorov * before doing ERET 4773e61b2b5SDavid Cunado */ 478532ed618SSoby Mathew write_ctx_reg(state, CTX_SCR_EL3, scr_el3); 479532ed618SSoby Mathew write_ctx_reg(state, CTX_ELR_EL3, ep->pc); 480532ed618SSoby Mathew write_ctx_reg(state, CTX_SPSR_EL3, ep->spsr); 481532ed618SSoby Mathew 482532ed618SSoby Mathew /* 483532ed618SSoby Mathew * Store the X0-X7 value from the entrypoint into the context 484532ed618SSoby Mathew * Use memcpy as we are in control of the layout of the structures 485532ed618SSoby Mathew */ 486532ed618SSoby Mathew gp_regs = get_gpregs_ctx(ctx); 487532ed618SSoby Mathew memcpy(gp_regs, (void *)&ep->args, sizeof(aapcs64_params_t)); 488532ed618SSoby Mathew } 489532ed618SSoby Mathew 490532ed618SSoby Mathew /******************************************************************************* 4912bbad1d1SZelalem Aweke * Context management library initialization routine. This library is used by 4922bbad1d1SZelalem Aweke * runtime services to share pointers to 'cpu_context' structures for secure 4932bbad1d1SZelalem Aweke * non-secure and realm states. Management of the structures and their associated 4942bbad1d1SZelalem Aweke * memory is not done by the context management library e.g. the PSCI service 4952bbad1d1SZelalem Aweke * manages the cpu context used for entry from and exit to the non-secure state. 4962bbad1d1SZelalem Aweke * The Secure payload dispatcher service manages the context(s) corresponding to 4972bbad1d1SZelalem Aweke * the secure state. It also uses this library to get access to the non-secure 4982bbad1d1SZelalem Aweke * state cpu context pointers. 4992bbad1d1SZelalem Aweke * Lastly, this library provides the API to make SP_EL3 point to the cpu context 5002bbad1d1SZelalem Aweke * which will be used for programming an entry into a lower EL. The same context 5012bbad1d1SZelalem Aweke * will be used to save state upon exception entry from that EL. 5022bbad1d1SZelalem Aweke ******************************************************************************/ 5032bbad1d1SZelalem Aweke void __init cm_init(void) 5042bbad1d1SZelalem Aweke { 5052bbad1d1SZelalem Aweke /* 5061b491eeaSElyes Haouas * The context management library has only global data to initialize, but 5072bbad1d1SZelalem Aweke * that will be done when the BSS is zeroed out. 5082bbad1d1SZelalem Aweke */ 5092bbad1d1SZelalem Aweke } 5102bbad1d1SZelalem Aweke 5112bbad1d1SZelalem Aweke /******************************************************************************* 5122bbad1d1SZelalem Aweke * This is the high-level function used to initialize the cpu_context 'ctx' for 5132bbad1d1SZelalem Aweke * first use. It performs initializations that are common to all security states 5142bbad1d1SZelalem Aweke * and initializations specific to the security state specified in 'ep' 5152bbad1d1SZelalem Aweke ******************************************************************************/ 5162bbad1d1SZelalem Aweke void cm_setup_context(cpu_context_t *ctx, const entry_point_info_t *ep) 5172bbad1d1SZelalem Aweke { 5182bbad1d1SZelalem Aweke unsigned int security_state; 5192bbad1d1SZelalem Aweke 5202bbad1d1SZelalem Aweke assert(ctx != NULL); 5212bbad1d1SZelalem Aweke 5222bbad1d1SZelalem Aweke /* 5232bbad1d1SZelalem Aweke * Perform initializations that are common 5242bbad1d1SZelalem Aweke * to all security states 5252bbad1d1SZelalem Aweke */ 5262bbad1d1SZelalem Aweke setup_context_common(ctx, ep); 5272bbad1d1SZelalem Aweke 5282bbad1d1SZelalem Aweke security_state = GET_SECURITY_STATE(ep->h.attr); 5292bbad1d1SZelalem Aweke 5302bbad1d1SZelalem Aweke /* Perform security state specific initializations */ 5312bbad1d1SZelalem Aweke switch (security_state) { 5322bbad1d1SZelalem Aweke case SECURE: 5332bbad1d1SZelalem Aweke setup_secure_context(ctx, ep); 5342bbad1d1SZelalem Aweke break; 5352bbad1d1SZelalem Aweke #if ENABLE_RME 5362bbad1d1SZelalem Aweke case REALM: 5372bbad1d1SZelalem Aweke setup_realm_context(ctx, ep); 5382bbad1d1SZelalem Aweke break; 5392bbad1d1SZelalem Aweke #endif 5402bbad1d1SZelalem Aweke case NON_SECURE: 5412bbad1d1SZelalem Aweke setup_ns_context(ctx, ep); 5422bbad1d1SZelalem Aweke break; 5432bbad1d1SZelalem Aweke default: 5442bbad1d1SZelalem Aweke ERROR("Invalid security state\n"); 5452bbad1d1SZelalem Aweke panic(); 5462bbad1d1SZelalem Aweke break; 5472bbad1d1SZelalem Aweke } 5482bbad1d1SZelalem Aweke } 5492bbad1d1SZelalem Aweke 5502bbad1d1SZelalem Aweke /******************************************************************************* 55124a70738SBoyan Karatotev * Enable architecture extensions for EL3 execution. This function only updates 55224a70738SBoyan Karatotev * registers in-place which are expected to either never change or be 55324a70738SBoyan Karatotev * overwritten by el3_exit. 55424a70738SBoyan Karatotev ******************************************************************************/ 55524a70738SBoyan Karatotev #if IMAGE_BL31 55624a70738SBoyan Karatotev void cm_manage_extensions_el3(void) 55724a70738SBoyan Karatotev { 55860d330dcSBoyan Karatotev if (is_feat_spe_supported()) { 55960d330dcSBoyan Karatotev spe_init_el3(); 56060d330dcSBoyan Karatotev } 56160d330dcSBoyan Karatotev 5624085a02cSBoyan Karatotev if (is_feat_amu_supported()) { 5634085a02cSBoyan Karatotev amu_init_el3(); 5644085a02cSBoyan Karatotev } 5654085a02cSBoyan Karatotev 56660d330dcSBoyan Karatotev if (is_feat_sme_supported()) { 56760d330dcSBoyan Karatotev sme_init_el3(); 56860d330dcSBoyan Karatotev } 56960d330dcSBoyan Karatotev 57060d330dcSBoyan Karatotev if (is_feat_trbe_supported()) { 57160d330dcSBoyan Karatotev trbe_init_el3(); 57260d330dcSBoyan Karatotev } 57360d330dcSBoyan Karatotev 57460d330dcSBoyan Karatotev if (is_feat_brbe_supported()) { 57560d330dcSBoyan Karatotev brbe_init_el3(); 57660d330dcSBoyan Karatotev } 57760d330dcSBoyan Karatotev 57860d330dcSBoyan Karatotev if (is_feat_trf_supported()) { 57960d330dcSBoyan Karatotev trf_init_el3(); 58060d330dcSBoyan Karatotev } 58160d330dcSBoyan Karatotev 58260d330dcSBoyan Karatotev pmuv3_init_el3(); 58324a70738SBoyan Karatotev } 58424a70738SBoyan Karatotev #endif /* IMAGE_BL31 */ 58524a70738SBoyan Karatotev 5864087ed6cSJayanth Dodderi Chidanand /****************************************************************************** 5874087ed6cSJayanth Dodderi Chidanand * Function to initialise the registers with the RESET values in the context 5884087ed6cSJayanth Dodderi Chidanand * memory, which are maintained per world. 5894087ed6cSJayanth Dodderi Chidanand ******************************************************************************/ 5904087ed6cSJayanth Dodderi Chidanand #if IMAGE_BL31 5914087ed6cSJayanth Dodderi Chidanand void cm_el3_arch_init_per_world(per_world_context_t *per_world_ctx) 5924087ed6cSJayanth Dodderi Chidanand { 5934087ed6cSJayanth Dodderi Chidanand /* 5944087ed6cSJayanth Dodderi Chidanand * Initialise CPTR_EL3, setting all fields rather than relying on hw. 5954087ed6cSJayanth Dodderi Chidanand * 5964087ed6cSJayanth Dodderi Chidanand * CPTR_EL3.TFP: Set to zero so that accesses to the V- or Z- registers 5974087ed6cSJayanth Dodderi Chidanand * by Advanced SIMD, floating-point or SVE instructions (if 5984087ed6cSJayanth Dodderi Chidanand * implemented) do not trap to EL3. 5994087ed6cSJayanth Dodderi Chidanand * 6004087ed6cSJayanth Dodderi Chidanand * CPTR_EL3.TCPAC: Set to zero so that accesses to CPACR_EL1, 6014087ed6cSJayanth Dodderi Chidanand * CPTR_EL2,CPACR, or HCPTR do not trap to EL3. 6024087ed6cSJayanth Dodderi Chidanand */ 6034087ed6cSJayanth Dodderi Chidanand uint64_t cptr_el3 = CPTR_EL3_RESET_VAL & ~(TCPAC_BIT | TFP_BIT); 604ac4f6aafSArvind Ram Prakash 6054087ed6cSJayanth Dodderi Chidanand per_world_ctx->ctx_cptr_el3 = cptr_el3; 606ac4f6aafSArvind Ram Prakash 607ac4f6aafSArvind Ram Prakash /* 608ac4f6aafSArvind Ram Prakash * Initialize MPAM3_EL3 to its default reset value 609ac4f6aafSArvind Ram Prakash * 610ac4f6aafSArvind Ram Prakash * MPAM3_EL3_RESET_VAL sets the MPAM3_EL3.TRAPLOWER bit that forces 611ac4f6aafSArvind Ram Prakash * all lower ELn MPAM3_EL3 register access to, trap to EL3 612ac4f6aafSArvind Ram Prakash */ 613ac4f6aafSArvind Ram Prakash 614ac4f6aafSArvind Ram Prakash per_world_ctx->ctx_mpam3_el3 = MPAM3_EL3_RESET_VAL; 6154087ed6cSJayanth Dodderi Chidanand } 6164087ed6cSJayanth Dodderi Chidanand #endif /* IMAGE_BL31 */ 6174087ed6cSJayanth Dodderi Chidanand 61824a70738SBoyan Karatotev /******************************************************************************* 619461c0a5dSElizabeth Ho * Initialise per_world_context for Non-Secure world. 620461c0a5dSElizabeth Ho * This function enables the architecture extensions, which have same value 621461c0a5dSElizabeth Ho * across the cores for the non-secure world. 622461c0a5dSElizabeth Ho ******************************************************************************/ 623461c0a5dSElizabeth Ho #if IMAGE_BL31 624461c0a5dSElizabeth Ho void manage_extensions_nonsecure_per_world(void) 625461c0a5dSElizabeth Ho { 6264087ed6cSJayanth Dodderi Chidanand cm_el3_arch_init_per_world(&per_world_context[CPU_CONTEXT_NS]); 6274087ed6cSJayanth Dodderi Chidanand 628461c0a5dSElizabeth Ho if (is_feat_sme_supported()) { 629461c0a5dSElizabeth Ho sme_enable_per_world(&per_world_context[CPU_CONTEXT_NS]); 630461c0a5dSElizabeth Ho } 631461c0a5dSElizabeth Ho 632461c0a5dSElizabeth Ho if (is_feat_sve_supported()) { 633461c0a5dSElizabeth Ho sve_enable_per_world(&per_world_context[CPU_CONTEXT_NS]); 634461c0a5dSElizabeth Ho } 635461c0a5dSElizabeth Ho 636461c0a5dSElizabeth Ho if (is_feat_amu_supported()) { 637461c0a5dSElizabeth Ho amu_enable_per_world(&per_world_context[CPU_CONTEXT_NS]); 638461c0a5dSElizabeth Ho } 639461c0a5dSElizabeth Ho 640461c0a5dSElizabeth Ho if (is_feat_sys_reg_trace_supported()) { 641461c0a5dSElizabeth Ho sys_reg_trace_enable_per_world(&per_world_context[CPU_CONTEXT_NS]); 642461c0a5dSElizabeth Ho } 643ac4f6aafSArvind Ram Prakash 644ac4f6aafSArvind Ram Prakash if (is_feat_mpam_supported()) { 645ac4f6aafSArvind Ram Prakash mpam_enable_per_world(&per_world_context[CPU_CONTEXT_NS]); 646ac4f6aafSArvind Ram Prakash } 647461c0a5dSElizabeth Ho } 648461c0a5dSElizabeth Ho #endif /* IMAGE_BL31 */ 649461c0a5dSElizabeth Ho 650461c0a5dSElizabeth Ho /******************************************************************************* 651461c0a5dSElizabeth Ho * Initialise per_world_context for Secure world. 652461c0a5dSElizabeth Ho * This function enables the architecture extensions, which have same value 653461c0a5dSElizabeth Ho * across the cores for the secure world. 654461c0a5dSElizabeth Ho ******************************************************************************/ 655461c0a5dSElizabeth Ho static void manage_extensions_secure_per_world(void) 656461c0a5dSElizabeth Ho { 657461c0a5dSElizabeth Ho #if IMAGE_BL31 6584087ed6cSJayanth Dodderi Chidanand cm_el3_arch_init_per_world(&per_world_context[CPU_CONTEXT_SECURE]); 6594087ed6cSJayanth Dodderi Chidanand 660461c0a5dSElizabeth Ho if (is_feat_sme_supported()) { 661461c0a5dSElizabeth Ho 662461c0a5dSElizabeth Ho if (ENABLE_SME_FOR_SWD) { 663461c0a5dSElizabeth Ho /* 664461c0a5dSElizabeth Ho * Enable SME, SVE, FPU/SIMD in secure context, SPM must ensure 665461c0a5dSElizabeth Ho * SME, SVE, and FPU/SIMD context properly managed. 666461c0a5dSElizabeth Ho */ 667461c0a5dSElizabeth Ho sme_enable_per_world(&per_world_context[CPU_CONTEXT_SECURE]); 668461c0a5dSElizabeth Ho } else { 669461c0a5dSElizabeth Ho /* 670461c0a5dSElizabeth Ho * Disable SME, SVE, FPU/SIMD in secure context so non-secure 671461c0a5dSElizabeth Ho * world can safely use the associated registers. 672461c0a5dSElizabeth Ho */ 673461c0a5dSElizabeth Ho sme_disable_per_world(&per_world_context[CPU_CONTEXT_SECURE]); 674461c0a5dSElizabeth Ho } 675461c0a5dSElizabeth Ho } 676461c0a5dSElizabeth Ho if (is_feat_sve_supported()) { 677461c0a5dSElizabeth Ho if (ENABLE_SVE_FOR_SWD) { 678461c0a5dSElizabeth Ho /* 679461c0a5dSElizabeth Ho * Enable SVE and FPU in secure context, SPM must ensure 680461c0a5dSElizabeth Ho * that the SVE and FPU register contexts are properly managed. 681461c0a5dSElizabeth Ho */ 682461c0a5dSElizabeth Ho sve_enable_per_world(&per_world_context[CPU_CONTEXT_SECURE]); 683461c0a5dSElizabeth Ho } else { 684461c0a5dSElizabeth Ho /* 685461c0a5dSElizabeth Ho * Disable SVE and FPU in secure context so non-secure world 686461c0a5dSElizabeth Ho * can safely use them. 687461c0a5dSElizabeth Ho */ 688461c0a5dSElizabeth Ho sve_disable_per_world(&per_world_context[CPU_CONTEXT_SECURE]); 689461c0a5dSElizabeth Ho } 690461c0a5dSElizabeth Ho } 691461c0a5dSElizabeth Ho 692461c0a5dSElizabeth Ho /* NS can access this but Secure shouldn't */ 693461c0a5dSElizabeth Ho if (is_feat_sys_reg_trace_supported()) { 694461c0a5dSElizabeth Ho sys_reg_trace_disable_per_world(&per_world_context[CPU_CONTEXT_SECURE]); 695461c0a5dSElizabeth Ho } 696461c0a5dSElizabeth Ho 697461c0a5dSElizabeth Ho has_secure_perworld_init = true; 698461c0a5dSElizabeth Ho #endif /* IMAGE_BL31 */ 699461c0a5dSElizabeth Ho } 700461c0a5dSElizabeth Ho 701461c0a5dSElizabeth Ho /******************************************************************************* 70224a70738SBoyan Karatotev * Enable architecture extensions on first entry to Non-secure world. 70324a70738SBoyan Karatotev ******************************************************************************/ 70424a70738SBoyan Karatotev static void manage_extensions_nonsecure(cpu_context_t *ctx) 70524a70738SBoyan Karatotev { 70624a70738SBoyan Karatotev #if IMAGE_BL31 7074085a02cSBoyan Karatotev if (is_feat_amu_supported()) { 7084085a02cSBoyan Karatotev amu_enable(ctx); 7094085a02cSBoyan Karatotev } 7104085a02cSBoyan Karatotev 71160d330dcSBoyan Karatotev if (is_feat_sme_supported()) { 71260d330dcSBoyan Karatotev sme_enable(ctx); 71360d330dcSBoyan Karatotev } 71460d330dcSBoyan Karatotev 715c73686a1SBoyan Karatotev pmuv3_enable(ctx); 71624a70738SBoyan Karatotev #endif /* IMAGE_BL31 */ 71724a70738SBoyan Karatotev } 71824a70738SBoyan Karatotev 719b48bd790SBoyan Karatotev /* TODO: move to lib/extensions/pauth when it has been ported to FEAT_STATE */ 720b48bd790SBoyan Karatotev static __unused void enable_pauth_el2(void) 721b48bd790SBoyan Karatotev { 722b48bd790SBoyan Karatotev u_register_t hcr_el2 = read_hcr_el2(); 723b48bd790SBoyan Karatotev /* 724b48bd790SBoyan Karatotev * For Armv8.3 pointer authentication feature, disable traps to EL2 when 725b48bd790SBoyan Karatotev * accessing key registers or using pointer authentication instructions 726b48bd790SBoyan Karatotev * from lower ELs. 727b48bd790SBoyan Karatotev */ 728b48bd790SBoyan Karatotev hcr_el2 |= (HCR_API_BIT | HCR_APK_BIT); 729b48bd790SBoyan Karatotev 730b48bd790SBoyan Karatotev write_hcr_el2(hcr_el2); 731b48bd790SBoyan Karatotev } 732b48bd790SBoyan Karatotev 733183329a5SArvind Ram Prakash #if INIT_UNUSED_NS_EL2 73424a70738SBoyan Karatotev /******************************************************************************* 73524a70738SBoyan Karatotev * Enable architecture extensions in-place at EL2 on first entry to Non-secure 73624a70738SBoyan Karatotev * world when EL2 is empty and unused. 73724a70738SBoyan Karatotev ******************************************************************************/ 73824a70738SBoyan Karatotev static void manage_extensions_nonsecure_el2_unused(void) 73924a70738SBoyan Karatotev { 74024a70738SBoyan Karatotev #if IMAGE_BL31 74160d330dcSBoyan Karatotev if (is_feat_spe_supported()) { 74260d330dcSBoyan Karatotev spe_init_el2_unused(); 74360d330dcSBoyan Karatotev } 74460d330dcSBoyan Karatotev 7454085a02cSBoyan Karatotev if (is_feat_amu_supported()) { 7464085a02cSBoyan Karatotev amu_init_el2_unused(); 7474085a02cSBoyan Karatotev } 7484085a02cSBoyan Karatotev 74960d330dcSBoyan Karatotev if (is_feat_mpam_supported()) { 75060d330dcSBoyan Karatotev mpam_init_el2_unused(); 75160d330dcSBoyan Karatotev } 75260d330dcSBoyan Karatotev 75360d330dcSBoyan Karatotev if (is_feat_trbe_supported()) { 75460d330dcSBoyan Karatotev trbe_init_el2_unused(); 75560d330dcSBoyan Karatotev } 75660d330dcSBoyan Karatotev 75760d330dcSBoyan Karatotev if (is_feat_sys_reg_trace_supported()) { 75860d330dcSBoyan Karatotev sys_reg_trace_init_el2_unused(); 75960d330dcSBoyan Karatotev } 76060d330dcSBoyan Karatotev 76160d330dcSBoyan Karatotev if (is_feat_trf_supported()) { 76260d330dcSBoyan Karatotev trf_init_el2_unused(); 76360d330dcSBoyan Karatotev } 76460d330dcSBoyan Karatotev 765c73686a1SBoyan Karatotev pmuv3_init_el2_unused(); 76660d330dcSBoyan Karatotev 76760d330dcSBoyan Karatotev if (is_feat_sve_supported()) { 76860d330dcSBoyan Karatotev sve_init_el2_unused(); 76960d330dcSBoyan Karatotev } 77060d330dcSBoyan Karatotev 77160d330dcSBoyan Karatotev if (is_feat_sme_supported()) { 77260d330dcSBoyan Karatotev sme_init_el2_unused(); 77360d330dcSBoyan Karatotev } 774b48bd790SBoyan Karatotev 775b48bd790SBoyan Karatotev #if ENABLE_PAUTH 776b48bd790SBoyan Karatotev enable_pauth_el2(); 777b48bd790SBoyan Karatotev #endif /* ENABLE_PAUTH */ 77824a70738SBoyan Karatotev #endif /* IMAGE_BL31 */ 77924a70738SBoyan Karatotev } 780183329a5SArvind Ram Prakash #endif /* INIT_UNUSED_NS_EL2 */ 78124a70738SBoyan Karatotev 78224a70738SBoyan Karatotev /******************************************************************************* 78368ac5ed0SArunachalam Ganapathy * Enable architecture extensions on first entry to Secure world. 78468ac5ed0SArunachalam Ganapathy ******************************************************************************/ 785dc78e62dSjohpow01 static void manage_extensions_secure(cpu_context_t *ctx) 78668ac5ed0SArunachalam Ganapathy { 78768ac5ed0SArunachalam Ganapathy #if IMAGE_BL31 7880d122947SBoyan Karatotev if (is_feat_sme_supported()) { 7890d122947SBoyan Karatotev if (ENABLE_SME_FOR_SWD) { 7900d122947SBoyan Karatotev /* 7910d122947SBoyan Karatotev * Enable SME, SVE, FPU/SIMD in secure context, secure manager 7920d122947SBoyan Karatotev * must ensure SME, SVE, and FPU/SIMD context properly managed. 7930d122947SBoyan Karatotev */ 79460d330dcSBoyan Karatotev sme_init_el3(); 7950d122947SBoyan Karatotev sme_enable(ctx); 7960d122947SBoyan Karatotev } else { 7970d122947SBoyan Karatotev /* 7980d122947SBoyan Karatotev * Disable SME, SVE, FPU/SIMD in secure context so non-secure 7990d122947SBoyan Karatotev * world can safely use the associated registers. 8000d122947SBoyan Karatotev */ 8010d122947SBoyan Karatotev sme_disable(ctx); 8020d122947SBoyan Karatotev } 8030d122947SBoyan Karatotev } 804dc78e62dSjohpow01 #endif /* IMAGE_BL31 */ 80568ac5ed0SArunachalam Ganapathy } 80668ac5ed0SArunachalam Ganapathy 80768ac5ed0SArunachalam Ganapathy /******************************************************************************* 808532ed618SSoby Mathew * The following function initializes the cpu_context for a CPU specified by 809532ed618SSoby Mathew * its `cpu_idx` for first use, and sets the initial entrypoint state as 810532ed618SSoby Mathew * specified by the entry_point_info structure. 811532ed618SSoby Mathew ******************************************************************************/ 812532ed618SSoby Mathew void cm_init_context_by_index(unsigned int cpu_idx, 813532ed618SSoby Mathew const entry_point_info_t *ep) 814532ed618SSoby Mathew { 815532ed618SSoby Mathew cpu_context_t *ctx; 816532ed618SSoby Mathew ctx = cm_get_context_by_index(cpu_idx, GET_SECURITY_STATE(ep->h.attr)); 8171634cae8SAntonio Nino Diaz cm_setup_context(ctx, ep); 818532ed618SSoby Mathew } 819532ed618SSoby Mathew 820532ed618SSoby Mathew /******************************************************************************* 821532ed618SSoby Mathew * The following function initializes the cpu_context for the current CPU 822532ed618SSoby Mathew * for first use, and sets the initial entrypoint state as specified by the 823532ed618SSoby Mathew * entry_point_info structure. 824532ed618SSoby Mathew ******************************************************************************/ 825532ed618SSoby Mathew void cm_init_my_context(const entry_point_info_t *ep) 826532ed618SSoby Mathew { 827532ed618SSoby Mathew cpu_context_t *ctx; 828532ed618SSoby Mathew ctx = cm_get_context(GET_SECURITY_STATE(ep->h.attr)); 8291634cae8SAntonio Nino Diaz cm_setup_context(ctx, ep); 830532ed618SSoby Mathew } 831532ed618SSoby Mathew 832b48bd790SBoyan Karatotev /* EL2 present but unused, need to disable safely. SCTLR_EL2 can be ignored */ 833183329a5SArvind Ram Prakash static void init_nonsecure_el2_unused(cpu_context_t *ctx) 834b48bd790SBoyan Karatotev { 835183329a5SArvind Ram Prakash #if INIT_UNUSED_NS_EL2 836b48bd790SBoyan Karatotev u_register_t hcr_el2 = HCR_RESET_VAL; 837b48bd790SBoyan Karatotev u_register_t mdcr_el2; 838b48bd790SBoyan Karatotev u_register_t scr_el3; 839b48bd790SBoyan Karatotev 840b48bd790SBoyan Karatotev scr_el3 = read_ctx_reg(get_el3state_ctx(ctx), CTX_SCR_EL3); 841b48bd790SBoyan Karatotev 842b48bd790SBoyan Karatotev /* Set EL2 register width: Set HCR_EL2.RW to match SCR_EL3.RW */ 843b48bd790SBoyan Karatotev if ((scr_el3 & SCR_RW_BIT) != 0U) { 844b48bd790SBoyan Karatotev hcr_el2 |= HCR_RW_BIT; 845b48bd790SBoyan Karatotev } 846b48bd790SBoyan Karatotev 847b48bd790SBoyan Karatotev write_hcr_el2(hcr_el2); 848b48bd790SBoyan Karatotev 849b48bd790SBoyan Karatotev /* 850b48bd790SBoyan Karatotev * Initialise CPTR_EL2 setting all fields rather than relying on the hw. 851b48bd790SBoyan Karatotev * All fields have architecturally UNKNOWN reset values. 852b48bd790SBoyan Karatotev */ 853b48bd790SBoyan Karatotev write_cptr_el2(CPTR_EL2_RESET_VAL); 854b48bd790SBoyan Karatotev 855b48bd790SBoyan Karatotev /* 856b48bd790SBoyan Karatotev * Initialise CNTHCTL_EL2. All fields are architecturally UNKNOWN on 857b48bd790SBoyan Karatotev * reset and are set to zero except for field(s) listed below. 858b48bd790SBoyan Karatotev * 859b48bd790SBoyan Karatotev * CNTHCTL_EL2.EL1PTEN: Set to one to disable traps to Hyp mode of 860b48bd790SBoyan Karatotev * Non-secure EL0 and EL1 accesses to the physical timer registers. 861b48bd790SBoyan Karatotev * 862b48bd790SBoyan Karatotev * CNTHCTL_EL2.EL1PCTEN: Set to one to disable traps to Hyp mode of 863b48bd790SBoyan Karatotev * Non-secure EL0 and EL1 accesses to the physical counter registers. 864b48bd790SBoyan Karatotev */ 865b48bd790SBoyan Karatotev write_cnthctl_el2(CNTHCTL_RESET_VAL | EL1PCEN_BIT | EL1PCTEN_BIT); 866b48bd790SBoyan Karatotev 867b48bd790SBoyan Karatotev /* 868b48bd790SBoyan Karatotev * Initialise CNTVOFF_EL2 to zero as it resets to an architecturally 869b48bd790SBoyan Karatotev * UNKNOWN value. 870b48bd790SBoyan Karatotev */ 871b48bd790SBoyan Karatotev write_cntvoff_el2(0); 872b48bd790SBoyan Karatotev 873b48bd790SBoyan Karatotev /* 874b48bd790SBoyan Karatotev * Set VPIDR_EL2 and VMPIDR_EL2 to match MIDR_EL1 and MPIDR_EL1 875b48bd790SBoyan Karatotev * respectively. 876b48bd790SBoyan Karatotev */ 877b48bd790SBoyan Karatotev write_vpidr_el2(read_midr_el1()); 878b48bd790SBoyan Karatotev write_vmpidr_el2(read_mpidr_el1()); 879b48bd790SBoyan Karatotev 880b48bd790SBoyan Karatotev /* 881b48bd790SBoyan Karatotev * Initialise VTTBR_EL2. All fields are architecturally UNKNOWN on reset. 882b48bd790SBoyan Karatotev * 883b48bd790SBoyan Karatotev * VTTBR_EL2.VMID: Set to zero. Even though EL1&0 stage 2 address 884b48bd790SBoyan Karatotev * translation is disabled, cache maintenance operations depend on the 885b48bd790SBoyan Karatotev * VMID. 886b48bd790SBoyan Karatotev * 887b48bd790SBoyan Karatotev * VTTBR_EL2.BADDR: Set to zero as EL1&0 stage 2 address translation is 888b48bd790SBoyan Karatotev * disabled. 889b48bd790SBoyan Karatotev */ 890b48bd790SBoyan Karatotev write_vttbr_el2(VTTBR_RESET_VAL & 891b48bd790SBoyan Karatotev ~((VTTBR_VMID_MASK << VTTBR_VMID_SHIFT) | 892b48bd790SBoyan Karatotev (VTTBR_BADDR_MASK << VTTBR_BADDR_SHIFT))); 893b48bd790SBoyan Karatotev 894b48bd790SBoyan Karatotev /* 895b48bd790SBoyan Karatotev * Initialise MDCR_EL2, setting all fields rather than relying on hw. 896b48bd790SBoyan Karatotev * Some fields are architecturally UNKNOWN on reset. 897b48bd790SBoyan Karatotev * 898b48bd790SBoyan Karatotev * MDCR_EL2.TDRA: Set to zero so that Non-secure EL0 and EL1 System 899b48bd790SBoyan Karatotev * register accesses to the Debug ROM registers are not trapped to EL2. 900b48bd790SBoyan Karatotev * 901b48bd790SBoyan Karatotev * MDCR_EL2.TDOSA: Set to zero so that Non-secure EL1 System register 902b48bd790SBoyan Karatotev * accesses to the powerdown debug registers are not trapped to EL2. 903b48bd790SBoyan Karatotev * 904b48bd790SBoyan Karatotev * MDCR_EL2.TDA: Set to zero so that System register accesses to the 905b48bd790SBoyan Karatotev * debug registers do not trap to EL2. 906b48bd790SBoyan Karatotev * 907b48bd790SBoyan Karatotev * MDCR_EL2.TDE: Set to zero so that debug exceptions are not routed to 908b48bd790SBoyan Karatotev * EL2. 909b48bd790SBoyan Karatotev */ 910b48bd790SBoyan Karatotev mdcr_el2 = MDCR_EL2_RESET_VAL & 911b48bd790SBoyan Karatotev ~(MDCR_EL2_TDRA_BIT | MDCR_EL2_TDOSA_BIT | MDCR_EL2_TDA_BIT | 912b48bd790SBoyan Karatotev MDCR_EL2_TDE_BIT); 913b48bd790SBoyan Karatotev 914b48bd790SBoyan Karatotev write_mdcr_el2(mdcr_el2); 915b48bd790SBoyan Karatotev 916b48bd790SBoyan Karatotev /* 917b48bd790SBoyan Karatotev * Initialise HSTR_EL2. All fields are architecturally UNKNOWN on reset. 918b48bd790SBoyan Karatotev * 919b48bd790SBoyan Karatotev * HSTR_EL2.T<n>: Set all these fields to zero so that Non-secure EL0 or 920b48bd790SBoyan Karatotev * EL1 accesses to System registers do not trap to EL2. 921b48bd790SBoyan Karatotev */ 922b48bd790SBoyan Karatotev write_hstr_el2(HSTR_EL2_RESET_VAL & ~(HSTR_EL2_T_MASK)); 923b48bd790SBoyan Karatotev 924b48bd790SBoyan Karatotev /* 925b48bd790SBoyan Karatotev * Initialise CNTHP_CTL_EL2. All fields are architecturally UNKNOWN on 926b48bd790SBoyan Karatotev * reset. 927b48bd790SBoyan Karatotev * 928b48bd790SBoyan Karatotev * CNTHP_CTL_EL2:ENABLE: Set to zero to disable the EL2 physical timer 929b48bd790SBoyan Karatotev * and prevent timer interrupts. 930b48bd790SBoyan Karatotev */ 931b48bd790SBoyan Karatotev write_cnthp_ctl_el2(CNTHP_CTL_RESET_VAL & ~(CNTHP_CTL_ENABLE_BIT)); 932b48bd790SBoyan Karatotev 933b48bd790SBoyan Karatotev manage_extensions_nonsecure_el2_unused(); 934183329a5SArvind Ram Prakash #endif /* INIT_UNUSED_NS_EL2 */ 935b48bd790SBoyan Karatotev } 936b48bd790SBoyan Karatotev 937532ed618SSoby Mathew /******************************************************************************* 938c5ea4f8aSZelalem Aweke * Prepare the CPU system registers for first entry into realm, secure, or 939c5ea4f8aSZelalem Aweke * normal world. 940532ed618SSoby Mathew * 941532ed618SSoby Mathew * If execution is requested to EL2 or hyp mode, SCTLR_EL2 is initialized 942532ed618SSoby Mathew * If execution is requested to non-secure EL1 or svc mode, and the CPU supports 943532ed618SSoby Mathew * EL2 then EL2 is disabled by configuring all necessary EL2 registers. 944532ed618SSoby Mathew * For all entries, the EL1 registers are initialized from the cpu_context 945532ed618SSoby Mathew ******************************************************************************/ 946532ed618SSoby Mathew void cm_prepare_el3_exit(uint32_t security_state) 947532ed618SSoby Mathew { 948b48bd790SBoyan Karatotev u_register_t sctlr_elx, scr_el3; 949532ed618SSoby Mathew cpu_context_t *ctx = cm_get_context(security_state); 950532ed618SSoby Mathew 951a0fee747SAntonio Nino Diaz assert(ctx != NULL); 952532ed618SSoby Mathew 953532ed618SSoby Mathew if (security_state == NON_SECURE) { 954ddb615b4SJuan Pablo Conde uint64_t el2_implemented = el_implemented(2); 955ddb615b4SJuan Pablo Conde 956f1be00daSLouis Mayencourt scr_el3 = read_ctx_reg(get_el3state_ctx(ctx), 957a0fee747SAntonio Nino Diaz CTX_SCR_EL3); 958ddb615b4SJuan Pablo Conde 959ddb615b4SJuan Pablo Conde if (((scr_el3 & SCR_HCE_BIT) != 0U) 960ddb615b4SJuan Pablo Conde || (el2_implemented != EL_IMPL_NONE)) { 961ddb615b4SJuan Pablo Conde /* 962ddb615b4SJuan Pablo Conde * If context is not being used for EL2, initialize 963ddb615b4SJuan Pablo Conde * HCRX_EL2 with its init value here. 964ddb615b4SJuan Pablo Conde */ 965ddb615b4SJuan Pablo Conde if (is_feat_hcx_supported()) { 966ddb615b4SJuan Pablo Conde write_hcrx_el2(HCRX_EL2_INIT_VAL); 967ddb615b4SJuan Pablo Conde } 9684a530b4cSJuan Pablo Conde 9694a530b4cSJuan Pablo Conde /* 9704a530b4cSJuan Pablo Conde * Initialize Fine-grained trap registers introduced 9714a530b4cSJuan Pablo Conde * by FEAT_FGT so all traps are initially disabled when 9724a530b4cSJuan Pablo Conde * switching to EL2 or a lower EL, preventing undesired 9734a530b4cSJuan Pablo Conde * behavior. 9744a530b4cSJuan Pablo Conde */ 9754a530b4cSJuan Pablo Conde if (is_feat_fgt_supported()) { 9764a530b4cSJuan Pablo Conde /* 9774a530b4cSJuan Pablo Conde * Initialize HFG*_EL2 registers with a default 9784a530b4cSJuan Pablo Conde * value so legacy systems unaware of FEAT_FGT 9794a530b4cSJuan Pablo Conde * do not get trapped due to their lack of 9804a530b4cSJuan Pablo Conde * initialization for this feature. 9814a530b4cSJuan Pablo Conde */ 9824a530b4cSJuan Pablo Conde write_hfgitr_el2(HFGITR_EL2_INIT_VAL); 9834a530b4cSJuan Pablo Conde write_hfgrtr_el2(HFGRTR_EL2_INIT_VAL); 9844a530b4cSJuan Pablo Conde write_hfgwtr_el2(HFGWTR_EL2_INIT_VAL); 985ddb615b4SJuan Pablo Conde } 9864a530b4cSJuan Pablo Conde } 9874a530b4cSJuan Pablo Conde 988ddb615b4SJuan Pablo Conde 989a0fee747SAntonio Nino Diaz if ((scr_el3 & SCR_HCE_BIT) != 0U) { 990532ed618SSoby Mathew /* Use SCTLR_EL1.EE value to initialise sctlr_el2 */ 9912825946eSMax Shvetsov sctlr_elx = read_ctx_reg(get_el1_sysregs_ctx(ctx), 992532ed618SSoby Mathew CTX_SCTLR_EL1); 9932e09d4f8SKen Kuang sctlr_elx &= SCTLR_EE_BIT; 994532ed618SSoby Mathew sctlr_elx |= SCTLR_EL2_RES1; 9955f5d1ed7SLouis Mayencourt #if ERRATA_A75_764081 9965f5d1ed7SLouis Mayencourt /* 9975f5d1ed7SLouis Mayencourt * If workaround of errata 764081 for Cortex-A75 is used 9985f5d1ed7SLouis Mayencourt * then set SCTLR_EL2.IESB to enable Implicit Error 9995f5d1ed7SLouis Mayencourt * Synchronization Barrier. 10005f5d1ed7SLouis Mayencourt */ 10015f5d1ed7SLouis Mayencourt sctlr_elx |= SCTLR_IESB_BIT; 10025f5d1ed7SLouis Mayencourt #endif 1003532ed618SSoby Mathew write_sctlr_el2(sctlr_elx); 1004ddb615b4SJuan Pablo Conde } else if (el2_implemented != EL_IMPL_NONE) { 1005b48bd790SBoyan Karatotev init_nonsecure_el2_unused(ctx); 1006532ed618SSoby Mathew } 1007532ed618SSoby Mathew } 1008532ed618SSoby Mathew 100917b4c0ddSDimitris Papastamos cm_el1_sysregs_context_restore(security_state); 101017b4c0ddSDimitris Papastamos cm_set_next_eret_context(security_state); 1011532ed618SSoby Mathew } 1012532ed618SSoby Mathew 101328f39f02SMax Shvetsov #if CTX_INCLUDE_EL2_REGS 1014bb7b85a3SAndre Przywara 1015bb7b85a3SAndre Przywara static void el2_sysregs_context_save_fgt(el2_sysregs_t *ctx) 1016bb7b85a3SAndre Przywara { 1017bb7b85a3SAndre Przywara write_ctx_reg(ctx, CTX_HDFGRTR_EL2, read_hdfgrtr_el2()); 1018bb7b85a3SAndre Przywara if (is_feat_amu_supported()) { 1019bb7b85a3SAndre Przywara write_ctx_reg(ctx, CTX_HAFGRTR_EL2, read_hafgrtr_el2()); 1020bb7b85a3SAndre Przywara } 1021bb7b85a3SAndre Przywara write_ctx_reg(ctx, CTX_HDFGWTR_EL2, read_hdfgwtr_el2()); 1022bb7b85a3SAndre Przywara write_ctx_reg(ctx, CTX_HFGITR_EL2, read_hfgitr_el2()); 1023bb7b85a3SAndre Przywara write_ctx_reg(ctx, CTX_HFGRTR_EL2, read_hfgrtr_el2()); 1024bb7b85a3SAndre Przywara write_ctx_reg(ctx, CTX_HFGWTR_EL2, read_hfgwtr_el2()); 1025bb7b85a3SAndre Przywara } 1026bb7b85a3SAndre Przywara 1027bb7b85a3SAndre Przywara static void el2_sysregs_context_restore_fgt(el2_sysregs_t *ctx) 1028bb7b85a3SAndre Przywara { 1029bb7b85a3SAndre Przywara write_hdfgrtr_el2(read_ctx_reg(ctx, CTX_HDFGRTR_EL2)); 1030bb7b85a3SAndre Przywara if (is_feat_amu_supported()) { 1031bb7b85a3SAndre Przywara write_hafgrtr_el2(read_ctx_reg(ctx, CTX_HAFGRTR_EL2)); 1032bb7b85a3SAndre Przywara } 1033bb7b85a3SAndre Przywara write_hdfgwtr_el2(read_ctx_reg(ctx, CTX_HDFGWTR_EL2)); 1034bb7b85a3SAndre Przywara write_hfgitr_el2(read_ctx_reg(ctx, CTX_HFGITR_EL2)); 1035bb7b85a3SAndre Przywara write_hfgrtr_el2(read_ctx_reg(ctx, CTX_HFGRTR_EL2)); 1036bb7b85a3SAndre Przywara write_hfgwtr_el2(read_ctx_reg(ctx, CTX_HFGWTR_EL2)); 1037bb7b85a3SAndre Przywara } 1038bb7b85a3SAndre Przywara 10399acff28aSArvind Ram Prakash #if CTX_INCLUDE_MPAM_REGS 10409acff28aSArvind Ram Prakash 10419acff28aSArvind Ram Prakash static void el2_sysregs_context_save_mpam(mpam_t *ctx) 10429448f2b8SAndre Przywara { 10439448f2b8SAndre Przywara u_register_t mpam_idr = read_mpamidr_el1(); 10449448f2b8SAndre Przywara 10459448f2b8SAndre Przywara write_ctx_reg(ctx, CTX_MPAM2_EL2, read_mpam2_el2()); 10469448f2b8SAndre Przywara 10479448f2b8SAndre Przywara /* 10489448f2b8SAndre Przywara * The context registers that we intend to save would be part of the 10499448f2b8SAndre Przywara * PE's system register frame only if MPAMIDR_EL1.HAS_HCR == 1. 10509448f2b8SAndre Przywara */ 10519448f2b8SAndre Przywara if ((mpam_idr & MPAMIDR_HAS_HCR_BIT) == 0U) { 10529448f2b8SAndre Przywara return; 10539448f2b8SAndre Przywara } 10549448f2b8SAndre Przywara 10559448f2b8SAndre Przywara /* 10569448f2b8SAndre Przywara * MPAMHCR_EL2, MPAMVPMV_EL2 and MPAMVPM0_EL2 are always present if 10579448f2b8SAndre Przywara * MPAMIDR_HAS_HCR_BIT == 1. 10589448f2b8SAndre Przywara */ 10599448f2b8SAndre Przywara write_ctx_reg(ctx, CTX_MPAMHCR_EL2, read_mpamhcr_el2()); 10609448f2b8SAndre Przywara write_ctx_reg(ctx, CTX_MPAMVPM0_EL2, read_mpamvpm0_el2()); 10619448f2b8SAndre Przywara write_ctx_reg(ctx, CTX_MPAMVPMV_EL2, read_mpamvpmv_el2()); 10629448f2b8SAndre Przywara 10639448f2b8SAndre Przywara /* 10649448f2b8SAndre Przywara * The number of MPAMVPM registers is implementation defined, their 10659448f2b8SAndre Przywara * number is stored in the MPAMIDR_EL1 register. 10669448f2b8SAndre Przywara */ 10679448f2b8SAndre Przywara switch ((mpam_idr >> MPAMIDR_EL1_VPMR_MAX_SHIFT) & MPAMIDR_EL1_VPMR_MAX_MASK) { 10689448f2b8SAndre Przywara case 7: 10699448f2b8SAndre Przywara write_ctx_reg(ctx, CTX_MPAMVPM7_EL2, read_mpamvpm7_el2()); 10709448f2b8SAndre Przywara __fallthrough; 10719448f2b8SAndre Przywara case 6: 10729448f2b8SAndre Przywara write_ctx_reg(ctx, CTX_MPAMVPM6_EL2, read_mpamvpm6_el2()); 10739448f2b8SAndre Przywara __fallthrough; 10749448f2b8SAndre Przywara case 5: 10759448f2b8SAndre Przywara write_ctx_reg(ctx, CTX_MPAMVPM5_EL2, read_mpamvpm5_el2()); 10769448f2b8SAndre Przywara __fallthrough; 10779448f2b8SAndre Przywara case 4: 10789448f2b8SAndre Przywara write_ctx_reg(ctx, CTX_MPAMVPM4_EL2, read_mpamvpm4_el2()); 10799448f2b8SAndre Przywara __fallthrough; 10809448f2b8SAndre Przywara case 3: 10819448f2b8SAndre Przywara write_ctx_reg(ctx, CTX_MPAMVPM3_EL2, read_mpamvpm3_el2()); 10829448f2b8SAndre Przywara __fallthrough; 10839448f2b8SAndre Przywara case 2: 10849448f2b8SAndre Przywara write_ctx_reg(ctx, CTX_MPAMVPM2_EL2, read_mpamvpm2_el2()); 10859448f2b8SAndre Przywara __fallthrough; 10869448f2b8SAndre Przywara case 1: 10879448f2b8SAndre Przywara write_ctx_reg(ctx, CTX_MPAMVPM1_EL2, read_mpamvpm1_el2()); 10889448f2b8SAndre Przywara break; 10899448f2b8SAndre Przywara } 10909448f2b8SAndre Przywara } 10919448f2b8SAndre Przywara 10929acff28aSArvind Ram Prakash #endif /* CTX_INCLUDE_MPAM_REGS */ 10939acff28aSArvind Ram Prakash 10949acff28aSArvind Ram Prakash #if CTX_INCLUDE_MPAM_REGS 10959acff28aSArvind Ram Prakash static void el2_sysregs_context_restore_mpam(mpam_t *ctx) 10969448f2b8SAndre Przywara { 10979448f2b8SAndre Przywara u_register_t mpam_idr = read_mpamidr_el1(); 10989448f2b8SAndre Przywara 10999448f2b8SAndre Przywara write_mpam2_el2(read_ctx_reg(ctx, CTX_MPAM2_EL2)); 11009448f2b8SAndre Przywara 11019448f2b8SAndre Przywara if ((mpam_idr & MPAMIDR_HAS_HCR_BIT) == 0U) { 11029448f2b8SAndre Przywara return; 11039448f2b8SAndre Przywara } 11049448f2b8SAndre Przywara 11059448f2b8SAndre Przywara write_mpamhcr_el2(read_ctx_reg(ctx, CTX_MPAMHCR_EL2)); 11069448f2b8SAndre Przywara write_mpamvpm0_el2(read_ctx_reg(ctx, CTX_MPAMVPM0_EL2)); 11079448f2b8SAndre Przywara write_mpamvpmv_el2(read_ctx_reg(ctx, CTX_MPAMVPMV_EL2)); 11089448f2b8SAndre Przywara 11099448f2b8SAndre Przywara switch ((mpam_idr >> MPAMIDR_EL1_VPMR_MAX_SHIFT) & MPAMIDR_EL1_VPMR_MAX_MASK) { 11109448f2b8SAndre Przywara case 7: 11119448f2b8SAndre Przywara write_mpamvpm7_el2(read_ctx_reg(ctx, CTX_MPAMVPM7_EL2)); 11129448f2b8SAndre Przywara __fallthrough; 11139448f2b8SAndre Przywara case 6: 11149448f2b8SAndre Przywara write_mpamvpm6_el2(read_ctx_reg(ctx, CTX_MPAMVPM6_EL2)); 11159448f2b8SAndre Przywara __fallthrough; 11169448f2b8SAndre Przywara case 5: 11179448f2b8SAndre Przywara write_mpamvpm5_el2(read_ctx_reg(ctx, CTX_MPAMVPM5_EL2)); 11189448f2b8SAndre Przywara __fallthrough; 11199448f2b8SAndre Przywara case 4: 11209448f2b8SAndre Przywara write_mpamvpm4_el2(read_ctx_reg(ctx, CTX_MPAMVPM4_EL2)); 11219448f2b8SAndre Przywara __fallthrough; 11229448f2b8SAndre Przywara case 3: 11239448f2b8SAndre Przywara write_mpamvpm3_el2(read_ctx_reg(ctx, CTX_MPAMVPM3_EL2)); 11249448f2b8SAndre Przywara __fallthrough; 11259448f2b8SAndre Przywara case 2: 11269448f2b8SAndre Przywara write_mpamvpm2_el2(read_ctx_reg(ctx, CTX_MPAMVPM2_EL2)); 11279448f2b8SAndre Przywara __fallthrough; 11289448f2b8SAndre Przywara case 1: 11299448f2b8SAndre Przywara write_mpamvpm1_el2(read_ctx_reg(ctx, CTX_MPAMVPM1_EL2)); 11309448f2b8SAndre Przywara break; 11319448f2b8SAndre Przywara } 11329448f2b8SAndre Przywara } 11339acff28aSArvind Ram Prakash #endif /* CTX_INCLUDE_MPAM_REGS */ 11349448f2b8SAndre Przywara 1135ac58e574SBoyan Karatotev /* ----------------------------------------------------- 1136ac58e574SBoyan Karatotev * The following registers are not added: 1137ac58e574SBoyan Karatotev * AMEVCNTVOFF0<n>_EL2 1138ac58e574SBoyan Karatotev * AMEVCNTVOFF1<n>_EL2 1139ac58e574SBoyan Karatotev * ICH_AP0R<n>_EL2 1140ac58e574SBoyan Karatotev * ICH_AP1R<n>_EL2 1141ac58e574SBoyan Karatotev * ICH_LR<n>_EL2 1142ac58e574SBoyan Karatotev * ----------------------------------------------------- 1143ac58e574SBoyan Karatotev */ 1144ac58e574SBoyan Karatotev static void el2_sysregs_context_save_common(el2_sysregs_t *ctx) 1145ac58e574SBoyan Karatotev { 1146ac58e574SBoyan Karatotev write_ctx_reg(ctx, CTX_ACTLR_EL2, read_actlr_el2()); 1147ac58e574SBoyan Karatotev write_ctx_reg(ctx, CTX_AFSR0_EL2, read_afsr0_el2()); 1148ac58e574SBoyan Karatotev write_ctx_reg(ctx, CTX_AFSR1_EL2, read_afsr1_el2()); 1149ac58e574SBoyan Karatotev write_ctx_reg(ctx, CTX_AMAIR_EL2, read_amair_el2()); 1150ac58e574SBoyan Karatotev write_ctx_reg(ctx, CTX_CNTHCTL_EL2, read_cnthctl_el2()); 1151ac58e574SBoyan Karatotev write_ctx_reg(ctx, CTX_CNTVOFF_EL2, read_cntvoff_el2()); 1152ac58e574SBoyan Karatotev write_ctx_reg(ctx, CTX_CPTR_EL2, read_cptr_el2()); 1153ac58e574SBoyan Karatotev if (CTX_INCLUDE_AARCH32_REGS) { 1154ac58e574SBoyan Karatotev write_ctx_reg(ctx, CTX_DBGVCR32_EL2, read_dbgvcr32_el2()); 1155ac58e574SBoyan Karatotev } 1156ac58e574SBoyan Karatotev write_ctx_reg(ctx, CTX_ELR_EL2, read_elr_el2()); 1157ac58e574SBoyan Karatotev write_ctx_reg(ctx, CTX_ESR_EL2, read_esr_el2()); 1158ac58e574SBoyan Karatotev write_ctx_reg(ctx, CTX_FAR_EL2, read_far_el2()); 1159ac58e574SBoyan Karatotev write_ctx_reg(ctx, CTX_HACR_EL2, read_hacr_el2()); 1160ac58e574SBoyan Karatotev write_ctx_reg(ctx, CTX_HCR_EL2, read_hcr_el2()); 1161ac58e574SBoyan Karatotev write_ctx_reg(ctx, CTX_HPFAR_EL2, read_hpfar_el2()); 1162ac58e574SBoyan Karatotev write_ctx_reg(ctx, CTX_HSTR_EL2, read_hstr_el2()); 11635c52d7e5SBoyan Karatotev 11645c52d7e5SBoyan Karatotev /* 11655c52d7e5SBoyan Karatotev * Set the NS bit to be able to access the ICC_SRE_EL2 register 11665c52d7e5SBoyan Karatotev * TODO: remove with root context 11675c52d7e5SBoyan Karatotev */ 11685c52d7e5SBoyan Karatotev u_register_t scr_el3 = read_scr_el3(); 11695c52d7e5SBoyan Karatotev 11705c52d7e5SBoyan Karatotev write_scr_el3(scr_el3 | SCR_NS_BIT); 11715c52d7e5SBoyan Karatotev isb(); 1172ac58e574SBoyan Karatotev write_ctx_reg(ctx, CTX_ICC_SRE_EL2, read_icc_sre_el2()); 11735c52d7e5SBoyan Karatotev 11745c52d7e5SBoyan Karatotev write_scr_el3(scr_el3); 11755c52d7e5SBoyan Karatotev isb(); 11765c52d7e5SBoyan Karatotev 1177ac58e574SBoyan Karatotev write_ctx_reg(ctx, CTX_ICH_HCR_EL2, read_ich_hcr_el2()); 1178ac58e574SBoyan Karatotev write_ctx_reg(ctx, CTX_ICH_VMCR_EL2, read_ich_vmcr_el2()); 1179ac58e574SBoyan Karatotev write_ctx_reg(ctx, CTX_MAIR_EL2, read_mair_el2()); 1180ac58e574SBoyan Karatotev write_ctx_reg(ctx, CTX_MDCR_EL2, read_mdcr_el2()); 1181ac58e574SBoyan Karatotev write_ctx_reg(ctx, CTX_SCTLR_EL2, read_sctlr_el2()); 1182ac58e574SBoyan Karatotev write_ctx_reg(ctx, CTX_SPSR_EL2, read_spsr_el2()); 1183ac58e574SBoyan Karatotev write_ctx_reg(ctx, CTX_SP_EL2, read_sp_el2()); 1184ac58e574SBoyan Karatotev write_ctx_reg(ctx, CTX_TCR_EL2, read_tcr_el2()); 1185ac58e574SBoyan Karatotev write_ctx_reg(ctx, CTX_TPIDR_EL2, read_tpidr_el2()); 1186ac58e574SBoyan Karatotev write_ctx_reg(ctx, CTX_TTBR0_EL2, read_ttbr0_el2()); 1187ac58e574SBoyan Karatotev write_ctx_reg(ctx, CTX_VBAR_EL2, read_vbar_el2()); 1188ac58e574SBoyan Karatotev write_ctx_reg(ctx, CTX_VMPIDR_EL2, read_vmpidr_el2()); 1189ac58e574SBoyan Karatotev write_ctx_reg(ctx, CTX_VPIDR_EL2, read_vpidr_el2()); 1190ac58e574SBoyan Karatotev write_ctx_reg(ctx, CTX_VTCR_EL2, read_vtcr_el2()); 1191ac58e574SBoyan Karatotev write_ctx_reg(ctx, CTX_VTTBR_EL2, read_vttbr_el2()); 1192ac58e574SBoyan Karatotev } 1193ac58e574SBoyan Karatotev 1194ac58e574SBoyan Karatotev static void el2_sysregs_context_restore_common(el2_sysregs_t *ctx) 1195ac58e574SBoyan Karatotev { 1196ac58e574SBoyan Karatotev write_actlr_el2(read_ctx_reg(ctx, CTX_ACTLR_EL2)); 1197ac58e574SBoyan Karatotev write_afsr0_el2(read_ctx_reg(ctx, CTX_AFSR0_EL2)); 1198ac58e574SBoyan Karatotev write_afsr1_el2(read_ctx_reg(ctx, CTX_AFSR1_EL2)); 1199ac58e574SBoyan Karatotev write_amair_el2(read_ctx_reg(ctx, CTX_AMAIR_EL2)); 1200ac58e574SBoyan Karatotev write_cnthctl_el2(read_ctx_reg(ctx, CTX_CNTHCTL_EL2)); 1201ac58e574SBoyan Karatotev write_cntvoff_el2(read_ctx_reg(ctx, CTX_CNTVOFF_EL2)); 1202ac58e574SBoyan Karatotev write_cptr_el2(read_ctx_reg(ctx, CTX_CPTR_EL2)); 1203ac58e574SBoyan Karatotev if (CTX_INCLUDE_AARCH32_REGS) { 1204ac58e574SBoyan Karatotev write_dbgvcr32_el2(read_ctx_reg(ctx, CTX_DBGVCR32_EL2)); 1205ac58e574SBoyan Karatotev } 1206ac58e574SBoyan Karatotev write_elr_el2(read_ctx_reg(ctx, CTX_ELR_EL2)); 1207ac58e574SBoyan Karatotev write_esr_el2(read_ctx_reg(ctx, CTX_ESR_EL2)); 1208ac58e574SBoyan Karatotev write_far_el2(read_ctx_reg(ctx, CTX_FAR_EL2)); 1209ac58e574SBoyan Karatotev write_hacr_el2(read_ctx_reg(ctx, CTX_HACR_EL2)); 1210ac58e574SBoyan Karatotev write_hcr_el2(read_ctx_reg(ctx, CTX_HCR_EL2)); 1211ac58e574SBoyan Karatotev write_hpfar_el2(read_ctx_reg(ctx, CTX_HPFAR_EL2)); 1212ac58e574SBoyan Karatotev write_hstr_el2(read_ctx_reg(ctx, CTX_HSTR_EL2)); 12135c52d7e5SBoyan Karatotev 12145c52d7e5SBoyan Karatotev /* 12155c52d7e5SBoyan Karatotev * Set the NS bit to be able to access the ICC_SRE_EL2 register 12165c52d7e5SBoyan Karatotev * TODO: remove with root context 12175c52d7e5SBoyan Karatotev */ 12185c52d7e5SBoyan Karatotev u_register_t scr_el3 = read_scr_el3(); 12195c52d7e5SBoyan Karatotev 12205c52d7e5SBoyan Karatotev write_scr_el3(scr_el3 | SCR_NS_BIT); 12215c52d7e5SBoyan Karatotev isb(); 1222ac58e574SBoyan Karatotev write_icc_sre_el2(read_ctx_reg(ctx, CTX_ICC_SRE_EL2)); 12235c52d7e5SBoyan Karatotev 12245c52d7e5SBoyan Karatotev write_scr_el3(scr_el3); 12255c52d7e5SBoyan Karatotev isb(); 12265c52d7e5SBoyan Karatotev 1227ac58e574SBoyan Karatotev write_ich_hcr_el2(read_ctx_reg(ctx, CTX_ICH_HCR_EL2)); 1228ac58e574SBoyan Karatotev write_ich_vmcr_el2(read_ctx_reg(ctx, CTX_ICH_VMCR_EL2)); 1229ac58e574SBoyan Karatotev write_mair_el2(read_ctx_reg(ctx, CTX_MAIR_EL2)); 1230ac58e574SBoyan Karatotev write_mdcr_el2(read_ctx_reg(ctx, CTX_MDCR_EL2)); 1231ac58e574SBoyan Karatotev write_sctlr_el2(read_ctx_reg(ctx, CTX_SCTLR_EL2)); 1232ac58e574SBoyan Karatotev write_spsr_el2(read_ctx_reg(ctx, CTX_SPSR_EL2)); 1233ac58e574SBoyan Karatotev write_sp_el2(read_ctx_reg(ctx, CTX_SP_EL2)); 1234ac58e574SBoyan Karatotev write_tcr_el2(read_ctx_reg(ctx, CTX_TCR_EL2)); 1235ac58e574SBoyan Karatotev write_tpidr_el2(read_ctx_reg(ctx, CTX_TPIDR_EL2)); 1236ac58e574SBoyan Karatotev write_ttbr0_el2(read_ctx_reg(ctx, CTX_TTBR0_EL2)); 1237ac58e574SBoyan Karatotev write_vbar_el2(read_ctx_reg(ctx, CTX_VBAR_EL2)); 1238ac58e574SBoyan Karatotev write_vmpidr_el2(read_ctx_reg(ctx, CTX_VMPIDR_EL2)); 1239ac58e574SBoyan Karatotev write_vpidr_el2(read_ctx_reg(ctx, CTX_VPIDR_EL2)); 1240ac58e574SBoyan Karatotev write_vtcr_el2(read_ctx_reg(ctx, CTX_VTCR_EL2)); 1241ac58e574SBoyan Karatotev write_vttbr_el2(read_ctx_reg(ctx, CTX_VTTBR_EL2)); 1242ac58e574SBoyan Karatotev } 1243ac58e574SBoyan Karatotev 124428f39f02SMax Shvetsov /******************************************************************************* 124528f39f02SMax Shvetsov * Save EL2 sysreg context 124628f39f02SMax Shvetsov ******************************************************************************/ 124728f39f02SMax Shvetsov void cm_el2_sysregs_context_save(uint32_t security_state) 124828f39f02SMax Shvetsov { 124928f39f02SMax Shvetsov cpu_context_t *ctx; 1250d20052f3SZelalem Aweke el2_sysregs_t *el2_sysregs_ctx; 125128f39f02SMax Shvetsov 125228f39f02SMax Shvetsov ctx = cm_get_context(security_state); 125328f39f02SMax Shvetsov assert(ctx != NULL); 125428f39f02SMax Shvetsov 1255d20052f3SZelalem Aweke el2_sysregs_ctx = get_el2_sysregs_ctx(ctx); 1256d20052f3SZelalem Aweke 1257d20052f3SZelalem Aweke el2_sysregs_context_save_common(el2_sysregs_ctx); 1258*0a33adc0SGovindraj Raja 1259*0a33adc0SGovindraj Raja if (is_feat_mte_supported()) { 1260ac58e574SBoyan Karatotev write_ctx_reg(el2_sysregs_ctx, CTX_TFSR_EL2, read_tfsr_el2()); 1261*0a33adc0SGovindraj Raja } 12629acff28aSArvind Ram Prakash 12639acff28aSArvind Ram Prakash #if CTX_INCLUDE_MPAM_REGS 12649448f2b8SAndre Przywara if (is_feat_mpam_supported()) { 12659acff28aSArvind Ram Prakash mpam_t *mpam_ctx = get_mpam_ctx(ctx); 12669acff28aSArvind Ram Prakash el2_sysregs_context_save_mpam(mpam_ctx); 12679448f2b8SAndre Przywara } 12689acff28aSArvind Ram Prakash #endif 1269bb7b85a3SAndre Przywara 1270de8c4892SAndre Przywara if (is_feat_fgt_supported()) { 1271d20052f3SZelalem Aweke el2_sysregs_context_save_fgt(el2_sysregs_ctx); 1272de8c4892SAndre Przywara } 1273bb7b85a3SAndre Przywara 1274b8f03d29SAndre Przywara if (is_feat_ecv_v2_supported()) { 12755c52d7e5SBoyan Karatotev write_ctx_reg(el2_sysregs_ctx, CTX_CNTPOFF_EL2, read_cntpoff_el2()); 1276b8f03d29SAndre Przywara } 1277b8f03d29SAndre Przywara 1278ea735bf5SAndre Przywara if (is_feat_vhe_supported()) { 12795c52d7e5SBoyan Karatotev write_ctx_reg(el2_sysregs_ctx, CTX_CONTEXTIDR_EL2, read_contextidr_el2()); 12805c52d7e5SBoyan Karatotev write_ctx_reg(el2_sysregs_ctx, CTX_TTBR1_EL2, read_ttbr1_el2()); 1281ea735bf5SAndre Przywara } 12826503ff29SAndre Przywara 12836503ff29SAndre Przywara if (is_feat_ras_supported()) { 12845c52d7e5SBoyan Karatotev write_ctx_reg(el2_sysregs_ctx, CTX_VDISR_EL2, read_vdisr_el2()); 12855c52d7e5SBoyan Karatotev write_ctx_reg(el2_sysregs_ctx, CTX_VSESR_EL2, read_vsesr_el2()); 12866503ff29SAndre Przywara } 1287d5384b69SAndre Przywara 1288d5384b69SAndre Przywara if (is_feat_nv2_supported()) { 12895c52d7e5SBoyan Karatotev write_ctx_reg(el2_sysregs_ctx, CTX_VNCR_EL2, read_vncr_el2()); 1290d5384b69SAndre Przywara } 1291d5384b69SAndre Przywara 1292fc8d2d39SAndre Przywara if (is_feat_trf_supported()) { 1293fc8d2d39SAndre Przywara write_ctx_reg(el2_sysregs_ctx, CTX_TRFCR_EL2, read_trfcr_el2()); 1294fc8d2d39SAndre Przywara } 12957db710f0SAndre Przywara 12967db710f0SAndre Przywara if (is_feat_csv2_2_supported()) { 12975c52d7e5SBoyan Karatotev write_ctx_reg(el2_sysregs_ctx, CTX_SCXTNUM_EL2, read_scxtnum_el2()); 12987db710f0SAndre Przywara } 12997db710f0SAndre Przywara 1300c5a3ebbdSAndre Przywara if (is_feat_hcx_supported()) { 1301c5a3ebbdSAndre Przywara write_ctx_reg(el2_sysregs_ctx, CTX_HCRX_EL2, read_hcrx_el2()); 1302c5a3ebbdSAndre Przywara } 1303d3331603SMark Brown if (is_feat_tcr2_supported()) { 1304d3331603SMark Brown write_ctx_reg(el2_sysregs_ctx, CTX_TCR2_EL2, read_tcr2_el2()); 1305d3331603SMark Brown } 1306062b6c6bSMark Brown if (is_feat_sxpie_supported()) { 1307062b6c6bSMark Brown write_ctx_reg(el2_sysregs_ctx, CTX_PIRE0_EL2, read_pire0_el2()); 1308062b6c6bSMark Brown write_ctx_reg(el2_sysregs_ctx, CTX_PIR_EL2, read_pir_el2()); 1309062b6c6bSMark Brown } 1310062b6c6bSMark Brown if (is_feat_s2pie_supported()) { 1311062b6c6bSMark Brown write_ctx_reg(el2_sysregs_ctx, CTX_S2PIR_EL2, read_s2pir_el2()); 1312062b6c6bSMark Brown } 1313062b6c6bSMark Brown if (is_feat_sxpoe_supported()) { 1314062b6c6bSMark Brown write_ctx_reg(el2_sysregs_ctx, CTX_POR_EL2, read_por_el2()); 1315062b6c6bSMark Brown } 1316688ab57bSMark Brown if (is_feat_gcs_supported()) { 1317688ab57bSMark Brown write_ctx_reg(el2_sysregs_ctx, CTX_GCSPR_EL2, read_gcspr_el2()); 1318688ab57bSMark Brown write_ctx_reg(el2_sysregs_ctx, CTX_GCSCR_EL2, read_gcscr_el2()); 1319688ab57bSMark Brown } 132028f39f02SMax Shvetsov } 132128f39f02SMax Shvetsov 132228f39f02SMax Shvetsov /******************************************************************************* 132328f39f02SMax Shvetsov * Restore EL2 sysreg context 132428f39f02SMax Shvetsov ******************************************************************************/ 132528f39f02SMax Shvetsov void cm_el2_sysregs_context_restore(uint32_t security_state) 132628f39f02SMax Shvetsov { 132728f39f02SMax Shvetsov cpu_context_t *ctx; 1328d20052f3SZelalem Aweke el2_sysregs_t *el2_sysregs_ctx; 132928f39f02SMax Shvetsov 133028f39f02SMax Shvetsov ctx = cm_get_context(security_state); 133128f39f02SMax Shvetsov assert(ctx != NULL); 133228f39f02SMax Shvetsov 1333d20052f3SZelalem Aweke el2_sysregs_ctx = get_el2_sysregs_ctx(ctx); 1334d20052f3SZelalem Aweke 1335d20052f3SZelalem Aweke el2_sysregs_context_restore_common(el2_sysregs_ctx); 1336d20052f3SZelalem Aweke #if CTX_INCLUDE_MTE_REGS 1337ac58e574SBoyan Karatotev write_tfsr_el2(read_ctx_reg(el2_sysregs_ctx, CTX_TFSR_EL2)); 1338d20052f3SZelalem Aweke #endif 13399acff28aSArvind Ram Prakash 13409acff28aSArvind Ram Prakash #if CTX_INCLUDE_MPAM_REGS 13419448f2b8SAndre Przywara if (is_feat_mpam_supported()) { 13429acff28aSArvind Ram Prakash mpam_t *mpam_ctx = get_mpam_ctx(ctx); 13439acff28aSArvind Ram Prakash el2_sysregs_context_restore_mpam(mpam_ctx); 13449448f2b8SAndre Przywara } 13459acff28aSArvind Ram Prakash #endif 1346bb7b85a3SAndre Przywara 1347de8c4892SAndre Przywara if (is_feat_fgt_supported()) { 1348d20052f3SZelalem Aweke el2_sysregs_context_restore_fgt(el2_sysregs_ctx); 1349de8c4892SAndre Przywara } 1350bb7b85a3SAndre Przywara 1351b8f03d29SAndre Przywara if (is_feat_ecv_v2_supported()) { 13525c52d7e5SBoyan Karatotev write_cntpoff_el2(read_ctx_reg(el2_sysregs_ctx, CTX_CNTPOFF_EL2)); 1353b8f03d29SAndre Przywara } 1354b8f03d29SAndre Przywara 1355ea735bf5SAndre Przywara if (is_feat_vhe_supported()) { 1356ea735bf5SAndre Przywara write_contextidr_el2(read_ctx_reg(el2_sysregs_ctx, CTX_CONTEXTIDR_EL2)); 1357ea735bf5SAndre Przywara write_ttbr1_el2(read_ctx_reg(el2_sysregs_ctx, CTX_TTBR1_EL2)); 1358ea735bf5SAndre Przywara } 13596503ff29SAndre Przywara 13606503ff29SAndre Przywara if (is_feat_ras_supported()) { 13616503ff29SAndre Przywara write_vdisr_el2(read_ctx_reg(el2_sysregs_ctx, CTX_VDISR_EL2)); 13626503ff29SAndre Przywara write_vsesr_el2(read_ctx_reg(el2_sysregs_ctx, CTX_VSESR_EL2)); 13636503ff29SAndre Przywara } 1364d5384b69SAndre Przywara 1365d5384b69SAndre Przywara if (is_feat_nv2_supported()) { 1366d5384b69SAndre Przywara write_vncr_el2(read_ctx_reg(el2_sysregs_ctx, CTX_VNCR_EL2)); 1367d5384b69SAndre Przywara } 1368fc8d2d39SAndre Przywara if (is_feat_trf_supported()) { 1369fc8d2d39SAndre Przywara write_trfcr_el2(read_ctx_reg(el2_sysregs_ctx, CTX_TRFCR_EL2)); 1370fc8d2d39SAndre Przywara } 13717db710f0SAndre Przywara 13727db710f0SAndre Przywara if (is_feat_csv2_2_supported()) { 13735c52d7e5SBoyan Karatotev write_scxtnum_el2(read_ctx_reg(el2_sysregs_ctx, CTX_SCXTNUM_EL2)); 13747db710f0SAndre Przywara } 13757db710f0SAndre Przywara 1376c5a3ebbdSAndre Przywara if (is_feat_hcx_supported()) { 1377c5a3ebbdSAndre Przywara write_hcrx_el2(read_ctx_reg(el2_sysregs_ctx, CTX_HCRX_EL2)); 1378c5a3ebbdSAndre Przywara } 1379d3331603SMark Brown if (is_feat_tcr2_supported()) { 1380d3331603SMark Brown write_tcr2_el2(read_ctx_reg(el2_sysregs_ctx, CTX_TCR2_EL2)); 1381d3331603SMark Brown } 1382062b6c6bSMark Brown if (is_feat_sxpie_supported()) { 1383062b6c6bSMark Brown write_pire0_el2(read_ctx_reg(el2_sysregs_ctx, CTX_PIRE0_EL2)); 1384062b6c6bSMark Brown write_pir_el2(read_ctx_reg(el2_sysregs_ctx, CTX_PIR_EL2)); 1385062b6c6bSMark Brown } 1386062b6c6bSMark Brown if (is_feat_s2pie_supported()) { 1387062b6c6bSMark Brown write_s2pir_el2(read_ctx_reg(el2_sysregs_ctx, CTX_S2PIR_EL2)); 1388062b6c6bSMark Brown } 1389062b6c6bSMark Brown if (is_feat_sxpoe_supported()) { 1390062b6c6bSMark Brown write_por_el2(read_ctx_reg(el2_sysregs_ctx, CTX_POR_EL2)); 1391062b6c6bSMark Brown } 1392688ab57bSMark Brown if (is_feat_gcs_supported()) { 1393688ab57bSMark Brown write_gcscr_el2(read_ctx_reg(el2_sysregs_ctx, CTX_GCSCR_EL2)); 1394688ab57bSMark Brown write_gcspr_el2(read_ctx_reg(el2_sysregs_ctx, CTX_GCSPR_EL2)); 1395688ab57bSMark Brown } 139628f39f02SMax Shvetsov } 139728f39f02SMax Shvetsov #endif /* CTX_INCLUDE_EL2_REGS */ 139828f39f02SMax Shvetsov 1399532ed618SSoby Mathew /******************************************************************************* 14008b95e848SZelalem Aweke * This function is used to exit to Non-secure world. If CTX_INCLUDE_EL2_REGS 14018b95e848SZelalem Aweke * is enabled, it restores EL1 and EL2 sysreg contexts instead of directly 14028b95e848SZelalem Aweke * updating EL1 and EL2 registers. Otherwise, it calls the generic 14038b95e848SZelalem Aweke * cm_prepare_el3_exit function. 14048b95e848SZelalem Aweke ******************************************************************************/ 14058b95e848SZelalem Aweke void cm_prepare_el3_exit_ns(void) 14068b95e848SZelalem Aweke { 14078b95e848SZelalem Aweke #if CTX_INCLUDE_EL2_REGS 14084085a02cSBoyan Karatotev #if ENABLE_ASSERTIONS 14098b95e848SZelalem Aweke cpu_context_t *ctx = cm_get_context(NON_SECURE); 14108b95e848SZelalem Aweke assert(ctx != NULL); 14118b95e848SZelalem Aweke 1412b515f541SZelalem Aweke /* Assert that EL2 is used. */ 14134085a02cSBoyan Karatotev u_register_t scr_el3 = read_ctx_reg(get_el3state_ctx(ctx), CTX_SCR_EL3); 1414b515f541SZelalem Aweke assert(((scr_el3 & SCR_HCE_BIT) != 0UL) && 1415b515f541SZelalem Aweke (el_implemented(2U) != EL_IMPL_NONE)); 14164085a02cSBoyan Karatotev #endif /* ENABLE_ASSERTIONS */ 14178b95e848SZelalem Aweke 14188b95e848SZelalem Aweke /* Restore EL2 and EL1 sysreg contexts */ 14198b95e848SZelalem Aweke cm_el2_sysregs_context_restore(NON_SECURE); 14208b95e848SZelalem Aweke cm_el1_sysregs_context_restore(NON_SECURE); 14218b95e848SZelalem Aweke cm_set_next_eret_context(NON_SECURE); 14228b95e848SZelalem Aweke #else 14238b95e848SZelalem Aweke cm_prepare_el3_exit(NON_SECURE); 14248b95e848SZelalem Aweke #endif /* CTX_INCLUDE_EL2_REGS */ 14258b95e848SZelalem Aweke } 14268b95e848SZelalem Aweke 14278b95e848SZelalem Aweke /******************************************************************************* 1428532ed618SSoby Mathew * The next four functions are used by runtime services to save and restore 1429532ed618SSoby Mathew * EL1 context on the 'cpu_context' structure for the specified security 1430532ed618SSoby Mathew * state. 1431532ed618SSoby Mathew ******************************************************************************/ 1432532ed618SSoby Mathew void cm_el1_sysregs_context_save(uint32_t security_state) 1433532ed618SSoby Mathew { 1434532ed618SSoby Mathew cpu_context_t *ctx; 1435532ed618SSoby Mathew 1436532ed618SSoby Mathew ctx = cm_get_context(security_state); 1437a0fee747SAntonio Nino Diaz assert(ctx != NULL); 1438532ed618SSoby Mathew 14392825946eSMax Shvetsov el1_sysregs_context_save(get_el1_sysregs_ctx(ctx)); 144017b4c0ddSDimitris Papastamos 144117b4c0ddSDimitris Papastamos #if IMAGE_BL31 144217b4c0ddSDimitris Papastamos if (security_state == SECURE) 144317b4c0ddSDimitris Papastamos PUBLISH_EVENT(cm_exited_secure_world); 144417b4c0ddSDimitris Papastamos else 144517b4c0ddSDimitris Papastamos PUBLISH_EVENT(cm_exited_normal_world); 144617b4c0ddSDimitris Papastamos #endif 1447532ed618SSoby Mathew } 1448532ed618SSoby Mathew 1449532ed618SSoby Mathew void cm_el1_sysregs_context_restore(uint32_t security_state) 1450532ed618SSoby Mathew { 1451532ed618SSoby Mathew cpu_context_t *ctx; 1452532ed618SSoby Mathew 1453532ed618SSoby Mathew ctx = cm_get_context(security_state); 1454a0fee747SAntonio Nino Diaz assert(ctx != NULL); 1455532ed618SSoby Mathew 14562825946eSMax Shvetsov el1_sysregs_context_restore(get_el1_sysregs_ctx(ctx)); 145717b4c0ddSDimitris Papastamos 145817b4c0ddSDimitris Papastamos #if IMAGE_BL31 145917b4c0ddSDimitris Papastamos if (security_state == SECURE) 146017b4c0ddSDimitris Papastamos PUBLISH_EVENT(cm_entering_secure_world); 146117b4c0ddSDimitris Papastamos else 146217b4c0ddSDimitris Papastamos PUBLISH_EVENT(cm_entering_normal_world); 146317b4c0ddSDimitris Papastamos #endif 1464532ed618SSoby Mathew } 1465532ed618SSoby Mathew 1466532ed618SSoby Mathew /******************************************************************************* 1467532ed618SSoby Mathew * This function populates ELR_EL3 member of 'cpu_context' pertaining to the 1468532ed618SSoby Mathew * given security state with the given entrypoint 1469532ed618SSoby Mathew ******************************************************************************/ 1470532ed618SSoby Mathew void cm_set_elr_el3(uint32_t security_state, uintptr_t entrypoint) 1471532ed618SSoby Mathew { 1472532ed618SSoby Mathew cpu_context_t *ctx; 1473532ed618SSoby Mathew el3_state_t *state; 1474532ed618SSoby Mathew 1475532ed618SSoby Mathew ctx = cm_get_context(security_state); 1476a0fee747SAntonio Nino Diaz assert(ctx != NULL); 1477532ed618SSoby Mathew 1478532ed618SSoby Mathew /* Populate EL3 state so that ERET jumps to the correct entry */ 1479532ed618SSoby Mathew state = get_el3state_ctx(ctx); 1480532ed618SSoby Mathew write_ctx_reg(state, CTX_ELR_EL3, entrypoint); 1481532ed618SSoby Mathew } 1482532ed618SSoby Mathew 1483532ed618SSoby Mathew /******************************************************************************* 1484532ed618SSoby Mathew * This function populates ELR_EL3 and SPSR_EL3 members of 'cpu_context' 1485532ed618SSoby Mathew * pertaining to the given security state 1486532ed618SSoby Mathew ******************************************************************************/ 1487532ed618SSoby Mathew void cm_set_elr_spsr_el3(uint32_t security_state, 1488532ed618SSoby Mathew uintptr_t entrypoint, uint32_t spsr) 1489532ed618SSoby Mathew { 1490532ed618SSoby Mathew cpu_context_t *ctx; 1491532ed618SSoby Mathew el3_state_t *state; 1492532ed618SSoby Mathew 1493532ed618SSoby Mathew ctx = cm_get_context(security_state); 1494a0fee747SAntonio Nino Diaz assert(ctx != NULL); 1495532ed618SSoby Mathew 1496532ed618SSoby Mathew /* Populate EL3 state so that ERET jumps to the correct entry */ 1497532ed618SSoby Mathew state = get_el3state_ctx(ctx); 1498532ed618SSoby Mathew write_ctx_reg(state, CTX_ELR_EL3, entrypoint); 1499532ed618SSoby Mathew write_ctx_reg(state, CTX_SPSR_EL3, spsr); 1500532ed618SSoby Mathew } 1501532ed618SSoby Mathew 1502532ed618SSoby Mathew /******************************************************************************* 1503532ed618SSoby Mathew * This function updates a single bit in the SCR_EL3 member of the 'cpu_context' 1504532ed618SSoby Mathew * pertaining to the given security state using the value and bit position 1505532ed618SSoby Mathew * specified in the parameters. It preserves all other bits. 1506532ed618SSoby Mathew ******************************************************************************/ 1507532ed618SSoby Mathew void cm_write_scr_el3_bit(uint32_t security_state, 1508532ed618SSoby Mathew uint32_t bit_pos, 1509532ed618SSoby Mathew uint32_t value) 1510532ed618SSoby Mathew { 1511532ed618SSoby Mathew cpu_context_t *ctx; 1512532ed618SSoby Mathew el3_state_t *state; 1513f1be00daSLouis Mayencourt u_register_t scr_el3; 1514532ed618SSoby Mathew 1515532ed618SSoby Mathew ctx = cm_get_context(security_state); 1516a0fee747SAntonio Nino Diaz assert(ctx != NULL); 1517532ed618SSoby Mathew 1518532ed618SSoby Mathew /* Ensure that the bit position is a valid one */ 1519d7b5f408SJimmy Brisson assert(((1UL << bit_pos) & SCR_VALID_BIT_MASK) != 0U); 1520532ed618SSoby Mathew 1521532ed618SSoby Mathew /* Ensure that the 'value' is only a bit wide */ 1522a0fee747SAntonio Nino Diaz assert(value <= 1U); 1523532ed618SSoby Mathew 1524532ed618SSoby Mathew /* 1525532ed618SSoby Mathew * Get the SCR_EL3 value from the cpu context, clear the desired bit 1526532ed618SSoby Mathew * and set it to its new value. 1527532ed618SSoby Mathew */ 1528532ed618SSoby Mathew state = get_el3state_ctx(ctx); 1529f1be00daSLouis Mayencourt scr_el3 = read_ctx_reg(state, CTX_SCR_EL3); 1530d7b5f408SJimmy Brisson scr_el3 &= ~(1UL << bit_pos); 1531f1be00daSLouis Mayencourt scr_el3 |= (u_register_t)value << bit_pos; 1532532ed618SSoby Mathew write_ctx_reg(state, CTX_SCR_EL3, scr_el3); 1533532ed618SSoby Mathew } 1534532ed618SSoby Mathew 1535532ed618SSoby Mathew /******************************************************************************* 1536532ed618SSoby Mathew * This function retrieves SCR_EL3 member of 'cpu_context' pertaining to the 1537532ed618SSoby Mathew * given security state. 1538532ed618SSoby Mathew ******************************************************************************/ 1539f1be00daSLouis Mayencourt u_register_t cm_get_scr_el3(uint32_t security_state) 1540532ed618SSoby Mathew { 1541532ed618SSoby Mathew cpu_context_t *ctx; 1542532ed618SSoby Mathew el3_state_t *state; 1543532ed618SSoby Mathew 1544532ed618SSoby Mathew ctx = cm_get_context(security_state); 1545a0fee747SAntonio Nino Diaz assert(ctx != NULL); 1546532ed618SSoby Mathew 1547532ed618SSoby Mathew /* Populate EL3 state so that ERET jumps to the correct entry */ 1548532ed618SSoby Mathew state = get_el3state_ctx(ctx); 1549f1be00daSLouis Mayencourt return read_ctx_reg(state, CTX_SCR_EL3); 1550532ed618SSoby Mathew } 1551532ed618SSoby Mathew 1552532ed618SSoby Mathew /******************************************************************************* 1553532ed618SSoby Mathew * This function is used to program the context that's used for exception 1554532ed618SSoby Mathew * return. This initializes the SP_EL3 to a pointer to a 'cpu_context' set for 1555532ed618SSoby Mathew * the required security state 1556532ed618SSoby Mathew ******************************************************************************/ 1557532ed618SSoby Mathew void cm_set_next_eret_context(uint32_t security_state) 1558532ed618SSoby Mathew { 1559532ed618SSoby Mathew cpu_context_t *ctx; 1560532ed618SSoby Mathew 1561532ed618SSoby Mathew ctx = cm_get_context(security_state); 1562a0fee747SAntonio Nino Diaz assert(ctx != NULL); 1563532ed618SSoby Mathew 1564532ed618SSoby Mathew cm_set_next_context(ctx); 1565532ed618SSoby Mathew } 1566