xref: /rk3399_ARM-atf/lib/el3_runtime/aarch64/context_mgmt.c (revision 0563ab08e892b899905193d4e482440eecd2d36a)
1532ed618SSoby Mathew /*
2f1be00daSLouis Mayencourt  * Copyright (c) 2013-2020, ARM Limited and Contributors. All rights reserved.
3532ed618SSoby Mathew  *
482cb2c1aSdp-arm  * SPDX-License-Identifier: BSD-3-Clause
5532ed618SSoby Mathew  */
6532ed618SSoby Mathew 
7532ed618SSoby Mathew #include <assert.h>
840daecc1SAntonio Nino Diaz #include <stdbool.h>
9532ed618SSoby Mathew #include <string.h>
1009d40e0eSAntonio Nino Diaz 
1109d40e0eSAntonio Nino Diaz #include <platform_def.h>
1209d40e0eSAntonio Nino Diaz 
1309d40e0eSAntonio Nino Diaz #include <arch.h>
1409d40e0eSAntonio Nino Diaz #include <arch_helpers.h>
15b7e398d6SSoby Mathew #include <arch_features.h>
1609d40e0eSAntonio Nino Diaz #include <bl31/interrupt_mgmt.h>
1709d40e0eSAntonio Nino Diaz #include <common/bl_common.h>
1809d40e0eSAntonio Nino Diaz #include <context.h>
1909d40e0eSAntonio Nino Diaz #include <lib/el3_runtime/context_mgmt.h>
2009d40e0eSAntonio Nino Diaz #include <lib/el3_runtime/pubsub_events.h>
2109d40e0eSAntonio Nino Diaz #include <lib/extensions/amu.h>
2209d40e0eSAntonio Nino Diaz #include <lib/extensions/mpam.h>
2309d40e0eSAntonio Nino Diaz #include <lib/extensions/spe.h>
2409d40e0eSAntonio Nino Diaz #include <lib/extensions/sve.h>
256cac724dSjohpow01 #include <lib/extensions/twed.h>
2609d40e0eSAntonio Nino Diaz #include <lib/utils.h>
27532ed618SSoby Mathew 
28532ed618SSoby Mathew 
29532ed618SSoby Mathew /*******************************************************************************
30532ed618SSoby Mathew  * Context management library initialisation routine. This library is used by
31532ed618SSoby Mathew  * runtime services to share pointers to 'cpu_context' structures for the secure
32532ed618SSoby Mathew  * and non-secure states. Management of the structures and their associated
33532ed618SSoby Mathew  * memory is not done by the context management library e.g. the PSCI service
34532ed618SSoby Mathew  * manages the cpu context used for entry from and exit to the non-secure state.
35532ed618SSoby Mathew  * The Secure payload dispatcher service manages the context(s) corresponding to
36532ed618SSoby Mathew  * the secure state. It also uses this library to get access to the non-secure
37532ed618SSoby Mathew  * state cpu context pointers.
38532ed618SSoby Mathew  * Lastly, this library provides the api to make SP_EL3 point to the cpu context
39532ed618SSoby Mathew  * which will used for programming an entry into a lower EL. The same context
40532ed618SSoby Mathew  * will used to save state upon exception entry from that EL.
41532ed618SSoby Mathew  ******************************************************************************/
4287c85134SDaniel Boulby void __init cm_init(void)
43532ed618SSoby Mathew {
44532ed618SSoby Mathew 	/*
45532ed618SSoby Mathew 	 * The context management library has only global data to intialize, but
46532ed618SSoby Mathew 	 * that will be done when the BSS is zeroed out
47532ed618SSoby Mathew 	 */
48532ed618SSoby Mathew }
49532ed618SSoby Mathew 
50532ed618SSoby Mathew /*******************************************************************************
51532ed618SSoby Mathew  * The following function initializes the cpu_context 'ctx' for
52532ed618SSoby Mathew  * first use, and sets the initial entrypoint state as specified by the
53532ed618SSoby Mathew  * entry_point_info structure.
54532ed618SSoby Mathew  *
55532ed618SSoby Mathew  * The security state to initialize is determined by the SECURE attribute
561634cae8SAntonio Nino Diaz  * of the entry_point_info.
57532ed618SSoby Mathew  *
588aabea33SPaul Beesley  * The EE and ST attributes are used to configure the endianness and secure
59532ed618SSoby Mathew  * timer availability for the new execution context.
60532ed618SSoby Mathew  *
61532ed618SSoby Mathew  * To prepare the register state for entry call cm_prepare_el3_exit() and
62532ed618SSoby Mathew  * el3_exit(). For Secure-EL1 cm_prepare_el3_exit() is equivalent to
63532ed618SSoby Mathew  * cm_e1_sysreg_context_restore().
64532ed618SSoby Mathew  ******************************************************************************/
651634cae8SAntonio Nino Diaz void cm_setup_context(cpu_context_t *ctx, const entry_point_info_t *ep)
66532ed618SSoby Mathew {
67532ed618SSoby Mathew 	unsigned int security_state;
68f1be00daSLouis Mayencourt 	u_register_t scr_el3;
69532ed618SSoby Mathew 	el3_state_t *state;
70532ed618SSoby Mathew 	gp_regs_t *gp_regs;
71eeb5a7b5SDeepika Bhavnani 	u_register_t sctlr_elx, actlr_elx;
72532ed618SSoby Mathew 
73a0fee747SAntonio Nino Diaz 	assert(ctx != NULL);
74532ed618SSoby Mathew 
75532ed618SSoby Mathew 	security_state = GET_SECURITY_STATE(ep->h.attr);
76532ed618SSoby Mathew 
77532ed618SSoby Mathew 	/* Clear any residual register values from the context */
7832f0d3c6SDouglas Raillard 	zeromem(ctx, sizeof(*ctx));
79532ed618SSoby Mathew 
80532ed618SSoby Mathew 	/*
8118f2efd6SDavid Cunado 	 * SCR_EL3 was initialised during reset sequence in macro
8218f2efd6SDavid Cunado 	 * el3_arch_init_common. This code modifies the SCR_EL3 fields that
8318f2efd6SDavid Cunado 	 * affect the next EL.
8418f2efd6SDavid Cunado 	 *
8518f2efd6SDavid Cunado 	 * The following fields are initially set to zero and then updated to
8618f2efd6SDavid Cunado 	 * the required value depending on the state of the SPSR_EL3 and the
8718f2efd6SDavid Cunado 	 * Security state and entrypoint attributes of the next EL.
88532ed618SSoby Mathew 	 */
89f1be00daSLouis Mayencourt 	scr_el3 = read_scr();
90532ed618SSoby Mathew 	scr_el3 &= ~(SCR_NS_BIT | SCR_RW_BIT | SCR_FIQ_BIT | SCR_IRQ_BIT |
91532ed618SSoby Mathew 			SCR_ST_BIT | SCR_HCE_BIT);
9218f2efd6SDavid Cunado 	/*
9318f2efd6SDavid Cunado 	 * SCR_NS: Set the security state of the next EL.
9418f2efd6SDavid Cunado 	 */
95532ed618SSoby Mathew 	if (security_state != SECURE)
96532ed618SSoby Mathew 		scr_el3 |= SCR_NS_BIT;
9718f2efd6SDavid Cunado 	/*
9818f2efd6SDavid Cunado 	 * SCR_EL3.RW: Set the execution state, AArch32 or AArch64, for next
9918f2efd6SDavid Cunado 	 *  Exception level as specified by SPSR.
10018f2efd6SDavid Cunado 	 */
101532ed618SSoby Mathew 	if (GET_RW(ep->spsr) == MODE_RW_64)
102532ed618SSoby Mathew 		scr_el3 |= SCR_RW_BIT;
10318f2efd6SDavid Cunado 	/*
10418f2efd6SDavid Cunado 	 * SCR_EL3.ST: Traps Secure EL1 accesses to the Counter-timer Physical
10518f2efd6SDavid Cunado 	 *  Secure timer registers to EL3, from AArch64 state only, if specified
10618f2efd6SDavid Cunado 	 *  by the entrypoint attributes.
10718f2efd6SDavid Cunado 	 */
108a0fee747SAntonio Nino Diaz 	if (EP_GET_ST(ep->h.attr) != 0U)
109532ed618SSoby Mathew 		scr_el3 |= SCR_ST_BIT;
110532ed618SSoby Mathew 
111fbc44bd1SVarun Wadekar #if RAS_TRAP_LOWER_EL_ERR_ACCESS
112fbc44bd1SVarun Wadekar 	/*
113fbc44bd1SVarun Wadekar 	 * SCR_EL3.TERR: Trap Error record accesses. Accesses to the RAS ERR
114fbc44bd1SVarun Wadekar 	 * and RAS ERX registers from EL1 and EL2 are trapped to EL3.
115fbc44bd1SVarun Wadekar 	 */
116fbc44bd1SVarun Wadekar 	scr_el3 |= SCR_TERR_BIT;
117fbc44bd1SVarun Wadekar #endif
118fbc44bd1SVarun Wadekar 
11924f671f3SJulius Werner #if !HANDLE_EA_EL3_FIRST
12018f2efd6SDavid Cunado 	/*
12118f2efd6SDavid Cunado 	 * SCR_EL3.EA: Do not route External Abort and SError Interrupt External
12218f2efd6SDavid Cunado 	 *  to EL3 when executing at a lower EL. When executing at EL3, External
12318f2efd6SDavid Cunado 	 *  Aborts are taken to EL3.
12418f2efd6SDavid Cunado 	 */
125532ed618SSoby Mathew 	scr_el3 &= ~SCR_EA_BIT;
126532ed618SSoby Mathew #endif
127532ed618SSoby Mathew 
1281a7c1cfeSJeenu Viswambharan #if FAULT_INJECTION_SUPPORT
1291a7c1cfeSJeenu Viswambharan 	/* Enable fault injection from lower ELs */
1301a7c1cfeSJeenu Viswambharan 	scr_el3 |= SCR_FIEN_BIT;
1311a7c1cfeSJeenu Viswambharan #endif
1321a7c1cfeSJeenu Viswambharan 
1335283962eSAntonio Nino Diaz #if !CTX_INCLUDE_PAUTH_REGS
1345283962eSAntonio Nino Diaz 	/*
1355283962eSAntonio Nino Diaz 	 * If the pointer authentication registers aren't saved during world
1365283962eSAntonio Nino Diaz 	 * switches the value of the registers can be leaked from the Secure to
1375283962eSAntonio Nino Diaz 	 * the Non-secure world. To prevent this, rather than enabling pointer
1385283962eSAntonio Nino Diaz 	 * authentication everywhere, we only enable it in the Non-secure world.
1395283962eSAntonio Nino Diaz 	 *
1405283962eSAntonio Nino Diaz 	 * If the Secure world wants to use pointer authentication,
1415283962eSAntonio Nino Diaz 	 * CTX_INCLUDE_PAUTH_REGS must be set to 1.
1425283962eSAntonio Nino Diaz 	 */
1435283962eSAntonio Nino Diaz 	if (security_state == NON_SECURE)
1445283962eSAntonio Nino Diaz 		scr_el3 |= SCR_API_BIT | SCR_APK_BIT;
1455283962eSAntonio Nino Diaz #endif /* !CTX_INCLUDE_PAUTH_REGS */
1465283962eSAntonio Nino Diaz 
147*0563ab08SAlexei Fedorov #if !CTX_INCLUDE_MTE_REGS || ENABLE_ASSERTIONS
148*0563ab08SAlexei Fedorov 	/* Get Memory Tagging Extension support level */
149*0563ab08SAlexei Fedorov 	unsigned int mte = get_armv8_5_mte_support();
150*0563ab08SAlexei Fedorov #endif
151b7e398d6SSoby Mathew 	/*
1529dd94382SJustin Chadwell 	 * Enable MTE support. Support is enabled unilaterally for the normal
1539dd94382SJustin Chadwell 	 * world, and only for the secure world when CTX_INCLUDE_MTE_REGS is
1549dd94382SJustin Chadwell 	 * set.
155b7e398d6SSoby Mathew 	 */
1569dd94382SJustin Chadwell #if CTX_INCLUDE_MTE_REGS
157*0563ab08SAlexei Fedorov 	assert((mte == MTE_IMPLEMENTED_ELX) || (mte == MTE_IMPLEMENTED_ASY));
1589dd94382SJustin Chadwell 	scr_el3 |= SCR_ATA_BIT;
1599dd94382SJustin Chadwell #else
1609dd94382SJustin Chadwell 	/*
161*0563ab08SAlexei Fedorov 	 * When MTE is only implemented at EL0, it can be enabled
162*0563ab08SAlexei Fedorov 	 * across both worlds as no MTE registers are used.
1639dd94382SJustin Chadwell 	 */
164*0563ab08SAlexei Fedorov 	if ((mte == MTE_IMPLEMENTED_EL0) ||
1659dd94382SJustin Chadwell 	/*
166*0563ab08SAlexei Fedorov 	 * When MTE is implemented at all ELs, it can be only enabled
167*0563ab08SAlexei Fedorov 	 * in Non-Secure world without register saving.
1689dd94382SJustin Chadwell 	 */
169*0563ab08SAlexei Fedorov 	  (((mte == MTE_IMPLEMENTED_ELX) || (mte == MTE_IMPLEMENTED_ASY)) &&
170*0563ab08SAlexei Fedorov 	    (security_state == NON_SECURE))) {
171b7e398d6SSoby Mathew 		scr_el3 |= SCR_ATA_BIT;
172b7e398d6SSoby Mathew 	}
173*0563ab08SAlexei Fedorov #endif	/* CTX_INCLUDE_MTE_REGS */
174b7e398d6SSoby Mathew 
1753d8256b2SMasahiro Yamada #ifdef IMAGE_BL31
176532ed618SSoby Mathew 	/*
1778aabea33SPaul Beesley 	 * SCR_EL3.IRQ, SCR_EL3.FIQ: Enable the physical FIQ and IRQ routing as
17818f2efd6SDavid Cunado 	 *  indicated by the interrupt routing model for BL31.
179532ed618SSoby Mathew 	 */
180532ed618SSoby Mathew 	scr_el3 |= get_scr_el3_from_routing_model(security_state);
181532ed618SSoby Mathew #endif
182532ed618SSoby Mathew 
183532ed618SSoby Mathew 	/*
18418f2efd6SDavid Cunado 	 * SCR_EL3.HCE: Enable HVC instructions if next execution state is
18518f2efd6SDavid Cunado 	 * AArch64 and next EL is EL2, or if next execution state is AArch32 and
18618f2efd6SDavid Cunado 	 * next mode is Hyp.
187110ee433SJimmy Brisson 	 * SCR_EL3.FGTEn: Enable Fine Grained Virtualization Traps under the
188110ee433SJimmy Brisson 	 * same conditions as HVC instructions and when the processor supports
189110ee433SJimmy Brisson 	 * ARMv8.6-FGT.
19029d0ee54SJimmy Brisson 	 * SCR_EL3.ECVEn: Enable Enhanced Counter Virtualization (ECV)
19129d0ee54SJimmy Brisson 	 * CNTPOFF_EL2 register under the same conditions as HVC instructions
19229d0ee54SJimmy Brisson 	 * and when the processor supports ECV.
193532ed618SSoby Mathew 	 */
194a0fee747SAntonio Nino Diaz 	if (((GET_RW(ep->spsr) == MODE_RW_64) && (GET_EL(ep->spsr) == MODE_EL2))
195a0fee747SAntonio Nino Diaz 	    || ((GET_RW(ep->spsr) != MODE_RW_64)
196a0fee747SAntonio Nino Diaz 		&& (GET_M32(ep->spsr) == MODE32_hyp))) {
197532ed618SSoby Mathew 		scr_el3 |= SCR_HCE_BIT;
198110ee433SJimmy Brisson 
199110ee433SJimmy Brisson 		if (is_armv8_6_fgt_present()) {
200110ee433SJimmy Brisson 			scr_el3 |= SCR_FGTEN_BIT;
201110ee433SJimmy Brisson 		}
20229d0ee54SJimmy Brisson 
20329d0ee54SJimmy Brisson 		if (get_armv8_6_ecv_support()
20429d0ee54SJimmy Brisson 		    == ID_AA64MMFR0_EL1_ECV_SELF_SYNCH) {
20529d0ee54SJimmy Brisson 			scr_el3 |= SCR_ECVEN_BIT;
20629d0ee54SJimmy Brisson 		}
207532ed618SSoby Mathew 	}
208532ed618SSoby Mathew 
2090376e7c4SAchin Gupta 	/* Enable S-EL2 if the next EL is EL2 and security state is secure */
210db3ae853SArtsem Artsemenka 	if ((security_state == SECURE) && (GET_EL(ep->spsr) == MODE_EL2)) {
211db3ae853SArtsem Artsemenka 		if (GET_RW(ep->spsr) != MODE_RW_64) {
212db3ae853SArtsem Artsemenka 			ERROR("S-EL2 can not be used in AArch32.");
213db3ae853SArtsem Artsemenka 			panic();
214db3ae853SArtsem Artsemenka 		}
215db3ae853SArtsem Artsemenka 
2160376e7c4SAchin Gupta 		scr_el3 |= SCR_EEL2_BIT;
217db3ae853SArtsem Artsemenka 	}
2180376e7c4SAchin Gupta 
21918f2efd6SDavid Cunado 	/*
22018f2efd6SDavid Cunado 	 * Initialise SCTLR_EL1 to the reset value corresponding to the target
22118f2efd6SDavid Cunado 	 * execution state setting all fields rather than relying of the hw.
22218f2efd6SDavid Cunado 	 * Some fields have architecturally UNKNOWN reset values and these are
22318f2efd6SDavid Cunado 	 * set to zero.
22418f2efd6SDavid Cunado 	 *
22518f2efd6SDavid Cunado 	 * SCTLR.EE: Endianness is taken from the entrypoint attributes.
22618f2efd6SDavid Cunado 	 *
22718f2efd6SDavid Cunado 	 * SCTLR.M, SCTLR.C and SCTLR.I: These fields must be zero (as
22818f2efd6SDavid Cunado 	 *  required by PSCI specification)
22918f2efd6SDavid Cunado 	 */
230a0fee747SAntonio Nino Diaz 	sctlr_elx = (EP_GET_EE(ep->h.attr) != 0U) ? SCTLR_EE_BIT : 0U;
23118f2efd6SDavid Cunado 	if (GET_RW(ep->spsr) == MODE_RW_64)
23218f2efd6SDavid Cunado 		sctlr_elx |= SCTLR_EL1_RES1;
23318f2efd6SDavid Cunado 	else {
23418f2efd6SDavid Cunado 		/*
23518f2efd6SDavid Cunado 		 * If the target execution state is AArch32 then the following
23618f2efd6SDavid Cunado 		 * fields need to be set.
23718f2efd6SDavid Cunado 		 *
23818f2efd6SDavid Cunado 		 * SCTRL_EL1.nTWE: Set to one so that EL0 execution of WFE
23918f2efd6SDavid Cunado 		 *  instructions are not trapped to EL1.
24018f2efd6SDavid Cunado 		 *
24118f2efd6SDavid Cunado 		 * SCTLR_EL1.nTWI: Set to one so that EL0 execution of WFI
24218f2efd6SDavid Cunado 		 *  instructions are not trapped to EL1.
24318f2efd6SDavid Cunado 		 *
24418f2efd6SDavid Cunado 		 * SCTLR_EL1.CP15BEN: Set to one to enable EL0 execution of the
24518f2efd6SDavid Cunado 		 *  CP15DMB, CP15DSB, and CP15ISB instructions.
24618f2efd6SDavid Cunado 		 */
24718f2efd6SDavid Cunado 		sctlr_elx |= SCTLR_AARCH32_EL1_RES1 | SCTLR_CP15BEN_BIT
24818f2efd6SDavid Cunado 					| SCTLR_NTWI_BIT | SCTLR_NTWE_BIT;
24918f2efd6SDavid Cunado 	}
25018f2efd6SDavid Cunado 
2515f5d1ed7SLouis Mayencourt #if ERRATA_A75_764081
2525f5d1ed7SLouis Mayencourt 	/*
2535f5d1ed7SLouis Mayencourt 	 * If workaround of errata 764081 for Cortex-A75 is used then set
2545f5d1ed7SLouis Mayencourt 	 * SCTLR_EL1.IESB to enable Implicit Error Synchronization Barrier.
2555f5d1ed7SLouis Mayencourt 	 */
2565f5d1ed7SLouis Mayencourt 	sctlr_elx |= SCTLR_IESB_BIT;
2575f5d1ed7SLouis Mayencourt #endif
2585f5d1ed7SLouis Mayencourt 
2596cac724dSjohpow01 	/* Enable WFE trap delay in SCR_EL3 if supported and configured */
2606cac724dSjohpow01 	if (is_armv8_6_twed_present()) {
2616cac724dSjohpow01 		uint32_t delay = plat_arm_set_twedel_scr_el3();
2626cac724dSjohpow01 
2636cac724dSjohpow01 		if (delay != TWED_DISABLED) {
2646cac724dSjohpow01 			/* Make sure delay value fits */
2656cac724dSjohpow01 			assert((delay & ~SCR_TWEDEL_MASK) == 0U);
2666cac724dSjohpow01 
2676cac724dSjohpow01 			/* Set delay in SCR_EL3 */
2686cac724dSjohpow01 			scr_el3 &= ~(SCR_TWEDEL_MASK << SCR_TWEDEL_SHIFT);
2696cac724dSjohpow01 			scr_el3 |= ((delay & SCR_TWEDEL_MASK)
2706cac724dSjohpow01 					<< SCR_TWEDEL_SHIFT);
2716cac724dSjohpow01 
2726cac724dSjohpow01 			/* Enable WFE delay */
2736cac724dSjohpow01 			scr_el3 |= SCR_TWEDEn_BIT;
2746cac724dSjohpow01 		}
2756cac724dSjohpow01 	}
2766cac724dSjohpow01 
27718f2efd6SDavid Cunado 	/*
27818f2efd6SDavid Cunado 	 * Store the initialised SCTLR_EL1 value in the cpu_context - SCTLR_EL2
2798aabea33SPaul Beesley 	 * and other EL2 registers are set up by cm_prepare_ns_entry() as they
28018f2efd6SDavid Cunado 	 * are not part of the stored cpu_context.
28118f2efd6SDavid Cunado 	 */
2822825946eSMax Shvetsov 	write_ctx_reg(get_el1_sysregs_ctx(ctx), CTX_SCTLR_EL1, sctlr_elx);
28318f2efd6SDavid Cunado 
2842ab9617eSVarun Wadekar 	/*
2852ab9617eSVarun Wadekar 	 * Base the context ACTLR_EL1 on the current value, as it is
2862ab9617eSVarun Wadekar 	 * implementation defined. The context restore process will write
2872ab9617eSVarun Wadekar 	 * the value from the context to the actual register and can cause
2882ab9617eSVarun Wadekar 	 * problems for processor cores that don't expect certain bits to
2892ab9617eSVarun Wadekar 	 * be zero.
2902ab9617eSVarun Wadekar 	 */
2912ab9617eSVarun Wadekar 	actlr_elx = read_actlr_el1();
2922825946eSMax Shvetsov 	write_ctx_reg((get_el1_sysregs_ctx(ctx)), (CTX_ACTLR_EL1), (actlr_elx));
2932ab9617eSVarun Wadekar 
2943e61b2b5SDavid Cunado 	/*
295e290a8fcSAlexei Fedorov 	 * Populate EL3 state so that we've the right context
296e290a8fcSAlexei Fedorov 	 * before doing ERET
2973e61b2b5SDavid Cunado 	 */
298532ed618SSoby Mathew 	state = get_el3state_ctx(ctx);
299532ed618SSoby Mathew 	write_ctx_reg(state, CTX_SCR_EL3, scr_el3);
300532ed618SSoby Mathew 	write_ctx_reg(state, CTX_ELR_EL3, ep->pc);
301532ed618SSoby Mathew 	write_ctx_reg(state, CTX_SPSR_EL3, ep->spsr);
302532ed618SSoby Mathew 
303532ed618SSoby Mathew 	/*
304532ed618SSoby Mathew 	 * Store the X0-X7 value from the entrypoint into the context
305532ed618SSoby Mathew 	 * Use memcpy as we are in control of the layout of the structures
306532ed618SSoby Mathew 	 */
307532ed618SSoby Mathew 	gp_regs = get_gpregs_ctx(ctx);
308532ed618SSoby Mathew 	memcpy(gp_regs, (void *)&ep->args, sizeof(aapcs64_params_t));
309532ed618SSoby Mathew }
310532ed618SSoby Mathew 
311532ed618SSoby Mathew /*******************************************************************************
3120fd0f222SDimitris Papastamos  * Enable architecture extensions on first entry to Non-secure world.
3130fd0f222SDimitris Papastamos  * When EL2 is implemented but unused `el2_unused` is non-zero, otherwise
3140fd0f222SDimitris Papastamos  * it is zero.
3150fd0f222SDimitris Papastamos  ******************************************************************************/
31640daecc1SAntonio Nino Diaz static void enable_extensions_nonsecure(bool el2_unused)
3170fd0f222SDimitris Papastamos {
3180fd0f222SDimitris Papastamos #if IMAGE_BL31
319281a08ccSDimitris Papastamos #if ENABLE_SPE_FOR_LOWER_ELS
320281a08ccSDimitris Papastamos 	spe_enable(el2_unused);
321281a08ccSDimitris Papastamos #endif
322380559c1SDimitris Papastamos 
323380559c1SDimitris Papastamos #if ENABLE_AMU
324380559c1SDimitris Papastamos 	amu_enable(el2_unused);
325380559c1SDimitris Papastamos #endif
3261a853370SDavid Cunado 
3271a853370SDavid Cunado #if ENABLE_SVE_FOR_NS
3281a853370SDavid Cunado 	sve_enable(el2_unused);
3291a853370SDavid Cunado #endif
3305f835918SJeenu Viswambharan 
3315f835918SJeenu Viswambharan #if ENABLE_MPAM_FOR_LOWER_ELS
3325f835918SJeenu Viswambharan 	mpam_enable(el2_unused);
3335f835918SJeenu Viswambharan #endif
3340fd0f222SDimitris Papastamos #endif
3350fd0f222SDimitris Papastamos }
3360fd0f222SDimitris Papastamos 
3370fd0f222SDimitris Papastamos /*******************************************************************************
338532ed618SSoby Mathew  * The following function initializes the cpu_context for a CPU specified by
339532ed618SSoby Mathew  * its `cpu_idx` for first use, and sets the initial entrypoint state as
340532ed618SSoby Mathew  * specified by the entry_point_info structure.
341532ed618SSoby Mathew  ******************************************************************************/
342532ed618SSoby Mathew void cm_init_context_by_index(unsigned int cpu_idx,
343532ed618SSoby Mathew 			      const entry_point_info_t *ep)
344532ed618SSoby Mathew {
345532ed618SSoby Mathew 	cpu_context_t *ctx;
346532ed618SSoby Mathew 	ctx = cm_get_context_by_index(cpu_idx, GET_SECURITY_STATE(ep->h.attr));
3471634cae8SAntonio Nino Diaz 	cm_setup_context(ctx, ep);
348532ed618SSoby Mathew }
349532ed618SSoby Mathew 
350532ed618SSoby Mathew /*******************************************************************************
351532ed618SSoby Mathew  * The following function initializes the cpu_context for the current CPU
352532ed618SSoby Mathew  * for first use, and sets the initial entrypoint state as specified by the
353532ed618SSoby Mathew  * entry_point_info structure.
354532ed618SSoby Mathew  ******************************************************************************/
355532ed618SSoby Mathew void cm_init_my_context(const entry_point_info_t *ep)
356532ed618SSoby Mathew {
357532ed618SSoby Mathew 	cpu_context_t *ctx;
358532ed618SSoby Mathew 	ctx = cm_get_context(GET_SECURITY_STATE(ep->h.attr));
3591634cae8SAntonio Nino Diaz 	cm_setup_context(ctx, ep);
360532ed618SSoby Mathew }
361532ed618SSoby Mathew 
362532ed618SSoby Mathew /*******************************************************************************
363532ed618SSoby Mathew  * Prepare the CPU system registers for first entry into secure or normal world
364532ed618SSoby Mathew  *
365532ed618SSoby Mathew  * If execution is requested to EL2 or hyp mode, SCTLR_EL2 is initialized
366532ed618SSoby Mathew  * If execution is requested to non-secure EL1 or svc mode, and the CPU supports
367532ed618SSoby Mathew  * EL2 then EL2 is disabled by configuring all necessary EL2 registers.
368532ed618SSoby Mathew  * For all entries, the EL1 registers are initialized from the cpu_context
369532ed618SSoby Mathew  ******************************************************************************/
370532ed618SSoby Mathew void cm_prepare_el3_exit(uint32_t security_state)
371532ed618SSoby Mathew {
372f1be00daSLouis Mayencourt 	u_register_t sctlr_elx, scr_el3, mdcr_el2;
373532ed618SSoby Mathew 	cpu_context_t *ctx = cm_get_context(security_state);
37440daecc1SAntonio Nino Diaz 	bool el2_unused = false;
375a0fee747SAntonio Nino Diaz 	uint64_t hcr_el2 = 0U;
376532ed618SSoby Mathew 
377a0fee747SAntonio Nino Diaz 	assert(ctx != NULL);
378532ed618SSoby Mathew 
379532ed618SSoby Mathew 	if (security_state == NON_SECURE) {
380f1be00daSLouis Mayencourt 		scr_el3 = read_ctx_reg(get_el3state_ctx(ctx),
381a0fee747SAntonio Nino Diaz 						 CTX_SCR_EL3);
382a0fee747SAntonio Nino Diaz 		if ((scr_el3 & SCR_HCE_BIT) != 0U) {
383532ed618SSoby Mathew 			/* Use SCTLR_EL1.EE value to initialise sctlr_el2 */
3842825946eSMax Shvetsov 			sctlr_elx = read_ctx_reg(get_el1_sysregs_ctx(ctx),
385532ed618SSoby Mathew 							   CTX_SCTLR_EL1);
3862e09d4f8SKen Kuang 			sctlr_elx &= SCTLR_EE_BIT;
387532ed618SSoby Mathew 			sctlr_elx |= SCTLR_EL2_RES1;
3885f5d1ed7SLouis Mayencourt #if ERRATA_A75_764081
3895f5d1ed7SLouis Mayencourt 			/*
3905f5d1ed7SLouis Mayencourt 			 * If workaround of errata 764081 for Cortex-A75 is used
3915f5d1ed7SLouis Mayencourt 			 * then set SCTLR_EL2.IESB to enable Implicit Error
3925f5d1ed7SLouis Mayencourt 			 * Synchronization Barrier.
3935f5d1ed7SLouis Mayencourt 			 */
3945f5d1ed7SLouis Mayencourt 			sctlr_elx |= SCTLR_IESB_BIT;
3955f5d1ed7SLouis Mayencourt #endif
396532ed618SSoby Mathew 			write_sctlr_el2(sctlr_elx);
397a0fee747SAntonio Nino Diaz 		} else if (el_implemented(2) != EL_IMPL_NONE) {
39840daecc1SAntonio Nino Diaz 			el2_unused = true;
3990fd0f222SDimitris Papastamos 
40018f2efd6SDavid Cunado 			/*
40118f2efd6SDavid Cunado 			 * EL2 present but unused, need to disable safely.
40218f2efd6SDavid Cunado 			 * SCTLR_EL2 can be ignored in this case.
40318f2efd6SDavid Cunado 			 *
4043ff4aaacSJeenu Viswambharan 			 * Set EL2 register width appropriately: Set HCR_EL2
4053ff4aaacSJeenu Viswambharan 			 * field to match SCR_EL3.RW.
40618f2efd6SDavid Cunado 			 */
407a0fee747SAntonio Nino Diaz 			if ((scr_el3 & SCR_RW_BIT) != 0U)
4083ff4aaacSJeenu Viswambharan 				hcr_el2 |= HCR_RW_BIT;
4093ff4aaacSJeenu Viswambharan 
4103ff4aaacSJeenu Viswambharan 			/*
4113ff4aaacSJeenu Viswambharan 			 * For Armv8.3 pointer authentication feature, disable
4123ff4aaacSJeenu Viswambharan 			 * traps to EL2 when accessing key registers or using
4133ff4aaacSJeenu Viswambharan 			 * pointer authentication instructions from lower ELs.
4143ff4aaacSJeenu Viswambharan 			 */
4153ff4aaacSJeenu Viswambharan 			hcr_el2 |= (HCR_API_BIT | HCR_APK_BIT);
4163ff4aaacSJeenu Viswambharan 
4173ff4aaacSJeenu Viswambharan 			write_hcr_el2(hcr_el2);
418532ed618SSoby Mathew 
41918f2efd6SDavid Cunado 			/*
42018f2efd6SDavid Cunado 			 * Initialise CPTR_EL2 setting all fields rather than
42118f2efd6SDavid Cunado 			 * relying on the hw. All fields have architecturally
42218f2efd6SDavid Cunado 			 * UNKNOWN reset values.
42318f2efd6SDavid Cunado 			 *
42418f2efd6SDavid Cunado 			 * CPTR_EL2.TCPAC: Set to zero so that Non-secure EL1
42518f2efd6SDavid Cunado 			 *  accesses to the CPACR_EL1 or CPACR from both
42618f2efd6SDavid Cunado 			 *  Execution states do not trap to EL2.
42718f2efd6SDavid Cunado 			 *
42818f2efd6SDavid Cunado 			 * CPTR_EL2.TTA: Set to zero so that Non-secure System
42918f2efd6SDavid Cunado 			 *  register accesses to the trace registers from both
43018f2efd6SDavid Cunado 			 *  Execution states do not trap to EL2.
43118f2efd6SDavid Cunado 			 *
43218f2efd6SDavid Cunado 			 * CPTR_EL2.TFP: Set to zero so that Non-secure accesses
43318f2efd6SDavid Cunado 			 *  to SIMD and floating-point functionality from both
43418f2efd6SDavid Cunado 			 *  Execution states do not trap to EL2.
43518f2efd6SDavid Cunado 			 */
43618f2efd6SDavid Cunado 			write_cptr_el2(CPTR_EL2_RESET_VAL &
43718f2efd6SDavid Cunado 					~(CPTR_EL2_TCPAC_BIT | CPTR_EL2_TTA_BIT
43818f2efd6SDavid Cunado 					| CPTR_EL2_TFP_BIT));
439532ed618SSoby Mathew 
44018f2efd6SDavid Cunado 			/*
4418aabea33SPaul Beesley 			 * Initialise CNTHCTL_EL2. All fields are
44218f2efd6SDavid Cunado 			 * architecturally UNKNOWN on reset and are set to zero
44318f2efd6SDavid Cunado 			 * except for field(s) listed below.
44418f2efd6SDavid Cunado 			 *
44518f2efd6SDavid Cunado 			 * CNTHCTL_EL2.EL1PCEN: Set to one to disable traps to
44618f2efd6SDavid Cunado 			 *  Hyp mode of Non-secure EL0 and EL1 accesses to the
44718f2efd6SDavid Cunado 			 *  physical timer registers.
44818f2efd6SDavid Cunado 			 *
44918f2efd6SDavid Cunado 			 * CNTHCTL_EL2.EL1PCTEN: Set to one to disable traps to
45018f2efd6SDavid Cunado 			 *  Hyp mode of  Non-secure EL0 and EL1 accesses to the
45118f2efd6SDavid Cunado 			 *  physical counter registers.
45218f2efd6SDavid Cunado 			 */
45318f2efd6SDavid Cunado 			write_cnthctl_el2(CNTHCTL_RESET_VAL |
45418f2efd6SDavid Cunado 						EL1PCEN_BIT | EL1PCTEN_BIT);
455532ed618SSoby Mathew 
45618f2efd6SDavid Cunado 			/*
45718f2efd6SDavid Cunado 			 * Initialise CNTVOFF_EL2 to zero as it resets to an
45818f2efd6SDavid Cunado 			 * architecturally UNKNOWN value.
45918f2efd6SDavid Cunado 			 */
460532ed618SSoby Mathew 			write_cntvoff_el2(0);
461532ed618SSoby Mathew 
46218f2efd6SDavid Cunado 			/*
46318f2efd6SDavid Cunado 			 * Set VPIDR_EL2 and VMPIDR_EL2 to match MIDR_EL1 and
46418f2efd6SDavid Cunado 			 * MPIDR_EL1 respectively.
46518f2efd6SDavid Cunado 			 */
466532ed618SSoby Mathew 			write_vpidr_el2(read_midr_el1());
467532ed618SSoby Mathew 			write_vmpidr_el2(read_mpidr_el1());
468532ed618SSoby Mathew 
469532ed618SSoby Mathew 			/*
47018f2efd6SDavid Cunado 			 * Initialise VTTBR_EL2. All fields are architecturally
47118f2efd6SDavid Cunado 			 * UNKNOWN on reset.
47218f2efd6SDavid Cunado 			 *
47318f2efd6SDavid Cunado 			 * VTTBR_EL2.VMID: Set to zero. Even though EL1&0 stage
47418f2efd6SDavid Cunado 			 *  2 address translation is disabled, cache maintenance
47518f2efd6SDavid Cunado 			 *  operations depend on the VMID.
47618f2efd6SDavid Cunado 			 *
47718f2efd6SDavid Cunado 			 * VTTBR_EL2.BADDR: Set to zero as EL1&0 stage 2 address
47818f2efd6SDavid Cunado 			 *  translation is disabled.
479532ed618SSoby Mathew 			 */
48018f2efd6SDavid Cunado 			write_vttbr_el2(VTTBR_RESET_VAL &
48118f2efd6SDavid Cunado 				~((VTTBR_VMID_MASK << VTTBR_VMID_SHIFT)
48218f2efd6SDavid Cunado 				| (VTTBR_BADDR_MASK << VTTBR_BADDR_SHIFT)));
48318f2efd6SDavid Cunado 
484495f3d3cSDavid Cunado 			/*
48518f2efd6SDavid Cunado 			 * Initialise MDCR_EL2, setting all fields rather than
48618f2efd6SDavid Cunado 			 * relying on hw. Some fields are architecturally
48718f2efd6SDavid Cunado 			 * UNKNOWN on reset.
48818f2efd6SDavid Cunado 			 *
489e290a8fcSAlexei Fedorov 			 * MDCR_EL2.HLP: Set to one so that event counter
490e290a8fcSAlexei Fedorov 			 *  overflow, that is recorded in PMOVSCLR_EL0[0-30],
491e290a8fcSAlexei Fedorov 			 *  occurs on the increment that changes
492e290a8fcSAlexei Fedorov 			 *  PMEVCNTR<n>_EL0[63] from 1 to 0, when ARMv8.5-PMU is
493e290a8fcSAlexei Fedorov 			 *  implemented. This bit is RES0 in versions of the
494e290a8fcSAlexei Fedorov 			 *  architecture earlier than ARMv8.5, setting it to 1
495e290a8fcSAlexei Fedorov 			 *  doesn't have any effect on them.
496e290a8fcSAlexei Fedorov 			 *
497e290a8fcSAlexei Fedorov 			 * MDCR_EL2.TTRF: Set to zero so that access to Trace
498e290a8fcSAlexei Fedorov 			 *  Filter Control register TRFCR_EL1 at EL1 is not
499e290a8fcSAlexei Fedorov 			 *  trapped to EL2. This bit is RES0 in versions of
500e290a8fcSAlexei Fedorov 			 *  the architecture earlier than ARMv8.4.
501e290a8fcSAlexei Fedorov 			 *
502e290a8fcSAlexei Fedorov 			 * MDCR_EL2.HPMD: Set to one so that event counting is
503e290a8fcSAlexei Fedorov 			 *  prohibited at EL2. This bit is RES0 in versions of
504e290a8fcSAlexei Fedorov 			 *  the architecture earlier than ARMv8.1, setting it
505e290a8fcSAlexei Fedorov 			 *  to 1 doesn't have any effect on them.
506e290a8fcSAlexei Fedorov 			 *
507e290a8fcSAlexei Fedorov 			 * MDCR_EL2.TPMS: Set to zero so that accesses to
508e290a8fcSAlexei Fedorov 			 *  Statistical Profiling control registers from EL1
509e290a8fcSAlexei Fedorov 			 *  do not trap to EL2. This bit is RES0 when SPE is
510e290a8fcSAlexei Fedorov 			 *  not implemented.
511e290a8fcSAlexei Fedorov 			 *
51218f2efd6SDavid Cunado 			 * MDCR_EL2.TDRA: Set to zero so that Non-secure EL0 and
51318f2efd6SDavid Cunado 			 *  EL1 System register accesses to the Debug ROM
51418f2efd6SDavid Cunado 			 *  registers are not trapped to EL2.
51518f2efd6SDavid Cunado 			 *
51618f2efd6SDavid Cunado 			 * MDCR_EL2.TDOSA: Set to zero so that Non-secure EL1
51718f2efd6SDavid Cunado 			 *  System register accesses to the powerdown debug
51818f2efd6SDavid Cunado 			 *  registers are not trapped to EL2.
51918f2efd6SDavid Cunado 			 *
52018f2efd6SDavid Cunado 			 * MDCR_EL2.TDA: Set to zero so that System register
52118f2efd6SDavid Cunado 			 *  accesses to the debug registers do not trap to EL2.
52218f2efd6SDavid Cunado 			 *
52318f2efd6SDavid Cunado 			 * MDCR_EL2.TDE: Set to zero so that debug exceptions
52418f2efd6SDavid Cunado 			 *  are not routed to EL2.
52518f2efd6SDavid Cunado 			 *
52618f2efd6SDavid Cunado 			 * MDCR_EL2.HPME: Set to zero to disable EL2 Performance
52718f2efd6SDavid Cunado 			 *  Monitors.
52818f2efd6SDavid Cunado 			 *
52918f2efd6SDavid Cunado 			 * MDCR_EL2.TPM: Set to zero so that Non-secure EL0 and
53018f2efd6SDavid Cunado 			 *  EL1 accesses to all Performance Monitors registers
53118f2efd6SDavid Cunado 			 *  are not trapped to EL2.
53218f2efd6SDavid Cunado 			 *
53318f2efd6SDavid Cunado 			 * MDCR_EL2.TPMCR: Set to zero so that Non-secure EL0
53418f2efd6SDavid Cunado 			 *  and EL1 accesses to the PMCR_EL0 or PMCR are not
53518f2efd6SDavid Cunado 			 *  trapped to EL2.
53618f2efd6SDavid Cunado 			 *
53718f2efd6SDavid Cunado 			 * MDCR_EL2.HPMN: Set to value of PMCR_EL0.N which is the
53818f2efd6SDavid Cunado 			 *  architecturally-defined reset value.
539495f3d3cSDavid Cunado 			 */
540e290a8fcSAlexei Fedorov 			mdcr_el2 = ((MDCR_EL2_RESET_VAL | MDCR_EL2_HLP |
541e290a8fcSAlexei Fedorov 				     MDCR_EL2_HPMD) |
54218f2efd6SDavid Cunado 				   ((read_pmcr_el0() & PMCR_EL0_N_BITS)
54318f2efd6SDavid Cunado 				   >> PMCR_EL0_N_SHIFT)) &
544e290a8fcSAlexei Fedorov 				   ~(MDCR_EL2_TTRF | MDCR_EL2_TPMS |
545e290a8fcSAlexei Fedorov 				     MDCR_EL2_TDRA_BIT | MDCR_EL2_TDOSA_BIT |
546e290a8fcSAlexei Fedorov 				     MDCR_EL2_TDA_BIT | MDCR_EL2_TDE_BIT |
547e290a8fcSAlexei Fedorov 				     MDCR_EL2_HPME_BIT | MDCR_EL2_TPM_BIT |
548e290a8fcSAlexei Fedorov 				     MDCR_EL2_TPMCR_BIT);
549d832aee9Sdp-arm 
550d832aee9Sdp-arm 			write_mdcr_el2(mdcr_el2);
551d832aee9Sdp-arm 
552939f66d6SDavid Cunado 			/*
55318f2efd6SDavid Cunado 			 * Initialise HSTR_EL2. All fields are architecturally
55418f2efd6SDavid Cunado 			 * UNKNOWN on reset.
55518f2efd6SDavid Cunado 			 *
55618f2efd6SDavid Cunado 			 * HSTR_EL2.T<n>: Set all these fields to zero so that
55718f2efd6SDavid Cunado 			 *  Non-secure EL0 or EL1 accesses to System registers
55818f2efd6SDavid Cunado 			 *  do not trap to EL2.
559939f66d6SDavid Cunado 			 */
56018f2efd6SDavid Cunado 			write_hstr_el2(HSTR_EL2_RESET_VAL & ~(HSTR_EL2_T_MASK));
561939f66d6SDavid Cunado 			/*
56218f2efd6SDavid Cunado 			 * Initialise CNTHP_CTL_EL2. All fields are
56318f2efd6SDavid Cunado 			 * architecturally UNKNOWN on reset.
56418f2efd6SDavid Cunado 			 *
56518f2efd6SDavid Cunado 			 * CNTHP_CTL_EL2:ENABLE: Set to zero to disable the EL2
56618f2efd6SDavid Cunado 			 *  physical timer and prevent timer interrupts.
567939f66d6SDavid Cunado 			 */
56818f2efd6SDavid Cunado 			write_cnthp_ctl_el2(CNTHP_CTL_RESET_VAL &
56918f2efd6SDavid Cunado 						~(CNTHP_CTL_ENABLE_BIT));
570532ed618SSoby Mathew 		}
5710fd0f222SDimitris Papastamos 		enable_extensions_nonsecure(el2_unused);
572532ed618SSoby Mathew 	}
573532ed618SSoby Mathew 
57417b4c0ddSDimitris Papastamos 	cm_el1_sysregs_context_restore(security_state);
57517b4c0ddSDimitris Papastamos 	cm_set_next_eret_context(security_state);
576532ed618SSoby Mathew }
577532ed618SSoby Mathew 
57828f39f02SMax Shvetsov #if CTX_INCLUDE_EL2_REGS
57928f39f02SMax Shvetsov /*******************************************************************************
58028f39f02SMax Shvetsov  * Save EL2 sysreg context
58128f39f02SMax Shvetsov  ******************************************************************************/
58228f39f02SMax Shvetsov void cm_el2_sysregs_context_save(uint32_t security_state)
58328f39f02SMax Shvetsov {
58428f39f02SMax Shvetsov 	u_register_t scr_el3 = read_scr();
58528f39f02SMax Shvetsov 
58628f39f02SMax Shvetsov 	/*
58728f39f02SMax Shvetsov 	 * Always save the non-secure EL2 context, only save the
58828f39f02SMax Shvetsov 	 * S-EL2 context if S-EL2 is enabled.
58928f39f02SMax Shvetsov 	 */
59028f39f02SMax Shvetsov 	if ((security_state == NON_SECURE) ||
5916b704da3SRuari Phipps 	    ((security_state == SECURE) && ((scr_el3 & SCR_EEL2_BIT) != 0U))) {
59228f39f02SMax Shvetsov 		cpu_context_t *ctx;
59328f39f02SMax Shvetsov 
59428f39f02SMax Shvetsov 		ctx = cm_get_context(security_state);
59528f39f02SMax Shvetsov 		assert(ctx != NULL);
59628f39f02SMax Shvetsov 
5972825946eSMax Shvetsov 		el2_sysregs_context_save(get_el2_sysregs_ctx(ctx));
59828f39f02SMax Shvetsov 	}
59928f39f02SMax Shvetsov }
60028f39f02SMax Shvetsov 
60128f39f02SMax Shvetsov /*******************************************************************************
60228f39f02SMax Shvetsov  * Restore EL2 sysreg context
60328f39f02SMax Shvetsov  ******************************************************************************/
60428f39f02SMax Shvetsov void cm_el2_sysregs_context_restore(uint32_t security_state)
60528f39f02SMax Shvetsov {
60628f39f02SMax Shvetsov 	u_register_t scr_el3 = read_scr();
60728f39f02SMax Shvetsov 
60828f39f02SMax Shvetsov 	/*
60928f39f02SMax Shvetsov 	 * Always restore the non-secure EL2 context, only restore the
61028f39f02SMax Shvetsov 	 * S-EL2 context if S-EL2 is enabled.
61128f39f02SMax Shvetsov 	 */
61228f39f02SMax Shvetsov 	if ((security_state == NON_SECURE) ||
6136b704da3SRuari Phipps 	    ((security_state == SECURE) && ((scr_el3 & SCR_EEL2_BIT) != 0U))) {
61428f39f02SMax Shvetsov 		cpu_context_t *ctx;
61528f39f02SMax Shvetsov 
61628f39f02SMax Shvetsov 		ctx = cm_get_context(security_state);
61728f39f02SMax Shvetsov 		assert(ctx != NULL);
61828f39f02SMax Shvetsov 
6192825946eSMax Shvetsov 		el2_sysregs_context_restore(get_el2_sysregs_ctx(ctx));
62028f39f02SMax Shvetsov 	}
62128f39f02SMax Shvetsov }
62228f39f02SMax Shvetsov #endif /* CTX_INCLUDE_EL2_REGS */
62328f39f02SMax Shvetsov 
624532ed618SSoby Mathew /*******************************************************************************
625532ed618SSoby Mathew  * The next four functions are used by runtime services to save and restore
626532ed618SSoby Mathew  * EL1 context on the 'cpu_context' structure for the specified security
627532ed618SSoby Mathew  * state.
628532ed618SSoby Mathew  ******************************************************************************/
629532ed618SSoby Mathew void cm_el1_sysregs_context_save(uint32_t security_state)
630532ed618SSoby Mathew {
631532ed618SSoby Mathew 	cpu_context_t *ctx;
632532ed618SSoby Mathew 
633532ed618SSoby Mathew 	ctx = cm_get_context(security_state);
634a0fee747SAntonio Nino Diaz 	assert(ctx != NULL);
635532ed618SSoby Mathew 
6362825946eSMax Shvetsov 	el1_sysregs_context_save(get_el1_sysregs_ctx(ctx));
63717b4c0ddSDimitris Papastamos 
63817b4c0ddSDimitris Papastamos #if IMAGE_BL31
63917b4c0ddSDimitris Papastamos 	if (security_state == SECURE)
64017b4c0ddSDimitris Papastamos 		PUBLISH_EVENT(cm_exited_secure_world);
64117b4c0ddSDimitris Papastamos 	else
64217b4c0ddSDimitris Papastamos 		PUBLISH_EVENT(cm_exited_normal_world);
64317b4c0ddSDimitris Papastamos #endif
644532ed618SSoby Mathew }
645532ed618SSoby Mathew 
646532ed618SSoby Mathew void cm_el1_sysregs_context_restore(uint32_t security_state)
647532ed618SSoby Mathew {
648532ed618SSoby Mathew 	cpu_context_t *ctx;
649532ed618SSoby Mathew 
650532ed618SSoby Mathew 	ctx = cm_get_context(security_state);
651a0fee747SAntonio Nino Diaz 	assert(ctx != NULL);
652532ed618SSoby Mathew 
6532825946eSMax Shvetsov 	el1_sysregs_context_restore(get_el1_sysregs_ctx(ctx));
65417b4c0ddSDimitris Papastamos 
65517b4c0ddSDimitris Papastamos #if IMAGE_BL31
65617b4c0ddSDimitris Papastamos 	if (security_state == SECURE)
65717b4c0ddSDimitris Papastamos 		PUBLISH_EVENT(cm_entering_secure_world);
65817b4c0ddSDimitris Papastamos 	else
65917b4c0ddSDimitris Papastamos 		PUBLISH_EVENT(cm_entering_normal_world);
66017b4c0ddSDimitris Papastamos #endif
661532ed618SSoby Mathew }
662532ed618SSoby Mathew 
663532ed618SSoby Mathew /*******************************************************************************
664532ed618SSoby Mathew  * This function populates ELR_EL3 member of 'cpu_context' pertaining to the
665532ed618SSoby Mathew  * given security state with the given entrypoint
666532ed618SSoby Mathew  ******************************************************************************/
667532ed618SSoby Mathew void cm_set_elr_el3(uint32_t security_state, uintptr_t entrypoint)
668532ed618SSoby Mathew {
669532ed618SSoby Mathew 	cpu_context_t *ctx;
670532ed618SSoby Mathew 	el3_state_t *state;
671532ed618SSoby Mathew 
672532ed618SSoby Mathew 	ctx = cm_get_context(security_state);
673a0fee747SAntonio Nino Diaz 	assert(ctx != NULL);
674532ed618SSoby Mathew 
675532ed618SSoby Mathew 	/* Populate EL3 state so that ERET jumps to the correct entry */
676532ed618SSoby Mathew 	state = get_el3state_ctx(ctx);
677532ed618SSoby Mathew 	write_ctx_reg(state, CTX_ELR_EL3, entrypoint);
678532ed618SSoby Mathew }
679532ed618SSoby Mathew 
680532ed618SSoby Mathew /*******************************************************************************
681532ed618SSoby Mathew  * This function populates ELR_EL3 and SPSR_EL3 members of 'cpu_context'
682532ed618SSoby Mathew  * pertaining to the given security state
683532ed618SSoby Mathew  ******************************************************************************/
684532ed618SSoby Mathew void cm_set_elr_spsr_el3(uint32_t security_state,
685532ed618SSoby Mathew 			uintptr_t entrypoint, uint32_t spsr)
686532ed618SSoby Mathew {
687532ed618SSoby Mathew 	cpu_context_t *ctx;
688532ed618SSoby Mathew 	el3_state_t *state;
689532ed618SSoby Mathew 
690532ed618SSoby Mathew 	ctx = cm_get_context(security_state);
691a0fee747SAntonio Nino Diaz 	assert(ctx != NULL);
692532ed618SSoby Mathew 
693532ed618SSoby Mathew 	/* Populate EL3 state so that ERET jumps to the correct entry */
694532ed618SSoby Mathew 	state = get_el3state_ctx(ctx);
695532ed618SSoby Mathew 	write_ctx_reg(state, CTX_ELR_EL3, entrypoint);
696532ed618SSoby Mathew 	write_ctx_reg(state, CTX_SPSR_EL3, spsr);
697532ed618SSoby Mathew }
698532ed618SSoby Mathew 
699532ed618SSoby Mathew /*******************************************************************************
700532ed618SSoby Mathew  * This function updates a single bit in the SCR_EL3 member of the 'cpu_context'
701532ed618SSoby Mathew  * pertaining to the given security state using the value and bit position
702532ed618SSoby Mathew  * specified in the parameters. It preserves all other bits.
703532ed618SSoby Mathew  ******************************************************************************/
704532ed618SSoby Mathew void cm_write_scr_el3_bit(uint32_t security_state,
705532ed618SSoby Mathew 			  uint32_t bit_pos,
706532ed618SSoby Mathew 			  uint32_t value)
707532ed618SSoby Mathew {
708532ed618SSoby Mathew 	cpu_context_t *ctx;
709532ed618SSoby Mathew 	el3_state_t *state;
710f1be00daSLouis Mayencourt 	u_register_t scr_el3;
711532ed618SSoby Mathew 
712532ed618SSoby Mathew 	ctx = cm_get_context(security_state);
713a0fee747SAntonio Nino Diaz 	assert(ctx != NULL);
714532ed618SSoby Mathew 
715532ed618SSoby Mathew 	/* Ensure that the bit position is a valid one */
716d7b5f408SJimmy Brisson 	assert(((1UL << bit_pos) & SCR_VALID_BIT_MASK) != 0U);
717532ed618SSoby Mathew 
718532ed618SSoby Mathew 	/* Ensure that the 'value' is only a bit wide */
719a0fee747SAntonio Nino Diaz 	assert(value <= 1U);
720532ed618SSoby Mathew 
721532ed618SSoby Mathew 	/*
722532ed618SSoby Mathew 	 * Get the SCR_EL3 value from the cpu context, clear the desired bit
723532ed618SSoby Mathew 	 * and set it to its new value.
724532ed618SSoby Mathew 	 */
725532ed618SSoby Mathew 	state = get_el3state_ctx(ctx);
726f1be00daSLouis Mayencourt 	scr_el3 = read_ctx_reg(state, CTX_SCR_EL3);
727d7b5f408SJimmy Brisson 	scr_el3 &= ~(1UL << bit_pos);
728f1be00daSLouis Mayencourt 	scr_el3 |= (u_register_t)value << bit_pos;
729532ed618SSoby Mathew 	write_ctx_reg(state, CTX_SCR_EL3, scr_el3);
730532ed618SSoby Mathew }
731532ed618SSoby Mathew 
732532ed618SSoby Mathew /*******************************************************************************
733532ed618SSoby Mathew  * This function retrieves SCR_EL3 member of 'cpu_context' pertaining to the
734532ed618SSoby Mathew  * given security state.
735532ed618SSoby Mathew  ******************************************************************************/
736f1be00daSLouis Mayencourt u_register_t cm_get_scr_el3(uint32_t security_state)
737532ed618SSoby Mathew {
738532ed618SSoby Mathew 	cpu_context_t *ctx;
739532ed618SSoby Mathew 	el3_state_t *state;
740532ed618SSoby Mathew 
741532ed618SSoby Mathew 	ctx = cm_get_context(security_state);
742a0fee747SAntonio Nino Diaz 	assert(ctx != NULL);
743532ed618SSoby Mathew 
744532ed618SSoby Mathew 	/* Populate EL3 state so that ERET jumps to the correct entry */
745532ed618SSoby Mathew 	state = get_el3state_ctx(ctx);
746f1be00daSLouis Mayencourt 	return read_ctx_reg(state, CTX_SCR_EL3);
747532ed618SSoby Mathew }
748532ed618SSoby Mathew 
749532ed618SSoby Mathew /*******************************************************************************
750532ed618SSoby Mathew  * This function is used to program the context that's used for exception
751532ed618SSoby Mathew  * return. This initializes the SP_EL3 to a pointer to a 'cpu_context' set for
752532ed618SSoby Mathew  * the required security state
753532ed618SSoby Mathew  ******************************************************************************/
754532ed618SSoby Mathew void cm_set_next_eret_context(uint32_t security_state)
755532ed618SSoby Mathew {
756532ed618SSoby Mathew 	cpu_context_t *ctx;
757532ed618SSoby Mathew 
758532ed618SSoby Mathew 	ctx = cm_get_context(security_state);
759a0fee747SAntonio Nino Diaz 	assert(ctx != NULL);
760532ed618SSoby Mathew 
761532ed618SSoby Mathew 	cm_set_next_context(ctx);
762532ed618SSoby Mathew }
763