xref: /rk3399_ARM-atf/lib/cpus/aarch64/neoverse_n2.S (revision 7ce483e17cf14ee285a348d0f0081c89793d010b)
1/*
2 * Copyright (c) 2020-2025, Arm Limited. All rights reserved.
3 *
4 * SPDX-License-Identifier: BSD-3-Clause
5 */
6
7#include <arch.h>
8#include <asm_macros.S>
9#include <cpu_macros.S>
10#include <neoverse_n2.h>
11#include "wa_cve_2022_23960_bhb_vector.S"
12
13/* Hardware handled coherency */
14#if HW_ASSISTED_COHERENCY == 0
15#error "Neoverse N2 must be compiled with HW_ASSISTED_COHERENCY enabled"
16#endif
17
18/* 64-bit only core */
19#if CTX_INCLUDE_AARCH32_REGS == 1
20#error "Neoverse-N2 supports only AArch64. Compile with CTX_INCLUDE_AARCH32_REGS=0"
21#endif
22
23.global check_erratum_neoverse_n2_3701773
24
25add_erratum_entry neoverse_n2, ERRATUM(3701773), ERRATA_N2_3701773, NO_APPLY_AT_RESET
26
27check_erratum_ls neoverse_n2, ERRATUM(3701773), CPU_REV(0, 3)
28
29#if WORKAROUND_CVE_2022_23960
30	wa_cve_2022_23960_bhb_vector_table NEOVERSE_N2_BHB_LOOP_COUNT, neoverse_n2
31#endif /* WORKAROUND_CVE_2022_23960 */
32
33/*
34 * ERRATA_DSU_2313941:
35 * The errata is defined in dsu_helpers.S and applies to Neoverse N2.
36 * Henceforth creating symbolic names to the already existing errata
37 * workaround functions to get them registered under the Errata Framework.
38 */
39.equ check_erratum_neoverse_n2_2313941, check_errata_dsu_2313941
40.equ erratum_neoverse_n2_2313941_wa, errata_dsu_2313941_wa
41add_erratum_entry neoverse_n2, ERRATUM(2313941), ERRATA_DSU_2313941, APPLY_AT_RESET
42
43/* Disable hardware page aggregation. Enables mitigation for `CVE-2024-5660` */
44workaround_reset_start neoverse_n2, CVE(2024, 5660), WORKAROUND_CVE_2024_5660
45	sysreg_bit_set NEOVERSE_N2_CPUECTLR_EL1, BIT(46)
46workaround_reset_end neoverse_n2, CVE(2024, 5660)
47
48check_erratum_ls neoverse_n2, CVE(2024, 5660), CPU_REV(0, 3)
49
50workaround_reset_start neoverse_n2, ERRATUM(2002655), ERRATA_N2_2002655
51	/* Apply instruction patching sequence */
52	ldr x0,=0x6
53	msr S3_6_c15_c8_0,x0
54	ldr x0,=0xF3A08002
55	msr S3_6_c15_c8_2,x0
56	ldr x0,=0xFFF0F7FE
57	msr S3_6_c15_c8_3,x0
58	ldr x0,=0x40000001003ff
59	msr S3_6_c15_c8_1,x0
60	ldr x0,=0x7
61	msr S3_6_c15_c8_0,x0
62	ldr x0,=0xBF200000
63	msr S3_6_c15_c8_2,x0
64	ldr x0,=0xFFEF0000
65	msr S3_6_c15_c8_3,x0
66	ldr x0,=0x40000001003f3
67	msr S3_6_c15_c8_1,x0
68workaround_reset_end neoverse_n2, ERRATUM(2002655)
69
70check_erratum_ls neoverse_n2, ERRATUM(2002655), CPU_REV(0, 0)
71
72workaround_reset_start neoverse_n2, ERRATUM(2025414), ERRATA_N2_2025414
73	sysreg_bit_set NEOVERSE_N2_CPUECTLR_EL1, NEOVERSE_N2_CPUECTLR_EL1_PFSTIDIS_BIT
74workaround_reset_end neoverse_n2, ERRATUM(2025414)
75
76check_erratum_ls neoverse_n2, ERRATUM(2025414), CPU_REV(0, 0)
77
78workaround_reset_start neoverse_n2, ERRATUM(2067956), ERRATA_N2_2067956
79	sysreg_bit_set NEOVERSE_N2_CPUACTLR_EL1, NEOVERSE_N2_CPUACTLR_EL1_BIT_46
80workaround_reset_end neoverse_n2, ERRATUM(2067956)
81
82check_erratum_ls neoverse_n2, ERRATUM(2067956), CPU_REV(0, 0)
83
84workaround_runtime_start neoverse_n2, ERRATUM(2009478), ERRATA_N2_2009478
85	/* Stash ERRSELR_EL1 in x2 */
86	mrs     x2, ERRSELR_EL1
87
88	/* Select error record 0 and clear ED bit */
89	msr     ERRSELR_EL1, xzr
90	mrs     x1, ERXCTLR_EL1
91	bfi     x1, xzr, #ERXCTLR_ED_SHIFT, #1
92	msr     ERXCTLR_EL1, x1
93
94	/* Restore ERRSELR_EL1 from x2 */
95	msr     ERRSELR_EL1, x2
96workaround_runtime_end neoverse_n2, ERRATUM(2009478), NO_ISB
97
98check_erratum_ls neoverse_n2, ERRATUM(2009478), CPU_REV(0, 0)
99
100workaround_reset_start neoverse_n2, ERRATUM(2138953), ERRATA_N2_2138953
101	/* Apply instruction patching sequence */
102	mrs	x1, NEOVERSE_N2_CPUECTLR2_EL1
103	mov	x0, #NEOVERSE_N2_CPUECTLR2_EL1_PF_MODE_CNSRV
104	bfi	x1, x0, #CPUECTLR2_EL1_PF_MODE_LSB, #CPUECTLR2_EL1_PF_MODE_WIDTH
105	msr	NEOVERSE_N2_CPUECTLR2_EL1, x1
106workaround_reset_end neoverse_n2, ERRATUM(2138953)
107
108check_erratum_ls neoverse_n2, ERRATUM(2138953), CPU_REV(0, 3)
109
110workaround_reset_start neoverse_n2, ERRATUM(2138956), ERRATA_N2_2138956
111	/* Apply instruction patching sequence */
112	ldr	x0,=0x3
113	msr	S3_6_c15_c8_0,x0
114	ldr	x0,=0xF3A08002
115	msr	S3_6_c15_c8_2,x0
116	ldr	x0,=0xFFF0F7FE
117	msr	S3_6_c15_c8_3,x0
118	ldr	x0,=0x10002001003FF
119	msr	S3_6_c15_c8_1,x0
120	ldr	x0,=0x4
121	msr	S3_6_c15_c8_0,x0
122	ldr	x0,=0xBF200000
123	msr	S3_6_c15_c8_2,x0
124	ldr	x0,=0xFFEF0000
125	msr	S3_6_c15_c8_3,x0
126	ldr	x0,=0x10002001003F3
127	msr	S3_6_c15_c8_1,x0
128workaround_reset_end neoverse_n2, ERRATUM(2138956)
129
130check_erratum_ls neoverse_n2, ERRATUM(2138956), CPU_REV(0, 0)
131
132
133workaround_reset_start neoverse_n2, ERRATUM(2138958), ERRATA_N2_2138958
134	/* Apply instruction patching sequence */
135	sysreg_bit_set NEOVERSE_N2_CPUACTLR5_EL1, NEOVERSE_N2_CPUACTLR5_EL1_BIT_13
136workaround_reset_end neoverse_n2, ERRATUM(2138958)
137
138check_erratum_ls neoverse_n2, ERRATUM(2138958), CPU_REV(0, 0)
139
140workaround_reset_start neoverse_n2, ERRATUM(2189731), ERRATA_N2_2189731
141	sysreg_bit_set NEOVERSE_N2_CPUACTLR5_EL1, NEOVERSE_N2_CPUACTLR5_EL1_BIT_44
142workaround_reset_end neoverse_n2, ERRATUM(2189731)
143
144check_erratum_ls neoverse_n2, ERRATUM(2189731), CPU_REV(0, 0)
145
146workaround_reset_start neoverse_n2, ERRATUM(2242400), ERRATA_N2_2242400
147	/* Apply instruction patching sequence */
148	sysreg_bit_set NEOVERSE_N2_CPUACTLR5_EL1, NEOVERSE_N2_CPUACTLR5_EL1_BIT_17
149	ldr	x0, =0x2
150	msr	S3_6_c15_c8_0, x0
151	ldr	x0, =0x10F600E000
152	msr	S3_6_c15_c8_2, x0
153	ldr	x0, =0x10FF80E000
154	msr	S3_6_c15_c8_3, x0
155	ldr	x0, =0x80000000003FF
156	msr	S3_6_c15_c8_1, x0
157workaround_reset_end neoverse_n2, ERRATUM(2242400)
158
159check_erratum_ls neoverse_n2, ERRATUM(2242400), CPU_REV(0, 0)
160
161workaround_reset_start neoverse_n2, ERRATUM(2242415), ERRATA_N2_2242415
162	sysreg_bit_set NEOVERSE_N2_CPUACTLR_EL1, NEOVERSE_N2_CPUACTLR_EL1_BIT_22
163workaround_reset_end neoverse_n2, ERRATUM(2242415)
164
165check_erratum_ls neoverse_n2, ERRATUM(2242415), CPU_REV(0, 0)
166
167workaround_reset_start neoverse_n2, ERRATUM(2280757), ERRATA_N2_2280757
168	/* Apply instruction patching sequence */
169	sysreg_bit_set NEOVERSE_N2_CPUACTLR_EL1, NEOVERSE_N2_CPUACTLR_EL1_BIT_22
170workaround_reset_end neoverse_n2, ERRATUM(2280757)
171
172check_erratum_ls neoverse_n2, ERRATUM(2280757), CPU_REV(0, 0)
173
174.global erratum_neoverse_n2_2326639_wa
175workaround_runtime_start neoverse_n2, ERRATUM(2326639), ERRATA_N2_2326639
176	/* Set/unset bit 36 in ACTLR2_EL1. The first call will set it, applying
177	 * the workaround. Second call clears it to undo it. */
178	sysreg_bit_toggle NEOVERSE_N2_CPUACTLR2_EL1, NEOVERSE_N2_CPUACTLR2_EL1_BIT_36
179workaround_runtime_end neoverse_n2, ERRATUM(2326639)
180
181check_erratum_ls neoverse_n2, ERRATUM(2326639), CPU_REV(0, 0)
182
183workaround_runtime_start neoverse_n2, ERRATUM(2340933), ERRATA_N2_2340933
184	/* Set bit 61 in CPUACTLR5_EL1 */
185	sysreg_bit_set NEOVERSE_N2_CPUACTLR5_EL1, BIT(61)
186workaround_runtime_end neoverse_n2, ERRATUM(2340933)
187
188check_erratum_ls neoverse_n2, ERRATUM(2340933), CPU_REV(0, 0)
189
190workaround_runtime_start neoverse_n2, ERRATUM(2346952), ERRATA_N2_2346952
191	/* Set TXREQ to STATIC and full L2 TQ size */
192	mrs	x1, NEOVERSE_N2_CPUECTLR2_EL1
193	mov	x0, #CPUECTLR2_EL1_TXREQ_STATIC_FULL
194	bfi	x1, x0, #CPUECTLR2_EL1_TXREQ_LSB, #CPUECTLR2_EL1_TXREQ_WIDTH
195	msr	NEOVERSE_N2_CPUECTLR2_EL1, x1
196workaround_runtime_end neoverse_n2, ERRATUM(2346952)
197
198check_erratum_ls neoverse_n2, ERRATUM(2346952), CPU_REV(0, 2)
199
200workaround_reset_start neoverse_n2, ERRATUM(2376738), ERRATA_N2_2376738
201	/* Set CPUACTLR2_EL1[0] to 1 to force PLDW/PFRM
202	 * ST to behave like PLD/PFRM LD and not cause
203	 * invalidations to other PE caches.
204	 */
205	sysreg_bit_set NEOVERSE_N2_CPUACTLR2_EL1, NEOVERSE_N2_CPUACTLR2_EL1_BIT_0
206workaround_reset_end neoverse_n2, ERRATUM(2376738)
207
208check_erratum_ls neoverse_n2, ERRATUM(2376738), CPU_REV(0, 3)
209
210workaround_reset_start neoverse_n2, ERRATUM(2388450), ERRATA_N2_2388450
211	/*Set bit 40 in ACTLR2_EL1 */
212	sysreg_bit_set NEOVERSE_N2_CPUACTLR2_EL1, NEOVERSE_N2_CPUACTLR2_EL1_BIT_40
213workaround_reset_end neoverse_n2, ERRATUM(2388450)
214
215check_erratum_ls neoverse_n2, ERRATUM(2388450), CPU_REV(0, 0)
216
217workaround_reset_start neoverse_n2, ERRATUM(2743014), ERRATA_N2_2743014
218	/* Set CPUACTLR5_EL1[56:55] to 2'b01 */
219	sysreg_bit_set NEOVERSE_N2_CPUACTLR5_EL1, NEOVERSE_N2_CPUACTLR5_EL1_BIT_55
220	sysreg_bit_clear NEOVERSE_N2_CPUACTLR5_EL1, NEOVERSE_N2_CPUACTLR5_EL1_BIT_56
221workaround_reset_end neoverse_n2, ERRATUM(2743014)
222
223check_erratum_ls neoverse_n2, ERRATUM(2743014), CPU_REV(0, 2)
224
225workaround_runtime_start neoverse_n2, ERRATUM(2743089), ERRATA_N2_2743089
226	/* dsb before isb of power down sequence */
227	dsb	sy
228workaround_runtime_end neoverse_n2, ERRATUM(2743089)
229
230check_erratum_ls neoverse_n2, ERRATUM(2743089), CPU_REV(0, 2)
231
232workaround_reset_start neoverse_n2, ERRATUM(2779511), ERRATA_N2_2779511
233	/* Set bit 47 in ACTLR3_EL1 */
234	sysreg_bit_set NEOVERSE_N2_CPUACTLR3_EL1, NEOVERSE_N2_CPUACTLR3_EL1_BIT_47
235workaround_reset_end neoverse_n2, ERRATUM(2779511)
236
237check_erratum_ls neoverse_n2, ERRATUM(2779511), CPU_REV(0, 2)
238
239workaround_reset_start neoverse_n2, CVE(2022,23960), WORKAROUND_CVE_2022_23960
240#if IMAGE_BL31
241	/*
242	 * The Neoverse-N2 generic vectors are overridden to apply errata
243         * mitigation on exception entry from lower ELs.
244	 */
245	override_vector_table wa_cve_vbar_neoverse_n2
246#endif /* IMAGE_BL31 */
247workaround_reset_end neoverse_n2, CVE(2022,23960)
248
249check_erratum_chosen neoverse_n2, CVE(2022, 23960), WORKAROUND_CVE_2022_23960
250
251	/* -------------------------------------------
252	 * The CPU Ops reset function for Neoverse N2.
253	 * -------------------------------------------
254	 */
255cpu_reset_func_start neoverse_n2
256
257	/* Check if the PE implements SSBS */
258	mrs	x0, id_aa64pfr1_el1
259	tst	x0, #(ID_AA64PFR1_EL1_SSBS_MASK << ID_AA64PFR1_EL1_SSBS_SHIFT)
260	b.eq	1f
261
262	/* Disable speculative loads */
263	msr	SSBS, xzr
2641:
265	/* Force all cacheable atomic instructions to be near */
266	sysreg_bit_set NEOVERSE_N2_CPUACTLR2_EL1, NEOVERSE_N2_CPUACTLR2_EL1_BIT_2
267
268#if ENABLE_FEAT_AMU
269	/* Make sure accesses from EL0/EL1 and EL2 are not trapped to EL3 */
270	sysreg_bit_clear cptr_el3, TAM_BIT
271	/* Make sure accesses from EL0/EL1 are not trapped to EL2 */
272	sysreg_bit_clear cptr_el2, TAM_BIT
273	/* No need to enable the counters as this would be done at el3 exit */
274#endif
275
276#if NEOVERSE_Nx_EXTERNAL_LLC
277	/* Some systems may have External LLC, core needs to be made aware */
278	sysreg_bit_set NEOVERSE_N2_CPUECTLR_EL1, NEOVERSE_N2_CPUECTLR_EL1_EXTLLC_BIT
279#endif
280cpu_reset_func_end neoverse_n2
281
282func neoverse_n2_core_pwr_dwn
283	apply_erratum neoverse_n2, ERRATUM(2009478), ERRATA_N2_2009478, NO_GET_CPU_REV
284	apply_erratum neoverse_n2, ERRATUM(2326639), ERRATA_N2_2326639, NO_GET_CPU_REV
285
286	/* ---------------------------------------------------
287	 * Enable CPU power down bit in power control register
288	 * No need to do cache maintenance here.
289	 * ---------------------------------------------------
290	 */
291	sysreg_bit_set NEOVERSE_N2_CPUPWRCTLR_EL1, NEOVERSE_N2_CORE_PWRDN_EN_BIT
292
293	apply_erratum neoverse_n2, ERRATUM(2743089), ERRATA_N2_2743089, NO_GET_CPU_REV
294
295	isb
296	ret
297endfunc neoverse_n2_core_pwr_dwn
298
299	/* ---------------------------------------------
300	 * This function provides Neoverse N2 specific
301	 * register information for crash reporting.
302	 * It needs to return with x6 pointing to
303	 * a list of register names in ASCII and
304	 * x8 - x15 having values of registers to be
305	 * reported.
306	 * ---------------------------------------------
307	 */
308.section .rodata.neoverse_n2_regs, "aS"
309neoverse_n2_regs:  /* The ASCII list of register names to be reported */
310	.asciz	"cpupwrctlr_el1", ""
311
312func neoverse_n2_cpu_reg_dump
313	adr	x6, neoverse_n2_regs
314	mrs	x8, NEOVERSE_N2_CPUPWRCTLR_EL1
315	ret
316endfunc neoverse_n2_cpu_reg_dump
317
318declare_cpu_ops neoverse_n2, NEOVERSE_N2_MIDR, \
319	neoverse_n2_reset_func, \
320	neoverse_n2_core_pwr_dwn
321