125bbbd2dSJavier Almansa Sobrino/* 2bb801857SBoyan Karatotev * Copyright (c) 2020-2025, Arm Limited. All rights reserved. 325bbbd2dSJavier Almansa Sobrino * 425bbbd2dSJavier Almansa Sobrino * SPDX-License-Identifier: BSD-3-Clause 525bbbd2dSJavier Almansa Sobrino */ 625bbbd2dSJavier Almansa Sobrino 725bbbd2dSJavier Almansa Sobrino#include <arch.h> 825bbbd2dSJavier Almansa Sobrino#include <asm_macros.S> 925bbbd2dSJavier Almansa Sobrino#include <cpu_macros.S> 1025bbbd2dSJavier Almansa Sobrino#include <neoverse_n2.h> 111fe4a9d1SBipin Ravi#include "wa_cve_2022_23960_bhb_vector.S" 1225bbbd2dSJavier Almansa Sobrino 1325bbbd2dSJavier Almansa Sobrino/* Hardware handled coherency */ 1425bbbd2dSJavier Almansa Sobrino#if HW_ASSISTED_COHERENCY == 0 1525bbbd2dSJavier Almansa Sobrino#error "Neoverse N2 must be compiled with HW_ASSISTED_COHERENCY enabled" 1625bbbd2dSJavier Almansa Sobrino#endif 1725bbbd2dSJavier Almansa Sobrino 1825bbbd2dSJavier Almansa Sobrino/* 64-bit only core */ 1925bbbd2dSJavier Almansa Sobrino#if CTX_INCLUDE_AARCH32_REGS == 1 2025bbbd2dSJavier Almansa Sobrino#error "Neoverse-N2 supports only AArch64. Compile with CTX_INCLUDE_AARCH32_REGS=0" 2125bbbd2dSJavier Almansa Sobrino#endif 2225bbbd2dSJavier Almansa Sobrino 231fe4a9d1SBipin Ravi#if WORKAROUND_CVE_2022_23960 241fe4a9d1SBipin Ravi wa_cve_2022_23960_bhb_vector_table NEOVERSE_N2_BHB_LOOP_COUNT, neoverse_n2 251fe4a9d1SBipin Ravi#endif /* WORKAROUND_CVE_2022_23960 */ 261fe4a9d1SBipin Ravi 27ccb56162SArvind Ram Prakash/* 28ccb56162SArvind Ram Prakash * ERRATA_DSU_2313941: 29ccb56162SArvind Ram Prakash * The errata is defined in dsu_helpers.S and applies to Neoverse N2. 30ccb56162SArvind Ram Prakash * Henceforth creating symbolic names to the already existing errata 31ccb56162SArvind Ram Prakash * workaround functions to get them registered under the Errata Framework. 329380f754Snayanpatel-arm */ 33ccb56162SArvind Ram Prakash.equ check_erratum_neoverse_n2_2313941, check_errata_dsu_2313941 34ccb56162SArvind Ram Prakash.equ erratum_neoverse_n2_2313941_wa, errata_dsu_2313941_wa 35ccb56162SArvind Ram Prakashadd_erratum_entry neoverse_n2, ERRATUM(2313941), ERRATA_DSU_2313941, APPLY_AT_RESET 369380f754Snayanpatel-arm 3726e0ff9dSSona Mathew/* Disable hardware page aggregation. Enables mitigation for `CVE-2024-5660` */ 3826e0ff9dSSona Mathewworkaround_reset_start neoverse_n2, CVE(2024, 5660), WORKAROUND_CVE_2024_5660 3926e0ff9dSSona Mathew sysreg_bit_set NEOVERSE_N2_CPUECTLR_EL1, BIT(46) 4026e0ff9dSSona Mathewworkaround_reset_end neoverse_n2, CVE(2024, 5660) 4126e0ff9dSSona Mathew 4226e0ff9dSSona Mathewcheck_erratum_ls neoverse_n2, CVE(2024, 5660), CPU_REV(0, 3) 4326e0ff9dSSona Mathew 44ccb56162SArvind Ram Prakashworkaround_reset_start neoverse_n2, ERRATUM(2002655), ERRATA_N2_2002655 459380f754Snayanpatel-arm /* Apply instruction patching sequence */ 469380f754Snayanpatel-arm ldr x0,=0x6 479380f754Snayanpatel-arm msr S3_6_c15_c8_0,x0 489380f754Snayanpatel-arm ldr x0,=0xF3A08002 499380f754Snayanpatel-arm msr S3_6_c15_c8_2,x0 509380f754Snayanpatel-arm ldr x0,=0xFFF0F7FE 519380f754Snayanpatel-arm msr S3_6_c15_c8_3,x0 529380f754Snayanpatel-arm ldr x0,=0x40000001003ff 539380f754Snayanpatel-arm msr S3_6_c15_c8_1,x0 549380f754Snayanpatel-arm ldr x0,=0x7 559380f754Snayanpatel-arm msr S3_6_c15_c8_0,x0 569380f754Snayanpatel-arm ldr x0,=0xBF200000 579380f754Snayanpatel-arm msr S3_6_c15_c8_2,x0 589380f754Snayanpatel-arm ldr x0,=0xFFEF0000 599380f754Snayanpatel-arm msr S3_6_c15_c8_3,x0 609380f754Snayanpatel-arm ldr x0,=0x40000001003f3 619380f754Snayanpatel-arm msr S3_6_c15_c8_1,x0 62ccb56162SArvind Ram Prakashworkaround_reset_end neoverse_n2, ERRATUM(2002655) 639380f754Snayanpatel-arm 64ccb56162SArvind Ram Prakashcheck_erratum_ls neoverse_n2, ERRATUM(2002655), CPU_REV(0, 0) 659380f754Snayanpatel-arm 66ccb56162SArvind Ram Prakashworkaround_reset_start neoverse_n2, ERRATUM(2025414), ERRATA_N2_2025414 67b41792caSArvind Ram Prakash sysreg_bit_set NEOVERSE_N2_CPUECTLR_EL1, NEOVERSE_N2_CPUECTLR_EL1_PFSTIDIS_BIT 68ccb56162SArvind Ram Prakashworkaround_reset_end neoverse_n2, ERRATUM(2025414) 694618b2bfSBipin Ravi 70ccb56162SArvind Ram Prakashcheck_erratum_ls neoverse_n2, ERRATUM(2025414), CPU_REV(0, 0) 714618b2bfSBipin Ravi 72ccb56162SArvind Ram Prakashworkaround_reset_start neoverse_n2, ERRATUM(2067956), ERRATA_N2_2067956 73b41792caSArvind Ram Prakash sysreg_bit_set NEOVERSE_N2_CPUACTLR_EL1, NEOVERSE_N2_CPUACTLR_EL1_BIT_46 74ccb56162SArvind Ram Prakashworkaround_reset_end neoverse_n2, ERRATUM(2067956) 757cfae932SBipin Ravi 76ccb56162SArvind Ram Prakashcheck_erratum_ls neoverse_n2, ERRATUM(2067956), CPU_REV(0, 0) 77a438f434SArvind Ram Prakash 7874bfe31fSBipin Raviworkaround_runtime_start neoverse_n2, ERRATUM(2009478), ERRATA_N2_2009478 7974bfe31fSBipin Ravi /* Stash ERRSELR_EL1 in x2 */ 8074bfe31fSBipin Ravi mrs x2, ERRSELR_EL1 8174bfe31fSBipin Ravi 8274bfe31fSBipin Ravi /* Select error record 0 and clear ED bit */ 8374bfe31fSBipin Ravi msr ERRSELR_EL1, xzr 8474bfe31fSBipin Ravi mrs x1, ERXCTLR_EL1 8574bfe31fSBipin Ravi bfi x1, xzr, #ERXCTLR_ED_SHIFT, #1 8674bfe31fSBipin Ravi msr ERXCTLR_EL1, x1 8774bfe31fSBipin Ravi 8874bfe31fSBipin Ravi /* Restore ERRSELR_EL1 from x2 */ 8974bfe31fSBipin Ravi msr ERRSELR_EL1, x2 9074bfe31fSBipin Raviworkaround_runtime_end neoverse_n2, ERRATUM(2009478), NO_ISB 9174bfe31fSBipin Ravi 9274bfe31fSBipin Ravicheck_erratum_ls neoverse_n2, ERRATUM(2009478), CPU_REV(0, 0) 9374bfe31fSBipin Ravi 94ccb56162SArvind Ram Prakashworkaround_reset_start neoverse_n2, ERRATUM(2138953), ERRATA_N2_2138953 95a438f434SArvind Ram Prakash /* Apply instruction patching sequence */ 96a438f434SArvind Ram Prakash mrs x1, NEOVERSE_N2_CPUECTLR2_EL1 97a438f434SArvind Ram Prakash mov x0, #NEOVERSE_N2_CPUECTLR2_EL1_PF_MODE_CNSRV 98a438f434SArvind Ram Prakash bfi x1, x0, #CPUECTLR2_EL1_PF_MODE_LSB, #CPUECTLR2_EL1_PF_MODE_WIDTH 99a438f434SArvind Ram Prakash msr NEOVERSE_N2_CPUECTLR2_EL1, x1 100ccb56162SArvind Ram Prakashworkaround_reset_end neoverse_n2, ERRATUM(2138953) 101a438f434SArvind Ram Prakash 102d6d34b39SArvind Ram Prakashcheck_erratum_ls neoverse_n2, ERRATUM(2138953), CPU_REV(0, 3) 1037cfae932SBipin Ravi 104ccb56162SArvind Ram Prakashworkaround_reset_start neoverse_n2, ERRATUM(2138956), ERRATA_N2_2138956 1051cafb08dSBipin Ravi /* Apply instruction patching sequence */ 1061cafb08dSBipin Ravi ldr x0,=0x3 1071cafb08dSBipin Ravi msr S3_6_c15_c8_0,x0 1081cafb08dSBipin Ravi ldr x0,=0xF3A08002 1091cafb08dSBipin Ravi msr S3_6_c15_c8_2,x0 1101cafb08dSBipin Ravi ldr x0,=0xFFF0F7FE 1111cafb08dSBipin Ravi msr S3_6_c15_c8_3,x0 1121cafb08dSBipin Ravi ldr x0,=0x10002001003FF 1131cafb08dSBipin Ravi msr S3_6_c15_c8_1,x0 1141cafb08dSBipin Ravi ldr x0,=0x4 1151cafb08dSBipin Ravi msr S3_6_c15_c8_0,x0 1161cafb08dSBipin Ravi ldr x0,=0xBF200000 1171cafb08dSBipin Ravi msr S3_6_c15_c8_2,x0 1181cafb08dSBipin Ravi ldr x0,=0xFFEF0000 1191cafb08dSBipin Ravi msr S3_6_c15_c8_3,x0 1201cafb08dSBipin Ravi ldr x0,=0x10002001003F3 1211cafb08dSBipin Ravi msr S3_6_c15_c8_1,x0 122ccb56162SArvind Ram Prakashworkaround_reset_end neoverse_n2, ERRATUM(2138956) 1231cafb08dSBipin Ravi 124ccb56162SArvind Ram Prakashcheck_erratum_ls neoverse_n2, ERRATUM(2138956), CPU_REV(0, 0) 1251cafb08dSBipin Ravi 126c948185cSnayanpatel-arm 127ccb56162SArvind Ram Prakashworkaround_reset_start neoverse_n2, ERRATUM(2138958), ERRATA_N2_2138958 128c948185cSnayanpatel-arm /* Apply instruction patching sequence */ 129b41792caSArvind Ram Prakash sysreg_bit_set NEOVERSE_N2_CPUACTLR5_EL1, NEOVERSE_N2_CPUACTLR5_EL1_BIT_13 130ccb56162SArvind Ram Prakashworkaround_reset_end neoverse_n2, ERRATUM(2138958) 131c948185cSnayanpatel-arm 132ccb56162SArvind Ram Prakashcheck_erratum_ls neoverse_n2, ERRATUM(2138958), CPU_REV(0, 0) 133c948185cSnayanpatel-arm 134ccb56162SArvind Ram Prakashworkaround_reset_start neoverse_n2, ERRATUM(2189731), ERRATA_N2_2189731 135b41792caSArvind Ram Prakash sysreg_bit_set NEOVERSE_N2_CPUACTLR5_EL1, NEOVERSE_N2_CPUACTLR5_EL1_BIT_44 136ccb56162SArvind Ram Prakashworkaround_reset_end neoverse_n2, ERRATUM(2189731) 137a438f434SArvind Ram Prakash 138ccb56162SArvind Ram Prakashcheck_erratum_ls neoverse_n2, ERRATUM(2189731), CPU_REV(0, 0) 139a438f434SArvind Ram Prakash 140ccb56162SArvind Ram Prakashworkaround_reset_start neoverse_n2, ERRATUM(2242400), ERRATA_N2_2242400 141603806d1Snayanpatel-arm /* Apply instruction patching sequence */ 142b41792caSArvind Ram Prakash sysreg_bit_set NEOVERSE_N2_CPUACTLR5_EL1, NEOVERSE_N2_CPUACTLR5_EL1_BIT_17 143603806d1Snayanpatel-arm ldr x0, =0x2 144603806d1Snayanpatel-arm msr S3_6_c15_c8_0, x0 145603806d1Snayanpatel-arm ldr x0, =0x10F600E000 146603806d1Snayanpatel-arm msr S3_6_c15_c8_2, x0 147603806d1Snayanpatel-arm ldr x0, =0x10FF80E000 148603806d1Snayanpatel-arm msr S3_6_c15_c8_3, x0 149603806d1Snayanpatel-arm ldr x0, =0x80000000003FF 150603806d1Snayanpatel-arm msr S3_6_c15_c8_1, x0 151ccb56162SArvind Ram Prakashworkaround_reset_end neoverse_n2, ERRATUM(2242400) 152603806d1Snayanpatel-arm 153ccb56162SArvind Ram Prakashcheck_erratum_ls neoverse_n2, ERRATUM(2242400), CPU_REV(0, 0) 154603806d1Snayanpatel-arm 155ccb56162SArvind Ram Prakashworkaround_reset_start neoverse_n2, ERRATUM(2242415), ERRATA_N2_2242415 156b41792caSArvind Ram Prakash sysreg_bit_set NEOVERSE_N2_CPUACTLR_EL1, NEOVERSE_N2_CPUACTLR_EL1_BIT_22 157ccb56162SArvind Ram Prakashworkaround_reset_end neoverse_n2, ERRATUM(2242415) 158a438f434SArvind Ram Prakash 159ccb56162SArvind Ram Prakashcheck_erratum_ls neoverse_n2, ERRATUM(2242415), CPU_REV(0, 0) 160a438f434SArvind Ram Prakash 161ccb56162SArvind Ram Prakashworkaround_reset_start neoverse_n2, ERRATUM(2280757), ERRATA_N2_2280757 1620d2d9992Snayanpatel-arm /* Apply instruction patching sequence */ 163b41792caSArvind Ram Prakash sysreg_bit_set NEOVERSE_N2_CPUACTLR_EL1, NEOVERSE_N2_CPUACTLR_EL1_BIT_22 164ccb56162SArvind Ram Prakashworkaround_reset_end neoverse_n2, ERRATUM(2280757) 1650d2d9992Snayanpatel-arm 166ccb56162SArvind Ram Prakashcheck_erratum_ls neoverse_n2, ERRATUM(2280757), CPU_REV(0, 0) 1670d2d9992Snayanpatel-arm 168*cc94e71bSBoyan Karatotev.global erratum_neoverse_n2_2326639_wa 169ccb56162SArvind Ram Prakashworkaround_runtime_start neoverse_n2, ERRATUM(2326639), ERRATA_N2_2326639 170bb801857SBoyan Karatotev /* Set/unset bit 36 in ACTLR2_EL1. The first call will set it, applying 171bb801857SBoyan Karatotev * the workaround. Second call clears it to undo it. */ 172bb801857SBoyan Karatotev sysreg_bit_toggle NEOVERSE_N2_CPUACTLR2_EL1, NEOVERSE_N2_CPUACTLR2_EL1_BIT_36 173ccb56162SArvind Ram Prakashworkaround_runtime_end neoverse_n2, ERRATUM(2326639) 17443438ad1SBoyan Karatotev 175ccb56162SArvind Ram Prakashcheck_erratum_ls neoverse_n2, ERRATUM(2326639), CPU_REV(0, 0) 176e6602d4bSAkram Ahmad 17768085ad4SBipin Raviworkaround_runtime_start neoverse_n2, ERRATUM(2340933), ERRATA_N2_2340933 17868085ad4SBipin Ravi /* Set bit 61 in CPUACTLR5_EL1 */ 17968085ad4SBipin Ravi sysreg_bit_set NEOVERSE_N2_CPUACTLR5_EL1, BIT(61) 18068085ad4SBipin Raviworkaround_runtime_end neoverse_n2, ERRATUM(2340933) 18168085ad4SBipin Ravi 18268085ad4SBipin Ravicheck_erratum_ls neoverse_n2, ERRATUM(2340933), CPU_REV(0, 0) 18368085ad4SBipin Ravi 1846cb8be17SBipin Raviworkaround_runtime_start neoverse_n2, ERRATUM(2346952), ERRATA_N2_2346952 1856cb8be17SBipin Ravi /* Set TXREQ to STATIC and full L2 TQ size */ 1866cb8be17SBipin Ravi mrs x1, NEOVERSE_N2_CPUECTLR2_EL1 1876cb8be17SBipin Ravi mov x0, #CPUECTLR2_EL1_TXREQ_STATIC_FULL 1886cb8be17SBipin Ravi bfi x1, x0, #CPUECTLR2_EL1_TXREQ_LSB, #CPUECTLR2_EL1_TXREQ_WIDTH 1896cb8be17SBipin Ravi msr NEOVERSE_N2_CPUECTLR2_EL1, x1 1906cb8be17SBipin Raviworkaround_runtime_end neoverse_n2, ERRATUM(2346952) 1916cb8be17SBipin Ravi 1926cb8be17SBipin Ravicheck_erratum_ls neoverse_n2, ERRATUM(2346952), CPU_REV(0, 2) 1936cb8be17SBipin Ravi 194ccb56162SArvind Ram Prakashworkaround_reset_start neoverse_n2, ERRATUM(2376738), ERRATA_N2_2376738 195e6602d4bSAkram Ahmad /* Set CPUACTLR2_EL1[0] to 1 to force PLDW/PFRM 196e6602d4bSAkram Ahmad * ST to behave like PLD/PFRM LD and not cause 197e6602d4bSAkram Ahmad * invalidations to other PE caches. 198e6602d4bSAkram Ahmad */ 199b41792caSArvind Ram Prakash sysreg_bit_set NEOVERSE_N2_CPUACTLR2_EL1, NEOVERSE_N2_CPUACTLR2_EL1_BIT_0 200ccb56162SArvind Ram Prakashworkaround_reset_end neoverse_n2, ERRATUM(2376738) 201e6602d4bSAkram Ahmad 202d6d34b39SArvind Ram Prakashcheck_erratum_ls neoverse_n2, ERRATUM(2376738), CPU_REV(0, 3) 203e6602d4bSAkram Ahmad 204ccb56162SArvind Ram Prakashworkaround_reset_start neoverse_n2, ERRATUM(2388450), ERRATA_N2_2388450 205884d5156SDaniel Boulby /*Set bit 40 in ACTLR2_EL1 */ 206b41792caSArvind Ram Prakash sysreg_bit_set NEOVERSE_N2_CPUACTLR2_EL1, NEOVERSE_N2_CPUACTLR2_EL1_BIT_40 207ccb56162SArvind Ram Prakashworkaround_reset_end neoverse_n2, ERRATUM(2388450) 208884d5156SDaniel Boulby 209ccb56162SArvind Ram Prakashcheck_erratum_ls neoverse_n2, ERRATUM(2388450), CPU_REV(0, 0) 210884d5156SDaniel Boulby 211eb44035cSArvind Ram Prakashworkaround_reset_start neoverse_n2, ERRATUM(2743014), ERRATA_N2_2743014 212eb44035cSArvind Ram Prakash /* Set CPUACTLR5_EL1[56:55] to 2'b01 */ 213eb44035cSArvind Ram Prakash sysreg_bit_set NEOVERSE_N2_CPUACTLR5_EL1, NEOVERSE_N2_CPUACTLR5_EL1_BIT_55 214eb44035cSArvind Ram Prakash sysreg_bit_clear NEOVERSE_N2_CPUACTLR5_EL1, NEOVERSE_N2_CPUACTLR5_EL1_BIT_56 215eb44035cSArvind Ram Prakashworkaround_reset_end neoverse_n2, ERRATUM(2743014) 216eb44035cSArvind Ram Prakash 217eb44035cSArvind Ram Prakashcheck_erratum_ls neoverse_n2, ERRATUM(2743014), CPU_REV(0, 2) 218eb44035cSArvind Ram Prakash 219ccb56162SArvind Ram Prakashworkaround_runtime_start neoverse_n2, ERRATUM(2743089), ERRATA_N2_2743089 2201ee7c823SBipin Ravi /* dsb before isb of power down sequence */ 2211ee7c823SBipin Ravi dsb sy 222ccb56162SArvind Ram Prakashworkaround_runtime_end neoverse_n2, ERRATUM(2743089) 2231ee7c823SBipin Ravi 224ccb56162SArvind Ram Prakashcheck_erratum_ls neoverse_n2, ERRATUM(2743089), CPU_REV(0, 2) 2251ee7c823SBipin Ravi 22612d28067SArvind Ram Prakashworkaround_reset_start neoverse_n2, ERRATUM(2779511), ERRATA_N2_2779511 22712d28067SArvind Ram Prakash /* Set bit 47 in ACTLR3_EL1 */ 22812d28067SArvind Ram Prakash sysreg_bit_set NEOVERSE_N2_CPUACTLR3_EL1, NEOVERSE_N2_CPUACTLR3_EL1_BIT_47 22912d28067SArvind Ram Prakashworkaround_reset_end neoverse_n2, ERRATUM(2779511) 23012d28067SArvind Ram Prakash 23112d28067SArvind Ram Prakashcheck_erratum_ls neoverse_n2, ERRATUM(2779511), CPU_REV(0, 2) 23212d28067SArvind Ram Prakash 233ccb56162SArvind Ram Prakashworkaround_reset_start neoverse_n2, CVE(2022,23960), WORKAROUND_CVE_2022_23960 234ccb56162SArvind Ram Prakash#if IMAGE_BL31 235ccb56162SArvind Ram Prakash /* 236ccb56162SArvind Ram Prakash * The Neoverse-N2 generic vectors are overridden to apply errata 237ccb56162SArvind Ram Prakash * mitigation on exception entry from lower ELs. 238ccb56162SArvind Ram Prakash */ 239b41792caSArvind Ram Prakash override_vector_table wa_cve_vbar_neoverse_n2 240ccb56162SArvind Ram Prakash#endif /* IMAGE_BL31 */ 241ccb56162SArvind Ram Prakashworkaround_reset_end neoverse_n2, CVE(2022,23960) 242ccb56162SArvind Ram Prakash 243ccb56162SArvind Ram Prakashcheck_erratum_chosen neoverse_n2, CVE(2022, 23960), WORKAROUND_CVE_2022_23960 2441fe4a9d1SBipin Ravi 2454618b2bfSBipin Ravi /* ------------------------------------------- 24625bbbd2dSJavier Almansa Sobrino * The CPU Ops reset function for Neoverse N2. 2474618b2bfSBipin Ravi * ------------------------------------------- 24825bbbd2dSJavier Almansa Sobrino */ 249ccb56162SArvind Ram Prakashcpu_reset_func_start neoverse_n2 2509380f754Snayanpatel-arm 25125bbbd2dSJavier Almansa Sobrino /* Check if the PE implements SSBS */ 25225bbbd2dSJavier Almansa Sobrino mrs x0, id_aa64pfr1_el1 25325bbbd2dSJavier Almansa Sobrino tst x0, #(ID_AA64PFR1_EL1_SSBS_MASK << ID_AA64PFR1_EL1_SSBS_SHIFT) 25425bbbd2dSJavier Almansa Sobrino b.eq 1f 25525bbbd2dSJavier Almansa Sobrino 25625bbbd2dSJavier Almansa Sobrino /* Disable speculative loads */ 25725bbbd2dSJavier Almansa Sobrino msr SSBS, xzr 25825bbbd2dSJavier Almansa Sobrino1: 25925bbbd2dSJavier Almansa Sobrino /* Force all cacheable atomic instructions to be near */ 260b41792caSArvind Ram Prakash sysreg_bit_set NEOVERSE_N2_CPUACTLR2_EL1, NEOVERSE_N2_CPUACTLR2_EL1_BIT_2 26125bbbd2dSJavier Almansa Sobrino 262d23acc9eSAndre Przywara#if ENABLE_FEAT_AMU 26325bbbd2dSJavier Almansa Sobrino /* Make sure accesses from EL0/EL1 and EL2 are not trapped to EL3 */ 26454b86d47SThomas Abraham sysreg_bit_clear cptr_el3, TAM_BIT 26525bbbd2dSJavier Almansa Sobrino /* Make sure accesses from EL0/EL1 are not trapped to EL2 */ 26654b86d47SThomas Abraham sysreg_bit_clear cptr_el2, TAM_BIT 26725bbbd2dSJavier Almansa Sobrino /* No need to enable the counters as this would be done at el3 exit */ 26825bbbd2dSJavier Almansa Sobrino#endif 26925bbbd2dSJavier Almansa Sobrino 27025bbbd2dSJavier Almansa Sobrino#if NEOVERSE_Nx_EXTERNAL_LLC 27125bbbd2dSJavier Almansa Sobrino /* Some systems may have External LLC, core needs to be made aware */ 272b41792caSArvind Ram Prakash sysreg_bit_set NEOVERSE_N2_CPUECTLR_EL1, NEOVERSE_N2_CPUECTLR_EL1_EXTLLC_BIT 27325bbbd2dSJavier Almansa Sobrino#endif 274ccb56162SArvind Ram Prakashcpu_reset_func_end neoverse_n2 27525bbbd2dSJavier Almansa Sobrino 27625bbbd2dSJavier Almansa Sobrinofunc neoverse_n2_core_pwr_dwn 277db9ee834SBoyan Karatotev apply_erratum neoverse_n2, ERRATUM(2009478), ERRATA_N2_2009478, NO_GET_CPU_REV 27874bfe31fSBipin Ravi apply_erratum neoverse_n2, ERRATUM(2326639), ERRATA_N2_2326639, NO_GET_CPU_REV 27974bfe31fSBipin Ravi 2804618b2bfSBipin Ravi /* --------------------------------------------------- 28125bbbd2dSJavier Almansa Sobrino * Enable CPU power down bit in power control register 28225bbbd2dSJavier Almansa Sobrino * No need to do cache maintenance here. 2834618b2bfSBipin Ravi * --------------------------------------------------- 28425bbbd2dSJavier Almansa Sobrino */ 285b41792caSArvind Ram Prakash sysreg_bit_set NEOVERSE_N2_CPUPWRCTLR_EL1, NEOVERSE_N2_CORE_PWRDN_EN_BIT 286b41792caSArvind Ram Prakash 287db9ee834SBoyan Karatotev apply_erratum neoverse_n2, ERRATUM(2743089), ERRATA_N2_2743089, NO_GET_CPU_REV 288b41792caSArvind Ram Prakash 28925bbbd2dSJavier Almansa Sobrino isb 29025bbbd2dSJavier Almansa Sobrino ret 29125bbbd2dSJavier Almansa Sobrinoendfunc neoverse_n2_core_pwr_dwn 29225bbbd2dSJavier Almansa Sobrino 29325bbbd2dSJavier Almansa Sobrino /* --------------------------------------------- 29425bbbd2dSJavier Almansa Sobrino * This function provides Neoverse N2 specific 29525bbbd2dSJavier Almansa Sobrino * register information for crash reporting. 29625bbbd2dSJavier Almansa Sobrino * It needs to return with x6 pointing to 29725bbbd2dSJavier Almansa Sobrino * a list of register names in ASCII and 29825bbbd2dSJavier Almansa Sobrino * x8 - x15 having values of registers to be 29925bbbd2dSJavier Almansa Sobrino * reported. 30025bbbd2dSJavier Almansa Sobrino * --------------------------------------------- 30125bbbd2dSJavier Almansa Sobrino */ 30225bbbd2dSJavier Almansa Sobrino.section .rodata.neoverse_n2_regs, "aS" 30325bbbd2dSJavier Almansa Sobrinoneoverse_n2_regs: /* The ASCII list of register names to be reported */ 30425bbbd2dSJavier Almansa Sobrino .asciz "cpupwrctlr_el1", "" 30525bbbd2dSJavier Almansa Sobrino 30625bbbd2dSJavier Almansa Sobrinofunc neoverse_n2_cpu_reg_dump 30725bbbd2dSJavier Almansa Sobrino adr x6, neoverse_n2_regs 30825bbbd2dSJavier Almansa Sobrino mrs x8, NEOVERSE_N2_CPUPWRCTLR_EL1 30925bbbd2dSJavier Almansa Sobrino ret 31025bbbd2dSJavier Almansa Sobrinoendfunc neoverse_n2_cpu_reg_dump 31125bbbd2dSJavier Almansa Sobrino 31225bbbd2dSJavier Almansa Sobrinodeclare_cpu_ops neoverse_n2, NEOVERSE_N2_MIDR, \ 31325bbbd2dSJavier Almansa Sobrino neoverse_n2_reset_func, \ 31425bbbd2dSJavier Almansa Sobrino neoverse_n2_core_pwr_dwn 315