125bbbd2dSJavier Almansa Sobrino/* 2adea6e52SGovindraj Raja * Copyright (c) 2020-2025, Arm Limited. All rights reserved. 325bbbd2dSJavier Almansa Sobrino * 425bbbd2dSJavier Almansa Sobrino * SPDX-License-Identifier: BSD-3-Clause 525bbbd2dSJavier Almansa Sobrino */ 625bbbd2dSJavier Almansa Sobrino 725bbbd2dSJavier Almansa Sobrino#include <arch.h> 825bbbd2dSJavier Almansa Sobrino#include <asm_macros.S> 925bbbd2dSJavier Almansa Sobrino#include <cpu_macros.S> 10*b62673c6SBoyan Karatotev#include <dsu_macros.S> 1125bbbd2dSJavier Almansa Sobrino#include <neoverse_n2.h> 121fe4a9d1SBipin Ravi#include "wa_cve_2022_23960_bhb_vector.S" 1325bbbd2dSJavier Almansa Sobrino 1425bbbd2dSJavier Almansa Sobrino/* Hardware handled coherency */ 1525bbbd2dSJavier Almansa Sobrino#if HW_ASSISTED_COHERENCY == 0 1625bbbd2dSJavier Almansa Sobrino#error "Neoverse N2 must be compiled with HW_ASSISTED_COHERENCY enabled" 1725bbbd2dSJavier Almansa Sobrino#endif 1825bbbd2dSJavier Almansa Sobrino 1925bbbd2dSJavier Almansa Sobrino/* 64-bit only core */ 2025bbbd2dSJavier Almansa Sobrino#if CTX_INCLUDE_AARCH32_REGS == 1 2125bbbd2dSJavier Almansa Sobrino#error "Neoverse-N2 supports only AArch64. Compile with CTX_INCLUDE_AARCH32_REGS=0" 2225bbbd2dSJavier Almansa Sobrino#endif 2325bbbd2dSJavier Almansa Sobrino 24adea6e52SGovindraj Raja.global check_erratum_neoverse_n2_3701773 25adea6e52SGovindraj Raja 26adea6e52SGovindraj Rajaadd_erratum_entry neoverse_n2, ERRATUM(3701773), ERRATA_N2_3701773, NO_APPLY_AT_RESET 27adea6e52SGovindraj Raja 28adea6e52SGovindraj Rajacheck_erratum_ls neoverse_n2, ERRATUM(3701773), CPU_REV(0, 3) 29adea6e52SGovindraj Raja 301fe4a9d1SBipin Ravi#if WORKAROUND_CVE_2022_23960 311fe4a9d1SBipin Ravi wa_cve_2022_23960_bhb_vector_table NEOVERSE_N2_BHB_LOOP_COUNT, neoverse_n2 321fe4a9d1SBipin Ravi#endif /* WORKAROUND_CVE_2022_23960 */ 331fe4a9d1SBipin Ravi 34*b62673c6SBoyan Karatotevworkaround_reset_start neoverse_n2, ERRATUM(2313941), ERRATA_DSU_2313941 35*b62673c6SBoyan Karatotev errata_dsu_2313941_wa_impl 36*b62673c6SBoyan Karatotevworkaround_reset_end neoverse_n2, ERRATUM(2313941) 37*b62673c6SBoyan Karatotev 38*b62673c6SBoyan Karatotevcheck_erratum_custom_start neoverse_n2, ERRATUM(2313941) 39*b62673c6SBoyan Karatotev branch_if_scu_not_present 2f /* label 1 is used in the macro */ 40*b62673c6SBoyan Karatotev check_errata_dsu_2313941_impl 41*b62673c6SBoyan Karatotev 2: 42*b62673c6SBoyan Karatotev ret 43*b62673c6SBoyan Karatotevcheck_erratum_custom_end neoverse_n2, ERRATUM(2313941) 449380f754Snayanpatel-arm 4526e0ff9dSSona Mathew/* Disable hardware page aggregation. Enables mitigation for `CVE-2024-5660` */ 4626e0ff9dSSona Mathewworkaround_reset_start neoverse_n2, CVE(2024, 5660), WORKAROUND_CVE_2024_5660 4726e0ff9dSSona Mathew sysreg_bit_set NEOVERSE_N2_CPUECTLR_EL1, BIT(46) 4826e0ff9dSSona Mathewworkaround_reset_end neoverse_n2, CVE(2024, 5660) 4926e0ff9dSSona Mathew 5026e0ff9dSSona Mathewcheck_erratum_ls neoverse_n2, CVE(2024, 5660), CPU_REV(0, 3) 5126e0ff9dSSona Mathew 52ccb56162SArvind Ram Prakashworkaround_reset_start neoverse_n2, ERRATUM(2002655), ERRATA_N2_2002655 539380f754Snayanpatel-arm /* Apply instruction patching sequence */ 549380f754Snayanpatel-arm ldr x0,=0x6 559380f754Snayanpatel-arm msr S3_6_c15_c8_0,x0 569380f754Snayanpatel-arm ldr x0,=0xF3A08002 579380f754Snayanpatel-arm msr S3_6_c15_c8_2,x0 589380f754Snayanpatel-arm ldr x0,=0xFFF0F7FE 599380f754Snayanpatel-arm msr S3_6_c15_c8_3,x0 609380f754Snayanpatel-arm ldr x0,=0x40000001003ff 619380f754Snayanpatel-arm msr S3_6_c15_c8_1,x0 629380f754Snayanpatel-arm ldr x0,=0x7 639380f754Snayanpatel-arm msr S3_6_c15_c8_0,x0 649380f754Snayanpatel-arm ldr x0,=0xBF200000 659380f754Snayanpatel-arm msr S3_6_c15_c8_2,x0 669380f754Snayanpatel-arm ldr x0,=0xFFEF0000 679380f754Snayanpatel-arm msr S3_6_c15_c8_3,x0 689380f754Snayanpatel-arm ldr x0,=0x40000001003f3 699380f754Snayanpatel-arm msr S3_6_c15_c8_1,x0 70ccb56162SArvind Ram Prakashworkaround_reset_end neoverse_n2, ERRATUM(2002655) 719380f754Snayanpatel-arm 72ccb56162SArvind Ram Prakashcheck_erratum_ls neoverse_n2, ERRATUM(2002655), CPU_REV(0, 0) 739380f754Snayanpatel-arm 74ccb56162SArvind Ram Prakashworkaround_reset_start neoverse_n2, ERRATUM(2025414), ERRATA_N2_2025414 75b41792caSArvind Ram Prakash sysreg_bit_set NEOVERSE_N2_CPUECTLR_EL1, NEOVERSE_N2_CPUECTLR_EL1_PFSTIDIS_BIT 76ccb56162SArvind Ram Prakashworkaround_reset_end neoverse_n2, ERRATUM(2025414) 774618b2bfSBipin Ravi 78ccb56162SArvind Ram Prakashcheck_erratum_ls neoverse_n2, ERRATUM(2025414), CPU_REV(0, 0) 794618b2bfSBipin Ravi 80ccb56162SArvind Ram Prakashworkaround_reset_start neoverse_n2, ERRATUM(2067956), ERRATA_N2_2067956 81b41792caSArvind Ram Prakash sysreg_bit_set NEOVERSE_N2_CPUACTLR_EL1, NEOVERSE_N2_CPUACTLR_EL1_BIT_46 82ccb56162SArvind Ram Prakashworkaround_reset_end neoverse_n2, ERRATUM(2067956) 837cfae932SBipin Ravi 84ccb56162SArvind Ram Prakashcheck_erratum_ls neoverse_n2, ERRATUM(2067956), CPU_REV(0, 0) 85a438f434SArvind Ram Prakash 8674bfe31fSBipin Raviworkaround_runtime_start neoverse_n2, ERRATUM(2009478), ERRATA_N2_2009478 8774bfe31fSBipin Ravi /* Stash ERRSELR_EL1 in x2 */ 8874bfe31fSBipin Ravi mrs x2, ERRSELR_EL1 8974bfe31fSBipin Ravi 9074bfe31fSBipin Ravi /* Select error record 0 and clear ED bit */ 9174bfe31fSBipin Ravi msr ERRSELR_EL1, xzr 9274bfe31fSBipin Ravi mrs x1, ERXCTLR_EL1 9374bfe31fSBipin Ravi bfi x1, xzr, #ERXCTLR_ED_SHIFT, #1 9474bfe31fSBipin Ravi msr ERXCTLR_EL1, x1 9574bfe31fSBipin Ravi 9674bfe31fSBipin Ravi /* Restore ERRSELR_EL1 from x2 */ 9774bfe31fSBipin Ravi msr ERRSELR_EL1, x2 9874bfe31fSBipin Raviworkaround_runtime_end neoverse_n2, ERRATUM(2009478), NO_ISB 9974bfe31fSBipin Ravi 10074bfe31fSBipin Ravicheck_erratum_ls neoverse_n2, ERRATUM(2009478), CPU_REV(0, 0) 10174bfe31fSBipin Ravi 102ccb56162SArvind Ram Prakashworkaround_reset_start neoverse_n2, ERRATUM(2138953), ERRATA_N2_2138953 103a438f434SArvind Ram Prakash /* Apply instruction patching sequence */ 104a438f434SArvind Ram Prakash mrs x1, NEOVERSE_N2_CPUECTLR2_EL1 105a438f434SArvind Ram Prakash mov x0, #NEOVERSE_N2_CPUECTLR2_EL1_PF_MODE_CNSRV 106a438f434SArvind Ram Prakash bfi x1, x0, #CPUECTLR2_EL1_PF_MODE_LSB, #CPUECTLR2_EL1_PF_MODE_WIDTH 107a438f434SArvind Ram Prakash msr NEOVERSE_N2_CPUECTLR2_EL1, x1 108ccb56162SArvind Ram Prakashworkaround_reset_end neoverse_n2, ERRATUM(2138953) 109a438f434SArvind Ram Prakash 110d6d34b39SArvind Ram Prakashcheck_erratum_ls neoverse_n2, ERRATUM(2138953), CPU_REV(0, 3) 1117cfae932SBipin Ravi 112ccb56162SArvind Ram Prakashworkaround_reset_start neoverse_n2, ERRATUM(2138956), ERRATA_N2_2138956 1131cafb08dSBipin Ravi /* Apply instruction patching sequence */ 1141cafb08dSBipin Ravi ldr x0,=0x3 1151cafb08dSBipin Ravi msr S3_6_c15_c8_0,x0 1161cafb08dSBipin Ravi ldr x0,=0xF3A08002 1171cafb08dSBipin Ravi msr S3_6_c15_c8_2,x0 1181cafb08dSBipin Ravi ldr x0,=0xFFF0F7FE 1191cafb08dSBipin Ravi msr S3_6_c15_c8_3,x0 1201cafb08dSBipin Ravi ldr x0,=0x10002001003FF 1211cafb08dSBipin Ravi msr S3_6_c15_c8_1,x0 1221cafb08dSBipin Ravi ldr x0,=0x4 1231cafb08dSBipin Ravi msr S3_6_c15_c8_0,x0 1241cafb08dSBipin Ravi ldr x0,=0xBF200000 1251cafb08dSBipin Ravi msr S3_6_c15_c8_2,x0 1261cafb08dSBipin Ravi ldr x0,=0xFFEF0000 1271cafb08dSBipin Ravi msr S3_6_c15_c8_3,x0 1281cafb08dSBipin Ravi ldr x0,=0x10002001003F3 1291cafb08dSBipin Ravi msr S3_6_c15_c8_1,x0 130ccb56162SArvind Ram Prakashworkaround_reset_end neoverse_n2, ERRATUM(2138956) 1311cafb08dSBipin Ravi 132ccb56162SArvind Ram Prakashcheck_erratum_ls neoverse_n2, ERRATUM(2138956), CPU_REV(0, 0) 1331cafb08dSBipin Ravi 134c948185cSnayanpatel-arm 135ccb56162SArvind Ram Prakashworkaround_reset_start neoverse_n2, ERRATUM(2138958), ERRATA_N2_2138958 136c948185cSnayanpatel-arm /* Apply instruction patching sequence */ 137b41792caSArvind Ram Prakash sysreg_bit_set NEOVERSE_N2_CPUACTLR5_EL1, NEOVERSE_N2_CPUACTLR5_EL1_BIT_13 138ccb56162SArvind Ram Prakashworkaround_reset_end neoverse_n2, ERRATUM(2138958) 139c948185cSnayanpatel-arm 140ccb56162SArvind Ram Prakashcheck_erratum_ls neoverse_n2, ERRATUM(2138958), CPU_REV(0, 0) 141c948185cSnayanpatel-arm 142ccb56162SArvind Ram Prakashworkaround_reset_start neoverse_n2, ERRATUM(2189731), ERRATA_N2_2189731 143b41792caSArvind Ram Prakash sysreg_bit_set NEOVERSE_N2_CPUACTLR5_EL1, NEOVERSE_N2_CPUACTLR5_EL1_BIT_44 144ccb56162SArvind Ram Prakashworkaround_reset_end neoverse_n2, ERRATUM(2189731) 145a438f434SArvind Ram Prakash 146ccb56162SArvind Ram Prakashcheck_erratum_ls neoverse_n2, ERRATUM(2189731), CPU_REV(0, 0) 147a438f434SArvind Ram Prakash 148ccb56162SArvind Ram Prakashworkaround_reset_start neoverse_n2, ERRATUM(2242400), ERRATA_N2_2242400 149603806d1Snayanpatel-arm /* Apply instruction patching sequence */ 150b41792caSArvind Ram Prakash sysreg_bit_set NEOVERSE_N2_CPUACTLR5_EL1, NEOVERSE_N2_CPUACTLR5_EL1_BIT_17 151603806d1Snayanpatel-arm ldr x0, =0x2 152603806d1Snayanpatel-arm msr S3_6_c15_c8_0, x0 153603806d1Snayanpatel-arm ldr x0, =0x10F600E000 154603806d1Snayanpatel-arm msr S3_6_c15_c8_2, x0 155603806d1Snayanpatel-arm ldr x0, =0x10FF80E000 156603806d1Snayanpatel-arm msr S3_6_c15_c8_3, x0 157603806d1Snayanpatel-arm ldr x0, =0x80000000003FF 158603806d1Snayanpatel-arm msr S3_6_c15_c8_1, x0 159ccb56162SArvind Ram Prakashworkaround_reset_end neoverse_n2, ERRATUM(2242400) 160603806d1Snayanpatel-arm 161ccb56162SArvind Ram Prakashcheck_erratum_ls neoverse_n2, ERRATUM(2242400), CPU_REV(0, 0) 162603806d1Snayanpatel-arm 163ccb56162SArvind Ram Prakashworkaround_reset_start neoverse_n2, ERRATUM(2242415), ERRATA_N2_2242415 164b41792caSArvind Ram Prakash sysreg_bit_set NEOVERSE_N2_CPUACTLR_EL1, NEOVERSE_N2_CPUACTLR_EL1_BIT_22 165ccb56162SArvind Ram Prakashworkaround_reset_end neoverse_n2, ERRATUM(2242415) 166a438f434SArvind Ram Prakash 167ccb56162SArvind Ram Prakashcheck_erratum_ls neoverse_n2, ERRATUM(2242415), CPU_REV(0, 0) 168a438f434SArvind Ram Prakash 169ccb56162SArvind Ram Prakashworkaround_reset_start neoverse_n2, ERRATUM(2280757), ERRATA_N2_2280757 1700d2d9992Snayanpatel-arm /* Apply instruction patching sequence */ 171b41792caSArvind Ram Prakash sysreg_bit_set NEOVERSE_N2_CPUACTLR_EL1, NEOVERSE_N2_CPUACTLR_EL1_BIT_22 172ccb56162SArvind Ram Prakashworkaround_reset_end neoverse_n2, ERRATUM(2280757) 1730d2d9992Snayanpatel-arm 174ccb56162SArvind Ram Prakashcheck_erratum_ls neoverse_n2, ERRATUM(2280757), CPU_REV(0, 0) 1750d2d9992Snayanpatel-arm 176cc94e71bSBoyan Karatotev.global erratum_neoverse_n2_2326639_wa 177ccb56162SArvind Ram Prakashworkaround_runtime_start neoverse_n2, ERRATUM(2326639), ERRATA_N2_2326639 178bb801857SBoyan Karatotev /* Set/unset bit 36 in ACTLR2_EL1. The first call will set it, applying 179bb801857SBoyan Karatotev * the workaround. Second call clears it to undo it. */ 180bb801857SBoyan Karatotev sysreg_bit_toggle NEOVERSE_N2_CPUACTLR2_EL1, NEOVERSE_N2_CPUACTLR2_EL1_BIT_36 181ccb56162SArvind Ram Prakashworkaround_runtime_end neoverse_n2, ERRATUM(2326639) 18243438ad1SBoyan Karatotev 183ccb56162SArvind Ram Prakashcheck_erratum_ls neoverse_n2, ERRATUM(2326639), CPU_REV(0, 0) 184e6602d4bSAkram Ahmad 1855cba510eSBoyan Karatotevworkaround_reset_start neoverse_n2, ERRATUM(2340933), ERRATA_N2_2340933 18668085ad4SBipin Ravi /* Set bit 61 in CPUACTLR5_EL1 */ 18768085ad4SBipin Ravi sysreg_bit_set NEOVERSE_N2_CPUACTLR5_EL1, BIT(61) 1885cba510eSBoyan Karatotevworkaround_reset_end neoverse_n2, ERRATUM(2340933) 18968085ad4SBipin Ravi 19068085ad4SBipin Ravicheck_erratum_ls neoverse_n2, ERRATUM(2340933), CPU_REV(0, 0) 19168085ad4SBipin Ravi 1925cba510eSBoyan Karatotevworkaround_reset_start neoverse_n2, ERRATUM(2346952), ERRATA_N2_2346952 1936cb8be17SBipin Ravi /* Set TXREQ to STATIC and full L2 TQ size */ 1946cb8be17SBipin Ravi mrs x1, NEOVERSE_N2_CPUECTLR2_EL1 1956cb8be17SBipin Ravi mov x0, #CPUECTLR2_EL1_TXREQ_STATIC_FULL 1966cb8be17SBipin Ravi bfi x1, x0, #CPUECTLR2_EL1_TXREQ_LSB, #CPUECTLR2_EL1_TXREQ_WIDTH 1976cb8be17SBipin Ravi msr NEOVERSE_N2_CPUECTLR2_EL1, x1 1985cba510eSBoyan Karatotevworkaround_reset_end neoverse_n2, ERRATUM(2346952) 1996cb8be17SBipin Ravi 2006cb8be17SBipin Ravicheck_erratum_ls neoverse_n2, ERRATUM(2346952), CPU_REV(0, 2) 2016cb8be17SBipin Ravi 202ccb56162SArvind Ram Prakashworkaround_reset_start neoverse_n2, ERRATUM(2376738), ERRATA_N2_2376738 203e6602d4bSAkram Ahmad /* Set CPUACTLR2_EL1[0] to 1 to force PLDW/PFRM 204e6602d4bSAkram Ahmad * ST to behave like PLD/PFRM LD and not cause 205e6602d4bSAkram Ahmad * invalidations to other PE caches. 206e6602d4bSAkram Ahmad */ 207b41792caSArvind Ram Prakash sysreg_bit_set NEOVERSE_N2_CPUACTLR2_EL1, NEOVERSE_N2_CPUACTLR2_EL1_BIT_0 208ccb56162SArvind Ram Prakashworkaround_reset_end neoverse_n2, ERRATUM(2376738) 209e6602d4bSAkram Ahmad 210d6d34b39SArvind Ram Prakashcheck_erratum_ls neoverse_n2, ERRATUM(2376738), CPU_REV(0, 3) 211e6602d4bSAkram Ahmad 212ccb56162SArvind Ram Prakashworkaround_reset_start neoverse_n2, ERRATUM(2388450), ERRATA_N2_2388450 213884d5156SDaniel Boulby /*Set bit 40 in ACTLR2_EL1 */ 214b41792caSArvind Ram Prakash sysreg_bit_set NEOVERSE_N2_CPUACTLR2_EL1, NEOVERSE_N2_CPUACTLR2_EL1_BIT_40 215ccb56162SArvind Ram Prakashworkaround_reset_end neoverse_n2, ERRATUM(2388450) 216884d5156SDaniel Boulby 217ccb56162SArvind Ram Prakashcheck_erratum_ls neoverse_n2, ERRATUM(2388450), CPU_REV(0, 0) 218884d5156SDaniel Boulby 219eb44035cSArvind Ram Prakashworkaround_reset_start neoverse_n2, ERRATUM(2743014), ERRATA_N2_2743014 220eb44035cSArvind Ram Prakash /* Set CPUACTLR5_EL1[56:55] to 2'b01 */ 221eb44035cSArvind Ram Prakash sysreg_bit_set NEOVERSE_N2_CPUACTLR5_EL1, NEOVERSE_N2_CPUACTLR5_EL1_BIT_55 222eb44035cSArvind Ram Prakash sysreg_bit_clear NEOVERSE_N2_CPUACTLR5_EL1, NEOVERSE_N2_CPUACTLR5_EL1_BIT_56 223eb44035cSArvind Ram Prakashworkaround_reset_end neoverse_n2, ERRATUM(2743014) 224eb44035cSArvind Ram Prakash 225eb44035cSArvind Ram Prakashcheck_erratum_ls neoverse_n2, ERRATUM(2743014), CPU_REV(0, 2) 226eb44035cSArvind Ram Prakash 227ccb56162SArvind Ram Prakashworkaround_runtime_start neoverse_n2, ERRATUM(2743089), ERRATA_N2_2743089 2281ee7c823SBipin Ravi /* dsb before isb of power down sequence */ 2291ee7c823SBipin Ravi dsb sy 230ccb56162SArvind Ram Prakashworkaround_runtime_end neoverse_n2, ERRATUM(2743089) 2311ee7c823SBipin Ravi 232ccb56162SArvind Ram Prakashcheck_erratum_ls neoverse_n2, ERRATUM(2743089), CPU_REV(0, 2) 2331ee7c823SBipin Ravi 23412d28067SArvind Ram Prakashworkaround_reset_start neoverse_n2, ERRATUM(2779511), ERRATA_N2_2779511 23512d28067SArvind Ram Prakash /* Set bit 47 in ACTLR3_EL1 */ 23612d28067SArvind Ram Prakash sysreg_bit_set NEOVERSE_N2_CPUACTLR3_EL1, NEOVERSE_N2_CPUACTLR3_EL1_BIT_47 23712d28067SArvind Ram Prakashworkaround_reset_end neoverse_n2, ERRATUM(2779511) 23812d28067SArvind Ram Prakash 23912d28067SArvind Ram Prakashcheck_erratum_ls neoverse_n2, ERRATUM(2779511), CPU_REV(0, 2) 24012d28067SArvind Ram Prakash 241ccb56162SArvind Ram Prakashworkaround_reset_start neoverse_n2, CVE(2022,23960), WORKAROUND_CVE_2022_23960 242ccb56162SArvind Ram Prakash#if IMAGE_BL31 243ccb56162SArvind Ram Prakash /* 244ccb56162SArvind Ram Prakash * The Neoverse-N2 generic vectors are overridden to apply errata 245ccb56162SArvind Ram Prakash * mitigation on exception entry from lower ELs. 246ccb56162SArvind Ram Prakash */ 247b41792caSArvind Ram Prakash override_vector_table wa_cve_vbar_neoverse_n2 248ccb56162SArvind Ram Prakash#endif /* IMAGE_BL31 */ 249ccb56162SArvind Ram Prakashworkaround_reset_end neoverse_n2, CVE(2022,23960) 250ccb56162SArvind Ram Prakash 251ccb56162SArvind Ram Prakashcheck_erratum_chosen neoverse_n2, CVE(2022, 23960), WORKAROUND_CVE_2022_23960 2521fe4a9d1SBipin Ravi 2534618b2bfSBipin Ravi /* ------------------------------------------- 25425bbbd2dSJavier Almansa Sobrino * The CPU Ops reset function for Neoverse N2. 2554618b2bfSBipin Ravi * ------------------------------------------- 25625bbbd2dSJavier Almansa Sobrino */ 257ccb56162SArvind Ram Prakashcpu_reset_func_start neoverse_n2 2589380f754Snayanpatel-arm 25925bbbd2dSJavier Almansa Sobrino /* Check if the PE implements SSBS */ 26025bbbd2dSJavier Almansa Sobrino mrs x0, id_aa64pfr1_el1 26125bbbd2dSJavier Almansa Sobrino tst x0, #(ID_AA64PFR1_EL1_SSBS_MASK << ID_AA64PFR1_EL1_SSBS_SHIFT) 26225bbbd2dSJavier Almansa Sobrino b.eq 1f 26325bbbd2dSJavier Almansa Sobrino 26425bbbd2dSJavier Almansa Sobrino /* Disable speculative loads */ 26525bbbd2dSJavier Almansa Sobrino msr SSBS, xzr 26625bbbd2dSJavier Almansa Sobrino1: 26725bbbd2dSJavier Almansa Sobrino /* Force all cacheable atomic instructions to be near */ 268b41792caSArvind Ram Prakash sysreg_bit_set NEOVERSE_N2_CPUACTLR2_EL1, NEOVERSE_N2_CPUACTLR2_EL1_BIT_2 26925bbbd2dSJavier Almansa Sobrino 270d23acc9eSAndre Przywara#if ENABLE_FEAT_AMU 27125bbbd2dSJavier Almansa Sobrino /* Make sure accesses from EL0/EL1 and EL2 are not trapped to EL3 */ 27254b86d47SThomas Abraham sysreg_bit_clear cptr_el3, TAM_BIT 27325bbbd2dSJavier Almansa Sobrino /* Make sure accesses from EL0/EL1 are not trapped to EL2 */ 27454b86d47SThomas Abraham sysreg_bit_clear cptr_el2, TAM_BIT 27525bbbd2dSJavier Almansa Sobrino /* No need to enable the counters as this would be done at el3 exit */ 27625bbbd2dSJavier Almansa Sobrino#endif 27725bbbd2dSJavier Almansa Sobrino 27825bbbd2dSJavier Almansa Sobrino#if NEOVERSE_Nx_EXTERNAL_LLC 27925bbbd2dSJavier Almansa Sobrino /* Some systems may have External LLC, core needs to be made aware */ 280b41792caSArvind Ram Prakash sysreg_bit_set NEOVERSE_N2_CPUECTLR_EL1, NEOVERSE_N2_CPUECTLR_EL1_EXTLLC_BIT 28125bbbd2dSJavier Almansa Sobrino#endif 282ccb56162SArvind Ram Prakashcpu_reset_func_end neoverse_n2 28325bbbd2dSJavier Almansa Sobrino 28425bbbd2dSJavier Almansa Sobrinofunc neoverse_n2_core_pwr_dwn 285db9ee834SBoyan Karatotev apply_erratum neoverse_n2, ERRATUM(2009478), ERRATA_N2_2009478, NO_GET_CPU_REV 28674bfe31fSBipin Ravi apply_erratum neoverse_n2, ERRATUM(2326639), ERRATA_N2_2326639, NO_GET_CPU_REV 28774bfe31fSBipin Ravi 2884618b2bfSBipin Ravi /* --------------------------------------------------- 28925bbbd2dSJavier Almansa Sobrino * Enable CPU power down bit in power control register 29025bbbd2dSJavier Almansa Sobrino * No need to do cache maintenance here. 2914618b2bfSBipin Ravi * --------------------------------------------------- 29225bbbd2dSJavier Almansa Sobrino */ 293b41792caSArvind Ram Prakash sysreg_bit_set NEOVERSE_N2_CPUPWRCTLR_EL1, NEOVERSE_N2_CORE_PWRDN_EN_BIT 294b41792caSArvind Ram Prakash 295db9ee834SBoyan Karatotev apply_erratum neoverse_n2, ERRATUM(2743089), ERRATA_N2_2743089, NO_GET_CPU_REV 296b41792caSArvind Ram Prakash 29725bbbd2dSJavier Almansa Sobrino isb 29825bbbd2dSJavier Almansa Sobrino ret 29925bbbd2dSJavier Almansa Sobrinoendfunc neoverse_n2_core_pwr_dwn 30025bbbd2dSJavier Almansa Sobrino 30125bbbd2dSJavier Almansa Sobrino /* --------------------------------------------- 30225bbbd2dSJavier Almansa Sobrino * This function provides Neoverse N2 specific 30325bbbd2dSJavier Almansa Sobrino * register information for crash reporting. 30425bbbd2dSJavier Almansa Sobrino * It needs to return with x6 pointing to 30525bbbd2dSJavier Almansa Sobrino * a list of register names in ASCII and 30625bbbd2dSJavier Almansa Sobrino * x8 - x15 having values of registers to be 30725bbbd2dSJavier Almansa Sobrino * reported. 30825bbbd2dSJavier Almansa Sobrino * --------------------------------------------- 30925bbbd2dSJavier Almansa Sobrino */ 31025bbbd2dSJavier Almansa Sobrino.section .rodata.neoverse_n2_regs, "aS" 31125bbbd2dSJavier Almansa Sobrinoneoverse_n2_regs: /* The ASCII list of register names to be reported */ 31225bbbd2dSJavier Almansa Sobrino .asciz "cpupwrctlr_el1", "" 31325bbbd2dSJavier Almansa Sobrino 31425bbbd2dSJavier Almansa Sobrinofunc neoverse_n2_cpu_reg_dump 31525bbbd2dSJavier Almansa Sobrino adr x6, neoverse_n2_regs 31625bbbd2dSJavier Almansa Sobrino mrs x8, NEOVERSE_N2_CPUPWRCTLR_EL1 31725bbbd2dSJavier Almansa Sobrino ret 31825bbbd2dSJavier Almansa Sobrinoendfunc neoverse_n2_cpu_reg_dump 31925bbbd2dSJavier Almansa Sobrino 32025bbbd2dSJavier Almansa Sobrinodeclare_cpu_ops neoverse_n2, NEOVERSE_N2_MIDR, \ 32125bbbd2dSJavier Almansa Sobrino neoverse_n2_reset_func, \ 32225bbbd2dSJavier Almansa Sobrino neoverse_n2_core_pwr_dwn 323