xref: /rk3399_ARM-atf/lib/cpus/aarch64/neoverse_n2.S (revision b41792cac629d311c876821ed1ec7498d4169430)
125bbbd2dSJavier Almansa Sobrino/*
2a438f434SArvind Ram Prakash * Copyright (c) 2020-2023, Arm Limited. All rights reserved.
325bbbd2dSJavier Almansa Sobrino *
425bbbd2dSJavier Almansa Sobrino * SPDX-License-Identifier: BSD-3-Clause
525bbbd2dSJavier Almansa Sobrino */
625bbbd2dSJavier Almansa Sobrino
725bbbd2dSJavier Almansa Sobrino#include <arch.h>
825bbbd2dSJavier Almansa Sobrino#include <asm_macros.S>
925bbbd2dSJavier Almansa Sobrino#include <cpu_macros.S>
1025bbbd2dSJavier Almansa Sobrino#include <neoverse_n2.h>
111fe4a9d1SBipin Ravi#include "wa_cve_2022_23960_bhb_vector.S"
1225bbbd2dSJavier Almansa Sobrino
1325bbbd2dSJavier Almansa Sobrino/* Hardware handled coherency */
1425bbbd2dSJavier Almansa Sobrino#if HW_ASSISTED_COHERENCY == 0
1525bbbd2dSJavier Almansa Sobrino#error "Neoverse N2 must be compiled with HW_ASSISTED_COHERENCY enabled"
1625bbbd2dSJavier Almansa Sobrino#endif
1725bbbd2dSJavier Almansa Sobrino
1825bbbd2dSJavier Almansa Sobrino/* 64-bit only core */
1925bbbd2dSJavier Almansa Sobrino#if CTX_INCLUDE_AARCH32_REGS == 1
2025bbbd2dSJavier Almansa Sobrino#error "Neoverse-N2 supports only AArch64. Compile with CTX_INCLUDE_AARCH32_REGS=0"
2125bbbd2dSJavier Almansa Sobrino#endif
2225bbbd2dSJavier Almansa Sobrino
231fe4a9d1SBipin Ravi#if WORKAROUND_CVE_2022_23960
241fe4a9d1SBipin Ravi	wa_cve_2022_23960_bhb_vector_table NEOVERSE_N2_BHB_LOOP_COUNT, neoverse_n2
251fe4a9d1SBipin Ravi#endif /* WORKAROUND_CVE_2022_23960 */
261fe4a9d1SBipin Ravi
27ccb56162SArvind Ram Prakash/*
28ccb56162SArvind Ram Prakash * ERRATA_DSU_2313941:
29ccb56162SArvind Ram Prakash * The errata is defined in dsu_helpers.S and applies to Neoverse N2.
30ccb56162SArvind Ram Prakash * Henceforth creating symbolic names to the already existing errata
31ccb56162SArvind Ram Prakash * workaround functions to get them registered under the Errata Framework.
329380f754Snayanpatel-arm */
33ccb56162SArvind Ram Prakash.equ check_erratum_neoverse_n2_2313941, check_errata_dsu_2313941
34ccb56162SArvind Ram Prakash.equ erratum_neoverse_n2_2313941_wa, errata_dsu_2313941_wa
35ccb56162SArvind Ram Prakashadd_erratum_entry neoverse_n2, ERRATUM(2313941), ERRATA_DSU_2313941, APPLY_AT_RESET
369380f754Snayanpatel-arm
37ccb56162SArvind Ram Prakashworkaround_reset_start neoverse_n2, ERRATUM(2002655), ERRATA_N2_2002655
389380f754Snayanpatel-arm	/* Apply instruction patching sequence */
399380f754Snayanpatel-arm	ldr x0,=0x6
409380f754Snayanpatel-arm	msr S3_6_c15_c8_0,x0
419380f754Snayanpatel-arm	ldr x0,=0xF3A08002
429380f754Snayanpatel-arm	msr S3_6_c15_c8_2,x0
439380f754Snayanpatel-arm	ldr x0,=0xFFF0F7FE
449380f754Snayanpatel-arm	msr S3_6_c15_c8_3,x0
459380f754Snayanpatel-arm	ldr x0,=0x40000001003ff
469380f754Snayanpatel-arm	msr S3_6_c15_c8_1,x0
479380f754Snayanpatel-arm	ldr x0,=0x7
489380f754Snayanpatel-arm	msr S3_6_c15_c8_0,x0
499380f754Snayanpatel-arm	ldr x0,=0xBF200000
509380f754Snayanpatel-arm	msr S3_6_c15_c8_2,x0
519380f754Snayanpatel-arm	ldr x0,=0xFFEF0000
529380f754Snayanpatel-arm	msr S3_6_c15_c8_3,x0
539380f754Snayanpatel-arm	ldr x0,=0x40000001003f3
549380f754Snayanpatel-arm	msr S3_6_c15_c8_1,x0
55ccb56162SArvind Ram Prakashworkaround_reset_end neoverse_n2, ERRATUM(2002655)
569380f754Snayanpatel-arm
57ccb56162SArvind Ram Prakashcheck_erratum_ls neoverse_n2, ERRATUM(2002655), CPU_REV(0, 0)
589380f754Snayanpatel-arm
59ccb56162SArvind Ram Prakashworkaround_reset_start neoverse_n2, ERRATUM(2025414), ERRATA_N2_2025414
60*b41792caSArvind Ram Prakash	sysreg_bit_set NEOVERSE_N2_CPUECTLR_EL1, NEOVERSE_N2_CPUECTLR_EL1_PFSTIDIS_BIT
61ccb56162SArvind Ram Prakashworkaround_reset_end neoverse_n2, ERRATUM(2025414)
624618b2bfSBipin Ravi
63ccb56162SArvind Ram Prakashcheck_erratum_ls neoverse_n2, ERRATUM(2025414), CPU_REV(0, 0)
644618b2bfSBipin Ravi
65ccb56162SArvind Ram Prakashworkaround_reset_start neoverse_n2, ERRATUM(2067956), ERRATA_N2_2067956
66*b41792caSArvind Ram Prakash	sysreg_bit_set NEOVERSE_N2_CPUACTLR_EL1, NEOVERSE_N2_CPUACTLR_EL1_BIT_46
67ccb56162SArvind Ram Prakashworkaround_reset_end neoverse_n2, ERRATUM(2067956)
687cfae932SBipin Ravi
69ccb56162SArvind Ram Prakashcheck_erratum_ls neoverse_n2, ERRATUM(2067956), CPU_REV(0, 0)
70a438f434SArvind Ram Prakash
71ccb56162SArvind Ram Prakashworkaround_reset_start neoverse_n2, ERRATUM(2138953), ERRATA_N2_2138953
72a438f434SArvind Ram Prakash	/* Apply instruction patching sequence */
73a438f434SArvind Ram Prakash	mrs	x1, NEOVERSE_N2_CPUECTLR2_EL1
74a438f434SArvind Ram Prakash	mov	x0, #NEOVERSE_N2_CPUECTLR2_EL1_PF_MODE_CNSRV
75a438f434SArvind Ram Prakash	bfi	x1, x0, #CPUECTLR2_EL1_PF_MODE_LSB, #CPUECTLR2_EL1_PF_MODE_WIDTH
76a438f434SArvind Ram Prakash	msr	NEOVERSE_N2_CPUECTLR2_EL1, x1
77ccb56162SArvind Ram Prakashworkaround_reset_end neoverse_n2, ERRATUM(2138953)
78a438f434SArvind Ram Prakash
79ccb56162SArvind Ram Prakashcheck_erratum_ls neoverse_n2, ERRATUM(2138953), CPU_REV(0, 0)
807cfae932SBipin Ravi
81ccb56162SArvind Ram Prakashworkaround_reset_start neoverse_n2, ERRATUM(2138956), ERRATA_N2_2138956
821cafb08dSBipin Ravi	/* Apply instruction patching sequence */
831cafb08dSBipin Ravi	ldr	x0,=0x3
841cafb08dSBipin Ravi	msr	S3_6_c15_c8_0,x0
851cafb08dSBipin Ravi	ldr	x0,=0xF3A08002
861cafb08dSBipin Ravi	msr	S3_6_c15_c8_2,x0
871cafb08dSBipin Ravi	ldr	x0,=0xFFF0F7FE
881cafb08dSBipin Ravi	msr	S3_6_c15_c8_3,x0
891cafb08dSBipin Ravi	ldr	x0,=0x10002001003FF
901cafb08dSBipin Ravi	msr	S3_6_c15_c8_1,x0
911cafb08dSBipin Ravi	ldr	x0,=0x4
921cafb08dSBipin Ravi	msr	S3_6_c15_c8_0,x0
931cafb08dSBipin Ravi	ldr	x0,=0xBF200000
941cafb08dSBipin Ravi	msr	S3_6_c15_c8_2,x0
951cafb08dSBipin Ravi	ldr	x0,=0xFFEF0000
961cafb08dSBipin Ravi	msr	S3_6_c15_c8_3,x0
971cafb08dSBipin Ravi	ldr	x0,=0x10002001003F3
981cafb08dSBipin Ravi	msr	S3_6_c15_c8_1,x0
99ccb56162SArvind Ram Prakashworkaround_reset_end neoverse_n2, ERRATUM(2138956)
1001cafb08dSBipin Ravi
101ccb56162SArvind Ram Prakashcheck_erratum_ls neoverse_n2, ERRATUM(2138956), CPU_REV(0, 0)
1021cafb08dSBipin Ravi
103c948185cSnayanpatel-arm
104ccb56162SArvind Ram Prakashworkaround_reset_start neoverse_n2, ERRATUM(2138958), ERRATA_N2_2138958
105c948185cSnayanpatel-arm	/* Apply instruction patching sequence */
106*b41792caSArvind Ram Prakash	sysreg_bit_set NEOVERSE_N2_CPUACTLR5_EL1, NEOVERSE_N2_CPUACTLR5_EL1_BIT_13
107ccb56162SArvind Ram Prakashworkaround_reset_end neoverse_n2, ERRATUM(2138958)
108c948185cSnayanpatel-arm
109ccb56162SArvind Ram Prakashcheck_erratum_ls neoverse_n2, ERRATUM(2138958), CPU_REV(0, 0)
110c948185cSnayanpatel-arm
111ccb56162SArvind Ram Prakashworkaround_reset_start neoverse_n2, ERRATUM(2189731), ERRATA_N2_2189731
112*b41792caSArvind Ram Prakash	sysreg_bit_set NEOVERSE_N2_CPUACTLR5_EL1, NEOVERSE_N2_CPUACTLR5_EL1_BIT_44
113ccb56162SArvind Ram Prakashworkaround_reset_end neoverse_n2, ERRATUM(2189731)
114a438f434SArvind Ram Prakash
115ccb56162SArvind Ram Prakashcheck_erratum_ls neoverse_n2, ERRATUM(2189731), CPU_REV(0, 0)
116a438f434SArvind Ram Prakash
117ccb56162SArvind Ram Prakashworkaround_reset_start neoverse_n2, ERRATUM(2242400), ERRATA_N2_2242400
118603806d1Snayanpatel-arm	/* Apply instruction patching sequence */
119*b41792caSArvind Ram Prakash	sysreg_bit_set NEOVERSE_N2_CPUACTLR5_EL1, NEOVERSE_N2_CPUACTLR5_EL1_BIT_17
120603806d1Snayanpatel-arm	ldr	x0, =0x2
121603806d1Snayanpatel-arm	msr	S3_6_c15_c8_0, x0
122603806d1Snayanpatel-arm	ldr	x0, =0x10F600E000
123603806d1Snayanpatel-arm	msr	S3_6_c15_c8_2, x0
124603806d1Snayanpatel-arm	ldr	x0, =0x10FF80E000
125603806d1Snayanpatel-arm	msr	S3_6_c15_c8_3, x0
126603806d1Snayanpatel-arm	ldr	x0, =0x80000000003FF
127603806d1Snayanpatel-arm	msr	S3_6_c15_c8_1, x0
128ccb56162SArvind Ram Prakashworkaround_reset_end neoverse_n2, ERRATUM(2242400)
129603806d1Snayanpatel-arm
130ccb56162SArvind Ram Prakashcheck_erratum_ls neoverse_n2, ERRATUM(2242400), CPU_REV(0, 0)
131603806d1Snayanpatel-arm
132ccb56162SArvind Ram Prakashworkaround_reset_start neoverse_n2, ERRATUM(2242415), ERRATA_N2_2242415
133*b41792caSArvind Ram Prakash	sysreg_bit_set NEOVERSE_N2_CPUACTLR_EL1, NEOVERSE_N2_CPUACTLR_EL1_BIT_22
134ccb56162SArvind Ram Prakashworkaround_reset_end neoverse_n2, ERRATUM(2242415)
135a438f434SArvind Ram Prakash
136ccb56162SArvind Ram Prakashcheck_erratum_ls neoverse_n2, ERRATUM(2242415), CPU_REV(0, 0)
137a438f434SArvind Ram Prakash
138ccb56162SArvind Ram Prakashworkaround_reset_start neoverse_n2, ERRATUM(2280757), ERRATA_N2_2280757
1390d2d9992Snayanpatel-arm	/* Apply instruction patching sequence */
140*b41792caSArvind Ram Prakash	sysreg_bit_set NEOVERSE_N2_CPUACTLR_EL1, NEOVERSE_N2_CPUACTLR_EL1_BIT_22
141ccb56162SArvind Ram Prakashworkaround_reset_end neoverse_n2, ERRATUM(2280757)
1420d2d9992Snayanpatel-arm
143ccb56162SArvind Ram Prakashcheck_erratum_ls neoverse_n2, ERRATUM(2280757), CPU_REV(0, 0)
1440d2d9992Snayanpatel-arm
145ccb56162SArvind Ram Prakashworkaround_runtime_start neoverse_n2, ERRATUM(2326639), ERRATA_N2_2326639
14643438ad1SBoyan Karatotev	/* Set bit 36 in ACTLR2_EL1 */
147*b41792caSArvind Ram Prakash	sysreg_bit_set NEOVERSE_N2_CPUACTLR2_EL1, NEOVERSE_N2_CPUACTLR2_EL1_BIT_36
148ccb56162SArvind Ram Prakashworkaround_runtime_end neoverse_n2, ERRATUM(2326639)
14943438ad1SBoyan Karatotev
150ccb56162SArvind Ram Prakashcheck_erratum_ls neoverse_n2, ERRATUM(2326639), CPU_REV(0, 0)
151e6602d4bSAkram Ahmad
152ccb56162SArvind Ram Prakashworkaround_reset_start neoverse_n2, ERRATUM(2376738), ERRATA_N2_2376738
153e6602d4bSAkram Ahmad	/* Set CPUACTLR2_EL1[0] to 1 to force PLDW/PFRM
154e6602d4bSAkram Ahmad	 * ST to behave like PLD/PFRM LD and not cause
155e6602d4bSAkram Ahmad	 * invalidations to other PE caches.
156e6602d4bSAkram Ahmad	 */
157*b41792caSArvind Ram Prakash	sysreg_bit_set NEOVERSE_N2_CPUACTLR2_EL1, NEOVERSE_N2_CPUACTLR2_EL1_BIT_0
158ccb56162SArvind Ram Prakashworkaround_reset_end neoverse_n2, ERRATUM(2376738)
159e6602d4bSAkram Ahmad
160ccb56162SArvind Ram Prakashcheck_erratum_ls neoverse_n2, ERRATUM(2376738), CPU_REV(0, 0)
161e6602d4bSAkram Ahmad
162ccb56162SArvind Ram Prakashworkaround_reset_start neoverse_n2, ERRATUM(2388450), ERRATA_N2_2388450
163884d5156SDaniel Boulby	/*Set bit 40 in ACTLR2_EL1 */
164*b41792caSArvind Ram Prakash	sysreg_bit_set NEOVERSE_N2_CPUACTLR2_EL1, NEOVERSE_N2_CPUACTLR2_EL1_BIT_40
165ccb56162SArvind Ram Prakashworkaround_reset_end neoverse_n2, ERRATUM(2388450)
166884d5156SDaniel Boulby
167ccb56162SArvind Ram Prakashcheck_erratum_ls neoverse_n2, ERRATUM(2388450), CPU_REV(0, 0)
168884d5156SDaniel Boulby
169ccb56162SArvind Ram Prakashworkaround_runtime_start neoverse_n2, ERRATUM(2743089), ERRATA_N2_2743089
1701ee7c823SBipin Ravi	/* dsb before isb of power down sequence */
1711ee7c823SBipin Ravi	dsb	sy
172ccb56162SArvind Ram Prakashworkaround_runtime_end neoverse_n2, ERRATUM(2743089)
1731ee7c823SBipin Ravi
174ccb56162SArvind Ram Prakashcheck_erratum_ls neoverse_n2, ERRATUM(2743089), CPU_REV(0, 2)
1751ee7c823SBipin Ravi
176ccb56162SArvind Ram Prakashworkaround_reset_start neoverse_n2, CVE(2022,23960), WORKAROUND_CVE_2022_23960
177ccb56162SArvind Ram Prakash#if IMAGE_BL31
178ccb56162SArvind Ram Prakash	/*
179ccb56162SArvind Ram Prakash	 * The Neoverse-N2 generic vectors are overridden to apply errata
180ccb56162SArvind Ram Prakash         * mitigation on exception entry from lower ELs.
181ccb56162SArvind Ram Prakash	 */
182*b41792caSArvind Ram Prakash	override_vector_table wa_cve_vbar_neoverse_n2
183ccb56162SArvind Ram Prakash#endif /* IMAGE_BL31 */
184ccb56162SArvind Ram Prakashworkaround_reset_end neoverse_n2, CVE(2022,23960)
185ccb56162SArvind Ram Prakash
186ccb56162SArvind Ram Prakashcheck_erratum_chosen neoverse_n2, CVE(2022, 23960), WORKAROUND_CVE_2022_23960
1871fe4a9d1SBipin Ravi
1884618b2bfSBipin Ravi	/* -------------------------------------------
18925bbbd2dSJavier Almansa Sobrino	 * The CPU Ops reset function for Neoverse N2.
1904618b2bfSBipin Ravi	 * -------------------------------------------
19125bbbd2dSJavier Almansa Sobrino	 */
192ccb56162SArvind Ram Prakashcpu_reset_func_start neoverse_n2
1939380f754Snayanpatel-arm
19425bbbd2dSJavier Almansa Sobrino	/* Check if the PE implements SSBS */
19525bbbd2dSJavier Almansa Sobrino	mrs	x0, id_aa64pfr1_el1
19625bbbd2dSJavier Almansa Sobrino	tst	x0, #(ID_AA64PFR1_EL1_SSBS_MASK << ID_AA64PFR1_EL1_SSBS_SHIFT)
19725bbbd2dSJavier Almansa Sobrino	b.eq	1f
19825bbbd2dSJavier Almansa Sobrino
19925bbbd2dSJavier Almansa Sobrino	/* Disable speculative loads */
20025bbbd2dSJavier Almansa Sobrino	msr	SSBS, xzr
20125bbbd2dSJavier Almansa Sobrino1:
20225bbbd2dSJavier Almansa Sobrino	/* Force all cacheable atomic instructions to be near */
203*b41792caSArvind Ram Prakash	sysreg_bit_set NEOVERSE_N2_CPUACTLR2_EL1, NEOVERSE_N2_CPUACTLR2_EL1_BIT_2
20425bbbd2dSJavier Almansa Sobrino
205d23acc9eSAndre Przywara#if ENABLE_FEAT_AMU
20625bbbd2dSJavier Almansa Sobrino	/* Make sure accesses from EL0/EL1 and EL2 are not trapped to EL3 */
207*b41792caSArvind Ram Prakash	sysreg_bit_set cptr_el3, TAM_BIT
20825bbbd2dSJavier Almansa Sobrino	/* Make sure accesses from EL0/EL1 are not trapped to EL2 */
209*b41792caSArvind Ram Prakash	sysreg_bit_set cptr_el2, TAM_BIT
21025bbbd2dSJavier Almansa Sobrino	/* No need to enable the counters as this would be done at el3 exit */
21125bbbd2dSJavier Almansa Sobrino#endif
21225bbbd2dSJavier Almansa Sobrino
21325bbbd2dSJavier Almansa Sobrino#if NEOVERSE_Nx_EXTERNAL_LLC
21425bbbd2dSJavier Almansa Sobrino	/* Some systems may have External LLC, core needs to be made aware */
215*b41792caSArvind Ram Prakash	sysreg_bit_set NEOVERSE_N2_CPUECTLR_EL1, NEOVERSE_N2_CPUECTLR_EL1_EXTLLC_BIT
21625bbbd2dSJavier Almansa Sobrino#endif
217ccb56162SArvind Ram Prakashcpu_reset_func_end neoverse_n2
21825bbbd2dSJavier Almansa Sobrino
21925bbbd2dSJavier Almansa Sobrinofunc neoverse_n2_core_pwr_dwn
22043438ad1SBoyan Karatotev
221*b41792caSArvind Ram Prakash	apply_erratum neoverse_n2, ERRATUM(2326639), ERRATA_N2_2326639
2224618b2bfSBipin Ravi	/* ---------------------------------------------------
22325bbbd2dSJavier Almansa Sobrino	 * Enable CPU power down bit in power control register
22425bbbd2dSJavier Almansa Sobrino	 * No need to do cache maintenance here.
2254618b2bfSBipin Ravi	 * ---------------------------------------------------
22625bbbd2dSJavier Almansa Sobrino	 */
227*b41792caSArvind Ram Prakash	sysreg_bit_set NEOVERSE_N2_CPUPWRCTLR_EL1, NEOVERSE_N2_CORE_PWRDN_EN_BIT
228*b41792caSArvind Ram Prakash
229*b41792caSArvind Ram Prakash	apply_erratum neoverse_n2, ERRATUM(2743089), ERRATA_N2_2743089
230*b41792caSArvind Ram Prakash
23125bbbd2dSJavier Almansa Sobrino	isb
23225bbbd2dSJavier Almansa Sobrino	ret
23325bbbd2dSJavier Almansa Sobrinoendfunc neoverse_n2_core_pwr_dwn
23425bbbd2dSJavier Almansa Sobrino
235ccb56162SArvind Ram Prakasherrata_report_shim neoverse_n2
23625bbbd2dSJavier Almansa Sobrino
23725bbbd2dSJavier Almansa Sobrino	/* ---------------------------------------------
23825bbbd2dSJavier Almansa Sobrino	 * This function provides Neoverse N2 specific
23925bbbd2dSJavier Almansa Sobrino	 * register information for crash reporting.
24025bbbd2dSJavier Almansa Sobrino	 * It needs to return with x6 pointing to
24125bbbd2dSJavier Almansa Sobrino	 * a list of register names in ASCII and
24225bbbd2dSJavier Almansa Sobrino	 * x8 - x15 having values of registers to be
24325bbbd2dSJavier Almansa Sobrino	 * reported.
24425bbbd2dSJavier Almansa Sobrino	 * ---------------------------------------------
24525bbbd2dSJavier Almansa Sobrino	 */
24625bbbd2dSJavier Almansa Sobrino.section .rodata.neoverse_n2_regs, "aS"
24725bbbd2dSJavier Almansa Sobrinoneoverse_n2_regs:  /* The ASCII list of register names to be reported */
24825bbbd2dSJavier Almansa Sobrino	.asciz	"cpupwrctlr_el1", ""
24925bbbd2dSJavier Almansa Sobrino
25025bbbd2dSJavier Almansa Sobrinofunc neoverse_n2_cpu_reg_dump
25125bbbd2dSJavier Almansa Sobrino	adr	x6, neoverse_n2_regs
25225bbbd2dSJavier Almansa Sobrino	mrs	x8, NEOVERSE_N2_CPUPWRCTLR_EL1
25325bbbd2dSJavier Almansa Sobrino	ret
25425bbbd2dSJavier Almansa Sobrinoendfunc neoverse_n2_cpu_reg_dump
25525bbbd2dSJavier Almansa Sobrino
25625bbbd2dSJavier Almansa Sobrinodeclare_cpu_ops neoverse_n2, NEOVERSE_N2_MIDR, \
25725bbbd2dSJavier Almansa Sobrino	neoverse_n2_reset_func, \
25825bbbd2dSJavier Almansa Sobrino	neoverse_n2_core_pwr_dwn
259