125bbbd2dSJavier Almansa Sobrino/* 2*adea6e52SGovindraj Raja * Copyright (c) 2020-2025, Arm Limited. All rights reserved. 325bbbd2dSJavier Almansa Sobrino * 425bbbd2dSJavier Almansa Sobrino * SPDX-License-Identifier: BSD-3-Clause 525bbbd2dSJavier Almansa Sobrino */ 625bbbd2dSJavier Almansa Sobrino 725bbbd2dSJavier Almansa Sobrino#include <arch.h> 825bbbd2dSJavier Almansa Sobrino#include <asm_macros.S> 925bbbd2dSJavier Almansa Sobrino#include <cpu_macros.S> 1025bbbd2dSJavier Almansa Sobrino#include <neoverse_n2.h> 111fe4a9d1SBipin Ravi#include "wa_cve_2022_23960_bhb_vector.S" 1225bbbd2dSJavier Almansa Sobrino 1325bbbd2dSJavier Almansa Sobrino/* Hardware handled coherency */ 1425bbbd2dSJavier Almansa Sobrino#if HW_ASSISTED_COHERENCY == 0 1525bbbd2dSJavier Almansa Sobrino#error "Neoverse N2 must be compiled with HW_ASSISTED_COHERENCY enabled" 1625bbbd2dSJavier Almansa Sobrino#endif 1725bbbd2dSJavier Almansa Sobrino 1825bbbd2dSJavier Almansa Sobrino/* 64-bit only core */ 1925bbbd2dSJavier Almansa Sobrino#if CTX_INCLUDE_AARCH32_REGS == 1 2025bbbd2dSJavier Almansa Sobrino#error "Neoverse-N2 supports only AArch64. Compile with CTX_INCLUDE_AARCH32_REGS=0" 2125bbbd2dSJavier Almansa Sobrino#endif 2225bbbd2dSJavier Almansa Sobrino 23*adea6e52SGovindraj Raja.global check_erratum_neoverse_n2_3701773 24*adea6e52SGovindraj Raja 25*adea6e52SGovindraj Rajaadd_erratum_entry neoverse_n2, ERRATUM(3701773), ERRATA_N2_3701773, NO_APPLY_AT_RESET 26*adea6e52SGovindraj Raja 27*adea6e52SGovindraj Rajacheck_erratum_ls neoverse_n2, ERRATUM(3701773), CPU_REV(0, 3) 28*adea6e52SGovindraj Raja 291fe4a9d1SBipin Ravi#if WORKAROUND_CVE_2022_23960 301fe4a9d1SBipin Ravi wa_cve_2022_23960_bhb_vector_table NEOVERSE_N2_BHB_LOOP_COUNT, neoverse_n2 311fe4a9d1SBipin Ravi#endif /* WORKAROUND_CVE_2022_23960 */ 321fe4a9d1SBipin Ravi 33ccb56162SArvind Ram Prakash/* 34ccb56162SArvind Ram Prakash * ERRATA_DSU_2313941: 35ccb56162SArvind Ram Prakash * The errata is defined in dsu_helpers.S and applies to Neoverse N2. 36ccb56162SArvind Ram Prakash * Henceforth creating symbolic names to the already existing errata 37ccb56162SArvind Ram Prakash * workaround functions to get them registered under the Errata Framework. 389380f754Snayanpatel-arm */ 39ccb56162SArvind Ram Prakash.equ check_erratum_neoverse_n2_2313941, check_errata_dsu_2313941 40ccb56162SArvind Ram Prakash.equ erratum_neoverse_n2_2313941_wa, errata_dsu_2313941_wa 41ccb56162SArvind Ram Prakashadd_erratum_entry neoverse_n2, ERRATUM(2313941), ERRATA_DSU_2313941, APPLY_AT_RESET 429380f754Snayanpatel-arm 4326e0ff9dSSona Mathew/* Disable hardware page aggregation. Enables mitigation for `CVE-2024-5660` */ 4426e0ff9dSSona Mathewworkaround_reset_start neoverse_n2, CVE(2024, 5660), WORKAROUND_CVE_2024_5660 4526e0ff9dSSona Mathew sysreg_bit_set NEOVERSE_N2_CPUECTLR_EL1, BIT(46) 4626e0ff9dSSona Mathewworkaround_reset_end neoverse_n2, CVE(2024, 5660) 4726e0ff9dSSona Mathew 4826e0ff9dSSona Mathewcheck_erratum_ls neoverse_n2, CVE(2024, 5660), CPU_REV(0, 3) 4926e0ff9dSSona Mathew 50ccb56162SArvind Ram Prakashworkaround_reset_start neoverse_n2, ERRATUM(2002655), ERRATA_N2_2002655 519380f754Snayanpatel-arm /* Apply instruction patching sequence */ 529380f754Snayanpatel-arm ldr x0,=0x6 539380f754Snayanpatel-arm msr S3_6_c15_c8_0,x0 549380f754Snayanpatel-arm ldr x0,=0xF3A08002 559380f754Snayanpatel-arm msr S3_6_c15_c8_2,x0 569380f754Snayanpatel-arm ldr x0,=0xFFF0F7FE 579380f754Snayanpatel-arm msr S3_6_c15_c8_3,x0 589380f754Snayanpatel-arm ldr x0,=0x40000001003ff 599380f754Snayanpatel-arm msr S3_6_c15_c8_1,x0 609380f754Snayanpatel-arm ldr x0,=0x7 619380f754Snayanpatel-arm msr S3_6_c15_c8_0,x0 629380f754Snayanpatel-arm ldr x0,=0xBF200000 639380f754Snayanpatel-arm msr S3_6_c15_c8_2,x0 649380f754Snayanpatel-arm ldr x0,=0xFFEF0000 659380f754Snayanpatel-arm msr S3_6_c15_c8_3,x0 669380f754Snayanpatel-arm ldr x0,=0x40000001003f3 679380f754Snayanpatel-arm msr S3_6_c15_c8_1,x0 68ccb56162SArvind Ram Prakashworkaround_reset_end neoverse_n2, ERRATUM(2002655) 699380f754Snayanpatel-arm 70ccb56162SArvind Ram Prakashcheck_erratum_ls neoverse_n2, ERRATUM(2002655), CPU_REV(0, 0) 719380f754Snayanpatel-arm 72ccb56162SArvind Ram Prakashworkaround_reset_start neoverse_n2, ERRATUM(2025414), ERRATA_N2_2025414 73b41792caSArvind Ram Prakash sysreg_bit_set NEOVERSE_N2_CPUECTLR_EL1, NEOVERSE_N2_CPUECTLR_EL1_PFSTIDIS_BIT 74ccb56162SArvind Ram Prakashworkaround_reset_end neoverse_n2, ERRATUM(2025414) 754618b2bfSBipin Ravi 76ccb56162SArvind Ram Prakashcheck_erratum_ls neoverse_n2, ERRATUM(2025414), CPU_REV(0, 0) 774618b2bfSBipin Ravi 78ccb56162SArvind Ram Prakashworkaround_reset_start neoverse_n2, ERRATUM(2067956), ERRATA_N2_2067956 79b41792caSArvind Ram Prakash sysreg_bit_set NEOVERSE_N2_CPUACTLR_EL1, NEOVERSE_N2_CPUACTLR_EL1_BIT_46 80ccb56162SArvind Ram Prakashworkaround_reset_end neoverse_n2, ERRATUM(2067956) 817cfae932SBipin Ravi 82ccb56162SArvind Ram Prakashcheck_erratum_ls neoverse_n2, ERRATUM(2067956), CPU_REV(0, 0) 83a438f434SArvind Ram Prakash 8474bfe31fSBipin Raviworkaround_runtime_start neoverse_n2, ERRATUM(2009478), ERRATA_N2_2009478 8574bfe31fSBipin Ravi /* Stash ERRSELR_EL1 in x2 */ 8674bfe31fSBipin Ravi mrs x2, ERRSELR_EL1 8774bfe31fSBipin Ravi 8874bfe31fSBipin Ravi /* Select error record 0 and clear ED bit */ 8974bfe31fSBipin Ravi msr ERRSELR_EL1, xzr 9074bfe31fSBipin Ravi mrs x1, ERXCTLR_EL1 9174bfe31fSBipin Ravi bfi x1, xzr, #ERXCTLR_ED_SHIFT, #1 9274bfe31fSBipin Ravi msr ERXCTLR_EL1, x1 9374bfe31fSBipin Ravi 9474bfe31fSBipin Ravi /* Restore ERRSELR_EL1 from x2 */ 9574bfe31fSBipin Ravi msr ERRSELR_EL1, x2 9674bfe31fSBipin Raviworkaround_runtime_end neoverse_n2, ERRATUM(2009478), NO_ISB 9774bfe31fSBipin Ravi 9874bfe31fSBipin Ravicheck_erratum_ls neoverse_n2, ERRATUM(2009478), CPU_REV(0, 0) 9974bfe31fSBipin Ravi 100ccb56162SArvind Ram Prakashworkaround_reset_start neoverse_n2, ERRATUM(2138953), ERRATA_N2_2138953 101a438f434SArvind Ram Prakash /* Apply instruction patching sequence */ 102a438f434SArvind Ram Prakash mrs x1, NEOVERSE_N2_CPUECTLR2_EL1 103a438f434SArvind Ram Prakash mov x0, #NEOVERSE_N2_CPUECTLR2_EL1_PF_MODE_CNSRV 104a438f434SArvind Ram Prakash bfi x1, x0, #CPUECTLR2_EL1_PF_MODE_LSB, #CPUECTLR2_EL1_PF_MODE_WIDTH 105a438f434SArvind Ram Prakash msr NEOVERSE_N2_CPUECTLR2_EL1, x1 106ccb56162SArvind Ram Prakashworkaround_reset_end neoverse_n2, ERRATUM(2138953) 107a438f434SArvind Ram Prakash 108d6d34b39SArvind Ram Prakashcheck_erratum_ls neoverse_n2, ERRATUM(2138953), CPU_REV(0, 3) 1097cfae932SBipin Ravi 110ccb56162SArvind Ram Prakashworkaround_reset_start neoverse_n2, ERRATUM(2138956), ERRATA_N2_2138956 1111cafb08dSBipin Ravi /* Apply instruction patching sequence */ 1121cafb08dSBipin Ravi ldr x0,=0x3 1131cafb08dSBipin Ravi msr S3_6_c15_c8_0,x0 1141cafb08dSBipin Ravi ldr x0,=0xF3A08002 1151cafb08dSBipin Ravi msr S3_6_c15_c8_2,x0 1161cafb08dSBipin Ravi ldr x0,=0xFFF0F7FE 1171cafb08dSBipin Ravi msr S3_6_c15_c8_3,x0 1181cafb08dSBipin Ravi ldr x0,=0x10002001003FF 1191cafb08dSBipin Ravi msr S3_6_c15_c8_1,x0 1201cafb08dSBipin Ravi ldr x0,=0x4 1211cafb08dSBipin Ravi msr S3_6_c15_c8_0,x0 1221cafb08dSBipin Ravi ldr x0,=0xBF200000 1231cafb08dSBipin Ravi msr S3_6_c15_c8_2,x0 1241cafb08dSBipin Ravi ldr x0,=0xFFEF0000 1251cafb08dSBipin Ravi msr S3_6_c15_c8_3,x0 1261cafb08dSBipin Ravi ldr x0,=0x10002001003F3 1271cafb08dSBipin Ravi msr S3_6_c15_c8_1,x0 128ccb56162SArvind Ram Prakashworkaround_reset_end neoverse_n2, ERRATUM(2138956) 1291cafb08dSBipin Ravi 130ccb56162SArvind Ram Prakashcheck_erratum_ls neoverse_n2, ERRATUM(2138956), CPU_REV(0, 0) 1311cafb08dSBipin Ravi 132c948185cSnayanpatel-arm 133ccb56162SArvind Ram Prakashworkaround_reset_start neoverse_n2, ERRATUM(2138958), ERRATA_N2_2138958 134c948185cSnayanpatel-arm /* Apply instruction patching sequence */ 135b41792caSArvind Ram Prakash sysreg_bit_set NEOVERSE_N2_CPUACTLR5_EL1, NEOVERSE_N2_CPUACTLR5_EL1_BIT_13 136ccb56162SArvind Ram Prakashworkaround_reset_end neoverse_n2, ERRATUM(2138958) 137c948185cSnayanpatel-arm 138ccb56162SArvind Ram Prakashcheck_erratum_ls neoverse_n2, ERRATUM(2138958), CPU_REV(0, 0) 139c948185cSnayanpatel-arm 140ccb56162SArvind Ram Prakashworkaround_reset_start neoverse_n2, ERRATUM(2189731), ERRATA_N2_2189731 141b41792caSArvind Ram Prakash sysreg_bit_set NEOVERSE_N2_CPUACTLR5_EL1, NEOVERSE_N2_CPUACTLR5_EL1_BIT_44 142ccb56162SArvind Ram Prakashworkaround_reset_end neoverse_n2, ERRATUM(2189731) 143a438f434SArvind Ram Prakash 144ccb56162SArvind Ram Prakashcheck_erratum_ls neoverse_n2, ERRATUM(2189731), CPU_REV(0, 0) 145a438f434SArvind Ram Prakash 146ccb56162SArvind Ram Prakashworkaround_reset_start neoverse_n2, ERRATUM(2242400), ERRATA_N2_2242400 147603806d1Snayanpatel-arm /* Apply instruction patching sequence */ 148b41792caSArvind Ram Prakash sysreg_bit_set NEOVERSE_N2_CPUACTLR5_EL1, NEOVERSE_N2_CPUACTLR5_EL1_BIT_17 149603806d1Snayanpatel-arm ldr x0, =0x2 150603806d1Snayanpatel-arm msr S3_6_c15_c8_0, x0 151603806d1Snayanpatel-arm ldr x0, =0x10F600E000 152603806d1Snayanpatel-arm msr S3_6_c15_c8_2, x0 153603806d1Snayanpatel-arm ldr x0, =0x10FF80E000 154603806d1Snayanpatel-arm msr S3_6_c15_c8_3, x0 155603806d1Snayanpatel-arm ldr x0, =0x80000000003FF 156603806d1Snayanpatel-arm msr S3_6_c15_c8_1, x0 157ccb56162SArvind Ram Prakashworkaround_reset_end neoverse_n2, ERRATUM(2242400) 158603806d1Snayanpatel-arm 159ccb56162SArvind Ram Prakashcheck_erratum_ls neoverse_n2, ERRATUM(2242400), CPU_REV(0, 0) 160603806d1Snayanpatel-arm 161ccb56162SArvind Ram Prakashworkaround_reset_start neoverse_n2, ERRATUM(2242415), ERRATA_N2_2242415 162b41792caSArvind Ram Prakash sysreg_bit_set NEOVERSE_N2_CPUACTLR_EL1, NEOVERSE_N2_CPUACTLR_EL1_BIT_22 163ccb56162SArvind Ram Prakashworkaround_reset_end neoverse_n2, ERRATUM(2242415) 164a438f434SArvind Ram Prakash 165ccb56162SArvind Ram Prakashcheck_erratum_ls neoverse_n2, ERRATUM(2242415), CPU_REV(0, 0) 166a438f434SArvind Ram Prakash 167ccb56162SArvind Ram Prakashworkaround_reset_start neoverse_n2, ERRATUM(2280757), ERRATA_N2_2280757 1680d2d9992Snayanpatel-arm /* Apply instruction patching sequence */ 169b41792caSArvind Ram Prakash sysreg_bit_set NEOVERSE_N2_CPUACTLR_EL1, NEOVERSE_N2_CPUACTLR_EL1_BIT_22 170ccb56162SArvind Ram Prakashworkaround_reset_end neoverse_n2, ERRATUM(2280757) 1710d2d9992Snayanpatel-arm 172ccb56162SArvind Ram Prakashcheck_erratum_ls neoverse_n2, ERRATUM(2280757), CPU_REV(0, 0) 1730d2d9992Snayanpatel-arm 174ccb56162SArvind Ram Prakashworkaround_runtime_start neoverse_n2, ERRATUM(2326639), ERRATA_N2_2326639 17543438ad1SBoyan Karatotev /* Set bit 36 in ACTLR2_EL1 */ 176b41792caSArvind Ram Prakash sysreg_bit_set NEOVERSE_N2_CPUACTLR2_EL1, NEOVERSE_N2_CPUACTLR2_EL1_BIT_36 177ccb56162SArvind Ram Prakashworkaround_runtime_end neoverse_n2, ERRATUM(2326639) 17843438ad1SBoyan Karatotev 179ccb56162SArvind Ram Prakashcheck_erratum_ls neoverse_n2, ERRATUM(2326639), CPU_REV(0, 0) 180e6602d4bSAkram Ahmad 18168085ad4SBipin Raviworkaround_runtime_start neoverse_n2, ERRATUM(2340933), ERRATA_N2_2340933 18268085ad4SBipin Ravi /* Set bit 61 in CPUACTLR5_EL1 */ 18368085ad4SBipin Ravi sysreg_bit_set NEOVERSE_N2_CPUACTLR5_EL1, BIT(61) 18468085ad4SBipin Raviworkaround_runtime_end neoverse_n2, ERRATUM(2340933) 18568085ad4SBipin Ravi 18668085ad4SBipin Ravicheck_erratum_ls neoverse_n2, ERRATUM(2340933), CPU_REV(0, 0) 18768085ad4SBipin Ravi 1886cb8be17SBipin Raviworkaround_runtime_start neoverse_n2, ERRATUM(2346952), ERRATA_N2_2346952 1896cb8be17SBipin Ravi /* Set TXREQ to STATIC and full L2 TQ size */ 1906cb8be17SBipin Ravi mrs x1, NEOVERSE_N2_CPUECTLR2_EL1 1916cb8be17SBipin Ravi mov x0, #CPUECTLR2_EL1_TXREQ_STATIC_FULL 1926cb8be17SBipin Ravi bfi x1, x0, #CPUECTLR2_EL1_TXREQ_LSB, #CPUECTLR2_EL1_TXREQ_WIDTH 1936cb8be17SBipin Ravi msr NEOVERSE_N2_CPUECTLR2_EL1, x1 1946cb8be17SBipin Raviworkaround_runtime_end neoverse_n2, ERRATUM(2346952) 1956cb8be17SBipin Ravi 1966cb8be17SBipin Ravicheck_erratum_ls neoverse_n2, ERRATUM(2346952), CPU_REV(0, 2) 1976cb8be17SBipin Ravi 198ccb56162SArvind Ram Prakashworkaround_reset_start neoverse_n2, ERRATUM(2376738), ERRATA_N2_2376738 199e6602d4bSAkram Ahmad /* Set CPUACTLR2_EL1[0] to 1 to force PLDW/PFRM 200e6602d4bSAkram Ahmad * ST to behave like PLD/PFRM LD and not cause 201e6602d4bSAkram Ahmad * invalidations to other PE caches. 202e6602d4bSAkram Ahmad */ 203b41792caSArvind Ram Prakash sysreg_bit_set NEOVERSE_N2_CPUACTLR2_EL1, NEOVERSE_N2_CPUACTLR2_EL1_BIT_0 204ccb56162SArvind Ram Prakashworkaround_reset_end neoverse_n2, ERRATUM(2376738) 205e6602d4bSAkram Ahmad 206d6d34b39SArvind Ram Prakashcheck_erratum_ls neoverse_n2, ERRATUM(2376738), CPU_REV(0, 3) 207e6602d4bSAkram Ahmad 208ccb56162SArvind Ram Prakashworkaround_reset_start neoverse_n2, ERRATUM(2388450), ERRATA_N2_2388450 209884d5156SDaniel Boulby /*Set bit 40 in ACTLR2_EL1 */ 210b41792caSArvind Ram Prakash sysreg_bit_set NEOVERSE_N2_CPUACTLR2_EL1, NEOVERSE_N2_CPUACTLR2_EL1_BIT_40 211ccb56162SArvind Ram Prakashworkaround_reset_end neoverse_n2, ERRATUM(2388450) 212884d5156SDaniel Boulby 213ccb56162SArvind Ram Prakashcheck_erratum_ls neoverse_n2, ERRATUM(2388450), CPU_REV(0, 0) 214884d5156SDaniel Boulby 215eb44035cSArvind Ram Prakashworkaround_reset_start neoverse_n2, ERRATUM(2743014), ERRATA_N2_2743014 216eb44035cSArvind Ram Prakash /* Set CPUACTLR5_EL1[56:55] to 2'b01 */ 217eb44035cSArvind Ram Prakash sysreg_bit_set NEOVERSE_N2_CPUACTLR5_EL1, NEOVERSE_N2_CPUACTLR5_EL1_BIT_55 218eb44035cSArvind Ram Prakash sysreg_bit_clear NEOVERSE_N2_CPUACTLR5_EL1, NEOVERSE_N2_CPUACTLR5_EL1_BIT_56 219eb44035cSArvind Ram Prakashworkaround_reset_end neoverse_n2, ERRATUM(2743014) 220eb44035cSArvind Ram Prakash 221eb44035cSArvind Ram Prakashcheck_erratum_ls neoverse_n2, ERRATUM(2743014), CPU_REV(0, 2) 222eb44035cSArvind Ram Prakash 223ccb56162SArvind Ram Prakashworkaround_runtime_start neoverse_n2, ERRATUM(2743089), ERRATA_N2_2743089 2241ee7c823SBipin Ravi /* dsb before isb of power down sequence */ 2251ee7c823SBipin Ravi dsb sy 226ccb56162SArvind Ram Prakashworkaround_runtime_end neoverse_n2, ERRATUM(2743089) 2271ee7c823SBipin Ravi 228ccb56162SArvind Ram Prakashcheck_erratum_ls neoverse_n2, ERRATUM(2743089), CPU_REV(0, 2) 2291ee7c823SBipin Ravi 23012d28067SArvind Ram Prakashworkaround_reset_start neoverse_n2, ERRATUM(2779511), ERRATA_N2_2779511 23112d28067SArvind Ram Prakash /* Set bit 47 in ACTLR3_EL1 */ 23212d28067SArvind Ram Prakash sysreg_bit_set NEOVERSE_N2_CPUACTLR3_EL1, NEOVERSE_N2_CPUACTLR3_EL1_BIT_47 23312d28067SArvind Ram Prakashworkaround_reset_end neoverse_n2, ERRATUM(2779511) 23412d28067SArvind Ram Prakash 23512d28067SArvind Ram Prakashcheck_erratum_ls neoverse_n2, ERRATUM(2779511), CPU_REV(0, 2) 23612d28067SArvind Ram Prakash 237ccb56162SArvind Ram Prakashworkaround_reset_start neoverse_n2, CVE(2022,23960), WORKAROUND_CVE_2022_23960 238ccb56162SArvind Ram Prakash#if IMAGE_BL31 239ccb56162SArvind Ram Prakash /* 240ccb56162SArvind Ram Prakash * The Neoverse-N2 generic vectors are overridden to apply errata 241ccb56162SArvind Ram Prakash * mitigation on exception entry from lower ELs. 242ccb56162SArvind Ram Prakash */ 243b41792caSArvind Ram Prakash override_vector_table wa_cve_vbar_neoverse_n2 244ccb56162SArvind Ram Prakash#endif /* IMAGE_BL31 */ 245ccb56162SArvind Ram Prakashworkaround_reset_end neoverse_n2, CVE(2022,23960) 246ccb56162SArvind Ram Prakash 247ccb56162SArvind Ram Prakashcheck_erratum_chosen neoverse_n2, CVE(2022, 23960), WORKAROUND_CVE_2022_23960 2481fe4a9d1SBipin Ravi 2494618b2bfSBipin Ravi /* ------------------------------------------- 25025bbbd2dSJavier Almansa Sobrino * The CPU Ops reset function for Neoverse N2. 2514618b2bfSBipin Ravi * ------------------------------------------- 25225bbbd2dSJavier Almansa Sobrino */ 253ccb56162SArvind Ram Prakashcpu_reset_func_start neoverse_n2 2549380f754Snayanpatel-arm 25525bbbd2dSJavier Almansa Sobrino /* Check if the PE implements SSBS */ 25625bbbd2dSJavier Almansa Sobrino mrs x0, id_aa64pfr1_el1 25725bbbd2dSJavier Almansa Sobrino tst x0, #(ID_AA64PFR1_EL1_SSBS_MASK << ID_AA64PFR1_EL1_SSBS_SHIFT) 25825bbbd2dSJavier Almansa Sobrino b.eq 1f 25925bbbd2dSJavier Almansa Sobrino 26025bbbd2dSJavier Almansa Sobrino /* Disable speculative loads */ 26125bbbd2dSJavier Almansa Sobrino msr SSBS, xzr 26225bbbd2dSJavier Almansa Sobrino1: 26325bbbd2dSJavier Almansa Sobrino /* Force all cacheable atomic instructions to be near */ 264b41792caSArvind Ram Prakash sysreg_bit_set NEOVERSE_N2_CPUACTLR2_EL1, NEOVERSE_N2_CPUACTLR2_EL1_BIT_2 26525bbbd2dSJavier Almansa Sobrino 266d23acc9eSAndre Przywara#if ENABLE_FEAT_AMU 26725bbbd2dSJavier Almansa Sobrino /* Make sure accesses from EL0/EL1 and EL2 are not trapped to EL3 */ 26854b86d47SThomas Abraham sysreg_bit_clear cptr_el3, TAM_BIT 26925bbbd2dSJavier Almansa Sobrino /* Make sure accesses from EL0/EL1 are not trapped to EL2 */ 27054b86d47SThomas Abraham sysreg_bit_clear cptr_el2, TAM_BIT 27125bbbd2dSJavier Almansa Sobrino /* No need to enable the counters as this would be done at el3 exit */ 27225bbbd2dSJavier Almansa Sobrino#endif 27325bbbd2dSJavier Almansa Sobrino 27425bbbd2dSJavier Almansa Sobrino#if NEOVERSE_Nx_EXTERNAL_LLC 27525bbbd2dSJavier Almansa Sobrino /* Some systems may have External LLC, core needs to be made aware */ 276b41792caSArvind Ram Prakash sysreg_bit_set NEOVERSE_N2_CPUECTLR_EL1, NEOVERSE_N2_CPUECTLR_EL1_EXTLLC_BIT 27725bbbd2dSJavier Almansa Sobrino#endif 278ccb56162SArvind Ram Prakashcpu_reset_func_end neoverse_n2 27925bbbd2dSJavier Almansa Sobrino 28025bbbd2dSJavier Almansa Sobrinofunc neoverse_n2_core_pwr_dwn 281db9ee834SBoyan Karatotev apply_erratum neoverse_n2, ERRATUM(2009478), ERRATA_N2_2009478, NO_GET_CPU_REV 28274bfe31fSBipin Ravi apply_erratum neoverse_n2, ERRATUM(2326639), ERRATA_N2_2326639, NO_GET_CPU_REV 28374bfe31fSBipin Ravi 2844618b2bfSBipin Ravi /* --------------------------------------------------- 28525bbbd2dSJavier Almansa Sobrino * Enable CPU power down bit in power control register 28625bbbd2dSJavier Almansa Sobrino * No need to do cache maintenance here. 2874618b2bfSBipin Ravi * --------------------------------------------------- 28825bbbd2dSJavier Almansa Sobrino */ 289b41792caSArvind Ram Prakash sysreg_bit_set NEOVERSE_N2_CPUPWRCTLR_EL1, NEOVERSE_N2_CORE_PWRDN_EN_BIT 290b41792caSArvind Ram Prakash 291db9ee834SBoyan Karatotev apply_erratum neoverse_n2, ERRATUM(2743089), ERRATA_N2_2743089, NO_GET_CPU_REV 292b41792caSArvind Ram Prakash 29325bbbd2dSJavier Almansa Sobrino isb 29425bbbd2dSJavier Almansa Sobrino ret 29525bbbd2dSJavier Almansa Sobrinoendfunc neoverse_n2_core_pwr_dwn 29625bbbd2dSJavier Almansa Sobrino 29725bbbd2dSJavier Almansa Sobrino /* --------------------------------------------- 29825bbbd2dSJavier Almansa Sobrino * This function provides Neoverse N2 specific 29925bbbd2dSJavier Almansa Sobrino * register information for crash reporting. 30025bbbd2dSJavier Almansa Sobrino * It needs to return with x6 pointing to 30125bbbd2dSJavier Almansa Sobrino * a list of register names in ASCII and 30225bbbd2dSJavier Almansa Sobrino * x8 - x15 having values of registers to be 30325bbbd2dSJavier Almansa Sobrino * reported. 30425bbbd2dSJavier Almansa Sobrino * --------------------------------------------- 30525bbbd2dSJavier Almansa Sobrino */ 30625bbbd2dSJavier Almansa Sobrino.section .rodata.neoverse_n2_regs, "aS" 30725bbbd2dSJavier Almansa Sobrinoneoverse_n2_regs: /* The ASCII list of register names to be reported */ 30825bbbd2dSJavier Almansa Sobrino .asciz "cpupwrctlr_el1", "" 30925bbbd2dSJavier Almansa Sobrino 31025bbbd2dSJavier Almansa Sobrinofunc neoverse_n2_cpu_reg_dump 31125bbbd2dSJavier Almansa Sobrino adr x6, neoverse_n2_regs 31225bbbd2dSJavier Almansa Sobrino mrs x8, NEOVERSE_N2_CPUPWRCTLR_EL1 31325bbbd2dSJavier Almansa Sobrino ret 31425bbbd2dSJavier Almansa Sobrinoendfunc neoverse_n2_cpu_reg_dump 31525bbbd2dSJavier Almansa Sobrino 31625bbbd2dSJavier Almansa Sobrinodeclare_cpu_ops neoverse_n2, NEOVERSE_N2_MIDR, \ 31725bbbd2dSJavier Almansa Sobrino neoverse_n2_reset_func, \ 31825bbbd2dSJavier Almansa Sobrino neoverse_n2_core_pwr_dwn 319