xref: /rk3399_ARM-atf/lib/cpus/aarch64/neoverse_n2.S (revision 7e3273e8e4dca44e7cb88a827b94e662fa8f83e9)
125bbbd2dSJavier Almansa Sobrino/*
21fe4a9d1SBipin Ravi * Copyright (c) 2020-2022, Arm Limited. All rights reserved.
325bbbd2dSJavier Almansa Sobrino *
425bbbd2dSJavier Almansa Sobrino * SPDX-License-Identifier: BSD-3-Clause
525bbbd2dSJavier Almansa Sobrino */
625bbbd2dSJavier Almansa Sobrino
725bbbd2dSJavier Almansa Sobrino#include <arch.h>
825bbbd2dSJavier Almansa Sobrino#include <asm_macros.S>
925bbbd2dSJavier Almansa Sobrino#include <cpu_macros.S>
1025bbbd2dSJavier Almansa Sobrino#include <neoverse_n2.h>
111fe4a9d1SBipin Ravi#include "wa_cve_2022_23960_bhb_vector.S"
1225bbbd2dSJavier Almansa Sobrino
1325bbbd2dSJavier Almansa Sobrino/* Hardware handled coherency */
1425bbbd2dSJavier Almansa Sobrino#if HW_ASSISTED_COHERENCY == 0
1525bbbd2dSJavier Almansa Sobrino#error "Neoverse N2 must be compiled with HW_ASSISTED_COHERENCY enabled"
1625bbbd2dSJavier Almansa Sobrino#endif
1725bbbd2dSJavier Almansa Sobrino
1825bbbd2dSJavier Almansa Sobrino/* 64-bit only core */
1925bbbd2dSJavier Almansa Sobrino#if CTX_INCLUDE_AARCH32_REGS == 1
2025bbbd2dSJavier Almansa Sobrino#error "Neoverse-N2 supports only AArch64. Compile with CTX_INCLUDE_AARCH32_REGS=0"
2125bbbd2dSJavier Almansa Sobrino#endif
2225bbbd2dSJavier Almansa Sobrino
231fe4a9d1SBipin Ravi#if WORKAROUND_CVE_2022_23960
241fe4a9d1SBipin Ravi	wa_cve_2022_23960_bhb_vector_table NEOVERSE_N2_BHB_LOOP_COUNT, neoverse_n2
251fe4a9d1SBipin Ravi#endif /* WORKAROUND_CVE_2022_23960 */
261fe4a9d1SBipin Ravi
279380f754Snayanpatel-arm/* --------------------------------------------------
289380f754Snayanpatel-arm * Errata Workaround for Neoverse N2 Erratum 2002655.
299380f754Snayanpatel-arm * This applies to revision r0p0 of Neoverse N2. it is still open.
309380f754Snayanpatel-arm * Inputs:
319380f754Snayanpatel-arm * x0: variant[4:7] and revision[0:3] of current cpu.
329380f754Snayanpatel-arm * Shall clobber: x0-x17
339380f754Snayanpatel-arm * --------------------------------------------------
349380f754Snayanpatel-arm */
359380f754Snayanpatel-armfunc errata_n2_2002655_wa
369380f754Snayanpatel-arm	/* Check revision. */
379380f754Snayanpatel-arm	mov	x17, x30
389380f754Snayanpatel-arm	bl	check_errata_2002655
399380f754Snayanpatel-arm	cbz	x0, 1f
409380f754Snayanpatel-arm
419380f754Snayanpatel-arm	/* Apply instruction patching sequence */
429380f754Snayanpatel-arm	ldr x0,=0x6
439380f754Snayanpatel-arm	msr S3_6_c15_c8_0,x0
449380f754Snayanpatel-arm	ldr x0,=0xF3A08002
459380f754Snayanpatel-arm	msr S3_6_c15_c8_2,x0
469380f754Snayanpatel-arm	ldr x0,=0xFFF0F7FE
479380f754Snayanpatel-arm	msr S3_6_c15_c8_3,x0
489380f754Snayanpatel-arm	ldr x0,=0x40000001003ff
499380f754Snayanpatel-arm	msr S3_6_c15_c8_1,x0
509380f754Snayanpatel-arm	ldr x0,=0x7
519380f754Snayanpatel-arm	msr S3_6_c15_c8_0,x0
529380f754Snayanpatel-arm	ldr x0,=0xBF200000
539380f754Snayanpatel-arm	msr S3_6_c15_c8_2,x0
549380f754Snayanpatel-arm	ldr x0,=0xFFEF0000
559380f754Snayanpatel-arm	msr S3_6_c15_c8_3,x0
569380f754Snayanpatel-arm	ldr x0,=0x40000001003f3
579380f754Snayanpatel-arm	msr S3_6_c15_c8_1,x0
589380f754Snayanpatel-arm	isb
599380f754Snayanpatel-arm1:
609380f754Snayanpatel-arm	ret	x17
619380f754Snayanpatel-armendfunc errata_n2_2002655_wa
629380f754Snayanpatel-arm
639380f754Snayanpatel-armfunc check_errata_2002655
649380f754Snayanpatel-arm	/* Applies to r0p0 */
659380f754Snayanpatel-arm	mov	x1, #0x00
669380f754Snayanpatel-arm	b	cpu_rev_var_ls
679380f754Snayanpatel-armendfunc check_errata_2002655
689380f754Snayanpatel-arm
6965e04f27SBipin Ravi/* ---------------------------------------------------------------
7065e04f27SBipin Ravi * Errata Workaround for Neoverse N2 Erratum 2067956.
7165e04f27SBipin Ravi * This applies to revision r0p0 of Neoverse N2 and is still open.
7265e04f27SBipin Ravi * Inputs:
7365e04f27SBipin Ravi * x0: variant[4:7] and revision[0:3] of current cpu.
7465e04f27SBipin Ravi * Shall clobber: x0-x17
7565e04f27SBipin Ravi * ---------------------------------------------------------------
7665e04f27SBipin Ravi */
7765e04f27SBipin Ravifunc errata_n2_2067956_wa
7865e04f27SBipin Ravi	/* Compare x0 against revision r0p0 */
7965e04f27SBipin Ravi	mov	x17, x30
8065e04f27SBipin Ravi	bl	check_errata_2067956
8165e04f27SBipin Ravi	cbz	x0, 1f
8265e04f27SBipin Ravi	mrs	x1, NEOVERSE_N2_CPUACTLR_EL1
8365e04f27SBipin Ravi	orr	x1, x1, NEOVERSE_N2_CPUACTLR_EL1_BIT_46
8465e04f27SBipin Ravi	msr	NEOVERSE_N2_CPUACTLR_EL1, x1
8565e04f27SBipin Ravi1:
8665e04f27SBipin Ravi	ret	x17
8765e04f27SBipin Raviendfunc errata_n2_2067956_wa
8865e04f27SBipin Ravi
8965e04f27SBipin Ravifunc check_errata_2067956
9065e04f27SBipin Ravi	/* Applies to r0p0 */
9165e04f27SBipin Ravi	mov	x1, #0x00
9265e04f27SBipin Ravi	b	cpu_rev_var_ls
9365e04f27SBipin Raviendfunc check_errata_2067956
9465e04f27SBipin Ravi
954618b2bfSBipin Ravi/* ---------------------------------------------------------------
964618b2bfSBipin Ravi * Errata Workaround for Neoverse N2 Erratum 2025414.
974618b2bfSBipin Ravi * This applies to revision r0p0 of Neoverse N2 and is still open.
984618b2bfSBipin Ravi * Inputs:
994618b2bfSBipin Ravi * x0: variant[4:7] and revision[0:3] of current cpu.
1004618b2bfSBipin Ravi * Shall clobber: x0-x17
1014618b2bfSBipin Ravi * ---------------------------------------------------------------
1024618b2bfSBipin Ravi */
1034618b2bfSBipin Ravifunc errata_n2_2025414_wa
1044618b2bfSBipin Ravi	/* Compare x0 against revision r0p0 */
1054618b2bfSBipin Ravi	mov     x17, x30
1064618b2bfSBipin Ravi	bl      check_errata_2025414
1074618b2bfSBipin Ravi	cbz     x0, 1f
1084618b2bfSBipin Ravi	mrs     x1, NEOVERSE_N2_CPUECTLR_EL1
1094618b2bfSBipin Ravi	orr     x1, x1, NEOVERSE_N2_CPUECTLR_EL1_PFSTIDIS_BIT
1104618b2bfSBipin Ravi	msr     NEOVERSE_N2_CPUECTLR_EL1, x1
1114618b2bfSBipin Ravi
1124618b2bfSBipin Ravi1:
1134618b2bfSBipin Ravi	ret     x17
1144618b2bfSBipin Raviendfunc errata_n2_2025414_wa
1154618b2bfSBipin Ravi
1164618b2bfSBipin Ravifunc check_errata_2025414
1174618b2bfSBipin Ravi	/* Applies to r0p0 */
1184618b2bfSBipin Ravi	mov     x1, #0x00
1194618b2bfSBipin Ravi	b       cpu_rev_var_ls
1204618b2bfSBipin Raviendfunc check_errata_2025414
1214618b2bfSBipin Ravi
1227cfae932SBipin Ravi/* ---------------------------------------------------------------
1237cfae932SBipin Ravi * Errata Workaround for Neoverse N2 Erratum 2189731.
1247cfae932SBipin Ravi * This applies to revision r0p0 of Neoverse N2 and is still open.
1257cfae932SBipin Ravi * Inputs:
1267cfae932SBipin Ravi * x0: variant[4:7] and revision[0:3] of current cpu.
1277cfae932SBipin Ravi * Shall clobber: x0-x17
1287cfae932SBipin Ravi * ---------------------------------------------------------------
1297cfae932SBipin Ravi */
1307cfae932SBipin Ravifunc errata_n2_2189731_wa
1317cfae932SBipin Ravi	/* Compare x0 against revision r0p0 */
1327cfae932SBipin Ravi	mov     x17, x30
1337cfae932SBipin Ravi	bl      check_errata_2189731
1347cfae932SBipin Ravi	cbz     x0, 1f
1357cfae932SBipin Ravi	mrs     x1, NEOVERSE_N2_CPUACTLR5_EL1
1367cfae932SBipin Ravi	orr     x1, x1, NEOVERSE_N2_CPUACTLR5_EL1_BIT_44
1377cfae932SBipin Ravi	msr     NEOVERSE_N2_CPUACTLR5_EL1, x1
1387cfae932SBipin Ravi
1397cfae932SBipin Ravi1:
1407cfae932SBipin Ravi	ret     x17
1417cfae932SBipin Raviendfunc errata_n2_2189731_wa
1427cfae932SBipin Ravi
1437cfae932SBipin Ravifunc check_errata_2189731
1447cfae932SBipin Ravi	/* Applies to r0p0 */
1457cfae932SBipin Ravi	mov     x1, #0x00
1467cfae932SBipin Ravi	b       cpu_rev_var_ls
1477cfae932SBipin Raviendfunc check_errata_2189731
1487cfae932SBipin Ravi
1491cafb08dSBipin Ravi/* --------------------------------------------------
1501cafb08dSBipin Ravi * Errata Workaround for Neoverse N2 Erratum 2138956.
1511cafb08dSBipin Ravi * This applies to revision r0p0 of Neoverse N2. it is still open.
1521cafb08dSBipin Ravi * Inputs:
1531cafb08dSBipin Ravi * x0: variant[4:7] and revision[0:3] of current cpu.
1541cafb08dSBipin Ravi * Shall clobber: x0-x17
1551cafb08dSBipin Ravi * --------------------------------------------------
1561cafb08dSBipin Ravi */
1571cafb08dSBipin Ravifunc errata_n2_2138956_wa
1581cafb08dSBipin Ravi	/* Check revision. */
1591cafb08dSBipin Ravi	mov	x17, x30
1601cafb08dSBipin Ravi	bl	check_errata_2138956
1611cafb08dSBipin Ravi	cbz	x0, 1f
1621cafb08dSBipin Ravi
1631cafb08dSBipin Ravi	/* Apply instruction patching sequence */
1641cafb08dSBipin Ravi	ldr	x0,=0x3
1651cafb08dSBipin Ravi	msr	S3_6_c15_c8_0,x0
1661cafb08dSBipin Ravi	ldr	x0,=0xF3A08002
1671cafb08dSBipin Ravi	msr	S3_6_c15_c8_2,x0
1681cafb08dSBipin Ravi	ldr	x0,=0xFFF0F7FE
1691cafb08dSBipin Ravi	msr	S3_6_c15_c8_3,x0
1701cafb08dSBipin Ravi	ldr	x0,=0x10002001003FF
1711cafb08dSBipin Ravi	msr	S3_6_c15_c8_1,x0
1721cafb08dSBipin Ravi	ldr	x0,=0x4
1731cafb08dSBipin Ravi	msr	S3_6_c15_c8_0,x0
1741cafb08dSBipin Ravi	ldr	x0,=0xBF200000
1751cafb08dSBipin Ravi	msr	S3_6_c15_c8_2,x0
1761cafb08dSBipin Ravi	ldr	x0,=0xFFEF0000
1771cafb08dSBipin Ravi	msr	S3_6_c15_c8_3,x0
1781cafb08dSBipin Ravi	ldr	x0,=0x10002001003F3
1791cafb08dSBipin Ravi	msr	S3_6_c15_c8_1,x0
1801cafb08dSBipin Ravi	isb
1811cafb08dSBipin Ravi1:
1821cafb08dSBipin Ravi	ret	x17
1831cafb08dSBipin Raviendfunc errata_n2_2138956_wa
1841cafb08dSBipin Ravi
1851cafb08dSBipin Ravifunc check_errata_2138956
1861cafb08dSBipin Ravi	/* Applies to r0p0 */
1871cafb08dSBipin Ravi	mov	x1, #0x00
1881cafb08dSBipin Ravi	b	cpu_rev_var_ls
1891cafb08dSBipin Raviendfunc check_errata_2138956
1901cafb08dSBipin Ravi
191ef8f0c52Snayanpatel-arm/* --------------------------------------------------
1925819e23bSnayanpatel-arm * Errata Workaround for Neoverse N2 Erratum 2242415.
1935819e23bSnayanpatel-arm * This applies to revision r0p0 of Neoverse N2. it is still open.
1945819e23bSnayanpatel-arm * Inputs:
1955819e23bSnayanpatel-arm * x0: variant[4:7] and revision[0:3] of current cpu.
1965819e23bSnayanpatel-arm * Shall clobber: x0-x1, x17
1975819e23bSnayanpatel-arm * --------------------------------------------------
1985819e23bSnayanpatel-arm */
1995819e23bSnayanpatel-armfunc errata_n2_2242415_wa
2005819e23bSnayanpatel-arm	/* Check revision. */
2015819e23bSnayanpatel-arm	mov	x17, x30
2025819e23bSnayanpatel-arm	bl	check_errata_2242415
2035819e23bSnayanpatel-arm	cbz	x0, 1f
2045819e23bSnayanpatel-arm
2055819e23bSnayanpatel-arm	/* Apply instruction patching sequence */
2065819e23bSnayanpatel-arm	mrs	x1, NEOVERSE_N2_CPUACTLR_EL1
2075819e23bSnayanpatel-arm	orr	x1, x1, NEOVERSE_N2_CPUACTLR_EL1_BIT_22
2085819e23bSnayanpatel-arm	msr	NEOVERSE_N2_CPUACTLR_EL1, x1
2095819e23bSnayanpatel-arm1:
2105819e23bSnayanpatel-arm	ret	x17
2115819e23bSnayanpatel-armendfunc errata_n2_2242415_wa
2125819e23bSnayanpatel-arm
2135819e23bSnayanpatel-armfunc check_errata_2242415
2145819e23bSnayanpatel-arm	/* Applies to r0p0 */
2155819e23bSnayanpatel-arm	mov	x1, #0x00
2165819e23bSnayanpatel-arm	b	cpu_rev_var_ls
2175819e23bSnayanpatel-armendfunc check_errata_2242415
2185819e23bSnayanpatel-arm
2195819e23bSnayanpatel-arm/* --------------------------------------------------
220ef8f0c52Snayanpatel-arm * Errata Workaround for Neoverse N2 Erratum 2138953.
221ef8f0c52Snayanpatel-arm * This applies to revision r0p0 of Neoverse N2. it is still open.
222ef8f0c52Snayanpatel-arm * Inputs:
223ef8f0c52Snayanpatel-arm * x0: variant[4:7] and revision[0:3] of current cpu.
224ef8f0c52Snayanpatel-arm * Shall clobber: x0-x1, x17
225ef8f0c52Snayanpatel-arm * --------------------------------------------------
226ef8f0c52Snayanpatel-arm */
227ef8f0c52Snayanpatel-armfunc errata_n2_2138953_wa
228ef8f0c52Snayanpatel-arm	/* Check revision. */
229ef8f0c52Snayanpatel-arm	mov	x17, x30
230ef8f0c52Snayanpatel-arm	bl	check_errata_2138953
231ef8f0c52Snayanpatel-arm	cbz	x0, 1f
232ef8f0c52Snayanpatel-arm
233ef8f0c52Snayanpatel-arm	/* Apply instruction patching sequence */
234ef8f0c52Snayanpatel-arm	mrs	x1, NEOVERSE_N2_CPUECTLR2_EL1
235ef8f0c52Snayanpatel-arm	mov	x0, #NEOVERSE_N2_CPUECTLR2_EL1_PF_MODE_CNSRV
236ef8f0c52Snayanpatel-arm	bfi	x1, x0, #CPUECTLR2_EL1_PF_MODE_LSB, #CPUECTLR2_EL1_PF_MODE_WIDTH
237ef8f0c52Snayanpatel-arm	msr	NEOVERSE_N2_CPUECTLR2_EL1, x1
238ef8f0c52Snayanpatel-arm1:
239ef8f0c52Snayanpatel-arm	ret	x17
240ef8f0c52Snayanpatel-armendfunc errata_n2_2138953_wa
241ef8f0c52Snayanpatel-arm
242ef8f0c52Snayanpatel-armfunc check_errata_2138953
243ef8f0c52Snayanpatel-arm	/* Applies to r0p0 */
244ef8f0c52Snayanpatel-arm	mov	x1, #0x00
245ef8f0c52Snayanpatel-arm	b	cpu_rev_var_ls
246ef8f0c52Snayanpatel-armendfunc check_errata_2138953
247ef8f0c52Snayanpatel-arm
248c948185cSnayanpatel-arm/* --------------------------------------------------
249c948185cSnayanpatel-arm * Errata Workaround for Neoverse N2 Erratum 2138958.
250c948185cSnayanpatel-arm * This applies to revision r0p0 of Neoverse N2. it is still open.
251c948185cSnayanpatel-arm * Inputs:
252c948185cSnayanpatel-arm * x0: variant[4:7] and revision[0:3] of current cpu.
253c948185cSnayanpatel-arm * Shall clobber: x0-x1, x17
254c948185cSnayanpatel-arm * --------------------------------------------------
255c948185cSnayanpatel-arm */
256c948185cSnayanpatel-armfunc errata_n2_2138958_wa
257c948185cSnayanpatel-arm	/* Check revision. */
258c948185cSnayanpatel-arm	mov	x17, x30
259c948185cSnayanpatel-arm	bl	check_errata_2138958
260c948185cSnayanpatel-arm	cbz	x0, 1f
261c948185cSnayanpatel-arm
262c948185cSnayanpatel-arm	/* Apply instruction patching sequence */
263c948185cSnayanpatel-arm	mrs	x1, NEOVERSE_N2_CPUACTLR5_EL1
264c948185cSnayanpatel-arm	orr	x1, x1, NEOVERSE_N2_CPUACTLR5_EL1_BIT_13
265c948185cSnayanpatel-arm	msr	NEOVERSE_N2_CPUACTLR5_EL1, x1
266c948185cSnayanpatel-arm1:
267c948185cSnayanpatel-arm	ret	x17
268c948185cSnayanpatel-armendfunc errata_n2_2138958_wa
269c948185cSnayanpatel-arm
270c948185cSnayanpatel-armfunc check_errata_2138958
271c948185cSnayanpatel-arm	/* Applies to r0p0 */
272c948185cSnayanpatel-arm	mov	x1, #0x00
273c948185cSnayanpatel-arm	b	cpu_rev_var_ls
274c948185cSnayanpatel-armendfunc check_errata_2138958
275c948185cSnayanpatel-arm
276603806d1Snayanpatel-arm/* --------------------------------------------------
277603806d1Snayanpatel-arm * Errata Workaround for Neoverse N2 Erratum 2242400.
278603806d1Snayanpatel-arm * This applies to revision r0p0 of Neoverse N2. it is still open.
279603806d1Snayanpatel-arm * Inputs:
280603806d1Snayanpatel-arm * x0: variant[4:7] and revision[0:3] of current cpu.
281603806d1Snayanpatel-arm * Shall clobber: x0-x1, x17
282603806d1Snayanpatel-arm * --------------------------------------------------
283603806d1Snayanpatel-arm */
284603806d1Snayanpatel-armfunc errata_n2_2242400_wa
285603806d1Snayanpatel-arm	/* Check revision. */
286603806d1Snayanpatel-arm	mov	x17, x30
287603806d1Snayanpatel-arm	bl	check_errata_2242400
288603806d1Snayanpatel-arm	cbz	x0, 1f
289603806d1Snayanpatel-arm
290603806d1Snayanpatel-arm	/* Apply instruction patching sequence */
291603806d1Snayanpatel-arm	mrs	x1, NEOVERSE_N2_CPUACTLR5_EL1
292603806d1Snayanpatel-arm	orr	x1, x1, NEOVERSE_N2_CPUACTLR5_EL1_BIT_17
293603806d1Snayanpatel-arm	msr	NEOVERSE_N2_CPUACTLR5_EL1, x1
294603806d1Snayanpatel-arm	ldr	x0, =0x2
295603806d1Snayanpatel-arm	msr	S3_6_c15_c8_0, x0
296603806d1Snayanpatel-arm	ldr	x0, =0x10F600E000
297603806d1Snayanpatel-arm	msr	S3_6_c15_c8_2, x0
298603806d1Snayanpatel-arm	ldr	x0, =0x10FF80E000
299603806d1Snayanpatel-arm	msr	S3_6_c15_c8_3, x0
300603806d1Snayanpatel-arm	ldr	x0, =0x80000000003FF
301603806d1Snayanpatel-arm	msr	S3_6_c15_c8_1, x0
302603806d1Snayanpatel-arm	isb
303603806d1Snayanpatel-arm1:
304603806d1Snayanpatel-arm	ret	x17
305603806d1Snayanpatel-armendfunc errata_n2_2242400_wa
306603806d1Snayanpatel-arm
307603806d1Snayanpatel-armfunc check_errata_2242400
308603806d1Snayanpatel-arm	/* Applies to r0p0 */
309603806d1Snayanpatel-arm	mov	x1, #0x00
310603806d1Snayanpatel-arm	b	cpu_rev_var_ls
311603806d1Snayanpatel-armendfunc check_errata_2242400
312603806d1Snayanpatel-arm
3130d2d9992Snayanpatel-arm/* --------------------------------------------------
3140d2d9992Snayanpatel-arm * Errata Workaround for Neoverse N2 Erratum 2280757.
3150d2d9992Snayanpatel-arm * This applies to revision r0p0 of Neoverse N2. it is still open.
3160d2d9992Snayanpatel-arm * Inputs:
3170d2d9992Snayanpatel-arm * x0: variant[4:7] and revision[0:3] of current cpu.
3180d2d9992Snayanpatel-arm * Shall clobber: x0-x1, x17
3190d2d9992Snayanpatel-arm * --------------------------------------------------
3200d2d9992Snayanpatel-arm */
3210d2d9992Snayanpatel-armfunc errata_n2_2280757_wa
3220d2d9992Snayanpatel-arm	/* Check revision. */
3230d2d9992Snayanpatel-arm	mov	x17, x30
3240d2d9992Snayanpatel-arm	bl	check_errata_2280757
3250d2d9992Snayanpatel-arm	cbz	x0, 1f
3260d2d9992Snayanpatel-arm
3270d2d9992Snayanpatel-arm	/* Apply instruction patching sequence */
3280d2d9992Snayanpatel-arm	mrs	x1, NEOVERSE_N2_CPUACTLR_EL1
3290d2d9992Snayanpatel-arm	orr	x1, x1, NEOVERSE_N2_CPUACTLR_EL1_BIT_22
3300d2d9992Snayanpatel-arm	msr	NEOVERSE_N2_CPUACTLR_EL1, x1
3310d2d9992Snayanpatel-arm1:
3320d2d9992Snayanpatel-arm	ret	x17
3330d2d9992Snayanpatel-armendfunc errata_n2_2280757_wa
3340d2d9992Snayanpatel-arm
3350d2d9992Snayanpatel-armfunc check_errata_2280757
3360d2d9992Snayanpatel-arm	/* Applies to r0p0 */
3370d2d9992Snayanpatel-arm	mov	x1, #0x00
3380d2d9992Snayanpatel-arm	b	cpu_rev_var_ls
3390d2d9992Snayanpatel-armendfunc check_errata_2280757
3400d2d9992Snayanpatel-arm
3411fe4a9d1SBipin Ravifunc check_errata_cve_2022_23960
3421fe4a9d1SBipin Ravi#if WORKAROUND_CVE_2022_23960
3431fe4a9d1SBipin Ravi	mov	x0, #ERRATA_APPLIES
3441fe4a9d1SBipin Ravi#else
3451fe4a9d1SBipin Ravi	mov	x0, #ERRATA_MISSING
3461fe4a9d1SBipin Ravi#endif
3471fe4a9d1SBipin Ravi	ret
3481fe4a9d1SBipin Raviendfunc check_errata_cve_2022_23960
3491fe4a9d1SBipin Ravi
3504618b2bfSBipin Ravi	/* -------------------------------------------
35125bbbd2dSJavier Almansa Sobrino	 * The CPU Ops reset function for Neoverse N2.
3524618b2bfSBipin Ravi	 * -------------------------------------------
35325bbbd2dSJavier Almansa Sobrino	 */
35425bbbd2dSJavier Almansa Sobrinofunc neoverse_n2_reset_func
3559380f754Snayanpatel-arm	mov	x19, x30
3569380f754Snayanpatel-arm
35725bbbd2dSJavier Almansa Sobrino	/* Check if the PE implements SSBS */
35825bbbd2dSJavier Almansa Sobrino	mrs	x0, id_aa64pfr1_el1
35925bbbd2dSJavier Almansa Sobrino	tst	x0, #(ID_AA64PFR1_EL1_SSBS_MASK << ID_AA64PFR1_EL1_SSBS_SHIFT)
36025bbbd2dSJavier Almansa Sobrino	b.eq	1f
36125bbbd2dSJavier Almansa Sobrino
36225bbbd2dSJavier Almansa Sobrino	/* Disable speculative loads */
36325bbbd2dSJavier Almansa Sobrino	msr	SSBS, xzr
36425bbbd2dSJavier Almansa Sobrino1:
36525bbbd2dSJavier Almansa Sobrino	/* Force all cacheable atomic instructions to be near */
36625bbbd2dSJavier Almansa Sobrino	mrs	x0, NEOVERSE_N2_CPUACTLR2_EL1
36725bbbd2dSJavier Almansa Sobrino	orr	x0, x0, #NEOVERSE_N2_CPUACTLR2_EL1_BIT_2
36825bbbd2dSJavier Almansa Sobrino	msr	NEOVERSE_N2_CPUACTLR2_EL1, x0
36925bbbd2dSJavier Almansa Sobrino
370*7e3273e8SBipin Ravi#if ERRATA_DSU_2313941
371*7e3273e8SBipin Ravi	bl	errata_dsu_2313941_wa
372*7e3273e8SBipin Ravi#endif
373*7e3273e8SBipin Ravi
37465e04f27SBipin Ravi#if ERRATA_N2_2067956
37565e04f27SBipin Ravi	mov	x0, x18
37665e04f27SBipin Ravi	bl	errata_n2_2067956_wa
37765e04f27SBipin Ravi#endif
37865e04f27SBipin Ravi
3794618b2bfSBipin Ravi#if ERRATA_N2_2025414
3804618b2bfSBipin Ravi	mov	x0, x18
3814618b2bfSBipin Ravi	bl	errata_n2_2025414_wa
3824618b2bfSBipin Ravi#endif
3834618b2bfSBipin Ravi
3847cfae932SBipin Ravi#if ERRATA_N2_2189731
3857cfae932SBipin Ravi	mov	x0, x18
3867cfae932SBipin Ravi	bl	errata_n2_2189731_wa
3877cfae932SBipin Ravi#endif
3887cfae932SBipin Ravi
3891cafb08dSBipin Ravi
3901cafb08dSBipin Ravi#if ERRATA_N2_2138956
3911cafb08dSBipin Ravi	mov	x0, x18
3921cafb08dSBipin Ravi	bl	errata_n2_2138956_wa
3931cafb08dSBipin Ravi#endif
3941cafb08dSBipin Ravi
395ef8f0c52Snayanpatel-arm#if ERRATA_N2_2138953
396ef8f0c52Snayanpatel-arm	mov	x0, x18
397ef8f0c52Snayanpatel-arm	bl	errata_n2_2138953_wa
398ef8f0c52Snayanpatel-arm#endif
399ef8f0c52Snayanpatel-arm
4005819e23bSnayanpatel-arm#if ERRATA_N2_2242415
4015819e23bSnayanpatel-arm	mov	x0, x18
4025819e23bSnayanpatel-arm	bl	errata_n2_2242415_wa
4035819e23bSnayanpatel-arm#endif
4045819e23bSnayanpatel-arm
405c948185cSnayanpatel-arm#if ERRATA_N2_2138958
406c948185cSnayanpatel-arm	mov	x0, x18
407c948185cSnayanpatel-arm	bl	errata_n2_2138958_wa
408c948185cSnayanpatel-arm#endif
409c948185cSnayanpatel-arm
410603806d1Snayanpatel-arm#if ERRATA_N2_2242400
411603806d1Snayanpatel-arm	mov	x0, x18
412603806d1Snayanpatel-arm	bl	errata_n2_2242400_wa
413603806d1Snayanpatel-arm#endif
414603806d1Snayanpatel-arm
4150d2d9992Snayanpatel-arm#if ERRATA_N2_2280757
4160d2d9992Snayanpatel-arm	mov	x0, x18
4170d2d9992Snayanpatel-arm	bl	errata_n2_2280757_wa
4180d2d9992Snayanpatel-arm#endif
4190d2d9992Snayanpatel-arm
42025bbbd2dSJavier Almansa Sobrino#if ENABLE_AMU
42125bbbd2dSJavier Almansa Sobrino	/* Make sure accesses from EL0/EL1 and EL2 are not trapped to EL3 */
42225bbbd2dSJavier Almansa Sobrino	mrs	x0, cptr_el3
42325bbbd2dSJavier Almansa Sobrino	orr	x0, x0, #TAM_BIT
42425bbbd2dSJavier Almansa Sobrino	msr	cptr_el3, x0
42525bbbd2dSJavier Almansa Sobrino
42625bbbd2dSJavier Almansa Sobrino	/* Make sure accesses from EL0/EL1 are not trapped to EL2 */
42725bbbd2dSJavier Almansa Sobrino	mrs	x0, cptr_el2
42825bbbd2dSJavier Almansa Sobrino	orr	x0, x0, #TAM_BIT
42925bbbd2dSJavier Almansa Sobrino	msr	cptr_el2, x0
43025bbbd2dSJavier Almansa Sobrino
43125bbbd2dSJavier Almansa Sobrino	/* No need to enable the counters as this would be done at el3 exit */
43225bbbd2dSJavier Almansa Sobrino#endif
43325bbbd2dSJavier Almansa Sobrino
43425bbbd2dSJavier Almansa Sobrino#if NEOVERSE_Nx_EXTERNAL_LLC
43525bbbd2dSJavier Almansa Sobrino	/* Some systems may have External LLC, core needs to be made aware */
43625bbbd2dSJavier Almansa Sobrino	mrs	x0, NEOVERSE_N2_CPUECTLR_EL1
43725bbbd2dSJavier Almansa Sobrino	orr	x0, x0, NEOVERSE_N2_CPUECTLR_EL1_EXTLLC_BIT
43825bbbd2dSJavier Almansa Sobrino	msr	NEOVERSE_N2_CPUECTLR_EL1, x0
43925bbbd2dSJavier Almansa Sobrino#endif
44025bbbd2dSJavier Almansa Sobrino
4419380f754Snayanpatel-arm	bl	cpu_get_rev_var
4429380f754Snayanpatel-arm	mov	x18, x0
4439380f754Snayanpatel-arm
4449380f754Snayanpatel-arm#if ERRATA_N2_2002655
4459380f754Snayanpatel-arm	mov	x0, x18
4469380f754Snayanpatel-arm	bl	errata_n2_2002655_wa
4479380f754Snayanpatel-arm#endif
4489380f754Snayanpatel-arm
4491fe4a9d1SBipin Ravi#if IMAGE_BL31 && WORKAROUND_CVE_2022_23960
4501fe4a9d1SBipin Ravi	/*
4511fe4a9d1SBipin Ravi	 * The Neoverse-N2 generic vectors are overridden to apply errata
4521fe4a9d1SBipin Ravi         * mitigation on exception entry from lower ELs.
4531fe4a9d1SBipin Ravi	 */
4541fe4a9d1SBipin Ravi	adr	x0, wa_cve_vbar_neoverse_n2
4551fe4a9d1SBipin Ravi	msr	vbar_el3, x0
4561fe4a9d1SBipin Ravi#endif /* IMAGE_BL31 && WORKAROUND_CVE_2022_23960 */
4571fe4a9d1SBipin Ravi
45825bbbd2dSJavier Almansa Sobrino	isb
4599380f754Snayanpatel-arm	ret	x19
46025bbbd2dSJavier Almansa Sobrinoendfunc neoverse_n2_reset_func
46125bbbd2dSJavier Almansa Sobrino
46225bbbd2dSJavier Almansa Sobrinofunc neoverse_n2_core_pwr_dwn
4634618b2bfSBipin Ravi	/* ---------------------------------------------------
46425bbbd2dSJavier Almansa Sobrino	 * Enable CPU power down bit in power control register
46525bbbd2dSJavier Almansa Sobrino	 * No need to do cache maintenance here.
4664618b2bfSBipin Ravi	 * ---------------------------------------------------
46725bbbd2dSJavier Almansa Sobrino	 */
46825bbbd2dSJavier Almansa Sobrino	mrs	x0, NEOVERSE_N2_CPUPWRCTLR_EL1
46925bbbd2dSJavier Almansa Sobrino	orr	x0, x0, #NEOVERSE_N2_CORE_PWRDN_EN_BIT
47025bbbd2dSJavier Almansa Sobrino	msr	NEOVERSE_N2_CPUPWRCTLR_EL1, x0
47125bbbd2dSJavier Almansa Sobrino	isb
47225bbbd2dSJavier Almansa Sobrino	ret
47325bbbd2dSJavier Almansa Sobrinoendfunc neoverse_n2_core_pwr_dwn
47425bbbd2dSJavier Almansa Sobrino
47525bbbd2dSJavier Almansa Sobrino#if REPORT_ERRATA
47625bbbd2dSJavier Almansa Sobrino/*
47725bbbd2dSJavier Almansa Sobrino * Errata printing function for Neoverse N2 cores. Must follow AAPCS.
47825bbbd2dSJavier Almansa Sobrino */
47925bbbd2dSJavier Almansa Sobrinofunc neoverse_n2_errata_report
4809380f754Snayanpatel-arm	stp	x8, x30, [sp, #-16]!
4819380f754Snayanpatel-arm
4829380f754Snayanpatel-arm	bl	cpu_get_rev_var
4839380f754Snayanpatel-arm	mov	x8, x0
4849380f754Snayanpatel-arm
4859380f754Snayanpatel-arm	/*
4869380f754Snayanpatel-arm	 * Report all errata. The revision-variant information is passed to
4879380f754Snayanpatel-arm	 * checking functions of each errata.
4889380f754Snayanpatel-arm	 */
4899380f754Snayanpatel-arm	report_errata ERRATA_N2_2002655, neoverse_n2, 2002655
49065e04f27SBipin Ravi	report_errata ERRATA_N2_2067956, neoverse_n2, 2067956
4914618b2bfSBipin Ravi	report_errata ERRATA_N2_2025414, neoverse_n2, 2025414
4927cfae932SBipin Ravi	report_errata ERRATA_N2_2189731, neoverse_n2, 2189731
4931cafb08dSBipin Ravi	report_errata ERRATA_N2_2138956, neoverse_n2, 2138956
494ef8f0c52Snayanpatel-arm	report_errata ERRATA_N2_2138953, neoverse_n2, 2138953
4955819e23bSnayanpatel-arm	report_errata ERRATA_N2_2242415, neoverse_n2, 2242415
496c948185cSnayanpatel-arm	report_errata ERRATA_N2_2138958, neoverse_n2, 2138958
497603806d1Snayanpatel-arm	report_errata ERRATA_N2_2242400, neoverse_n2, 2242400
4980d2d9992Snayanpatel-arm	report_errata ERRATA_N2_2280757, neoverse_n2, 2280757
4991fe4a9d1SBipin Ravi	report_errata WORKAROUND_CVE_2022_23960, neoverse_n2, cve_2022_23960
500*7e3273e8SBipin Ravi	report_errata ERRATA_DSU_2313941, neoverse_n2, dsu_2313941
5019380f754Snayanpatel-arm
5029380f754Snayanpatel-arm	ldp	x8, x30, [sp], #16
50325bbbd2dSJavier Almansa Sobrino	ret
50425bbbd2dSJavier Almansa Sobrinoendfunc neoverse_n2_errata_report
50525bbbd2dSJavier Almansa Sobrino#endif
50625bbbd2dSJavier Almansa Sobrino
50725bbbd2dSJavier Almansa Sobrino	/* ---------------------------------------------
50825bbbd2dSJavier Almansa Sobrino	 * This function provides Neoverse N2 specific
50925bbbd2dSJavier Almansa Sobrino	 * register information for crash reporting.
51025bbbd2dSJavier Almansa Sobrino	 * It needs to return with x6 pointing to
51125bbbd2dSJavier Almansa Sobrino	 * a list of register names in ASCII and
51225bbbd2dSJavier Almansa Sobrino	 * x8 - x15 having values of registers to be
51325bbbd2dSJavier Almansa Sobrino	 * reported.
51425bbbd2dSJavier Almansa Sobrino	 * ---------------------------------------------
51525bbbd2dSJavier Almansa Sobrino	 */
51625bbbd2dSJavier Almansa Sobrino.section .rodata.neoverse_n2_regs, "aS"
51725bbbd2dSJavier Almansa Sobrinoneoverse_n2_regs:  /* The ASCII list of register names to be reported */
51825bbbd2dSJavier Almansa Sobrino	.asciz	"cpupwrctlr_el1", ""
51925bbbd2dSJavier Almansa Sobrino
52025bbbd2dSJavier Almansa Sobrinofunc neoverse_n2_cpu_reg_dump
52125bbbd2dSJavier Almansa Sobrino	adr	x6, neoverse_n2_regs
52225bbbd2dSJavier Almansa Sobrino	mrs	x8, NEOVERSE_N2_CPUPWRCTLR_EL1
52325bbbd2dSJavier Almansa Sobrino	ret
52425bbbd2dSJavier Almansa Sobrinoendfunc neoverse_n2_cpu_reg_dump
52525bbbd2dSJavier Almansa Sobrino
52625bbbd2dSJavier Almansa Sobrinodeclare_cpu_ops neoverse_n2, NEOVERSE_N2_MIDR, \
52725bbbd2dSJavier Almansa Sobrino	neoverse_n2_reset_func, \
52825bbbd2dSJavier Almansa Sobrino	neoverse_n2_core_pwr_dwn
529