125bbbd2dSJavier Almansa Sobrino/* 24618b2bfSBipin Ravi * Copyright (c) 2020-2021, Arm Limited. All rights reserved. 325bbbd2dSJavier Almansa Sobrino * 425bbbd2dSJavier Almansa Sobrino * SPDX-License-Identifier: BSD-3-Clause 525bbbd2dSJavier Almansa Sobrino */ 625bbbd2dSJavier Almansa Sobrino 725bbbd2dSJavier Almansa Sobrino#include <arch.h> 825bbbd2dSJavier Almansa Sobrino#include <asm_macros.S> 925bbbd2dSJavier Almansa Sobrino#include <cpu_macros.S> 1025bbbd2dSJavier Almansa Sobrino#include <neoverse_n2.h> 1125bbbd2dSJavier Almansa Sobrino 1225bbbd2dSJavier Almansa Sobrino/* Hardware handled coherency */ 1325bbbd2dSJavier Almansa Sobrino#if HW_ASSISTED_COHERENCY == 0 1425bbbd2dSJavier Almansa Sobrino#error "Neoverse N2 must be compiled with HW_ASSISTED_COHERENCY enabled" 1525bbbd2dSJavier Almansa Sobrino#endif 1625bbbd2dSJavier Almansa Sobrino 1725bbbd2dSJavier Almansa Sobrino/* 64-bit only core */ 1825bbbd2dSJavier Almansa Sobrino#if CTX_INCLUDE_AARCH32_REGS == 1 1925bbbd2dSJavier Almansa Sobrino#error "Neoverse-N2 supports only AArch64. Compile with CTX_INCLUDE_AARCH32_REGS=0" 2025bbbd2dSJavier Almansa Sobrino#endif 2125bbbd2dSJavier Almansa Sobrino 229380f754Snayanpatel-arm/* -------------------------------------------------- 239380f754Snayanpatel-arm * Errata Workaround for Neoverse N2 Erratum 2002655. 249380f754Snayanpatel-arm * This applies to revision r0p0 of Neoverse N2. it is still open. 259380f754Snayanpatel-arm * Inputs: 269380f754Snayanpatel-arm * x0: variant[4:7] and revision[0:3] of current cpu. 279380f754Snayanpatel-arm * Shall clobber: x0-x17 289380f754Snayanpatel-arm * -------------------------------------------------- 299380f754Snayanpatel-arm */ 309380f754Snayanpatel-armfunc errata_n2_2002655_wa 319380f754Snayanpatel-arm /* Check revision. */ 329380f754Snayanpatel-arm mov x17, x30 339380f754Snayanpatel-arm bl check_errata_2002655 349380f754Snayanpatel-arm cbz x0, 1f 359380f754Snayanpatel-arm 369380f754Snayanpatel-arm /* Apply instruction patching sequence */ 379380f754Snayanpatel-arm ldr x0,=0x6 389380f754Snayanpatel-arm msr S3_6_c15_c8_0,x0 399380f754Snayanpatel-arm ldr x0,=0xF3A08002 409380f754Snayanpatel-arm msr S3_6_c15_c8_2,x0 419380f754Snayanpatel-arm ldr x0,=0xFFF0F7FE 429380f754Snayanpatel-arm msr S3_6_c15_c8_3,x0 439380f754Snayanpatel-arm ldr x0,=0x40000001003ff 449380f754Snayanpatel-arm msr S3_6_c15_c8_1,x0 459380f754Snayanpatel-arm ldr x0,=0x7 469380f754Snayanpatel-arm msr S3_6_c15_c8_0,x0 479380f754Snayanpatel-arm ldr x0,=0xBF200000 489380f754Snayanpatel-arm msr S3_6_c15_c8_2,x0 499380f754Snayanpatel-arm ldr x0,=0xFFEF0000 509380f754Snayanpatel-arm msr S3_6_c15_c8_3,x0 519380f754Snayanpatel-arm ldr x0,=0x40000001003f3 529380f754Snayanpatel-arm msr S3_6_c15_c8_1,x0 539380f754Snayanpatel-arm isb 549380f754Snayanpatel-arm1: 559380f754Snayanpatel-arm ret x17 569380f754Snayanpatel-armendfunc errata_n2_2002655_wa 579380f754Snayanpatel-arm 589380f754Snayanpatel-armfunc check_errata_2002655 599380f754Snayanpatel-arm /* Applies to r0p0 */ 609380f754Snayanpatel-arm mov x1, #0x00 619380f754Snayanpatel-arm b cpu_rev_var_ls 629380f754Snayanpatel-armendfunc check_errata_2002655 639380f754Snayanpatel-arm 6465e04f27SBipin Ravi/* --------------------------------------------------------------- 6565e04f27SBipin Ravi * Errata Workaround for Neoverse N2 Erratum 2067956. 6665e04f27SBipin Ravi * This applies to revision r0p0 of Neoverse N2 and is still open. 6765e04f27SBipin Ravi * Inputs: 6865e04f27SBipin Ravi * x0: variant[4:7] and revision[0:3] of current cpu. 6965e04f27SBipin Ravi * Shall clobber: x0-x17 7065e04f27SBipin Ravi * --------------------------------------------------------------- 7165e04f27SBipin Ravi */ 7265e04f27SBipin Ravifunc errata_n2_2067956_wa 7365e04f27SBipin Ravi /* Compare x0 against revision r0p0 */ 7465e04f27SBipin Ravi mov x17, x30 7565e04f27SBipin Ravi bl check_errata_2067956 7665e04f27SBipin Ravi cbz x0, 1f 7765e04f27SBipin Ravi mrs x1, NEOVERSE_N2_CPUACTLR_EL1 7865e04f27SBipin Ravi orr x1, x1, NEOVERSE_N2_CPUACTLR_EL1_BIT_46 7965e04f27SBipin Ravi msr NEOVERSE_N2_CPUACTLR_EL1, x1 8065e04f27SBipin Ravi1: 8165e04f27SBipin Ravi ret x17 8265e04f27SBipin Raviendfunc errata_n2_2067956_wa 8365e04f27SBipin Ravi 8465e04f27SBipin Ravifunc check_errata_2067956 8565e04f27SBipin Ravi /* Applies to r0p0 */ 8665e04f27SBipin Ravi mov x1, #0x00 8765e04f27SBipin Ravi b cpu_rev_var_ls 8865e04f27SBipin Raviendfunc check_errata_2067956 8965e04f27SBipin Ravi 904618b2bfSBipin Ravi/* --------------------------------------------------------------- 914618b2bfSBipin Ravi * Errata Workaround for Neoverse N2 Erratum 2025414. 924618b2bfSBipin Ravi * This applies to revision r0p0 of Neoverse N2 and is still open. 934618b2bfSBipin Ravi * Inputs: 944618b2bfSBipin Ravi * x0: variant[4:7] and revision[0:3] of current cpu. 954618b2bfSBipin Ravi * Shall clobber: x0-x17 964618b2bfSBipin Ravi * --------------------------------------------------------------- 974618b2bfSBipin Ravi */ 984618b2bfSBipin Ravifunc errata_n2_2025414_wa 994618b2bfSBipin Ravi /* Compare x0 against revision r0p0 */ 1004618b2bfSBipin Ravi mov x17, x30 1014618b2bfSBipin Ravi bl check_errata_2025414 1024618b2bfSBipin Ravi cbz x0, 1f 1034618b2bfSBipin Ravi mrs x1, NEOVERSE_N2_CPUECTLR_EL1 1044618b2bfSBipin Ravi orr x1, x1, NEOVERSE_N2_CPUECTLR_EL1_PFSTIDIS_BIT 1054618b2bfSBipin Ravi msr NEOVERSE_N2_CPUECTLR_EL1, x1 1064618b2bfSBipin Ravi 1074618b2bfSBipin Ravi1: 1084618b2bfSBipin Ravi ret x17 1094618b2bfSBipin Raviendfunc errata_n2_2025414_wa 1104618b2bfSBipin Ravi 1114618b2bfSBipin Ravifunc check_errata_2025414 1124618b2bfSBipin Ravi /* Applies to r0p0 */ 1134618b2bfSBipin Ravi mov x1, #0x00 1144618b2bfSBipin Ravi b cpu_rev_var_ls 1154618b2bfSBipin Raviendfunc check_errata_2025414 1164618b2bfSBipin Ravi 117*7cfae932SBipin Ravi/* --------------------------------------------------------------- 118*7cfae932SBipin Ravi * Errata Workaround for Neoverse N2 Erratum 2189731. 119*7cfae932SBipin Ravi * This applies to revision r0p0 of Neoverse N2 and is still open. 120*7cfae932SBipin Ravi * Inputs: 121*7cfae932SBipin Ravi * x0: variant[4:7] and revision[0:3] of current cpu. 122*7cfae932SBipin Ravi * Shall clobber: x0-x17 123*7cfae932SBipin Ravi * --------------------------------------------------------------- 124*7cfae932SBipin Ravi */ 125*7cfae932SBipin Ravifunc errata_n2_2189731_wa 126*7cfae932SBipin Ravi /* Compare x0 against revision r0p0 */ 127*7cfae932SBipin Ravi mov x17, x30 128*7cfae932SBipin Ravi bl check_errata_2189731 129*7cfae932SBipin Ravi cbz x0, 1f 130*7cfae932SBipin Ravi mrs x1, NEOVERSE_N2_CPUACTLR5_EL1 131*7cfae932SBipin Ravi orr x1, x1, NEOVERSE_N2_CPUACTLR5_EL1_BIT_44 132*7cfae932SBipin Ravi msr NEOVERSE_N2_CPUACTLR5_EL1, x1 133*7cfae932SBipin Ravi 134*7cfae932SBipin Ravi1: 135*7cfae932SBipin Ravi ret x17 136*7cfae932SBipin Raviendfunc errata_n2_2189731_wa 137*7cfae932SBipin Ravi 138*7cfae932SBipin Ravifunc check_errata_2189731 139*7cfae932SBipin Ravi /* Applies to r0p0 */ 140*7cfae932SBipin Ravi mov x1, #0x00 141*7cfae932SBipin Ravi b cpu_rev_var_ls 142*7cfae932SBipin Raviendfunc check_errata_2189731 143*7cfae932SBipin Ravi 1444618b2bfSBipin Ravi /* ------------------------------------------- 14525bbbd2dSJavier Almansa Sobrino * The CPU Ops reset function for Neoverse N2. 1464618b2bfSBipin Ravi * ------------------------------------------- 14725bbbd2dSJavier Almansa Sobrino */ 14825bbbd2dSJavier Almansa Sobrinofunc neoverse_n2_reset_func 1499380f754Snayanpatel-arm mov x19, x30 1509380f754Snayanpatel-arm 15125bbbd2dSJavier Almansa Sobrino /* Check if the PE implements SSBS */ 15225bbbd2dSJavier Almansa Sobrino mrs x0, id_aa64pfr1_el1 15325bbbd2dSJavier Almansa Sobrino tst x0, #(ID_AA64PFR1_EL1_SSBS_MASK << ID_AA64PFR1_EL1_SSBS_SHIFT) 15425bbbd2dSJavier Almansa Sobrino b.eq 1f 15525bbbd2dSJavier Almansa Sobrino 15625bbbd2dSJavier Almansa Sobrino /* Disable speculative loads */ 15725bbbd2dSJavier Almansa Sobrino msr SSBS, xzr 15825bbbd2dSJavier Almansa Sobrino1: 15925bbbd2dSJavier Almansa Sobrino /* Force all cacheable atomic instructions to be near */ 16025bbbd2dSJavier Almansa Sobrino mrs x0, NEOVERSE_N2_CPUACTLR2_EL1 16125bbbd2dSJavier Almansa Sobrino orr x0, x0, #NEOVERSE_N2_CPUACTLR2_EL1_BIT_2 16225bbbd2dSJavier Almansa Sobrino msr NEOVERSE_N2_CPUACTLR2_EL1, x0 16325bbbd2dSJavier Almansa Sobrino 16465e04f27SBipin Ravi#if ERRATA_N2_2067956 16565e04f27SBipin Ravi mov x0, x18 16665e04f27SBipin Ravi bl errata_n2_2067956_wa 16765e04f27SBipin Ravi#endif 16865e04f27SBipin Ravi 1694618b2bfSBipin Ravi#if ERRATA_N2_2025414 1704618b2bfSBipin Ravi mov x0, x18 1714618b2bfSBipin Ravi bl errata_n2_2025414_wa 1724618b2bfSBipin Ravi#endif 1734618b2bfSBipin Ravi 174*7cfae932SBipin Ravi#if ERRATA_N2_2189731 175*7cfae932SBipin Ravi mov x0, x18 176*7cfae932SBipin Ravi bl errata_n2_2189731_wa 177*7cfae932SBipin Ravi#endif 178*7cfae932SBipin Ravi 17925bbbd2dSJavier Almansa Sobrino#if ENABLE_AMU 18025bbbd2dSJavier Almansa Sobrino /* Make sure accesses from EL0/EL1 and EL2 are not trapped to EL3 */ 18125bbbd2dSJavier Almansa Sobrino mrs x0, cptr_el3 18225bbbd2dSJavier Almansa Sobrino orr x0, x0, #TAM_BIT 18325bbbd2dSJavier Almansa Sobrino msr cptr_el3, x0 18425bbbd2dSJavier Almansa Sobrino 18525bbbd2dSJavier Almansa Sobrino /* Make sure accesses from EL0/EL1 are not trapped to EL2 */ 18625bbbd2dSJavier Almansa Sobrino mrs x0, cptr_el2 18725bbbd2dSJavier Almansa Sobrino orr x0, x0, #TAM_BIT 18825bbbd2dSJavier Almansa Sobrino msr cptr_el2, x0 18925bbbd2dSJavier Almansa Sobrino 19025bbbd2dSJavier Almansa Sobrino /* No need to enable the counters as this would be done at el3 exit */ 19125bbbd2dSJavier Almansa Sobrino#endif 19225bbbd2dSJavier Almansa Sobrino 19325bbbd2dSJavier Almansa Sobrino#if NEOVERSE_Nx_EXTERNAL_LLC 19425bbbd2dSJavier Almansa Sobrino /* Some systems may have External LLC, core needs to be made aware */ 19525bbbd2dSJavier Almansa Sobrino mrs x0, NEOVERSE_N2_CPUECTLR_EL1 19625bbbd2dSJavier Almansa Sobrino orr x0, x0, NEOVERSE_N2_CPUECTLR_EL1_EXTLLC_BIT 19725bbbd2dSJavier Almansa Sobrino msr NEOVERSE_N2_CPUECTLR_EL1, x0 19825bbbd2dSJavier Almansa Sobrino#endif 19925bbbd2dSJavier Almansa Sobrino 2009380f754Snayanpatel-arm bl cpu_get_rev_var 2019380f754Snayanpatel-arm mov x18, x0 2029380f754Snayanpatel-arm 2039380f754Snayanpatel-arm#if ERRATA_N2_2002655 2049380f754Snayanpatel-arm mov x0, x18 2059380f754Snayanpatel-arm bl errata_n2_2002655_wa 2069380f754Snayanpatel-arm#endif 2079380f754Snayanpatel-arm 20825bbbd2dSJavier Almansa Sobrino isb 2099380f754Snayanpatel-arm ret x19 21025bbbd2dSJavier Almansa Sobrinoendfunc neoverse_n2_reset_func 21125bbbd2dSJavier Almansa Sobrino 21225bbbd2dSJavier Almansa Sobrinofunc neoverse_n2_core_pwr_dwn 2134618b2bfSBipin Ravi /* --------------------------------------------------- 21425bbbd2dSJavier Almansa Sobrino * Enable CPU power down bit in power control register 21525bbbd2dSJavier Almansa Sobrino * No need to do cache maintenance here. 2164618b2bfSBipin Ravi * --------------------------------------------------- 21725bbbd2dSJavier Almansa Sobrino */ 21825bbbd2dSJavier Almansa Sobrino mrs x0, NEOVERSE_N2_CPUPWRCTLR_EL1 21925bbbd2dSJavier Almansa Sobrino orr x0, x0, #NEOVERSE_N2_CORE_PWRDN_EN_BIT 22025bbbd2dSJavier Almansa Sobrino msr NEOVERSE_N2_CPUPWRCTLR_EL1, x0 22125bbbd2dSJavier Almansa Sobrino isb 22225bbbd2dSJavier Almansa Sobrino ret 22325bbbd2dSJavier Almansa Sobrinoendfunc neoverse_n2_core_pwr_dwn 22425bbbd2dSJavier Almansa Sobrino 22525bbbd2dSJavier Almansa Sobrino#if REPORT_ERRATA 22625bbbd2dSJavier Almansa Sobrino/* 22725bbbd2dSJavier Almansa Sobrino * Errata printing function for Neoverse N2 cores. Must follow AAPCS. 22825bbbd2dSJavier Almansa Sobrino */ 22925bbbd2dSJavier Almansa Sobrinofunc neoverse_n2_errata_report 2309380f754Snayanpatel-arm stp x8, x30, [sp, #-16]! 2319380f754Snayanpatel-arm 2329380f754Snayanpatel-arm bl cpu_get_rev_var 2339380f754Snayanpatel-arm mov x8, x0 2349380f754Snayanpatel-arm 2359380f754Snayanpatel-arm /* 2369380f754Snayanpatel-arm * Report all errata. The revision-variant information is passed to 2379380f754Snayanpatel-arm * checking functions of each errata. 2389380f754Snayanpatel-arm */ 2399380f754Snayanpatel-arm report_errata ERRATA_N2_2002655, neoverse_n2, 2002655 24065e04f27SBipin Ravi report_errata ERRATA_N2_2067956, neoverse_n2, 2067956 2414618b2bfSBipin Ravi report_errata ERRATA_N2_2025414, neoverse_n2, 2025414 242*7cfae932SBipin Ravi report_errata ERRATA_N2_2189731, neoverse_n2, 2189731 2439380f754Snayanpatel-arm 2449380f754Snayanpatel-arm ldp x8, x30, [sp], #16 24525bbbd2dSJavier Almansa Sobrino ret 24625bbbd2dSJavier Almansa Sobrinoendfunc neoverse_n2_errata_report 24725bbbd2dSJavier Almansa Sobrino#endif 24825bbbd2dSJavier Almansa Sobrino 24925bbbd2dSJavier Almansa Sobrino /* --------------------------------------------- 25025bbbd2dSJavier Almansa Sobrino * This function provides Neoverse N2 specific 25125bbbd2dSJavier Almansa Sobrino * register information for crash reporting. 25225bbbd2dSJavier Almansa Sobrino * It needs to return with x6 pointing to 25325bbbd2dSJavier Almansa Sobrino * a list of register names in ASCII and 25425bbbd2dSJavier Almansa Sobrino * x8 - x15 having values of registers to be 25525bbbd2dSJavier Almansa Sobrino * reported. 25625bbbd2dSJavier Almansa Sobrino * --------------------------------------------- 25725bbbd2dSJavier Almansa Sobrino */ 25825bbbd2dSJavier Almansa Sobrino.section .rodata.neoverse_n2_regs, "aS" 25925bbbd2dSJavier Almansa Sobrinoneoverse_n2_regs: /* The ASCII list of register names to be reported */ 26025bbbd2dSJavier Almansa Sobrino .asciz "cpupwrctlr_el1", "" 26125bbbd2dSJavier Almansa Sobrino 26225bbbd2dSJavier Almansa Sobrinofunc neoverse_n2_cpu_reg_dump 26325bbbd2dSJavier Almansa Sobrino adr x6, neoverse_n2_regs 26425bbbd2dSJavier Almansa Sobrino mrs x8, NEOVERSE_N2_CPUPWRCTLR_EL1 26525bbbd2dSJavier Almansa Sobrino ret 26625bbbd2dSJavier Almansa Sobrinoendfunc neoverse_n2_cpu_reg_dump 26725bbbd2dSJavier Almansa Sobrino 26825bbbd2dSJavier Almansa Sobrinodeclare_cpu_ops neoverse_n2, NEOVERSE_N2_MIDR, \ 26925bbbd2dSJavier Almansa Sobrino neoverse_n2_reset_func, \ 27025bbbd2dSJavier Almansa Sobrino neoverse_n2_core_pwr_dwn 271