125bbbd2dSJavier Almansa Sobrino/* 2adea6e52SGovindraj Raja * Copyright (c) 2020-2025, Arm Limited. All rights reserved. 325bbbd2dSJavier Almansa Sobrino * 425bbbd2dSJavier Almansa Sobrino * SPDX-License-Identifier: BSD-3-Clause 525bbbd2dSJavier Almansa Sobrino */ 625bbbd2dSJavier Almansa Sobrino 725bbbd2dSJavier Almansa Sobrino#include <arch.h> 825bbbd2dSJavier Almansa Sobrino#include <asm_macros.S> 925bbbd2dSJavier Almansa Sobrino#include <cpu_macros.S> 10b62673c6SBoyan Karatotev#include <dsu_macros.S> 1125bbbd2dSJavier Almansa Sobrino#include <neoverse_n2.h> 121fe4a9d1SBipin Ravi#include "wa_cve_2022_23960_bhb_vector.S" 1325bbbd2dSJavier Almansa Sobrino 1425bbbd2dSJavier Almansa Sobrino/* Hardware handled coherency */ 1525bbbd2dSJavier Almansa Sobrino#if HW_ASSISTED_COHERENCY == 0 1625bbbd2dSJavier Almansa Sobrino#error "Neoverse N2 must be compiled with HW_ASSISTED_COHERENCY enabled" 1725bbbd2dSJavier Almansa Sobrino#endif 1825bbbd2dSJavier Almansa Sobrino 1925bbbd2dSJavier Almansa Sobrino/* 64-bit only core */ 2025bbbd2dSJavier Almansa Sobrino#if CTX_INCLUDE_AARCH32_REGS == 1 2125bbbd2dSJavier Almansa Sobrino#error "Neoverse-N2 supports only AArch64. Compile with CTX_INCLUDE_AARCH32_REGS=0" 2225bbbd2dSJavier Almansa Sobrino#endif 2325bbbd2dSJavier Almansa Sobrino 24adea6e52SGovindraj Raja.global check_erratum_neoverse_n2_3701773 25adea6e52SGovindraj Raja 261fe4a9d1SBipin Ravi#if WORKAROUND_CVE_2022_23960 271fe4a9d1SBipin Ravi wa_cve_2022_23960_bhb_vector_table NEOVERSE_N2_BHB_LOOP_COUNT, neoverse_n2 281fe4a9d1SBipin Ravi#endif /* WORKAROUND_CVE_2022_23960 */ 291fe4a9d1SBipin Ravi 3089dba82dSBoyan Karatotevcpu_reset_prologue neoverse_n2 3189dba82dSBoyan Karatotev 32ccb56162SArvind Ram Prakashworkaround_reset_start neoverse_n2, ERRATUM(2002655), ERRATA_N2_2002655 339380f754Snayanpatel-arm /* Apply instruction patching sequence */ 349380f754Snayanpatel-arm ldr x0,=0x6 359380f754Snayanpatel-arm msr S3_6_c15_c8_0,x0 369380f754Snayanpatel-arm ldr x0,=0xF3A08002 379380f754Snayanpatel-arm msr S3_6_c15_c8_2,x0 389380f754Snayanpatel-arm ldr x0,=0xFFF0F7FE 399380f754Snayanpatel-arm msr S3_6_c15_c8_3,x0 409380f754Snayanpatel-arm ldr x0,=0x40000001003ff 419380f754Snayanpatel-arm msr S3_6_c15_c8_1,x0 429380f754Snayanpatel-arm ldr x0,=0x7 439380f754Snayanpatel-arm msr S3_6_c15_c8_0,x0 449380f754Snayanpatel-arm ldr x0,=0xBF200000 459380f754Snayanpatel-arm msr S3_6_c15_c8_2,x0 469380f754Snayanpatel-arm ldr x0,=0xFFEF0000 479380f754Snayanpatel-arm msr S3_6_c15_c8_3,x0 489380f754Snayanpatel-arm ldr x0,=0x40000001003f3 499380f754Snayanpatel-arm msr S3_6_c15_c8_1,x0 50ccb56162SArvind Ram Prakashworkaround_reset_end neoverse_n2, ERRATUM(2002655) 519380f754Snayanpatel-arm 52ccb56162SArvind Ram Prakashcheck_erratum_ls neoverse_n2, ERRATUM(2002655), CPU_REV(0, 0) 539380f754Snayanpatel-arm 5474bfe31fSBipin Raviworkaround_runtime_start neoverse_n2, ERRATUM(2009478), ERRATA_N2_2009478 5574bfe31fSBipin Ravi /* Stash ERRSELR_EL1 in x2 */ 5674bfe31fSBipin Ravi mrs x2, ERRSELR_EL1 5774bfe31fSBipin Ravi 5874bfe31fSBipin Ravi /* Select error record 0 and clear ED bit */ 5974bfe31fSBipin Ravi msr ERRSELR_EL1, xzr 6074bfe31fSBipin Ravi mrs x1, ERXCTLR_EL1 6174bfe31fSBipin Ravi bfi x1, xzr, #ERXCTLR_ED_SHIFT, #1 6274bfe31fSBipin Ravi msr ERXCTLR_EL1, x1 6374bfe31fSBipin Ravi 6474bfe31fSBipin Ravi /* Restore ERRSELR_EL1 from x2 */ 6574bfe31fSBipin Ravi msr ERRSELR_EL1, x2 6674bfe31fSBipin Raviworkaround_runtime_end neoverse_n2, ERRATUM(2009478), NO_ISB 6774bfe31fSBipin Ravi 6874bfe31fSBipin Ravicheck_erratum_ls neoverse_n2, ERRATUM(2009478), CPU_REV(0, 0) 6974bfe31fSBipin Ravi 70*216d437cSSona Mathewworkaround_reset_start neoverse_n2, ERRATUM(2025414), ERRATA_N2_2025414 71*216d437cSSona Mathew sysreg_bit_set NEOVERSE_N2_CPUECTLR_EL1, NEOVERSE_N2_CPUECTLR_EL1_PFSTIDIS_BIT 72*216d437cSSona Mathewworkaround_reset_end neoverse_n2, ERRATUM(2025414) 73*216d437cSSona Mathew 74*216d437cSSona Mathewcheck_erratum_ls neoverse_n2, ERRATUM(2025414), CPU_REV(0, 0) 75*216d437cSSona Mathew 76*216d437cSSona Mathewworkaround_reset_start neoverse_n2, ERRATUM(2067956), ERRATA_N2_2067956 77*216d437cSSona Mathew sysreg_bit_set NEOVERSE_N2_CPUACTLR_EL1, NEOVERSE_N2_CPUACTLR_EL1_BIT_46 78*216d437cSSona Mathewworkaround_reset_end neoverse_n2, ERRATUM(2067956) 79*216d437cSSona Mathew 80*216d437cSSona Mathewcheck_erratum_ls neoverse_n2, ERRATUM(2067956), CPU_REV(0, 0) 81*216d437cSSona Mathew 82ccb56162SArvind Ram Prakashworkaround_reset_start neoverse_n2, ERRATUM(2138953), ERRATA_N2_2138953 83a438f434SArvind Ram Prakash /* Apply instruction patching sequence */ 84a438f434SArvind Ram Prakash mrs x1, NEOVERSE_N2_CPUECTLR2_EL1 85a438f434SArvind Ram Prakash mov x0, #NEOVERSE_N2_CPUECTLR2_EL1_PF_MODE_CNSRV 86a438f434SArvind Ram Prakash bfi x1, x0, #CPUECTLR2_EL1_PF_MODE_LSB, #CPUECTLR2_EL1_PF_MODE_WIDTH 87a438f434SArvind Ram Prakash msr NEOVERSE_N2_CPUECTLR2_EL1, x1 88ccb56162SArvind Ram Prakashworkaround_reset_end neoverse_n2, ERRATUM(2138953) 89a438f434SArvind Ram Prakash 90d6d34b39SArvind Ram Prakashcheck_erratum_ls neoverse_n2, ERRATUM(2138953), CPU_REV(0, 3) 917cfae932SBipin Ravi 92ccb56162SArvind Ram Prakashworkaround_reset_start neoverse_n2, ERRATUM(2138956), ERRATA_N2_2138956 931cafb08dSBipin Ravi /* Apply instruction patching sequence */ 941cafb08dSBipin Ravi ldr x0,=0x3 951cafb08dSBipin Ravi msr S3_6_c15_c8_0,x0 961cafb08dSBipin Ravi ldr x0,=0xF3A08002 971cafb08dSBipin Ravi msr S3_6_c15_c8_2,x0 981cafb08dSBipin Ravi ldr x0,=0xFFF0F7FE 991cafb08dSBipin Ravi msr S3_6_c15_c8_3,x0 1001cafb08dSBipin Ravi ldr x0,=0x10002001003FF 1011cafb08dSBipin Ravi msr S3_6_c15_c8_1,x0 1021cafb08dSBipin Ravi ldr x0,=0x4 1031cafb08dSBipin Ravi msr S3_6_c15_c8_0,x0 1041cafb08dSBipin Ravi ldr x0,=0xBF200000 1051cafb08dSBipin Ravi msr S3_6_c15_c8_2,x0 1061cafb08dSBipin Ravi ldr x0,=0xFFEF0000 1071cafb08dSBipin Ravi msr S3_6_c15_c8_3,x0 1081cafb08dSBipin Ravi ldr x0,=0x10002001003F3 1091cafb08dSBipin Ravi msr S3_6_c15_c8_1,x0 110ccb56162SArvind Ram Prakashworkaround_reset_end neoverse_n2, ERRATUM(2138956) 1111cafb08dSBipin Ravi 112ccb56162SArvind Ram Prakashcheck_erratum_ls neoverse_n2, ERRATUM(2138956), CPU_REV(0, 0) 1131cafb08dSBipin Ravi 114c948185cSnayanpatel-arm 115ccb56162SArvind Ram Prakashworkaround_reset_start neoverse_n2, ERRATUM(2138958), ERRATA_N2_2138958 116c948185cSnayanpatel-arm /* Apply instruction patching sequence */ 117b41792caSArvind Ram Prakash sysreg_bit_set NEOVERSE_N2_CPUACTLR5_EL1, NEOVERSE_N2_CPUACTLR5_EL1_BIT_13 118ccb56162SArvind Ram Prakashworkaround_reset_end neoverse_n2, ERRATUM(2138958) 119c948185cSnayanpatel-arm 120ccb56162SArvind Ram Prakashcheck_erratum_ls neoverse_n2, ERRATUM(2138958), CPU_REV(0, 0) 121c948185cSnayanpatel-arm 122ccb56162SArvind Ram Prakashworkaround_reset_start neoverse_n2, ERRATUM(2189731), ERRATA_N2_2189731 123b41792caSArvind Ram Prakash sysreg_bit_set NEOVERSE_N2_CPUACTLR5_EL1, NEOVERSE_N2_CPUACTLR5_EL1_BIT_44 124ccb56162SArvind Ram Prakashworkaround_reset_end neoverse_n2, ERRATUM(2189731) 125a438f434SArvind Ram Prakash 126ccb56162SArvind Ram Prakashcheck_erratum_ls neoverse_n2, ERRATUM(2189731), CPU_REV(0, 0) 127a438f434SArvind Ram Prakash 128ccb56162SArvind Ram Prakashworkaround_reset_start neoverse_n2, ERRATUM(2242400), ERRATA_N2_2242400 129603806d1Snayanpatel-arm /* Apply instruction patching sequence */ 130b41792caSArvind Ram Prakash sysreg_bit_set NEOVERSE_N2_CPUACTLR5_EL1, NEOVERSE_N2_CPUACTLR5_EL1_BIT_17 131603806d1Snayanpatel-arm ldr x0, =0x2 132603806d1Snayanpatel-arm msr S3_6_c15_c8_0, x0 133603806d1Snayanpatel-arm ldr x0, =0x10F600E000 134603806d1Snayanpatel-arm msr S3_6_c15_c8_2, x0 135603806d1Snayanpatel-arm ldr x0, =0x10FF80E000 136603806d1Snayanpatel-arm msr S3_6_c15_c8_3, x0 137603806d1Snayanpatel-arm ldr x0, =0x80000000003FF 138603806d1Snayanpatel-arm msr S3_6_c15_c8_1, x0 139ccb56162SArvind Ram Prakashworkaround_reset_end neoverse_n2, ERRATUM(2242400) 140603806d1Snayanpatel-arm 141ccb56162SArvind Ram Prakashcheck_erratum_ls neoverse_n2, ERRATUM(2242400), CPU_REV(0, 0) 142603806d1Snayanpatel-arm 143ccb56162SArvind Ram Prakashworkaround_reset_start neoverse_n2, ERRATUM(2242415), ERRATA_N2_2242415 144b41792caSArvind Ram Prakash sysreg_bit_set NEOVERSE_N2_CPUACTLR_EL1, NEOVERSE_N2_CPUACTLR_EL1_BIT_22 145ccb56162SArvind Ram Prakashworkaround_reset_end neoverse_n2, ERRATUM(2242415) 146a438f434SArvind Ram Prakash 147ccb56162SArvind Ram Prakashcheck_erratum_ls neoverse_n2, ERRATUM(2242415), CPU_REV(0, 0) 148a438f434SArvind Ram Prakash 149ccb56162SArvind Ram Prakashworkaround_reset_start neoverse_n2, ERRATUM(2280757), ERRATA_N2_2280757 1500d2d9992Snayanpatel-arm /* Apply instruction patching sequence */ 151b41792caSArvind Ram Prakash sysreg_bit_set NEOVERSE_N2_CPUACTLR_EL1, NEOVERSE_N2_CPUACTLR_EL1_BIT_22 152ccb56162SArvind Ram Prakashworkaround_reset_end neoverse_n2, ERRATUM(2280757) 1530d2d9992Snayanpatel-arm 154ccb56162SArvind Ram Prakashcheck_erratum_ls neoverse_n2, ERRATUM(2280757), CPU_REV(0, 0) 1550d2d9992Snayanpatel-arm 156*216d437cSSona Mathewworkaround_reset_start neoverse_n2, ERRATUM(2313941), ERRATA_DSU_2313941 157*216d437cSSona Mathew errata_dsu_2313941_wa_impl 158*216d437cSSona Mathewworkaround_reset_end neoverse_n2, ERRATUM(2313941) 159*216d437cSSona Mathew 160*216d437cSSona Mathewcheck_erratum_custom_start neoverse_n2, ERRATUM(2313941) 161*216d437cSSona Mathew branch_if_scu_not_present 2f /* label 1 is used in the macro */ 162*216d437cSSona Mathew check_errata_dsu_2313941_impl 163*216d437cSSona Mathew 2: 164*216d437cSSona Mathew ret 165*216d437cSSona Mathewcheck_erratum_custom_end neoverse_n2, ERRATUM(2313941) 166*216d437cSSona Mathew 167cc94e71bSBoyan Karatotev.global erratum_neoverse_n2_2326639_wa 168ccb56162SArvind Ram Prakashworkaround_runtime_start neoverse_n2, ERRATUM(2326639), ERRATA_N2_2326639 169bb801857SBoyan Karatotev /* Set/unset bit 36 in ACTLR2_EL1. The first call will set it, applying 170bb801857SBoyan Karatotev * the workaround. Second call clears it to undo it. */ 171bb801857SBoyan Karatotev sysreg_bit_toggle NEOVERSE_N2_CPUACTLR2_EL1, NEOVERSE_N2_CPUACTLR2_EL1_BIT_36 172ccb56162SArvind Ram Prakashworkaround_runtime_end neoverse_n2, ERRATUM(2326639) 17343438ad1SBoyan Karatotev 174ccb56162SArvind Ram Prakashcheck_erratum_ls neoverse_n2, ERRATUM(2326639), CPU_REV(0, 0) 175e6602d4bSAkram Ahmad 1765cba510eSBoyan Karatotevworkaround_reset_start neoverse_n2, ERRATUM(2340933), ERRATA_N2_2340933 17768085ad4SBipin Ravi /* Set bit 61 in CPUACTLR5_EL1 */ 17868085ad4SBipin Ravi sysreg_bit_set NEOVERSE_N2_CPUACTLR5_EL1, BIT(61) 1795cba510eSBoyan Karatotevworkaround_reset_end neoverse_n2, ERRATUM(2340933) 18068085ad4SBipin Ravi 18168085ad4SBipin Ravicheck_erratum_ls neoverse_n2, ERRATUM(2340933), CPU_REV(0, 0) 18268085ad4SBipin Ravi 1835cba510eSBoyan Karatotevworkaround_reset_start neoverse_n2, ERRATUM(2346952), ERRATA_N2_2346952 1846cb8be17SBipin Ravi /* Set TXREQ to STATIC and full L2 TQ size */ 1856cb8be17SBipin Ravi mrs x1, NEOVERSE_N2_CPUECTLR2_EL1 1866cb8be17SBipin Ravi mov x0, #CPUECTLR2_EL1_TXREQ_STATIC_FULL 1876cb8be17SBipin Ravi bfi x1, x0, #CPUECTLR2_EL1_TXREQ_LSB, #CPUECTLR2_EL1_TXREQ_WIDTH 1886cb8be17SBipin Ravi msr NEOVERSE_N2_CPUECTLR2_EL1, x1 1895cba510eSBoyan Karatotevworkaround_reset_end neoverse_n2, ERRATUM(2346952) 1906cb8be17SBipin Ravi 1916cb8be17SBipin Ravicheck_erratum_ls neoverse_n2, ERRATUM(2346952), CPU_REV(0, 2) 1926cb8be17SBipin Ravi 193ccb56162SArvind Ram Prakashworkaround_reset_start neoverse_n2, ERRATUM(2376738), ERRATA_N2_2376738 194e6602d4bSAkram Ahmad /* Set CPUACTLR2_EL1[0] to 1 to force PLDW/PFRM 195e6602d4bSAkram Ahmad * ST to behave like PLD/PFRM LD and not cause 196e6602d4bSAkram Ahmad * invalidations to other PE caches. 197e6602d4bSAkram Ahmad */ 198b41792caSArvind Ram Prakash sysreg_bit_set NEOVERSE_N2_CPUACTLR2_EL1, NEOVERSE_N2_CPUACTLR2_EL1_BIT_0 199ccb56162SArvind Ram Prakashworkaround_reset_end neoverse_n2, ERRATUM(2376738) 200e6602d4bSAkram Ahmad 201d6d34b39SArvind Ram Prakashcheck_erratum_ls neoverse_n2, ERRATUM(2376738), CPU_REV(0, 3) 202e6602d4bSAkram Ahmad 203ccb56162SArvind Ram Prakashworkaround_reset_start neoverse_n2, ERRATUM(2388450), ERRATA_N2_2388450 204884d5156SDaniel Boulby /*Set bit 40 in ACTLR2_EL1 */ 205b41792caSArvind Ram Prakash sysreg_bit_set NEOVERSE_N2_CPUACTLR2_EL1, NEOVERSE_N2_CPUACTLR2_EL1_BIT_40 206ccb56162SArvind Ram Prakashworkaround_reset_end neoverse_n2, ERRATUM(2388450) 207884d5156SDaniel Boulby 208ccb56162SArvind Ram Prakashcheck_erratum_ls neoverse_n2, ERRATUM(2388450), CPU_REV(0, 0) 209884d5156SDaniel Boulby 210eb44035cSArvind Ram Prakashworkaround_reset_start neoverse_n2, ERRATUM(2743014), ERRATA_N2_2743014 211eb44035cSArvind Ram Prakash /* Set CPUACTLR5_EL1[56:55] to 2'b01 */ 212eb44035cSArvind Ram Prakash sysreg_bit_set NEOVERSE_N2_CPUACTLR5_EL1, NEOVERSE_N2_CPUACTLR5_EL1_BIT_55 213eb44035cSArvind Ram Prakash sysreg_bit_clear NEOVERSE_N2_CPUACTLR5_EL1, NEOVERSE_N2_CPUACTLR5_EL1_BIT_56 214eb44035cSArvind Ram Prakashworkaround_reset_end neoverse_n2, ERRATUM(2743014) 215eb44035cSArvind Ram Prakash 216eb44035cSArvind Ram Prakashcheck_erratum_ls neoverse_n2, ERRATUM(2743014), CPU_REV(0, 2) 217eb44035cSArvind Ram Prakash 218ccb56162SArvind Ram Prakashworkaround_runtime_start neoverse_n2, ERRATUM(2743089), ERRATA_N2_2743089 2191ee7c823SBipin Ravi /* dsb before isb of power down sequence */ 2201ee7c823SBipin Ravi dsb sy 221ccb56162SArvind Ram Prakashworkaround_runtime_end neoverse_n2, ERRATUM(2743089) 2221ee7c823SBipin Ravi 223ccb56162SArvind Ram Prakashcheck_erratum_ls neoverse_n2, ERRATUM(2743089), CPU_REV(0, 2) 2241ee7c823SBipin Ravi 22512d28067SArvind Ram Prakashworkaround_reset_start neoverse_n2, ERRATUM(2779511), ERRATA_N2_2779511 22612d28067SArvind Ram Prakash /* Set bit 47 in ACTLR3_EL1 */ 22712d28067SArvind Ram Prakash sysreg_bit_set NEOVERSE_N2_CPUACTLR3_EL1, NEOVERSE_N2_CPUACTLR3_EL1_BIT_47 22812d28067SArvind Ram Prakashworkaround_reset_end neoverse_n2, ERRATUM(2779511) 22912d28067SArvind Ram Prakash 23012d28067SArvind Ram Prakashcheck_erratum_ls neoverse_n2, ERRATUM(2779511), CPU_REV(0, 2) 23112d28067SArvind Ram Prakash 232*216d437cSSona Mathewadd_erratum_entry neoverse_n2, ERRATUM(3701773), ERRATA_N2_3701773 233*216d437cSSona Mathew 234*216d437cSSona Mathewcheck_erratum_ls neoverse_n2, ERRATUM(3701773), CPU_REV(0, 3) 235*216d437cSSona Mathew 236ccb56162SArvind Ram Prakashworkaround_reset_start neoverse_n2, CVE(2022,23960), WORKAROUND_CVE_2022_23960 237ccb56162SArvind Ram Prakash#if IMAGE_BL31 238ccb56162SArvind Ram Prakash /* 239ccb56162SArvind Ram Prakash * The Neoverse-N2 generic vectors are overridden to apply errata 240ccb56162SArvind Ram Prakash * mitigation on exception entry from lower ELs. 241ccb56162SArvind Ram Prakash */ 242b41792caSArvind Ram Prakash override_vector_table wa_cve_vbar_neoverse_n2 243ccb56162SArvind Ram Prakash#endif /* IMAGE_BL31 */ 244ccb56162SArvind Ram Prakashworkaround_reset_end neoverse_n2, CVE(2022,23960) 245ccb56162SArvind Ram Prakash 246ccb56162SArvind Ram Prakashcheck_erratum_chosen neoverse_n2, CVE(2022, 23960), WORKAROUND_CVE_2022_23960 2471fe4a9d1SBipin Ravi 248*216d437cSSona Mathew/* Disable hardware page aggregation. Enables mitigation for `CVE-2024-5660` */ 249*216d437cSSona Mathewworkaround_reset_start neoverse_n2, CVE(2024, 5660), WORKAROUND_CVE_2024_5660 250*216d437cSSona Mathew sysreg_bit_set NEOVERSE_N2_CPUECTLR_EL1, BIT(46) 251*216d437cSSona Mathewworkaround_reset_end neoverse_n2, CVE(2024, 5660) 252*216d437cSSona Mathew 253*216d437cSSona Mathewcheck_erratum_ls neoverse_n2, CVE(2024, 5660), CPU_REV(0, 3) 254*216d437cSSona Mathew 2554618b2bfSBipin Ravi /* ------------------------------------------- 25625bbbd2dSJavier Almansa Sobrino * The CPU Ops reset function for Neoverse N2. 2574618b2bfSBipin Ravi * ------------------------------------------- 25825bbbd2dSJavier Almansa Sobrino */ 259ccb56162SArvind Ram Prakashcpu_reset_func_start neoverse_n2 2609380f754Snayanpatel-arm 26125bbbd2dSJavier Almansa Sobrino /* Check if the PE implements SSBS */ 26225bbbd2dSJavier Almansa Sobrino mrs x0, id_aa64pfr1_el1 26325bbbd2dSJavier Almansa Sobrino tst x0, #(ID_AA64PFR1_EL1_SSBS_MASK << ID_AA64PFR1_EL1_SSBS_SHIFT) 26425bbbd2dSJavier Almansa Sobrino b.eq 1f 26525bbbd2dSJavier Almansa Sobrino 26625bbbd2dSJavier Almansa Sobrino /* Disable speculative loads */ 26725bbbd2dSJavier Almansa Sobrino msr SSBS, xzr 26825bbbd2dSJavier Almansa Sobrino1: 26925bbbd2dSJavier Almansa Sobrino /* Force all cacheable atomic instructions to be near */ 270b41792caSArvind Ram Prakash sysreg_bit_set NEOVERSE_N2_CPUACTLR2_EL1, NEOVERSE_N2_CPUACTLR2_EL1_BIT_2 27125bbbd2dSJavier Almansa Sobrino 272d23acc9eSAndre Przywara#if ENABLE_FEAT_AMU 27325bbbd2dSJavier Almansa Sobrino /* Make sure accesses from EL0/EL1 and EL2 are not trapped to EL3 */ 27454b86d47SThomas Abraham sysreg_bit_clear cptr_el3, TAM_BIT 27525bbbd2dSJavier Almansa Sobrino /* Make sure accesses from EL0/EL1 are not trapped to EL2 */ 27654b86d47SThomas Abraham sysreg_bit_clear cptr_el2, TAM_BIT 27725bbbd2dSJavier Almansa Sobrino /* No need to enable the counters as this would be done at el3 exit */ 27825bbbd2dSJavier Almansa Sobrino#endif 27925bbbd2dSJavier Almansa Sobrino 28025bbbd2dSJavier Almansa Sobrino#if NEOVERSE_Nx_EXTERNAL_LLC 28125bbbd2dSJavier Almansa Sobrino /* Some systems may have External LLC, core needs to be made aware */ 282b41792caSArvind Ram Prakash sysreg_bit_set NEOVERSE_N2_CPUECTLR_EL1, NEOVERSE_N2_CPUECTLR_EL1_EXTLLC_BIT 28325bbbd2dSJavier Almansa Sobrino#endif 284ccb56162SArvind Ram Prakashcpu_reset_func_end neoverse_n2 28525bbbd2dSJavier Almansa Sobrino 28625bbbd2dSJavier Almansa Sobrinofunc neoverse_n2_core_pwr_dwn 287db9ee834SBoyan Karatotev apply_erratum neoverse_n2, ERRATUM(2009478), ERRATA_N2_2009478, NO_GET_CPU_REV 28874bfe31fSBipin Ravi apply_erratum neoverse_n2, ERRATUM(2326639), ERRATA_N2_2326639, NO_GET_CPU_REV 28974bfe31fSBipin Ravi 2904618b2bfSBipin Ravi /* --------------------------------------------------- 29125bbbd2dSJavier Almansa Sobrino * Enable CPU power down bit in power control register 29225bbbd2dSJavier Almansa Sobrino * No need to do cache maintenance here. 2934618b2bfSBipin Ravi * --------------------------------------------------- 29425bbbd2dSJavier Almansa Sobrino */ 295b41792caSArvind Ram Prakash sysreg_bit_set NEOVERSE_N2_CPUPWRCTLR_EL1, NEOVERSE_N2_CORE_PWRDN_EN_BIT 296b41792caSArvind Ram Prakash 297db9ee834SBoyan Karatotev apply_erratum neoverse_n2, ERRATUM(2743089), ERRATA_N2_2743089, NO_GET_CPU_REV 298b41792caSArvind Ram Prakash 29925bbbd2dSJavier Almansa Sobrino isb 30025bbbd2dSJavier Almansa Sobrino ret 30125bbbd2dSJavier Almansa Sobrinoendfunc neoverse_n2_core_pwr_dwn 30225bbbd2dSJavier Almansa Sobrino 30325bbbd2dSJavier Almansa Sobrino /* --------------------------------------------- 30425bbbd2dSJavier Almansa Sobrino * This function provides Neoverse N2 specific 30525bbbd2dSJavier Almansa Sobrino * register information for crash reporting. 30625bbbd2dSJavier Almansa Sobrino * It needs to return with x6 pointing to 30725bbbd2dSJavier Almansa Sobrino * a list of register names in ASCII and 30825bbbd2dSJavier Almansa Sobrino * x8 - x15 having values of registers to be 30925bbbd2dSJavier Almansa Sobrino * reported. 31025bbbd2dSJavier Almansa Sobrino * --------------------------------------------- 31125bbbd2dSJavier Almansa Sobrino */ 31225bbbd2dSJavier Almansa Sobrino.section .rodata.neoverse_n2_regs, "aS" 31325bbbd2dSJavier Almansa Sobrinoneoverse_n2_regs: /* The ASCII list of register names to be reported */ 31425bbbd2dSJavier Almansa Sobrino .asciz "cpupwrctlr_el1", "" 31525bbbd2dSJavier Almansa Sobrino 31625bbbd2dSJavier Almansa Sobrinofunc neoverse_n2_cpu_reg_dump 31725bbbd2dSJavier Almansa Sobrino adr x6, neoverse_n2_regs 31825bbbd2dSJavier Almansa Sobrino mrs x8, NEOVERSE_N2_CPUPWRCTLR_EL1 31925bbbd2dSJavier Almansa Sobrino ret 32025bbbd2dSJavier Almansa Sobrinoendfunc neoverse_n2_cpu_reg_dump 32125bbbd2dSJavier Almansa Sobrino 32225bbbd2dSJavier Almansa Sobrinodeclare_cpu_ops neoverse_n2, NEOVERSE_N2_MIDR, \ 32325bbbd2dSJavier Almansa Sobrino neoverse_n2_reset_func, \ 32425bbbd2dSJavier Almansa Sobrino neoverse_n2_core_pwr_dwn 325