xref: /rk3399_ARM-atf/lib/cpus/aarch64/neoverse_n2.S (revision 1cafb08debe7cb99968b38a070d25fee0cc9316d)
125bbbd2dSJavier Almansa Sobrino/*
24618b2bfSBipin Ravi * Copyright (c) 2020-2021, Arm Limited. All rights reserved.
325bbbd2dSJavier Almansa Sobrino *
425bbbd2dSJavier Almansa Sobrino * SPDX-License-Identifier: BSD-3-Clause
525bbbd2dSJavier Almansa Sobrino */
625bbbd2dSJavier Almansa Sobrino
725bbbd2dSJavier Almansa Sobrino#include <arch.h>
825bbbd2dSJavier Almansa Sobrino#include <asm_macros.S>
925bbbd2dSJavier Almansa Sobrino#include <cpu_macros.S>
1025bbbd2dSJavier Almansa Sobrino#include <neoverse_n2.h>
1125bbbd2dSJavier Almansa Sobrino
1225bbbd2dSJavier Almansa Sobrino/* Hardware handled coherency */
1325bbbd2dSJavier Almansa Sobrino#if HW_ASSISTED_COHERENCY == 0
1425bbbd2dSJavier Almansa Sobrino#error "Neoverse N2 must be compiled with HW_ASSISTED_COHERENCY enabled"
1525bbbd2dSJavier Almansa Sobrino#endif
1625bbbd2dSJavier Almansa Sobrino
1725bbbd2dSJavier Almansa Sobrino/* 64-bit only core */
1825bbbd2dSJavier Almansa Sobrino#if CTX_INCLUDE_AARCH32_REGS == 1
1925bbbd2dSJavier Almansa Sobrino#error "Neoverse-N2 supports only AArch64. Compile with CTX_INCLUDE_AARCH32_REGS=0"
2025bbbd2dSJavier Almansa Sobrino#endif
2125bbbd2dSJavier Almansa Sobrino
229380f754Snayanpatel-arm/* --------------------------------------------------
239380f754Snayanpatel-arm * Errata Workaround for Neoverse N2 Erratum 2002655.
249380f754Snayanpatel-arm * This applies to revision r0p0 of Neoverse N2. it is still open.
259380f754Snayanpatel-arm * Inputs:
269380f754Snayanpatel-arm * x0: variant[4:7] and revision[0:3] of current cpu.
279380f754Snayanpatel-arm * Shall clobber: x0-x17
289380f754Snayanpatel-arm * --------------------------------------------------
299380f754Snayanpatel-arm */
309380f754Snayanpatel-armfunc errata_n2_2002655_wa
319380f754Snayanpatel-arm	/* Check revision. */
329380f754Snayanpatel-arm	mov	x17, x30
339380f754Snayanpatel-arm	bl	check_errata_2002655
349380f754Snayanpatel-arm	cbz	x0, 1f
359380f754Snayanpatel-arm
369380f754Snayanpatel-arm	/* Apply instruction patching sequence */
379380f754Snayanpatel-arm	ldr x0,=0x6
389380f754Snayanpatel-arm	msr S3_6_c15_c8_0,x0
399380f754Snayanpatel-arm	ldr x0,=0xF3A08002
409380f754Snayanpatel-arm	msr S3_6_c15_c8_2,x0
419380f754Snayanpatel-arm	ldr x0,=0xFFF0F7FE
429380f754Snayanpatel-arm	msr S3_6_c15_c8_3,x0
439380f754Snayanpatel-arm	ldr x0,=0x40000001003ff
449380f754Snayanpatel-arm	msr S3_6_c15_c8_1,x0
459380f754Snayanpatel-arm	ldr x0,=0x7
469380f754Snayanpatel-arm	msr S3_6_c15_c8_0,x0
479380f754Snayanpatel-arm	ldr x0,=0xBF200000
489380f754Snayanpatel-arm	msr S3_6_c15_c8_2,x0
499380f754Snayanpatel-arm	ldr x0,=0xFFEF0000
509380f754Snayanpatel-arm	msr S3_6_c15_c8_3,x0
519380f754Snayanpatel-arm	ldr x0,=0x40000001003f3
529380f754Snayanpatel-arm	msr S3_6_c15_c8_1,x0
539380f754Snayanpatel-arm	isb
549380f754Snayanpatel-arm1:
559380f754Snayanpatel-arm	ret	x17
569380f754Snayanpatel-armendfunc errata_n2_2002655_wa
579380f754Snayanpatel-arm
589380f754Snayanpatel-armfunc check_errata_2002655
599380f754Snayanpatel-arm	/* Applies to r0p0 */
609380f754Snayanpatel-arm	mov	x1, #0x00
619380f754Snayanpatel-arm	b	cpu_rev_var_ls
629380f754Snayanpatel-armendfunc check_errata_2002655
639380f754Snayanpatel-arm
6465e04f27SBipin Ravi/* ---------------------------------------------------------------
6565e04f27SBipin Ravi * Errata Workaround for Neoverse N2 Erratum 2067956.
6665e04f27SBipin Ravi * This applies to revision r0p0 of Neoverse N2 and is still open.
6765e04f27SBipin Ravi * Inputs:
6865e04f27SBipin Ravi * x0: variant[4:7] and revision[0:3] of current cpu.
6965e04f27SBipin Ravi * Shall clobber: x0-x17
7065e04f27SBipin Ravi * ---------------------------------------------------------------
7165e04f27SBipin Ravi */
7265e04f27SBipin Ravifunc errata_n2_2067956_wa
7365e04f27SBipin Ravi	/* Compare x0 against revision r0p0 */
7465e04f27SBipin Ravi	mov	x17, x30
7565e04f27SBipin Ravi	bl	check_errata_2067956
7665e04f27SBipin Ravi	cbz	x0, 1f
7765e04f27SBipin Ravi	mrs	x1, NEOVERSE_N2_CPUACTLR_EL1
7865e04f27SBipin Ravi	orr	x1, x1, NEOVERSE_N2_CPUACTLR_EL1_BIT_46
7965e04f27SBipin Ravi	msr	NEOVERSE_N2_CPUACTLR_EL1, x1
8065e04f27SBipin Ravi1:
8165e04f27SBipin Ravi	ret	x17
8265e04f27SBipin Raviendfunc errata_n2_2067956_wa
8365e04f27SBipin Ravi
8465e04f27SBipin Ravifunc check_errata_2067956
8565e04f27SBipin Ravi	/* Applies to r0p0 */
8665e04f27SBipin Ravi	mov	x1, #0x00
8765e04f27SBipin Ravi	b	cpu_rev_var_ls
8865e04f27SBipin Raviendfunc check_errata_2067956
8965e04f27SBipin Ravi
904618b2bfSBipin Ravi/* ---------------------------------------------------------------
914618b2bfSBipin Ravi * Errata Workaround for Neoverse N2 Erratum 2025414.
924618b2bfSBipin Ravi * This applies to revision r0p0 of Neoverse N2 and is still open.
934618b2bfSBipin Ravi * Inputs:
944618b2bfSBipin Ravi * x0: variant[4:7] and revision[0:3] of current cpu.
954618b2bfSBipin Ravi * Shall clobber: x0-x17
964618b2bfSBipin Ravi * ---------------------------------------------------------------
974618b2bfSBipin Ravi */
984618b2bfSBipin Ravifunc errata_n2_2025414_wa
994618b2bfSBipin Ravi	/* Compare x0 against revision r0p0 */
1004618b2bfSBipin Ravi	mov     x17, x30
1014618b2bfSBipin Ravi	bl      check_errata_2025414
1024618b2bfSBipin Ravi	cbz     x0, 1f
1034618b2bfSBipin Ravi	mrs     x1, NEOVERSE_N2_CPUECTLR_EL1
1044618b2bfSBipin Ravi	orr     x1, x1, NEOVERSE_N2_CPUECTLR_EL1_PFSTIDIS_BIT
1054618b2bfSBipin Ravi	msr     NEOVERSE_N2_CPUECTLR_EL1, x1
1064618b2bfSBipin Ravi
1074618b2bfSBipin Ravi1:
1084618b2bfSBipin Ravi	ret     x17
1094618b2bfSBipin Raviendfunc errata_n2_2025414_wa
1104618b2bfSBipin Ravi
1114618b2bfSBipin Ravifunc check_errata_2025414
1124618b2bfSBipin Ravi	/* Applies to r0p0 */
1134618b2bfSBipin Ravi	mov     x1, #0x00
1144618b2bfSBipin Ravi	b       cpu_rev_var_ls
1154618b2bfSBipin Raviendfunc check_errata_2025414
1164618b2bfSBipin Ravi
1177cfae932SBipin Ravi/* ---------------------------------------------------------------
1187cfae932SBipin Ravi * Errata Workaround for Neoverse N2 Erratum 2189731.
1197cfae932SBipin Ravi * This applies to revision r0p0 of Neoverse N2 and is still open.
1207cfae932SBipin Ravi * Inputs:
1217cfae932SBipin Ravi * x0: variant[4:7] and revision[0:3] of current cpu.
1227cfae932SBipin Ravi * Shall clobber: x0-x17
1237cfae932SBipin Ravi * ---------------------------------------------------------------
1247cfae932SBipin Ravi */
1257cfae932SBipin Ravifunc errata_n2_2189731_wa
1267cfae932SBipin Ravi	/* Compare x0 against revision r0p0 */
1277cfae932SBipin Ravi	mov     x17, x30
1287cfae932SBipin Ravi	bl      check_errata_2189731
1297cfae932SBipin Ravi	cbz     x0, 1f
1307cfae932SBipin Ravi	mrs     x1, NEOVERSE_N2_CPUACTLR5_EL1
1317cfae932SBipin Ravi	orr     x1, x1, NEOVERSE_N2_CPUACTLR5_EL1_BIT_44
1327cfae932SBipin Ravi	msr     NEOVERSE_N2_CPUACTLR5_EL1, x1
1337cfae932SBipin Ravi
1347cfae932SBipin Ravi1:
1357cfae932SBipin Ravi	ret     x17
1367cfae932SBipin Raviendfunc errata_n2_2189731_wa
1377cfae932SBipin Ravi
1387cfae932SBipin Ravifunc check_errata_2189731
1397cfae932SBipin Ravi	/* Applies to r0p0 */
1407cfae932SBipin Ravi	mov     x1, #0x00
1417cfae932SBipin Ravi	b       cpu_rev_var_ls
1427cfae932SBipin Raviendfunc check_errata_2189731
1437cfae932SBipin Ravi
144*1cafb08dSBipin Ravi/* --------------------------------------------------
145*1cafb08dSBipin Ravi * Errata Workaround for Neoverse N2 Erratum 2138956.
146*1cafb08dSBipin Ravi * This applies to revision r0p0 of Neoverse N2. it is still open.
147*1cafb08dSBipin Ravi * Inputs:
148*1cafb08dSBipin Ravi * x0: variant[4:7] and revision[0:3] of current cpu.
149*1cafb08dSBipin Ravi * Shall clobber: x0-x17
150*1cafb08dSBipin Ravi * --------------------------------------------------
151*1cafb08dSBipin Ravi */
152*1cafb08dSBipin Ravifunc errata_n2_2138956_wa
153*1cafb08dSBipin Ravi	/* Check revision. */
154*1cafb08dSBipin Ravi	mov	x17, x30
155*1cafb08dSBipin Ravi	bl	check_errata_2138956
156*1cafb08dSBipin Ravi	cbz	x0, 1f
157*1cafb08dSBipin Ravi
158*1cafb08dSBipin Ravi	/* Apply instruction patching sequence */
159*1cafb08dSBipin Ravi	ldr	x0,=0x3
160*1cafb08dSBipin Ravi	msr	S3_6_c15_c8_0,x0
161*1cafb08dSBipin Ravi	ldr	x0,=0xF3A08002
162*1cafb08dSBipin Ravi	msr	S3_6_c15_c8_2,x0
163*1cafb08dSBipin Ravi	ldr	x0,=0xFFF0F7FE
164*1cafb08dSBipin Ravi	msr	S3_6_c15_c8_3,x0
165*1cafb08dSBipin Ravi	ldr	x0,=0x10002001003FF
166*1cafb08dSBipin Ravi	msr	S3_6_c15_c8_1,x0
167*1cafb08dSBipin Ravi	ldr	x0,=0x4
168*1cafb08dSBipin Ravi	msr	S3_6_c15_c8_0,x0
169*1cafb08dSBipin Ravi	ldr	x0,=0xBF200000
170*1cafb08dSBipin Ravi	msr	S3_6_c15_c8_2,x0
171*1cafb08dSBipin Ravi	ldr	x0,=0xFFEF0000
172*1cafb08dSBipin Ravi	msr	S3_6_c15_c8_3,x0
173*1cafb08dSBipin Ravi	ldr	x0,=0x10002001003F3
174*1cafb08dSBipin Ravi	msr	S3_6_c15_c8_1,x0
175*1cafb08dSBipin Ravi	isb
176*1cafb08dSBipin Ravi1:
177*1cafb08dSBipin Ravi	ret	x17
178*1cafb08dSBipin Raviendfunc errata_n2_2138956_wa
179*1cafb08dSBipin Ravi
180*1cafb08dSBipin Ravifunc check_errata_2138956
181*1cafb08dSBipin Ravi	/* Applies to r0p0 */
182*1cafb08dSBipin Ravi	mov	x1, #0x00
183*1cafb08dSBipin Ravi	b	cpu_rev_var_ls
184*1cafb08dSBipin Raviendfunc check_errata_2138956
185*1cafb08dSBipin Ravi
1864618b2bfSBipin Ravi	/* -------------------------------------------
18725bbbd2dSJavier Almansa Sobrino	 * The CPU Ops reset function for Neoverse N2.
1884618b2bfSBipin Ravi	 * -------------------------------------------
18925bbbd2dSJavier Almansa Sobrino	 */
19025bbbd2dSJavier Almansa Sobrinofunc neoverse_n2_reset_func
1919380f754Snayanpatel-arm	mov	x19, x30
1929380f754Snayanpatel-arm
19325bbbd2dSJavier Almansa Sobrino	/* Check if the PE implements SSBS */
19425bbbd2dSJavier Almansa Sobrino	mrs	x0, id_aa64pfr1_el1
19525bbbd2dSJavier Almansa Sobrino	tst	x0, #(ID_AA64PFR1_EL1_SSBS_MASK << ID_AA64PFR1_EL1_SSBS_SHIFT)
19625bbbd2dSJavier Almansa Sobrino	b.eq	1f
19725bbbd2dSJavier Almansa Sobrino
19825bbbd2dSJavier Almansa Sobrino	/* Disable speculative loads */
19925bbbd2dSJavier Almansa Sobrino	msr	SSBS, xzr
20025bbbd2dSJavier Almansa Sobrino1:
20125bbbd2dSJavier Almansa Sobrino	/* Force all cacheable atomic instructions to be near */
20225bbbd2dSJavier Almansa Sobrino	mrs	x0, NEOVERSE_N2_CPUACTLR2_EL1
20325bbbd2dSJavier Almansa Sobrino	orr	x0, x0, #NEOVERSE_N2_CPUACTLR2_EL1_BIT_2
20425bbbd2dSJavier Almansa Sobrino	msr	NEOVERSE_N2_CPUACTLR2_EL1, x0
20525bbbd2dSJavier Almansa Sobrino
20665e04f27SBipin Ravi#if ERRATA_N2_2067956
20765e04f27SBipin Ravi	mov	x0, x18
20865e04f27SBipin Ravi	bl	errata_n2_2067956_wa
20965e04f27SBipin Ravi#endif
21065e04f27SBipin Ravi
2114618b2bfSBipin Ravi#if ERRATA_N2_2025414
2124618b2bfSBipin Ravi	mov     x0, x18
2134618b2bfSBipin Ravi	bl      errata_n2_2025414_wa
2144618b2bfSBipin Ravi#endif
2154618b2bfSBipin Ravi
2167cfae932SBipin Ravi#if ERRATA_N2_2189731
2177cfae932SBipin Ravi	mov     x0, x18
2187cfae932SBipin Ravi	bl      errata_n2_2189731_wa
2197cfae932SBipin Ravi#endif
2207cfae932SBipin Ravi
221*1cafb08dSBipin Ravi
222*1cafb08dSBipin Ravi#if ERRATA_N2_2138956
223*1cafb08dSBipin Ravi	mov	x0, x18
224*1cafb08dSBipin Ravi	bl	errata_n2_2138956_wa
225*1cafb08dSBipin Ravi#endif
226*1cafb08dSBipin Ravi
22725bbbd2dSJavier Almansa Sobrino#if ENABLE_AMU
22825bbbd2dSJavier Almansa Sobrino	/* Make sure accesses from EL0/EL1 and EL2 are not trapped to EL3 */
22925bbbd2dSJavier Almansa Sobrino	mrs	x0, cptr_el3
23025bbbd2dSJavier Almansa Sobrino	orr	x0, x0, #TAM_BIT
23125bbbd2dSJavier Almansa Sobrino	msr	cptr_el3, x0
23225bbbd2dSJavier Almansa Sobrino
23325bbbd2dSJavier Almansa Sobrino	/* Make sure accesses from EL0/EL1 are not trapped to EL2 */
23425bbbd2dSJavier Almansa Sobrino	mrs	x0, cptr_el2
23525bbbd2dSJavier Almansa Sobrino	orr	x0, x0, #TAM_BIT
23625bbbd2dSJavier Almansa Sobrino	msr	cptr_el2, x0
23725bbbd2dSJavier Almansa Sobrino
23825bbbd2dSJavier Almansa Sobrino	/* No need to enable the counters as this would be done at el3 exit */
23925bbbd2dSJavier Almansa Sobrino#endif
24025bbbd2dSJavier Almansa Sobrino
24125bbbd2dSJavier Almansa Sobrino#if NEOVERSE_Nx_EXTERNAL_LLC
24225bbbd2dSJavier Almansa Sobrino	/* Some systems may have External LLC, core needs to be made aware */
24325bbbd2dSJavier Almansa Sobrino	mrs	x0, NEOVERSE_N2_CPUECTLR_EL1
24425bbbd2dSJavier Almansa Sobrino	orr	x0, x0, NEOVERSE_N2_CPUECTLR_EL1_EXTLLC_BIT
24525bbbd2dSJavier Almansa Sobrino	msr	NEOVERSE_N2_CPUECTLR_EL1, x0
24625bbbd2dSJavier Almansa Sobrino#endif
24725bbbd2dSJavier Almansa Sobrino
2489380f754Snayanpatel-arm	bl	cpu_get_rev_var
2499380f754Snayanpatel-arm	mov	x18, x0
2509380f754Snayanpatel-arm
2519380f754Snayanpatel-arm#if ERRATA_N2_2002655
2529380f754Snayanpatel-arm	mov	x0, x18
2539380f754Snayanpatel-arm	bl	errata_n2_2002655_wa
2549380f754Snayanpatel-arm#endif
2559380f754Snayanpatel-arm
25625bbbd2dSJavier Almansa Sobrino	isb
2579380f754Snayanpatel-arm	ret	x19
25825bbbd2dSJavier Almansa Sobrinoendfunc neoverse_n2_reset_func
25925bbbd2dSJavier Almansa Sobrino
26025bbbd2dSJavier Almansa Sobrinofunc neoverse_n2_core_pwr_dwn
2614618b2bfSBipin Ravi	/* ---------------------------------------------------
26225bbbd2dSJavier Almansa Sobrino	 * Enable CPU power down bit in power control register
26325bbbd2dSJavier Almansa Sobrino	 * No need to do cache maintenance here.
2644618b2bfSBipin Ravi	 * ---------------------------------------------------
26525bbbd2dSJavier Almansa Sobrino	 */
26625bbbd2dSJavier Almansa Sobrino	mrs	x0, NEOVERSE_N2_CPUPWRCTLR_EL1
26725bbbd2dSJavier Almansa Sobrino	orr	x0, x0, #NEOVERSE_N2_CORE_PWRDN_EN_BIT
26825bbbd2dSJavier Almansa Sobrino	msr	NEOVERSE_N2_CPUPWRCTLR_EL1, x0
26925bbbd2dSJavier Almansa Sobrino	isb
27025bbbd2dSJavier Almansa Sobrino	ret
27125bbbd2dSJavier Almansa Sobrinoendfunc neoverse_n2_core_pwr_dwn
27225bbbd2dSJavier Almansa Sobrino
27325bbbd2dSJavier Almansa Sobrino#if REPORT_ERRATA
27425bbbd2dSJavier Almansa Sobrino/*
27525bbbd2dSJavier Almansa Sobrino * Errata printing function for Neoverse N2 cores. Must follow AAPCS.
27625bbbd2dSJavier Almansa Sobrino */
27725bbbd2dSJavier Almansa Sobrinofunc neoverse_n2_errata_report
2789380f754Snayanpatel-arm	stp	x8, x30, [sp, #-16]!
2799380f754Snayanpatel-arm
2809380f754Snayanpatel-arm	bl	cpu_get_rev_var
2819380f754Snayanpatel-arm	mov	x8, x0
2829380f754Snayanpatel-arm
2839380f754Snayanpatel-arm	/*
2849380f754Snayanpatel-arm	 * Report all errata. The revision-variant information is passed to
2859380f754Snayanpatel-arm	 * checking functions of each errata.
2869380f754Snayanpatel-arm	 */
2879380f754Snayanpatel-arm	report_errata ERRATA_N2_2002655, neoverse_n2, 2002655
28865e04f27SBipin Ravi	report_errata ERRATA_N2_2067956, neoverse_n2, 2067956
2894618b2bfSBipin Ravi	report_errata ERRATA_N2_2025414, neoverse_n2, 2025414
2907cfae932SBipin Ravi        report_errata ERRATA_N2_2189731, neoverse_n2, 2189731
291*1cafb08dSBipin Ravi	report_errata ERRATA_N2_2138956, neoverse_n2, 2138956
2929380f754Snayanpatel-arm
2939380f754Snayanpatel-arm	ldp	x8, x30, [sp], #16
29425bbbd2dSJavier Almansa Sobrino	ret
29525bbbd2dSJavier Almansa Sobrinoendfunc neoverse_n2_errata_report
29625bbbd2dSJavier Almansa Sobrino#endif
29725bbbd2dSJavier Almansa Sobrino
29825bbbd2dSJavier Almansa Sobrino	/* ---------------------------------------------
29925bbbd2dSJavier Almansa Sobrino	 * This function provides Neoverse N2 specific
30025bbbd2dSJavier Almansa Sobrino	 * register information for crash reporting.
30125bbbd2dSJavier Almansa Sobrino	 * It needs to return with x6 pointing to
30225bbbd2dSJavier Almansa Sobrino	 * a list of register names in ASCII and
30325bbbd2dSJavier Almansa Sobrino	 * x8 - x15 having values of registers to be
30425bbbd2dSJavier Almansa Sobrino	 * reported.
30525bbbd2dSJavier Almansa Sobrino	 * ---------------------------------------------
30625bbbd2dSJavier Almansa Sobrino	 */
30725bbbd2dSJavier Almansa Sobrino.section .rodata.neoverse_n2_regs, "aS"
30825bbbd2dSJavier Almansa Sobrinoneoverse_n2_regs:  /* The ASCII list of register names to be reported */
30925bbbd2dSJavier Almansa Sobrino	.asciz	"cpupwrctlr_el1", ""
31025bbbd2dSJavier Almansa Sobrino
31125bbbd2dSJavier Almansa Sobrinofunc neoverse_n2_cpu_reg_dump
31225bbbd2dSJavier Almansa Sobrino	adr	x6, neoverse_n2_regs
31325bbbd2dSJavier Almansa Sobrino	mrs	x8, NEOVERSE_N2_CPUPWRCTLR_EL1
31425bbbd2dSJavier Almansa Sobrino	ret
31525bbbd2dSJavier Almansa Sobrinoendfunc neoverse_n2_cpu_reg_dump
31625bbbd2dSJavier Almansa Sobrino
31725bbbd2dSJavier Almansa Sobrinodeclare_cpu_ops neoverse_n2, NEOVERSE_N2_MIDR, \
31825bbbd2dSJavier Almansa Sobrino	neoverse_n2_reset_func, \
31925bbbd2dSJavier Almansa Sobrino	neoverse_n2_core_pwr_dwn
320