xref: /rk3399_ARM-atf/lib/cpus/aarch64/neoverse_n2.S (revision cc152a38daf32f45837a74bae43261d48b9d5d97)
125bbbd2dSJavier Almansa Sobrino/*
2adea6e52SGovindraj Raja * Copyright (c) 2020-2025, Arm Limited. All rights reserved.
325bbbd2dSJavier Almansa Sobrino *
425bbbd2dSJavier Almansa Sobrino * SPDX-License-Identifier: BSD-3-Clause
525bbbd2dSJavier Almansa Sobrino */
625bbbd2dSJavier Almansa Sobrino
725bbbd2dSJavier Almansa Sobrino#include <arch.h>
825bbbd2dSJavier Almansa Sobrino#include <asm_macros.S>
925bbbd2dSJavier Almansa Sobrino#include <cpu_macros.S>
10b62673c6SBoyan Karatotev#include <dsu_macros.S>
1125bbbd2dSJavier Almansa Sobrino#include <neoverse_n2.h>
121fe4a9d1SBipin Ravi#include "wa_cve_2022_23960_bhb_vector.S"
1325bbbd2dSJavier Almansa Sobrino
1425bbbd2dSJavier Almansa Sobrino/* Hardware handled coherency */
1525bbbd2dSJavier Almansa Sobrino#if HW_ASSISTED_COHERENCY == 0
1625bbbd2dSJavier Almansa Sobrino#error "Neoverse N2 must be compiled with HW_ASSISTED_COHERENCY enabled"
1725bbbd2dSJavier Almansa Sobrino#endif
1825bbbd2dSJavier Almansa Sobrino
1925bbbd2dSJavier Almansa Sobrino/* 64-bit only core */
2025bbbd2dSJavier Almansa Sobrino#if CTX_INCLUDE_AARCH32_REGS == 1
2125bbbd2dSJavier Almansa Sobrino#error "Neoverse-N2 supports only AArch64. Compile with CTX_INCLUDE_AARCH32_REGS=0"
2225bbbd2dSJavier Almansa Sobrino#endif
2325bbbd2dSJavier Almansa Sobrino
24adea6e52SGovindraj Raja.global check_erratum_neoverse_n2_3701773
25adea6e52SGovindraj Raja
261fe4a9d1SBipin Ravi#if WORKAROUND_CVE_2022_23960
271fe4a9d1SBipin Ravi	wa_cve_2022_23960_bhb_vector_table NEOVERSE_N2_BHB_LOOP_COUNT, neoverse_n2
281fe4a9d1SBipin Ravi#endif /* WORKAROUND_CVE_2022_23960 */
291fe4a9d1SBipin Ravi
3089dba82dSBoyan Karatotevcpu_reset_prologue neoverse_n2
3189dba82dSBoyan Karatotev
32ccb56162SArvind Ram Prakashworkaround_reset_start neoverse_n2, ERRATUM(2002655), ERRATA_N2_2002655
339380f754Snayanpatel-arm	/* Apply instruction patching sequence */
349380f754Snayanpatel-arm	ldr x0,=0x6
359380f754Snayanpatel-arm	msr S3_6_c15_c8_0,x0
369380f754Snayanpatel-arm	ldr x0,=0xF3A08002
379380f754Snayanpatel-arm	msr S3_6_c15_c8_2,x0
389380f754Snayanpatel-arm	ldr x0,=0xFFF0F7FE
399380f754Snayanpatel-arm	msr S3_6_c15_c8_3,x0
409380f754Snayanpatel-arm	ldr x0,=0x40000001003ff
419380f754Snayanpatel-arm	msr S3_6_c15_c8_1,x0
429380f754Snayanpatel-arm	ldr x0,=0x7
439380f754Snayanpatel-arm	msr S3_6_c15_c8_0,x0
449380f754Snayanpatel-arm	ldr x0,=0xBF200000
459380f754Snayanpatel-arm	msr S3_6_c15_c8_2,x0
469380f754Snayanpatel-arm	ldr x0,=0xFFEF0000
479380f754Snayanpatel-arm	msr S3_6_c15_c8_3,x0
489380f754Snayanpatel-arm	ldr x0,=0x40000001003f3
499380f754Snayanpatel-arm	msr S3_6_c15_c8_1,x0
50ccb56162SArvind Ram Prakashworkaround_reset_end neoverse_n2, ERRATUM(2002655)
519380f754Snayanpatel-arm
52ccb56162SArvind Ram Prakashcheck_erratum_ls neoverse_n2, ERRATUM(2002655), CPU_REV(0, 0)
539380f754Snayanpatel-arm
5474bfe31fSBipin Raviworkaround_runtime_start neoverse_n2, ERRATUM(2009478), ERRATA_N2_2009478
5574bfe31fSBipin Ravi	/* Stash ERRSELR_EL1 in x2 */
5674bfe31fSBipin Ravi	mrs     x2, ERRSELR_EL1
5774bfe31fSBipin Ravi
5874bfe31fSBipin Ravi	/* Select error record 0 and clear ED bit */
5974bfe31fSBipin Ravi	msr     ERRSELR_EL1, xzr
6074bfe31fSBipin Ravi	mrs     x1, ERXCTLR_EL1
6174bfe31fSBipin Ravi	bfi     x1, xzr, #ERXCTLR_ED_SHIFT, #1
6274bfe31fSBipin Ravi	msr     ERXCTLR_EL1, x1
6374bfe31fSBipin Ravi
6474bfe31fSBipin Ravi	/* Restore ERRSELR_EL1 from x2 */
6574bfe31fSBipin Ravi	msr     ERRSELR_EL1, x2
6674bfe31fSBipin Raviworkaround_runtime_end neoverse_n2, ERRATUM(2009478), NO_ISB
6774bfe31fSBipin Ravi
6874bfe31fSBipin Ravicheck_erratum_ls neoverse_n2, ERRATUM(2009478), CPU_REV(0, 0)
6974bfe31fSBipin Ravi
70216d437cSSona Mathewworkaround_reset_start neoverse_n2, ERRATUM(2025414), ERRATA_N2_2025414
71216d437cSSona Mathew	sysreg_bit_set NEOVERSE_N2_CPUECTLR_EL1, NEOVERSE_N2_CPUECTLR_EL1_PFSTIDIS_BIT
72216d437cSSona Mathewworkaround_reset_end neoverse_n2, ERRATUM(2025414)
73216d437cSSona Mathew
74216d437cSSona Mathewcheck_erratum_ls neoverse_n2, ERRATUM(2025414), CPU_REV(0, 0)
75216d437cSSona Mathew
76216d437cSSona Mathewworkaround_reset_start neoverse_n2, ERRATUM(2067956), ERRATA_N2_2067956
77216d437cSSona Mathew	sysreg_bit_set NEOVERSE_N2_CPUACTLR_EL1, NEOVERSE_N2_CPUACTLR_EL1_BIT_46
78216d437cSSona Mathewworkaround_reset_end neoverse_n2, ERRATUM(2067956)
79216d437cSSona Mathew
80216d437cSSona Mathewcheck_erratum_ls neoverse_n2, ERRATUM(2067956), CPU_REV(0, 0)
81216d437cSSona Mathew
82ccb56162SArvind Ram Prakashworkaround_reset_start neoverse_n2, ERRATUM(2138956), ERRATA_N2_2138956
831cafb08dSBipin Ravi	/* Apply instruction patching sequence */
841cafb08dSBipin Ravi	ldr	x0,=0x3
851cafb08dSBipin Ravi	msr	S3_6_c15_c8_0,x0
861cafb08dSBipin Ravi	ldr	x0,=0xF3A08002
871cafb08dSBipin Ravi	msr	S3_6_c15_c8_2,x0
881cafb08dSBipin Ravi	ldr	x0,=0xFFF0F7FE
891cafb08dSBipin Ravi	msr	S3_6_c15_c8_3,x0
901cafb08dSBipin Ravi	ldr	x0,=0x10002001003FF
911cafb08dSBipin Ravi	msr	S3_6_c15_c8_1,x0
921cafb08dSBipin Ravi	ldr	x0,=0x4
931cafb08dSBipin Ravi	msr	S3_6_c15_c8_0,x0
941cafb08dSBipin Ravi	ldr	x0,=0xBF200000
951cafb08dSBipin Ravi	msr	S3_6_c15_c8_2,x0
961cafb08dSBipin Ravi	ldr	x0,=0xFFEF0000
971cafb08dSBipin Ravi	msr	S3_6_c15_c8_3,x0
981cafb08dSBipin Ravi	ldr	x0,=0x10002001003F3
991cafb08dSBipin Ravi	msr	S3_6_c15_c8_1,x0
100ccb56162SArvind Ram Prakashworkaround_reset_end neoverse_n2, ERRATUM(2138956)
1011cafb08dSBipin Ravi
102ccb56162SArvind Ram Prakashcheck_erratum_ls neoverse_n2, ERRATUM(2138956), CPU_REV(0, 0)
1031cafb08dSBipin Ravi
104c948185cSnayanpatel-arm
105ccb56162SArvind Ram Prakashworkaround_reset_start neoverse_n2, ERRATUM(2138958), ERRATA_N2_2138958
106c948185cSnayanpatel-arm	/* Apply instruction patching sequence */
107b41792caSArvind Ram Prakash	sysreg_bit_set NEOVERSE_N2_CPUACTLR5_EL1, NEOVERSE_N2_CPUACTLR5_EL1_BIT_13
108ccb56162SArvind Ram Prakashworkaround_reset_end neoverse_n2, ERRATUM(2138958)
109c948185cSnayanpatel-arm
110ccb56162SArvind Ram Prakashcheck_erratum_ls neoverse_n2, ERRATUM(2138958), CPU_REV(0, 0)
111c948185cSnayanpatel-arm
112ccb56162SArvind Ram Prakashworkaround_reset_start neoverse_n2, ERRATUM(2189731), ERRATA_N2_2189731
113b41792caSArvind Ram Prakash	sysreg_bit_set NEOVERSE_N2_CPUACTLR5_EL1, NEOVERSE_N2_CPUACTLR5_EL1_BIT_44
114ccb56162SArvind Ram Prakashworkaround_reset_end neoverse_n2, ERRATUM(2189731)
115a438f434SArvind Ram Prakash
116ccb56162SArvind Ram Prakashcheck_erratum_ls neoverse_n2, ERRATUM(2189731), CPU_REV(0, 0)
117a438f434SArvind Ram Prakash
118ccb56162SArvind Ram Prakashworkaround_reset_start neoverse_n2, ERRATUM(2242400), ERRATA_N2_2242400
119603806d1Snayanpatel-arm	/* Apply instruction patching sequence */
120b41792caSArvind Ram Prakash	sysreg_bit_set NEOVERSE_N2_CPUACTLR5_EL1, NEOVERSE_N2_CPUACTLR5_EL1_BIT_17
121603806d1Snayanpatel-arm	ldr	x0, =0x2
122603806d1Snayanpatel-arm	msr	S3_6_c15_c8_0, x0
123603806d1Snayanpatel-arm	ldr	x0, =0x10F600E000
124603806d1Snayanpatel-arm	msr	S3_6_c15_c8_2, x0
125603806d1Snayanpatel-arm	ldr	x0, =0x10FF80E000
126603806d1Snayanpatel-arm	msr	S3_6_c15_c8_3, x0
127603806d1Snayanpatel-arm	ldr	x0, =0x80000000003FF
128603806d1Snayanpatel-arm	msr	S3_6_c15_c8_1, x0
129ccb56162SArvind Ram Prakashworkaround_reset_end neoverse_n2, ERRATUM(2242400)
130603806d1Snayanpatel-arm
131ccb56162SArvind Ram Prakashcheck_erratum_ls neoverse_n2, ERRATUM(2242400), CPU_REV(0, 0)
132603806d1Snayanpatel-arm
133ccb56162SArvind Ram Prakashworkaround_reset_start neoverse_n2, ERRATUM(2242415), ERRATA_N2_2242415
134b41792caSArvind Ram Prakash	sysreg_bit_set NEOVERSE_N2_CPUACTLR_EL1, NEOVERSE_N2_CPUACTLR_EL1_BIT_22
135ccb56162SArvind Ram Prakashworkaround_reset_end neoverse_n2, ERRATUM(2242415)
136a438f434SArvind Ram Prakash
137ccb56162SArvind Ram Prakashcheck_erratum_ls neoverse_n2, ERRATUM(2242415), CPU_REV(0, 0)
138a438f434SArvind Ram Prakash
139ccb56162SArvind Ram Prakashworkaround_reset_start neoverse_n2, ERRATUM(2280757), ERRATA_N2_2280757
1400d2d9992Snayanpatel-arm	/* Apply instruction patching sequence */
141b41792caSArvind Ram Prakash	sysreg_bit_set NEOVERSE_N2_CPUACTLR_EL1, NEOVERSE_N2_CPUACTLR_EL1_BIT_22
142ccb56162SArvind Ram Prakashworkaround_reset_end neoverse_n2, ERRATUM(2280757)
1430d2d9992Snayanpatel-arm
144ccb56162SArvind Ram Prakashcheck_erratum_ls neoverse_n2, ERRATUM(2280757), CPU_REV(0, 0)
1450d2d9992Snayanpatel-arm
146216d437cSSona Mathewworkaround_reset_start neoverse_n2, ERRATUM(2313941), ERRATA_DSU_2313941
147216d437cSSona Mathew	errata_dsu_2313941_wa_impl
148216d437cSSona Mathewworkaround_reset_end neoverse_n2, ERRATUM(2313941)
149216d437cSSona Mathew
150216d437cSSona Mathewcheck_erratum_custom_start neoverse_n2, ERRATUM(2313941)
151216d437cSSona Mathew	branch_if_scu_not_present 2f /* label 1 is used in the macro */
152216d437cSSona Mathew	check_errata_dsu_2313941_impl
153216d437cSSona Mathew	2:
154216d437cSSona Mathew	ret
155216d437cSSona Mathewcheck_erratum_custom_end neoverse_n2, ERRATUM(2313941)
156216d437cSSona Mathew
157cc94e71bSBoyan Karatotev.global erratum_neoverse_n2_2326639_wa
158ccb56162SArvind Ram Prakashworkaround_runtime_start neoverse_n2, ERRATUM(2326639), ERRATA_N2_2326639
159bb801857SBoyan Karatotev	/* Set/unset bit 36 in ACTLR2_EL1. The first call will set it, applying
160bb801857SBoyan Karatotev	 * the workaround. Second call clears it to undo it. */
161bb801857SBoyan Karatotev	sysreg_bit_toggle NEOVERSE_N2_CPUACTLR2_EL1, NEOVERSE_N2_CPUACTLR2_EL1_BIT_36
162ccb56162SArvind Ram Prakashworkaround_runtime_end neoverse_n2, ERRATUM(2326639)
16343438ad1SBoyan Karatotev
164ccb56162SArvind Ram Prakashcheck_erratum_ls neoverse_n2, ERRATUM(2326639), CPU_REV(0, 0)
165e6602d4bSAkram Ahmad
1665cba510eSBoyan Karatotevworkaround_reset_start neoverse_n2, ERRATUM(2340933), ERRATA_N2_2340933
16768085ad4SBipin Ravi	/* Set bit 61 in CPUACTLR5_EL1 */
16868085ad4SBipin Ravi	sysreg_bit_set NEOVERSE_N2_CPUACTLR5_EL1, BIT(61)
1695cba510eSBoyan Karatotevworkaround_reset_end neoverse_n2, ERRATUM(2340933)
17068085ad4SBipin Ravi
17168085ad4SBipin Ravicheck_erratum_ls neoverse_n2, ERRATUM(2340933), CPU_REV(0, 0)
17268085ad4SBipin Ravi
1735cba510eSBoyan Karatotevworkaround_reset_start neoverse_n2, ERRATUM(2346952), ERRATA_N2_2346952
1746cb8be17SBipin Ravi	/* Set TXREQ to STATIC and full L2 TQ size */
1756cb8be17SBipin Ravi	mrs	x1, NEOVERSE_N2_CPUECTLR2_EL1
1766cb8be17SBipin Ravi	mov	x0, #CPUECTLR2_EL1_TXREQ_STATIC_FULL
1776cb8be17SBipin Ravi	bfi	x1, x0, #CPUECTLR2_EL1_TXREQ_LSB, #CPUECTLR2_EL1_TXREQ_WIDTH
1786cb8be17SBipin Ravi	msr	NEOVERSE_N2_CPUECTLR2_EL1, x1
1795cba510eSBoyan Karatotevworkaround_reset_end neoverse_n2, ERRATUM(2346952)
1806cb8be17SBipin Ravi
1816cb8be17SBipin Ravicheck_erratum_ls neoverse_n2, ERRATUM(2346952), CPU_REV(0, 2)
1826cb8be17SBipin Ravi
183ccb56162SArvind Ram Prakashworkaround_reset_start neoverse_n2, ERRATUM(2376738), ERRATA_N2_2376738
184e6602d4bSAkram Ahmad	/* Set CPUACTLR2_EL1[0] to 1 to force PLDW/PFRM
185e6602d4bSAkram Ahmad	 * ST to behave like PLD/PFRM LD and not cause
186e6602d4bSAkram Ahmad	 * invalidations to other PE caches.
187e6602d4bSAkram Ahmad	 */
188b41792caSArvind Ram Prakash	sysreg_bit_set NEOVERSE_N2_CPUACTLR2_EL1, NEOVERSE_N2_CPUACTLR2_EL1_BIT_0
189ccb56162SArvind Ram Prakashworkaround_reset_end neoverse_n2, ERRATUM(2376738)
190e6602d4bSAkram Ahmad
191d6d34b39SArvind Ram Prakashcheck_erratum_ls neoverse_n2, ERRATUM(2376738), CPU_REV(0, 3)
192e6602d4bSAkram Ahmad
193ccb56162SArvind Ram Prakashworkaround_reset_start neoverse_n2, ERRATUM(2388450), ERRATA_N2_2388450
194884d5156SDaniel Boulby	/*Set bit 40 in ACTLR2_EL1 */
195b41792caSArvind Ram Prakash	sysreg_bit_set NEOVERSE_N2_CPUACTLR2_EL1, NEOVERSE_N2_CPUACTLR2_EL1_BIT_40
196ccb56162SArvind Ram Prakashworkaround_reset_end neoverse_n2, ERRATUM(2388450)
197884d5156SDaniel Boulby
198ccb56162SArvind Ram Prakashcheck_erratum_ls neoverse_n2, ERRATUM(2388450), CPU_REV(0, 0)
199884d5156SDaniel Boulby
200eb44035cSArvind Ram Prakashworkaround_reset_start neoverse_n2, ERRATUM(2743014), ERRATA_N2_2743014
201eb44035cSArvind Ram Prakash	/* Set CPUACTLR5_EL1[56:55] to 2'b01 */
202eb44035cSArvind Ram Prakash	sysreg_bit_set NEOVERSE_N2_CPUACTLR5_EL1, NEOVERSE_N2_CPUACTLR5_EL1_BIT_55
203eb44035cSArvind Ram Prakash	sysreg_bit_clear NEOVERSE_N2_CPUACTLR5_EL1, NEOVERSE_N2_CPUACTLR5_EL1_BIT_56
204eb44035cSArvind Ram Prakashworkaround_reset_end neoverse_n2, ERRATUM(2743014)
205eb44035cSArvind Ram Prakash
206eb44035cSArvind Ram Prakashcheck_erratum_ls neoverse_n2, ERRATUM(2743014), CPU_REV(0, 2)
207eb44035cSArvind Ram Prakash
208ccb56162SArvind Ram Prakashworkaround_runtime_start neoverse_n2, ERRATUM(2743089), ERRATA_N2_2743089
2091ee7c823SBipin Ravi	/* dsb before isb of power down sequence */
2101ee7c823SBipin Ravi	dsb	sy
211ccb56162SArvind Ram Prakashworkaround_runtime_end neoverse_n2, ERRATUM(2743089)
2121ee7c823SBipin Ravi
213ccb56162SArvind Ram Prakashcheck_erratum_ls neoverse_n2, ERRATUM(2743089), CPU_REV(0, 2)
2141ee7c823SBipin Ravi
21512d28067SArvind Ram Prakashworkaround_reset_start neoverse_n2, ERRATUM(2779511), ERRATA_N2_2779511
21612d28067SArvind Ram Prakash	/* Set bit 47 in ACTLR3_EL1 */
21712d28067SArvind Ram Prakash	sysreg_bit_set NEOVERSE_N2_CPUACTLR3_EL1, NEOVERSE_N2_CPUACTLR3_EL1_BIT_47
21812d28067SArvind Ram Prakashworkaround_reset_end neoverse_n2, ERRATUM(2779511)
21912d28067SArvind Ram Prakash
22012d28067SArvind Ram Prakashcheck_erratum_ls neoverse_n2, ERRATUM(2779511), CPU_REV(0, 2)
22112d28067SArvind Ram Prakash
222216d437cSSona Mathewadd_erratum_entry neoverse_n2, ERRATUM(3701773), ERRATA_N2_3701773
223216d437cSSona Mathew
224216d437cSSona Mathewcheck_erratum_ls neoverse_n2, ERRATUM(3701773), CPU_REV(0, 3)
225216d437cSSona Mathew
226ccb56162SArvind Ram Prakashworkaround_reset_start neoverse_n2, CVE(2022,23960), WORKAROUND_CVE_2022_23960
227ccb56162SArvind Ram Prakash#if IMAGE_BL31
228ccb56162SArvind Ram Prakash	/*
229ccb56162SArvind Ram Prakash	 * The Neoverse-N2 generic vectors are overridden to apply errata
230ccb56162SArvind Ram Prakash         * mitigation on exception entry from lower ELs.
231ccb56162SArvind Ram Prakash	 */
232b41792caSArvind Ram Prakash	override_vector_table wa_cve_vbar_neoverse_n2
233ccb56162SArvind Ram Prakash#endif /* IMAGE_BL31 */
234ccb56162SArvind Ram Prakashworkaround_reset_end neoverse_n2, CVE(2022,23960)
235ccb56162SArvind Ram Prakash
236ccb56162SArvind Ram Prakashcheck_erratum_chosen neoverse_n2, CVE(2022, 23960), WORKAROUND_CVE_2022_23960
2371fe4a9d1SBipin Ravi
238216d437cSSona Mathew/* Disable hardware page aggregation. Enables mitigation for `CVE-2024-5660` */
239216d437cSSona Mathewworkaround_reset_start neoverse_n2, CVE(2024, 5660), WORKAROUND_CVE_2024_5660
240216d437cSSona Mathew	sysreg_bit_set NEOVERSE_N2_CPUECTLR_EL1, BIT(46)
241216d437cSSona Mathewworkaround_reset_end neoverse_n2, CVE(2024, 5660)
242216d437cSSona Mathew
243216d437cSSona Mathewcheck_erratum_ls neoverse_n2, CVE(2024, 5660), CPU_REV(0, 3)
244216d437cSSona Mathew
2454618b2bfSBipin Ravi	/* -------------------------------------------
24625bbbd2dSJavier Almansa Sobrino	 * The CPU Ops reset function for Neoverse N2.
2474618b2bfSBipin Ravi	 * -------------------------------------------
24825bbbd2dSJavier Almansa Sobrino	 */
249ccb56162SArvind Ram Prakashcpu_reset_func_start neoverse_n2
2509380f754Snayanpatel-arm
25125bbbd2dSJavier Almansa Sobrino	/* Check if the PE implements SSBS */
25225bbbd2dSJavier Almansa Sobrino	mrs	x0, id_aa64pfr1_el1
25325bbbd2dSJavier Almansa Sobrino	tst	x0, #(ID_AA64PFR1_EL1_SSBS_MASK << ID_AA64PFR1_EL1_SSBS_SHIFT)
25425bbbd2dSJavier Almansa Sobrino	b.eq	1f
25525bbbd2dSJavier Almansa Sobrino
25625bbbd2dSJavier Almansa Sobrino	/* Disable speculative loads */
25725bbbd2dSJavier Almansa Sobrino	msr	SSBS, xzr
25825bbbd2dSJavier Almansa Sobrino1:
25925bbbd2dSJavier Almansa Sobrino	/* Force all cacheable atomic instructions to be near */
260b41792caSArvind Ram Prakash	sysreg_bit_set NEOVERSE_N2_CPUACTLR2_EL1, NEOVERSE_N2_CPUACTLR2_EL1_BIT_2
26125bbbd2dSJavier Almansa Sobrino
262d23acc9eSAndre Przywara#if ENABLE_FEAT_AMU
26325bbbd2dSJavier Almansa Sobrino	/* Make sure accesses from EL0/EL1 and EL2 are not trapped to EL3 */
26454b86d47SThomas Abraham	sysreg_bit_clear cptr_el3, TAM_BIT
26525bbbd2dSJavier Almansa Sobrino	/* Make sure accesses from EL0/EL1 are not trapped to EL2 */
26654b86d47SThomas Abraham	sysreg_bit_clear cptr_el2, TAM_BIT
26725bbbd2dSJavier Almansa Sobrino	/* No need to enable the counters as this would be done at el3 exit */
26825bbbd2dSJavier Almansa Sobrino#endif
26925bbbd2dSJavier Almansa Sobrino
27025bbbd2dSJavier Almansa Sobrino#if NEOVERSE_Nx_EXTERNAL_LLC
27125bbbd2dSJavier Almansa Sobrino	/* Some systems may have External LLC, core needs to be made aware */
272b41792caSArvind Ram Prakash	sysreg_bit_set NEOVERSE_N2_CPUECTLR_EL1, NEOVERSE_N2_CPUECTLR_EL1_EXTLLC_BIT
27325bbbd2dSJavier Almansa Sobrino#endif
274*75384389SRohit Ner#if NEOVERSE_N2_PREFETCHER_DISABLE
275*75384389SRohit Ner	/* Disable region prefetcher for L2 cache perf measurement */
276*75384389SRohit Ner	sysreg_bit_set NEOVERSE_N2_CPUECTLR_EL1, NEOVERSE_N2_CPUECTLR_EL1_PFDIS_BIT
277*75384389SRohit Ner#endif
278ccb56162SArvind Ram Prakashcpu_reset_func_end neoverse_n2
27925bbbd2dSJavier Almansa Sobrino
28025bbbd2dSJavier Almansa Sobrinofunc neoverse_n2_core_pwr_dwn
281645917abSBoyan Karatotev	apply_erratum neoverse_n2, ERRATUM(2009478), ERRATA_N2_2009478
28274bfe31fSBipin Ravi	apply_erratum neoverse_n2, ERRATUM(2326639), ERRATA_N2_2326639, NO_GET_CPU_REV
28374bfe31fSBipin Ravi
2844618b2bfSBipin Ravi	/* ---------------------------------------------------
28525bbbd2dSJavier Almansa Sobrino	 * Enable CPU power down bit in power control register
28625bbbd2dSJavier Almansa Sobrino	 * No need to do cache maintenance here.
2874618b2bfSBipin Ravi	 * ---------------------------------------------------
28825bbbd2dSJavier Almansa Sobrino	 */
289b41792caSArvind Ram Prakash	sysreg_bit_set NEOVERSE_N2_CPUPWRCTLR_EL1, NEOVERSE_N2_CORE_PWRDN_EN_BIT
290b41792caSArvind Ram Prakash
291db9ee834SBoyan Karatotev	apply_erratum neoverse_n2, ERRATUM(2743089), ERRATA_N2_2743089, NO_GET_CPU_REV
292b41792caSArvind Ram Prakash
29325bbbd2dSJavier Almansa Sobrino	isb
29425bbbd2dSJavier Almansa Sobrino	ret
29525bbbd2dSJavier Almansa Sobrinoendfunc neoverse_n2_core_pwr_dwn
29625bbbd2dSJavier Almansa Sobrino
29725bbbd2dSJavier Almansa Sobrino	/* ---------------------------------------------
29825bbbd2dSJavier Almansa Sobrino	 * This function provides Neoverse N2 specific
29925bbbd2dSJavier Almansa Sobrino	 * register information for crash reporting.
30025bbbd2dSJavier Almansa Sobrino	 * It needs to return with x6 pointing to
30125bbbd2dSJavier Almansa Sobrino	 * a list of register names in ASCII and
30225bbbd2dSJavier Almansa Sobrino	 * x8 - x15 having values of registers to be
30325bbbd2dSJavier Almansa Sobrino	 * reported.
30425bbbd2dSJavier Almansa Sobrino	 * ---------------------------------------------
30525bbbd2dSJavier Almansa Sobrino	 */
30625bbbd2dSJavier Almansa Sobrino.section .rodata.neoverse_n2_regs, "aS"
30725bbbd2dSJavier Almansa Sobrinoneoverse_n2_regs:  /* The ASCII list of register names to be reported */
30825bbbd2dSJavier Almansa Sobrino	.asciz	"cpupwrctlr_el1", ""
30925bbbd2dSJavier Almansa Sobrino
31025bbbd2dSJavier Almansa Sobrinofunc neoverse_n2_cpu_reg_dump
31125bbbd2dSJavier Almansa Sobrino	adr	x6, neoverse_n2_regs
31225bbbd2dSJavier Almansa Sobrino	mrs	x8, NEOVERSE_N2_CPUPWRCTLR_EL1
31325bbbd2dSJavier Almansa Sobrino	ret
31425bbbd2dSJavier Almansa Sobrinoendfunc neoverse_n2_cpu_reg_dump
31525bbbd2dSJavier Almansa Sobrino
31625bbbd2dSJavier Almansa Sobrinodeclare_cpu_ops neoverse_n2, NEOVERSE_N2_MIDR, \
31725bbbd2dSJavier Almansa Sobrino	neoverse_n2_reset_func, \
31825bbbd2dSJavier Almansa Sobrino	neoverse_n2_core_pwr_dwn
319