xref: /rk3399_ARM-atf/lib/cpus/aarch64/cortex_x1.S (revision b62673c645752a78f649282cfa293e8da09e3bef)
1/*
2 * Copyright (c) 2022-2024, Google LLC. All rights reserved.
3 *
4 * SPDX-License-Identifier: BSD-3-Clause
5 */
6
7#include <asm_macros.S>
8#include <cortex_x1.h>
9#include <cpu_macros.S>
10#include "wa_cve_2022_23960_bhb_vector.S"
11
12/* Hardware handled coherency */
13#if HW_ASSISTED_COHERENCY == 0
14#error "Cortex-X1 must be compiled with HW_ASSISTED_COHERENCY enabled"
15#endif
16
17/* 64-bit only core */
18#if CTX_INCLUDE_AARCH32_REGS == 1
19#error "Cortex-X1 supports only AArch64. Compile with CTX_INCLUDE_AARCH32_REGS=0"
20#endif
21
22#if WORKAROUND_CVE_2022_23960
23	wa_cve_2022_23960_bhb_vector_table CORTEX_X1_BHB_LOOP_COUNT, cortex_x1
24#endif /* WORKAROUND_CVE_2022_23960 */
25
26/* Disable hardware page aggregation. Enables mitigation for `CVE-2024-5660` */
27workaround_reset_start cortex_x1, CVE(2024, 5660), WORKAROUND_CVE_2024_5660
28	sysreg_bit_set CORTEX_X1_CPUECTLR_EL1, BIT(46)
29workaround_reset_end cortex_x1, CVE(2024, 5660)
30
31check_erratum_ls cortex_x1, CVE(2024, 5660), CPU_REV(1, 2)
32
33workaround_reset_start cortex_x1, ERRATUM(1688305), ERRATA_X1_1688305
34	sysreg_bit_set CORTEX_X1_ACTLR2_EL1, BIT(1)
35workaround_reset_end cortex_x1, ERRATUM(1688305)
36
37check_erratum_ls cortex_x1, ERRATUM(1688305), CPU_REV(1, 0)
38
39workaround_reset_start cortex_x1, ERRATUM(1821534), ERRATA_X1_1821534
40	sysreg_bit_set CORTEX_X1_ACTLR2_EL1, BIT(2)
41workaround_reset_end cortex_x1, ERRATUM(1821534)
42
43check_erratum_ls cortex_x1, ERRATUM(1821534), CPU_REV(1, 0)
44
45workaround_reset_start cortex_x1, ERRATUM(1827429), ERRATA_X1_1827429
46	sysreg_bit_set CORTEX_X1_CPUECTLR_EL1, BIT(53)
47workaround_reset_end cortex_x1, ERRATUM(1827429)
48
49check_erratum_ls cortex_x1, ERRATUM(1827429), CPU_REV(1, 0)
50
51check_erratum_chosen cortex_x1, CVE(2022, 23960), WORKAROUND_CVE_2022_23960
52
53workaround_reset_start cortex_x1, CVE(2022, 23960), WORKAROUND_CVE_2022_23960
54#if IMAGE_BL31
55	/*
56	 * The Cortex-X1 generic vectors are overridden to apply errata
57	 * mitigation on exception entry from lower ELs.
58	 */
59	override_vector_table wa_cve_vbar_cortex_x1
60#endif /* IMAGE_BL31 */
61workaround_reset_end cortex_x1, CVE(2022, 23960)
62
63cpu_reset_func_start cortex_x1
64cpu_reset_func_end cortex_x1
65
66	/* ---------------------------------------------
67	 * HW will do the cache maintenance while powering down
68	 * ---------------------------------------------
69	 */
70func cortex_x1_core_pwr_dwn
71	sysreg_bit_set CORTEX_X1_CPUPWRCTLR_EL1, CORTEX_X1_CORE_PWRDN_EN_MASK
72	isb
73	ret
74endfunc cortex_x1_core_pwr_dwn
75
76       /* ---------------------------------------------
77	* This function provides Cortex X1 specific
78	* register information for crash reporting.
79	* It needs to return with x6 pointing to
80	* a list of register names in ascii and
81	* x8 - x15 having values of registers to be
82	* reported.
83	* ---------------------------------------------
84	*/
85.section .rodata.cortex_x1_regs, "aS"
86cortex_x1_regs:  /* The ascii list of register names to be reported */
87	.asciz	"cpuectlr_el1", ""
88
89func cortex_x1_cpu_reg_dump
90	adr	x6, cortex_x1_regs
91	mrs	x8, CORTEX_X1_CPUECTLR_EL1
92	ret
93endfunc cortex_x1_cpu_reg_dump
94
95declare_cpu_ops cortex_x1, CORTEX_X1_MIDR, \
96	cortex_x1_reset_func, \
97	cortex_x1_core_pwr_dwn
98