135028bd7SLeo Yan/* 235028bd7SLeo Yan * Copyright (c) 2023-2024, Arm Limited. All rights reserved. 335028bd7SLeo Yan * 435028bd7SLeo Yan * SPDX-License-Identifier: BSD-3-Clause 535028bd7SLeo Yan */ 635028bd7SLeo Yan 74e772e6bSLeo Yan#define GIC_CTRL_ADDR 2c010000 84e772e6bSLeo Yan#define GIC_GICR_OFFSET 0x200000 94e772e6bSLeo Yan#define UART_OFFSET 0x1000 104e772e6bSLeo Yan#define VENCODER_TIMING_CLK 25175000 114e772e6bSLeo Yan#define VENCODER_TIMING \ 124e772e6bSLeo Yan clock-frequency = <VENCODER_TIMING_CLK>; \ 134e772e6bSLeo Yan hactive = <640>; \ 144e772e6bSLeo Yan vactive = <480>; \ 154e772e6bSLeo Yan hfront-porch = <16>; \ 164e772e6bSLeo Yan hback-porch = <48>; \ 174e772e6bSLeo Yan hsync-len = <96>; \ 184e772e6bSLeo Yan vfront-porch = <10>; \ 194e772e6bSLeo Yan vback-porch = <33>; \ 204e772e6bSLeo Yan vsync-len = <2> 214e772e6bSLeo Yan 2235028bd7SLeo Yan/ { 23*e6ef3ef0SLeo Yan chosen { 24*e6ef3ef0SLeo Yan stdout-path = "serial0:115200n8"; 25*e6ef3ef0SLeo Yan }; 26*e6ef3ef0SLeo Yan 27*e6ef3ef0SLeo Yan ethernet: ethernet@18000000 { 28*e6ef3ef0SLeo Yan compatible = "smsc,lan91c111"; 29*e6ef3ef0SLeo Yan }; 30*e6ef3ef0SLeo Yan 31*e6ef3ef0SLeo Yan mmci: mmci@1c050000 { 32*e6ef3ef0SLeo Yan cd-gpios = <&sysreg 0 0>; 33*e6ef3ef0SLeo Yan }; 34*e6ef3ef0SLeo Yan 3535028bd7SLeo Yan rtc@1c170000 { 3635028bd7SLeo Yan compatible = "arm,pl031", "arm,primecell"; 3735028bd7SLeo Yan reg = <0x0 0x1C170000 0x0 0x1000>; 3835028bd7SLeo Yan interrupts = <GIC_SPI 100 IRQ_TYPE_LEVEL_HIGH>; 3935028bd7SLeo Yan clocks = <&soc_refclk>; 4035028bd7SLeo Yan clock-names = "apb_pclk"; 4135028bd7SLeo Yan }; 4235028bd7SLeo Yan 4335028bd7SLeo Yan kmi@1c060000 { 4435028bd7SLeo Yan compatible = "arm,pl050", "arm,primecell"; 4535028bd7SLeo Yan reg = <0x0 0x001c060000 0x0 0x1000>; 4635028bd7SLeo Yan interrupts = <GIC_SPI 197 IRQ_TYPE_LEVEL_HIGH>; 4735028bd7SLeo Yan clocks = <&bp_clock24mhz>, <&bp_clock24mhz>; 4835028bd7SLeo Yan clock-names = "KMIREFCLK", "apb_pclk"; 4935028bd7SLeo Yan }; 5035028bd7SLeo Yan 5135028bd7SLeo Yan kmi@1c070000 { 5235028bd7SLeo Yan compatible = "arm,pl050", "arm,primecell"; 5335028bd7SLeo Yan reg = <0x0 0x001c070000 0x0 0x1000>; 5435028bd7SLeo Yan interrupts = <GIC_SPI 103 IRQ_TYPE_LEVEL_HIGH>; 5535028bd7SLeo Yan clocks = <&bp_clock24mhz>, <&bp_clock24mhz>; 5635028bd7SLeo Yan clock-names = "KMIREFCLK", "apb_pclk"; 5735028bd7SLeo Yan }; 5835028bd7SLeo Yan 5935028bd7SLeo Yan virtio_block@1c130000 { 6035028bd7SLeo Yan compatible = "virtio,mmio"; 6135028bd7SLeo Yan reg = <0x0 0x1c130000 0x0 0x200>; 6235028bd7SLeo Yan /* spec lists this wrong */ 6335028bd7SLeo Yan interrupts = <GIC_SPI 204 IRQ_TYPE_LEVEL_HIGH>; 6435028bd7SLeo Yan }; 6535028bd7SLeo Yan}; 66