10581a887SLionel Debieve /* 2*9d22d310SYann Gautier * Copyright (c) 2019-2020, STMicroelectronics - All Rights Reserved 30581a887SLionel Debieve * 40581a887SLionel Debieve * SPDX-License-Identifier: GPL-2.0+ OR BSD-3-Clause 50581a887SLionel Debieve */ 60581a887SLionel Debieve 70581a887SLionel Debieve #include <libfdt.h> 80581a887SLionel Debieve 90581a887SLionel Debieve #include <platform_def.h> 100581a887SLionel Debieve 110581a887SLionel Debieve #include <common/debug.h> 120581a887SLionel Debieve #include <drivers/delay_timer.h> 130581a887SLionel Debieve #include <drivers/spi_mem.h> 140581a887SLionel Debieve #include <drivers/st/stm32_gpio.h> 15*9d22d310SYann Gautier #include <drivers/st/stm32_qspi.h> 160581a887SLionel Debieve #include <drivers/st/stm32mp_reset.h> 170581a887SLionel Debieve #include <lib/mmio.h> 180581a887SLionel Debieve #include <lib/utils_def.h> 190581a887SLionel Debieve 200581a887SLionel Debieve /* QUADSPI registers */ 210581a887SLionel Debieve #define QSPI_CR 0x00U 220581a887SLionel Debieve #define QSPI_DCR 0x04U 230581a887SLionel Debieve #define QSPI_SR 0x08U 240581a887SLionel Debieve #define QSPI_FCR 0x0CU 250581a887SLionel Debieve #define QSPI_DLR 0x10U 260581a887SLionel Debieve #define QSPI_CCR 0x14U 270581a887SLionel Debieve #define QSPI_AR 0x18U 280581a887SLionel Debieve #define QSPI_ABR 0x1CU 290581a887SLionel Debieve #define QSPI_DR 0x20U 300581a887SLionel Debieve #define QSPI_PSMKR 0x24U 310581a887SLionel Debieve #define QSPI_PSMAR 0x28U 320581a887SLionel Debieve #define QSPI_PIR 0x2CU 330581a887SLionel Debieve #define QSPI_LPTR 0x30U 340581a887SLionel Debieve 350581a887SLionel Debieve /* QUADSPI control register */ 360581a887SLionel Debieve #define QSPI_CR_EN BIT(0) 370581a887SLionel Debieve #define QSPI_CR_ABORT BIT(1) 380581a887SLionel Debieve #define QSPI_CR_DMAEN BIT(2) 390581a887SLionel Debieve #define QSPI_CR_TCEN BIT(3) 400581a887SLionel Debieve #define QSPI_CR_SSHIFT BIT(4) 410581a887SLionel Debieve #define QSPI_CR_DFM BIT(6) 420581a887SLionel Debieve #define QSPI_CR_FSEL BIT(7) 430581a887SLionel Debieve #define QSPI_CR_FTHRES_SHIFT 8U 440581a887SLionel Debieve #define QSPI_CR_TEIE BIT(16) 450581a887SLionel Debieve #define QSPI_CR_TCIE BIT(17) 460581a887SLionel Debieve #define QSPI_CR_FTIE BIT(18) 470581a887SLionel Debieve #define QSPI_CR_SMIE BIT(19) 480581a887SLionel Debieve #define QSPI_CR_TOIE BIT(20) 490581a887SLionel Debieve #define QSPI_CR_APMS BIT(22) 500581a887SLionel Debieve #define QSPI_CR_PMM BIT(23) 510581a887SLionel Debieve #define QSPI_CR_PRESCALER_MASK GENMASK_32(31, 24) 520581a887SLionel Debieve #define QSPI_CR_PRESCALER_SHIFT 24U 530581a887SLionel Debieve 540581a887SLionel Debieve /* QUADSPI device configuration register */ 550581a887SLionel Debieve #define QSPI_DCR_CKMODE BIT(0) 560581a887SLionel Debieve #define QSPI_DCR_CSHT_MASK GENMASK_32(10, 8) 570581a887SLionel Debieve #define QSPI_DCR_CSHT_SHIFT 8U 580581a887SLionel Debieve #define QSPI_DCR_FSIZE_MASK GENMASK_32(20, 16) 590581a887SLionel Debieve #define QSPI_DCR_FSIZE_SHIFT 16U 600581a887SLionel Debieve 610581a887SLionel Debieve /* QUADSPI status register */ 620581a887SLionel Debieve #define QSPI_SR_TEF BIT(0) 630581a887SLionel Debieve #define QSPI_SR_TCF BIT(1) 640581a887SLionel Debieve #define QSPI_SR_FTF BIT(2) 650581a887SLionel Debieve #define QSPI_SR_SMF BIT(3) 660581a887SLionel Debieve #define QSPI_SR_TOF BIT(4) 670581a887SLionel Debieve #define QSPI_SR_BUSY BIT(5) 680581a887SLionel Debieve 690581a887SLionel Debieve /* QUADSPI flag clear register */ 700581a887SLionel Debieve #define QSPI_FCR_CTEF BIT(0) 710581a887SLionel Debieve #define QSPI_FCR_CTCF BIT(1) 720581a887SLionel Debieve #define QSPI_FCR_CSMF BIT(3) 730581a887SLionel Debieve #define QSPI_FCR_CTOF BIT(4) 740581a887SLionel Debieve 750581a887SLionel Debieve /* QUADSPI communication configuration register */ 760581a887SLionel Debieve #define QSPI_CCR_DDRM BIT(31) 770581a887SLionel Debieve #define QSPI_CCR_DHHC BIT(30) 780581a887SLionel Debieve #define QSPI_CCR_SIOO BIT(28) 790581a887SLionel Debieve #define QSPI_CCR_FMODE_SHIFT 26U 800581a887SLionel Debieve #define QSPI_CCR_DMODE_SHIFT 24U 810581a887SLionel Debieve #define QSPI_CCR_DCYC_SHIFT 18U 820581a887SLionel Debieve #define QSPI_CCR_ABSIZE_SHIFT 16U 830581a887SLionel Debieve #define QSPI_CCR_ABMODE_SHIFT 14U 840581a887SLionel Debieve #define QSPI_CCR_ADSIZE_SHIFT 12U 850581a887SLionel Debieve #define QSPI_CCR_ADMODE_SHIFT 10U 860581a887SLionel Debieve #define QSPI_CCR_IMODE_SHIFT 8U 870581a887SLionel Debieve #define QSPI_CCR_IND_WRITE 0U 880581a887SLionel Debieve #define QSPI_CCR_IND_READ 1U 890581a887SLionel Debieve #define QSPI_CCR_MEM_MAP 3U 900581a887SLionel Debieve 910581a887SLionel Debieve #define QSPI_MAX_CHIP 2U 920581a887SLionel Debieve 930581a887SLionel Debieve #define QSPI_FIFO_TIMEOUT_US 30U 940581a887SLionel Debieve #define QSPI_CMD_TIMEOUT_US 1000U 950581a887SLionel Debieve #define QSPI_BUSY_TIMEOUT_US 100U 960581a887SLionel Debieve #define QSPI_ABT_TIMEOUT_US 100U 970581a887SLionel Debieve 980581a887SLionel Debieve #define DT_QSPI_COMPAT "st,stm32f469-qspi" 990581a887SLionel Debieve 1000581a887SLionel Debieve #define FREQ_100MHZ 100000000U 1010581a887SLionel Debieve 1020581a887SLionel Debieve struct stm32_qspi_ctrl { 1030581a887SLionel Debieve uintptr_t reg_base; 1040581a887SLionel Debieve uintptr_t mm_base; 1050581a887SLionel Debieve size_t mm_size; 1060581a887SLionel Debieve unsigned long clock_id; 1070581a887SLionel Debieve unsigned int reset_id; 1080581a887SLionel Debieve }; 1090581a887SLionel Debieve 1100581a887SLionel Debieve static struct stm32_qspi_ctrl stm32_qspi; 1110581a887SLionel Debieve 1120581a887SLionel Debieve static uintptr_t qspi_base(void) 1130581a887SLionel Debieve { 1140581a887SLionel Debieve return stm32_qspi.reg_base; 1150581a887SLionel Debieve } 1160581a887SLionel Debieve 1170581a887SLionel Debieve static int stm32_qspi_wait_for_not_busy(void) 1180581a887SLionel Debieve { 1190581a887SLionel Debieve uint64_t timeout = timeout_init_us(QSPI_BUSY_TIMEOUT_US); 1200581a887SLionel Debieve 1210581a887SLionel Debieve while ((mmio_read_32(qspi_base() + QSPI_SR) & QSPI_SR_BUSY) != 0U) { 1220581a887SLionel Debieve if (timeout_elapsed(timeout)) { 1230581a887SLionel Debieve ERROR("%s: busy timeout\n", __func__); 1240581a887SLionel Debieve return -ETIMEDOUT; 1250581a887SLionel Debieve } 1260581a887SLionel Debieve } 1270581a887SLionel Debieve 1280581a887SLionel Debieve return 0; 1290581a887SLionel Debieve } 1300581a887SLionel Debieve 1310581a887SLionel Debieve static int stm32_qspi_wait_cmd(const struct spi_mem_op *op) 1320581a887SLionel Debieve { 1330581a887SLionel Debieve int ret = 0; 1340581a887SLionel Debieve uint64_t timeout; 1350581a887SLionel Debieve 1360581a887SLionel Debieve if (op->data.nbytes == 0U) { 1370581a887SLionel Debieve return stm32_qspi_wait_for_not_busy(); 1380581a887SLionel Debieve } 1390581a887SLionel Debieve 1400581a887SLionel Debieve timeout = timeout_init_us(QSPI_CMD_TIMEOUT_US); 1410581a887SLionel Debieve while ((mmio_read_32(qspi_base() + QSPI_SR) & QSPI_SR_TCF) == 0U) { 1420581a887SLionel Debieve if (timeout_elapsed(timeout)) { 1430581a887SLionel Debieve ret = -ETIMEDOUT; 1440581a887SLionel Debieve break; 1450581a887SLionel Debieve } 1460581a887SLionel Debieve } 1470581a887SLionel Debieve 1480581a887SLionel Debieve if (ret == 0) { 1490581a887SLionel Debieve if ((mmio_read_32(qspi_base() + QSPI_SR) & QSPI_SR_TEF) != 0U) { 1500581a887SLionel Debieve ERROR("%s: transfer error\n", __func__); 1510581a887SLionel Debieve ret = -EIO; 1520581a887SLionel Debieve } 1530581a887SLionel Debieve } else { 1540581a887SLionel Debieve ERROR("%s: cmd timeout\n", __func__); 1550581a887SLionel Debieve } 1560581a887SLionel Debieve 1570581a887SLionel Debieve /* Clear flags */ 1580581a887SLionel Debieve mmio_write_32(qspi_base() + QSPI_FCR, QSPI_FCR_CTCF | QSPI_FCR_CTEF); 1590581a887SLionel Debieve 1600581a887SLionel Debieve return ret; 1610581a887SLionel Debieve } 1620581a887SLionel Debieve 1630581a887SLionel Debieve static void stm32_qspi_read_fifo(uint8_t *val, uintptr_t addr) 1640581a887SLionel Debieve { 1650581a887SLionel Debieve *val = mmio_read_8(addr); 1660581a887SLionel Debieve } 1670581a887SLionel Debieve 1680581a887SLionel Debieve static void stm32_qspi_write_fifo(uint8_t *val, uintptr_t addr) 1690581a887SLionel Debieve { 1700581a887SLionel Debieve mmio_write_8(addr, *val); 1710581a887SLionel Debieve } 1720581a887SLionel Debieve 1730581a887SLionel Debieve static int stm32_qspi_poll(const struct spi_mem_op *op) 1740581a887SLionel Debieve { 1750581a887SLionel Debieve void (*fifo)(uint8_t *val, uintptr_t addr); 176*9d22d310SYann Gautier uint32_t len; 1770581a887SLionel Debieve uint8_t *buf; 1780581a887SLionel Debieve 1790581a887SLionel Debieve if (op->data.dir == SPI_MEM_DATA_IN) { 1800581a887SLionel Debieve fifo = stm32_qspi_read_fifo; 1810581a887SLionel Debieve } else { 1820581a887SLionel Debieve fifo = stm32_qspi_write_fifo; 1830581a887SLionel Debieve } 1840581a887SLionel Debieve 1850581a887SLionel Debieve buf = (uint8_t *)op->data.buf; 1860581a887SLionel Debieve 1870581a887SLionel Debieve for (len = op->data.nbytes; len != 0U; len--) { 188*9d22d310SYann Gautier uint64_t timeout = timeout_init_us(QSPI_FIFO_TIMEOUT_US); 189*9d22d310SYann Gautier 1900581a887SLionel Debieve while ((mmio_read_32(qspi_base() + QSPI_SR) & 1910581a887SLionel Debieve QSPI_SR_FTF) == 0U) { 1920581a887SLionel Debieve if (timeout_elapsed(timeout)) { 1930581a887SLionel Debieve ERROR("%s: fifo timeout\n", __func__); 1940581a887SLionel Debieve return -ETIMEDOUT; 1950581a887SLionel Debieve } 1960581a887SLionel Debieve } 1970581a887SLionel Debieve 1980581a887SLionel Debieve fifo(buf++, qspi_base() + QSPI_DR); 1990581a887SLionel Debieve } 2000581a887SLionel Debieve 2010581a887SLionel Debieve return 0; 2020581a887SLionel Debieve } 2030581a887SLionel Debieve 2040581a887SLionel Debieve static int stm32_qspi_mm(const struct spi_mem_op *op) 2050581a887SLionel Debieve { 2060581a887SLionel Debieve memcpy(op->data.buf, 2070581a887SLionel Debieve (void *)(stm32_qspi.mm_base + (size_t)op->addr.val), 2080581a887SLionel Debieve op->data.nbytes); 2090581a887SLionel Debieve 2100581a887SLionel Debieve return 0; 2110581a887SLionel Debieve } 2120581a887SLionel Debieve 2130581a887SLionel Debieve static int stm32_qspi_tx(const struct spi_mem_op *op, uint8_t mode) 2140581a887SLionel Debieve { 2150581a887SLionel Debieve if (op->data.nbytes == 0U) { 2160581a887SLionel Debieve return 0; 2170581a887SLionel Debieve } 2180581a887SLionel Debieve 2190581a887SLionel Debieve if (mode == QSPI_CCR_MEM_MAP) { 2200581a887SLionel Debieve return stm32_qspi_mm(op); 2210581a887SLionel Debieve } 2220581a887SLionel Debieve 2230581a887SLionel Debieve return stm32_qspi_poll(op); 2240581a887SLionel Debieve } 2250581a887SLionel Debieve 2260581a887SLionel Debieve static unsigned int stm32_qspi_get_mode(uint8_t buswidth) 2270581a887SLionel Debieve { 2280581a887SLionel Debieve if (buswidth == 4U) { 2290581a887SLionel Debieve return 3U; 2300581a887SLionel Debieve } 2310581a887SLionel Debieve 2320581a887SLionel Debieve return buswidth; 2330581a887SLionel Debieve } 2340581a887SLionel Debieve 2350581a887SLionel Debieve static int stm32_qspi_exec_op(const struct spi_mem_op *op) 2360581a887SLionel Debieve { 2370581a887SLionel Debieve uint64_t timeout; 2380581a887SLionel Debieve uint32_t ccr; 2390581a887SLionel Debieve size_t addr_max; 2400581a887SLionel Debieve uint8_t mode = QSPI_CCR_IND_WRITE; 2410581a887SLionel Debieve int ret; 2420581a887SLionel Debieve 2430581a887SLionel Debieve VERBOSE("%s: cmd:%x mode:%d.%d.%d.%d addr:%llx len:%x\n", 2440581a887SLionel Debieve __func__, op->cmd.opcode, op->cmd.buswidth, op->addr.buswidth, 2450581a887SLionel Debieve op->dummy.buswidth, op->data.buswidth, 2460581a887SLionel Debieve op->addr.val, op->data.nbytes); 2470581a887SLionel Debieve 2480581a887SLionel Debieve ret = stm32_qspi_wait_for_not_busy(); 2490581a887SLionel Debieve if (ret != 0) { 2500581a887SLionel Debieve return ret; 2510581a887SLionel Debieve } 2520581a887SLionel Debieve 2530581a887SLionel Debieve addr_max = op->addr.val + op->data.nbytes + 1U; 2540581a887SLionel Debieve 2550581a887SLionel Debieve if ((op->data.dir == SPI_MEM_DATA_IN) && (op->data.nbytes != 0U)) { 2560581a887SLionel Debieve if ((addr_max < stm32_qspi.mm_size) && 2570581a887SLionel Debieve (op->addr.buswidth != 0U)) { 2580581a887SLionel Debieve mode = QSPI_CCR_MEM_MAP; 2590581a887SLionel Debieve } else { 2600581a887SLionel Debieve mode = QSPI_CCR_IND_READ; 2610581a887SLionel Debieve } 2620581a887SLionel Debieve } 2630581a887SLionel Debieve 2640581a887SLionel Debieve if (op->data.nbytes != 0U) { 2650581a887SLionel Debieve mmio_write_32(qspi_base() + QSPI_DLR, op->data.nbytes - 1U); 2660581a887SLionel Debieve } 2670581a887SLionel Debieve 2680581a887SLionel Debieve ccr = mode << QSPI_CCR_FMODE_SHIFT; 2690581a887SLionel Debieve ccr |= op->cmd.opcode; 2700581a887SLionel Debieve ccr |= stm32_qspi_get_mode(op->cmd.buswidth) << QSPI_CCR_IMODE_SHIFT; 2710581a887SLionel Debieve 2720581a887SLionel Debieve if (op->addr.nbytes != 0U) { 2730581a887SLionel Debieve ccr |= (op->addr.nbytes - 1U) << QSPI_CCR_ADSIZE_SHIFT; 2740581a887SLionel Debieve ccr |= stm32_qspi_get_mode(op->addr.buswidth) << 2750581a887SLionel Debieve QSPI_CCR_ADMODE_SHIFT; 2760581a887SLionel Debieve } 2770581a887SLionel Debieve 2780581a887SLionel Debieve if ((op->dummy.buswidth != 0U) && (op->dummy.nbytes != 0U)) { 2790581a887SLionel Debieve ccr |= (op->dummy.nbytes * 8U / op->dummy.buswidth) << 2800581a887SLionel Debieve QSPI_CCR_DCYC_SHIFT; 2810581a887SLionel Debieve } 2820581a887SLionel Debieve 2830581a887SLionel Debieve if (op->data.nbytes != 0U) { 2840581a887SLionel Debieve ccr |= stm32_qspi_get_mode(op->data.buswidth) << 2850581a887SLionel Debieve QSPI_CCR_DMODE_SHIFT; 2860581a887SLionel Debieve } 2870581a887SLionel Debieve 2880581a887SLionel Debieve mmio_write_32(qspi_base() + QSPI_CCR, ccr); 2890581a887SLionel Debieve 2900581a887SLionel Debieve if ((op->addr.nbytes != 0U) && (mode != QSPI_CCR_MEM_MAP)) { 2910581a887SLionel Debieve mmio_write_32(qspi_base() + QSPI_AR, op->addr.val); 2920581a887SLionel Debieve } 2930581a887SLionel Debieve 2940581a887SLionel Debieve ret = stm32_qspi_tx(op, mode); 2950581a887SLionel Debieve 2960581a887SLionel Debieve /* 2970581a887SLionel Debieve * Abort in: 2980581a887SLionel Debieve * - Error case. 2990581a887SLionel Debieve * - Memory mapped read: prefetching must be stopped if we read the last 3000581a887SLionel Debieve * byte of device (device size - fifo size). If device size is not 3010581a887SLionel Debieve * known then prefetching is always stopped. 3020581a887SLionel Debieve */ 3030581a887SLionel Debieve if ((ret != 0) || (mode == QSPI_CCR_MEM_MAP)) { 3040581a887SLionel Debieve goto abort; 3050581a887SLionel Debieve } 3060581a887SLionel Debieve 3070581a887SLionel Debieve /* Wait end of TX in indirect mode */ 3080581a887SLionel Debieve ret = stm32_qspi_wait_cmd(op); 3090581a887SLionel Debieve if (ret != 0) { 3100581a887SLionel Debieve goto abort; 3110581a887SLionel Debieve } 3120581a887SLionel Debieve 3130581a887SLionel Debieve return 0; 3140581a887SLionel Debieve 3150581a887SLionel Debieve abort: 3160581a887SLionel Debieve mmio_setbits_32(qspi_base() + QSPI_CR, QSPI_CR_ABORT); 3170581a887SLionel Debieve 3180581a887SLionel Debieve /* Wait clear of abort bit by hardware */ 3190581a887SLionel Debieve timeout = timeout_init_us(QSPI_ABT_TIMEOUT_US); 3200581a887SLionel Debieve while ((mmio_read_32(qspi_base() + QSPI_CR) & QSPI_CR_ABORT) != 0U) { 3210581a887SLionel Debieve if (timeout_elapsed(timeout)) { 3220581a887SLionel Debieve ret = -ETIMEDOUT; 3230581a887SLionel Debieve break; 3240581a887SLionel Debieve } 3250581a887SLionel Debieve } 3260581a887SLionel Debieve 3270581a887SLionel Debieve mmio_write_32(qspi_base() + QSPI_FCR, QSPI_FCR_CTCF); 3280581a887SLionel Debieve 3290581a887SLionel Debieve if (ret != 0) { 3300581a887SLionel Debieve ERROR("%s: exec op error\n", __func__); 3310581a887SLionel Debieve } 3320581a887SLionel Debieve 3330581a887SLionel Debieve return ret; 3340581a887SLionel Debieve } 3350581a887SLionel Debieve 3360581a887SLionel Debieve static int stm32_qspi_claim_bus(unsigned int cs) 3370581a887SLionel Debieve { 3380581a887SLionel Debieve uint32_t cr; 3390581a887SLionel Debieve 3400581a887SLionel Debieve if (cs >= QSPI_MAX_CHIP) { 3410581a887SLionel Debieve return -ENODEV; 3420581a887SLionel Debieve } 3430581a887SLionel Debieve 3440581a887SLionel Debieve /* Set chip select and enable the controller */ 3450581a887SLionel Debieve cr = QSPI_CR_EN; 3460581a887SLionel Debieve if (cs == 1U) { 3470581a887SLionel Debieve cr |= QSPI_CR_FSEL; 3480581a887SLionel Debieve } 3490581a887SLionel Debieve 3500581a887SLionel Debieve mmio_clrsetbits_32(qspi_base() + QSPI_CR, QSPI_CR_FSEL, cr); 3510581a887SLionel Debieve 3520581a887SLionel Debieve return 0; 3530581a887SLionel Debieve } 3540581a887SLionel Debieve 3550581a887SLionel Debieve static void stm32_qspi_release_bus(void) 3560581a887SLionel Debieve { 3570581a887SLionel Debieve mmio_clrbits_32(qspi_base() + QSPI_CR, QSPI_CR_EN); 3580581a887SLionel Debieve } 3590581a887SLionel Debieve 3600581a887SLionel Debieve static int stm32_qspi_set_speed(unsigned int hz) 3610581a887SLionel Debieve { 3620581a887SLionel Debieve unsigned long qspi_clk = stm32mp_clk_get_rate(stm32_qspi.clock_id); 3630581a887SLionel Debieve uint32_t prescaler = UINT8_MAX; 3640581a887SLionel Debieve uint32_t csht; 3650581a887SLionel Debieve int ret; 3660581a887SLionel Debieve 3670581a887SLionel Debieve if (qspi_clk == 0U) { 3680581a887SLionel Debieve return -EINVAL; 3690581a887SLionel Debieve } 3700581a887SLionel Debieve 3710581a887SLionel Debieve if (hz > 0U) { 3720581a887SLionel Debieve prescaler = div_round_up(qspi_clk, hz) - 1U; 3730581a887SLionel Debieve if (prescaler > UINT8_MAX) { 3740581a887SLionel Debieve prescaler = UINT8_MAX; 3750581a887SLionel Debieve } 3760581a887SLionel Debieve } 3770581a887SLionel Debieve 3780581a887SLionel Debieve csht = div_round_up((5U * qspi_clk) / (prescaler + 1U), FREQ_100MHZ); 3790581a887SLionel Debieve csht = ((csht - 1U) << QSPI_DCR_CSHT_SHIFT) & QSPI_DCR_CSHT_MASK; 3800581a887SLionel Debieve 3810581a887SLionel Debieve ret = stm32_qspi_wait_for_not_busy(); 3820581a887SLionel Debieve if (ret != 0) { 3830581a887SLionel Debieve return ret; 3840581a887SLionel Debieve } 3850581a887SLionel Debieve 3860581a887SLionel Debieve mmio_clrsetbits_32(qspi_base() + QSPI_CR, QSPI_CR_PRESCALER_MASK, 3870581a887SLionel Debieve prescaler << QSPI_CR_PRESCALER_SHIFT); 3880581a887SLionel Debieve 3890581a887SLionel Debieve mmio_clrsetbits_32(qspi_base() + QSPI_DCR, QSPI_DCR_CSHT_MASK, csht); 3900581a887SLionel Debieve 3910581a887SLionel Debieve VERBOSE("%s: speed=%lu\n", __func__, qspi_clk / (prescaler + 1U)); 3920581a887SLionel Debieve 3930581a887SLionel Debieve return 0; 3940581a887SLionel Debieve } 3950581a887SLionel Debieve 3960581a887SLionel Debieve static int stm32_qspi_set_mode(unsigned int mode) 3970581a887SLionel Debieve { 3980581a887SLionel Debieve int ret; 3990581a887SLionel Debieve 4000581a887SLionel Debieve ret = stm32_qspi_wait_for_not_busy(); 4010581a887SLionel Debieve if (ret != 0) { 4020581a887SLionel Debieve return ret; 4030581a887SLionel Debieve } 4040581a887SLionel Debieve 4050581a887SLionel Debieve if ((mode & SPI_CS_HIGH) != 0U) { 4060581a887SLionel Debieve return -ENODEV; 4070581a887SLionel Debieve } 4080581a887SLionel Debieve 4090581a887SLionel Debieve if (((mode & SPI_CPHA) != 0U) && ((mode & SPI_CPOL) != 0U)) { 4100581a887SLionel Debieve mmio_setbits_32(qspi_base() + QSPI_DCR, QSPI_DCR_CKMODE); 4110581a887SLionel Debieve } else if (((mode & SPI_CPHA) == 0U) && ((mode & SPI_CPOL) == 0U)) { 4120581a887SLionel Debieve mmio_clrbits_32(qspi_base() + QSPI_DCR, QSPI_DCR_CKMODE); 4130581a887SLionel Debieve } else { 4140581a887SLionel Debieve return -ENODEV; 4150581a887SLionel Debieve } 4160581a887SLionel Debieve 4170581a887SLionel Debieve VERBOSE("%s: mode=0x%x\n", __func__, mode); 4180581a887SLionel Debieve 4190581a887SLionel Debieve if ((mode & SPI_RX_QUAD) != 0U) { 4200581a887SLionel Debieve VERBOSE("rx: quad\n"); 4210581a887SLionel Debieve } else if ((mode & SPI_RX_DUAL) != 0U) { 4220581a887SLionel Debieve VERBOSE("rx: dual\n"); 4230581a887SLionel Debieve } else { 4240581a887SLionel Debieve VERBOSE("rx: single\n"); 4250581a887SLionel Debieve } 4260581a887SLionel Debieve 4270581a887SLionel Debieve if ((mode & SPI_TX_QUAD) != 0U) { 4280581a887SLionel Debieve VERBOSE("tx: quad\n"); 4290581a887SLionel Debieve } else if ((mode & SPI_TX_DUAL) != 0U) { 4300581a887SLionel Debieve VERBOSE("tx: dual\n"); 4310581a887SLionel Debieve } else { 4320581a887SLionel Debieve VERBOSE("tx: single\n"); 4330581a887SLionel Debieve } 4340581a887SLionel Debieve 4350581a887SLionel Debieve return 0; 4360581a887SLionel Debieve } 4370581a887SLionel Debieve 4380581a887SLionel Debieve static const struct spi_bus_ops stm32_qspi_bus_ops = { 4390581a887SLionel Debieve .claim_bus = stm32_qspi_claim_bus, 4400581a887SLionel Debieve .release_bus = stm32_qspi_release_bus, 4410581a887SLionel Debieve .set_speed = stm32_qspi_set_speed, 4420581a887SLionel Debieve .set_mode = stm32_qspi_set_mode, 4430581a887SLionel Debieve .exec_op = stm32_qspi_exec_op, 4440581a887SLionel Debieve }; 4450581a887SLionel Debieve 4460581a887SLionel Debieve int stm32_qspi_init(void) 4470581a887SLionel Debieve { 4480581a887SLionel Debieve size_t size; 4490581a887SLionel Debieve int qspi_node; 4500581a887SLionel Debieve struct dt_node_info info; 4510581a887SLionel Debieve void *fdt = NULL; 4520581a887SLionel Debieve int ret; 4530581a887SLionel Debieve 4540581a887SLionel Debieve if (fdt_get_address(&fdt) == 0) { 4550581a887SLionel Debieve return -FDT_ERR_NOTFOUND; 4560581a887SLionel Debieve } 4570581a887SLionel Debieve 4580581a887SLionel Debieve qspi_node = dt_get_node(&info, -1, DT_QSPI_COMPAT); 4590581a887SLionel Debieve if (qspi_node < 0) { 4600581a887SLionel Debieve ERROR("No QSPI ctrl found\n"); 4610581a887SLionel Debieve return -FDT_ERR_NOTFOUND; 4620581a887SLionel Debieve } 4630581a887SLionel Debieve 4640581a887SLionel Debieve if (info.status == DT_DISABLED) { 4650581a887SLionel Debieve return -FDT_ERR_NOTFOUND; 4660581a887SLionel Debieve } 4670581a887SLionel Debieve 4680581a887SLionel Debieve ret = fdt_get_reg_props_by_name(qspi_node, "qspi", 4690581a887SLionel Debieve &stm32_qspi.reg_base, &size); 4700581a887SLionel Debieve if (ret != 0) { 4710581a887SLionel Debieve return ret; 4720581a887SLionel Debieve } 4730581a887SLionel Debieve 4740581a887SLionel Debieve ret = fdt_get_reg_props_by_name(qspi_node, "qspi_mm", 4750581a887SLionel Debieve &stm32_qspi.mm_base, 4760581a887SLionel Debieve &stm32_qspi.mm_size); 4770581a887SLionel Debieve if (ret != 0) { 4780581a887SLionel Debieve return ret; 4790581a887SLionel Debieve } 4800581a887SLionel Debieve 4810581a887SLionel Debieve if (dt_set_pinctrl_config(qspi_node) != 0) { 4820581a887SLionel Debieve return -FDT_ERR_BADVALUE; 4830581a887SLionel Debieve } 4840581a887SLionel Debieve 4850581a887SLionel Debieve if ((info.clock < 0) || (info.reset < 0)) { 4860581a887SLionel Debieve return -FDT_ERR_BADVALUE; 4870581a887SLionel Debieve } 4880581a887SLionel Debieve 4890581a887SLionel Debieve stm32_qspi.clock_id = (unsigned long)info.clock; 4900581a887SLionel Debieve stm32_qspi.reset_id = (unsigned int)info.reset; 4910581a887SLionel Debieve 4920581a887SLionel Debieve stm32mp_clk_enable(stm32_qspi.clock_id); 4930581a887SLionel Debieve 4940581a887SLionel Debieve stm32mp_reset_assert(stm32_qspi.reset_id); 4950581a887SLionel Debieve stm32mp_reset_deassert(stm32_qspi.reset_id); 4960581a887SLionel Debieve 4970581a887SLionel Debieve mmio_write_32(qspi_base() + QSPI_CR, QSPI_CR_SSHIFT); 4980581a887SLionel Debieve mmio_write_32(qspi_base() + QSPI_DCR, QSPI_DCR_FSIZE_MASK); 4990581a887SLionel Debieve 5000581a887SLionel Debieve return spi_mem_init_slave(fdt, qspi_node, &stm32_qspi_bus_ops); 5010581a887SLionel Debieve }; 502