xref: /rk3399_ARM-atf/drivers/st/spi/stm32_qspi.c (revision 45c70e68673b4fd39c301725e63c03d0846339c5)
10581a887SLionel Debieve /*
29d22d310SYann Gautier  * Copyright (c) 2019-2020, STMicroelectronics - All Rights Reserved
30581a887SLionel Debieve  *
40581a887SLionel Debieve  * SPDX-License-Identifier: GPL-2.0+ OR BSD-3-Clause
50581a887SLionel Debieve  */
60581a887SLionel Debieve 
70581a887SLionel Debieve #include <libfdt.h>
80581a887SLionel Debieve 
90581a887SLionel Debieve #include <platform_def.h>
100581a887SLionel Debieve 
110581a887SLionel Debieve #include <common/debug.h>
127ad6d362SAndre Przywara #include <common/fdt_wrappers.h>
130581a887SLionel Debieve #include <drivers/delay_timer.h>
140581a887SLionel Debieve #include <drivers/spi_mem.h>
150581a887SLionel Debieve #include <drivers/st/stm32_gpio.h>
169d22d310SYann Gautier #include <drivers/st/stm32_qspi.h>
170581a887SLionel Debieve #include <drivers/st/stm32mp_reset.h>
180581a887SLionel Debieve #include <lib/mmio.h>
190581a887SLionel Debieve #include <lib/utils_def.h>
200581a887SLionel Debieve 
21*45c70e68SEtienne Carriere /* Timeout for device interface reset */
22*45c70e68SEtienne Carriere #define TIMEOUT_US_1_MS			1000U
23*45c70e68SEtienne Carriere 
240581a887SLionel Debieve /* QUADSPI registers */
250581a887SLionel Debieve #define QSPI_CR			0x00U
260581a887SLionel Debieve #define QSPI_DCR		0x04U
270581a887SLionel Debieve #define QSPI_SR			0x08U
280581a887SLionel Debieve #define QSPI_FCR		0x0CU
290581a887SLionel Debieve #define QSPI_DLR		0x10U
300581a887SLionel Debieve #define QSPI_CCR		0x14U
310581a887SLionel Debieve #define QSPI_AR			0x18U
320581a887SLionel Debieve #define QSPI_ABR		0x1CU
330581a887SLionel Debieve #define QSPI_DR			0x20U
340581a887SLionel Debieve #define QSPI_PSMKR		0x24U
350581a887SLionel Debieve #define QSPI_PSMAR		0x28U
360581a887SLionel Debieve #define QSPI_PIR		0x2CU
370581a887SLionel Debieve #define QSPI_LPTR		0x30U
380581a887SLionel Debieve 
390581a887SLionel Debieve /* QUADSPI control register */
400581a887SLionel Debieve #define QSPI_CR_EN		BIT(0)
410581a887SLionel Debieve #define QSPI_CR_ABORT		BIT(1)
420581a887SLionel Debieve #define QSPI_CR_DMAEN		BIT(2)
430581a887SLionel Debieve #define QSPI_CR_TCEN		BIT(3)
440581a887SLionel Debieve #define QSPI_CR_SSHIFT		BIT(4)
450581a887SLionel Debieve #define QSPI_CR_DFM		BIT(6)
460581a887SLionel Debieve #define QSPI_CR_FSEL		BIT(7)
470581a887SLionel Debieve #define QSPI_CR_FTHRES_SHIFT	8U
480581a887SLionel Debieve #define QSPI_CR_TEIE		BIT(16)
490581a887SLionel Debieve #define QSPI_CR_TCIE		BIT(17)
500581a887SLionel Debieve #define QSPI_CR_FTIE		BIT(18)
510581a887SLionel Debieve #define QSPI_CR_SMIE		BIT(19)
520581a887SLionel Debieve #define QSPI_CR_TOIE		BIT(20)
530581a887SLionel Debieve #define QSPI_CR_APMS		BIT(22)
540581a887SLionel Debieve #define QSPI_CR_PMM		BIT(23)
550581a887SLionel Debieve #define QSPI_CR_PRESCALER_MASK	GENMASK_32(31, 24)
560581a887SLionel Debieve #define QSPI_CR_PRESCALER_SHIFT	24U
570581a887SLionel Debieve 
580581a887SLionel Debieve /* QUADSPI device configuration register */
590581a887SLionel Debieve #define QSPI_DCR_CKMODE		BIT(0)
600581a887SLionel Debieve #define QSPI_DCR_CSHT_MASK	GENMASK_32(10, 8)
610581a887SLionel Debieve #define QSPI_DCR_CSHT_SHIFT	8U
620581a887SLionel Debieve #define QSPI_DCR_FSIZE_MASK	GENMASK_32(20, 16)
630581a887SLionel Debieve #define QSPI_DCR_FSIZE_SHIFT	16U
640581a887SLionel Debieve 
650581a887SLionel Debieve /* QUADSPI status register */
660581a887SLionel Debieve #define QSPI_SR_TEF		BIT(0)
670581a887SLionel Debieve #define QSPI_SR_TCF		BIT(1)
680581a887SLionel Debieve #define QSPI_SR_FTF		BIT(2)
690581a887SLionel Debieve #define QSPI_SR_SMF		BIT(3)
700581a887SLionel Debieve #define QSPI_SR_TOF		BIT(4)
710581a887SLionel Debieve #define QSPI_SR_BUSY		BIT(5)
720581a887SLionel Debieve 
730581a887SLionel Debieve /* QUADSPI flag clear register */
740581a887SLionel Debieve #define QSPI_FCR_CTEF		BIT(0)
750581a887SLionel Debieve #define QSPI_FCR_CTCF		BIT(1)
760581a887SLionel Debieve #define QSPI_FCR_CSMF		BIT(3)
770581a887SLionel Debieve #define QSPI_FCR_CTOF		BIT(4)
780581a887SLionel Debieve 
790581a887SLionel Debieve /* QUADSPI communication configuration register */
800581a887SLionel Debieve #define QSPI_CCR_DDRM		BIT(31)
810581a887SLionel Debieve #define QSPI_CCR_DHHC		BIT(30)
820581a887SLionel Debieve #define QSPI_CCR_SIOO		BIT(28)
830581a887SLionel Debieve #define QSPI_CCR_FMODE_SHIFT	26U
840581a887SLionel Debieve #define QSPI_CCR_DMODE_SHIFT	24U
850581a887SLionel Debieve #define QSPI_CCR_DCYC_SHIFT	18U
860581a887SLionel Debieve #define QSPI_CCR_ABSIZE_SHIFT	16U
870581a887SLionel Debieve #define QSPI_CCR_ABMODE_SHIFT	14U
880581a887SLionel Debieve #define QSPI_CCR_ADSIZE_SHIFT	12U
890581a887SLionel Debieve #define QSPI_CCR_ADMODE_SHIFT	10U
900581a887SLionel Debieve #define QSPI_CCR_IMODE_SHIFT	8U
910581a887SLionel Debieve #define QSPI_CCR_IND_WRITE	0U
920581a887SLionel Debieve #define QSPI_CCR_IND_READ	1U
930581a887SLionel Debieve #define QSPI_CCR_MEM_MAP	3U
940581a887SLionel Debieve 
950581a887SLionel Debieve #define QSPI_MAX_CHIP		2U
960581a887SLionel Debieve 
970581a887SLionel Debieve #define QSPI_FIFO_TIMEOUT_US	30U
980581a887SLionel Debieve #define QSPI_CMD_TIMEOUT_US	1000U
990581a887SLionel Debieve #define QSPI_BUSY_TIMEOUT_US	100U
1000581a887SLionel Debieve #define QSPI_ABT_TIMEOUT_US	100U
1010581a887SLionel Debieve 
1020581a887SLionel Debieve #define DT_QSPI_COMPAT		"st,stm32f469-qspi"
1030581a887SLionel Debieve 
1040581a887SLionel Debieve #define FREQ_100MHZ		100000000U
1050581a887SLionel Debieve 
1060581a887SLionel Debieve struct stm32_qspi_ctrl {
1070581a887SLionel Debieve 	uintptr_t reg_base;
1080581a887SLionel Debieve 	uintptr_t mm_base;
1090581a887SLionel Debieve 	size_t mm_size;
1100581a887SLionel Debieve 	unsigned long clock_id;
1110581a887SLionel Debieve 	unsigned int reset_id;
1120581a887SLionel Debieve };
1130581a887SLionel Debieve 
1140581a887SLionel Debieve static struct stm32_qspi_ctrl stm32_qspi;
1150581a887SLionel Debieve 
1160581a887SLionel Debieve static uintptr_t qspi_base(void)
1170581a887SLionel Debieve {
1180581a887SLionel Debieve 	return stm32_qspi.reg_base;
1190581a887SLionel Debieve }
1200581a887SLionel Debieve 
1210581a887SLionel Debieve static int stm32_qspi_wait_for_not_busy(void)
1220581a887SLionel Debieve {
1230581a887SLionel Debieve 	uint64_t timeout = timeout_init_us(QSPI_BUSY_TIMEOUT_US);
1240581a887SLionel Debieve 
1250581a887SLionel Debieve 	while ((mmio_read_32(qspi_base() + QSPI_SR) & QSPI_SR_BUSY) != 0U) {
1260581a887SLionel Debieve 		if (timeout_elapsed(timeout)) {
1270581a887SLionel Debieve 			ERROR("%s: busy timeout\n", __func__);
1280581a887SLionel Debieve 			return -ETIMEDOUT;
1290581a887SLionel Debieve 		}
1300581a887SLionel Debieve 	}
1310581a887SLionel Debieve 
1320581a887SLionel Debieve 	return 0;
1330581a887SLionel Debieve }
1340581a887SLionel Debieve 
1350581a887SLionel Debieve static int stm32_qspi_wait_cmd(const struct spi_mem_op *op)
1360581a887SLionel Debieve {
1370581a887SLionel Debieve 	int ret = 0;
1380581a887SLionel Debieve 	uint64_t timeout;
1390581a887SLionel Debieve 
1400581a887SLionel Debieve 	if (op->data.nbytes == 0U) {
1410581a887SLionel Debieve 		return stm32_qspi_wait_for_not_busy();
1420581a887SLionel Debieve 	}
1430581a887SLionel Debieve 
1440581a887SLionel Debieve 	timeout = timeout_init_us(QSPI_CMD_TIMEOUT_US);
1450581a887SLionel Debieve 	while ((mmio_read_32(qspi_base() + QSPI_SR) & QSPI_SR_TCF) == 0U) {
1460581a887SLionel Debieve 		if (timeout_elapsed(timeout)) {
1470581a887SLionel Debieve 			ret = -ETIMEDOUT;
1480581a887SLionel Debieve 			break;
1490581a887SLionel Debieve 		}
1500581a887SLionel Debieve 	}
1510581a887SLionel Debieve 
1520581a887SLionel Debieve 	if (ret == 0) {
1530581a887SLionel Debieve 		if ((mmio_read_32(qspi_base() + QSPI_SR) & QSPI_SR_TEF) != 0U) {
1540581a887SLionel Debieve 			ERROR("%s: transfer error\n", __func__);
1550581a887SLionel Debieve 			ret = -EIO;
1560581a887SLionel Debieve 		}
1570581a887SLionel Debieve 	} else {
1580581a887SLionel Debieve 		ERROR("%s: cmd timeout\n", __func__);
1590581a887SLionel Debieve 	}
1600581a887SLionel Debieve 
1610581a887SLionel Debieve 	/* Clear flags */
1620581a887SLionel Debieve 	mmio_write_32(qspi_base() + QSPI_FCR, QSPI_FCR_CTCF | QSPI_FCR_CTEF);
1630581a887SLionel Debieve 
1640581a887SLionel Debieve 	return ret;
1650581a887SLionel Debieve }
1660581a887SLionel Debieve 
1670581a887SLionel Debieve static void stm32_qspi_read_fifo(uint8_t *val, uintptr_t addr)
1680581a887SLionel Debieve {
1690581a887SLionel Debieve 	*val = mmio_read_8(addr);
1700581a887SLionel Debieve }
1710581a887SLionel Debieve 
1720581a887SLionel Debieve static void stm32_qspi_write_fifo(uint8_t *val, uintptr_t addr)
1730581a887SLionel Debieve {
1740581a887SLionel Debieve 	mmio_write_8(addr, *val);
1750581a887SLionel Debieve }
1760581a887SLionel Debieve 
1770581a887SLionel Debieve static int stm32_qspi_poll(const struct spi_mem_op *op)
1780581a887SLionel Debieve {
1790581a887SLionel Debieve 	void (*fifo)(uint8_t *val, uintptr_t addr);
1809d22d310SYann Gautier 	uint32_t len;
1810581a887SLionel Debieve 	uint8_t *buf;
1820581a887SLionel Debieve 
1830581a887SLionel Debieve 	if (op->data.dir == SPI_MEM_DATA_IN) {
1840581a887SLionel Debieve 		fifo = stm32_qspi_read_fifo;
1850581a887SLionel Debieve 	} else {
1860581a887SLionel Debieve 		fifo = stm32_qspi_write_fifo;
1870581a887SLionel Debieve 	}
1880581a887SLionel Debieve 
1890581a887SLionel Debieve 	buf = (uint8_t *)op->data.buf;
1900581a887SLionel Debieve 
1910581a887SLionel Debieve 	for (len = op->data.nbytes; len != 0U; len--) {
1929d22d310SYann Gautier 		uint64_t timeout = timeout_init_us(QSPI_FIFO_TIMEOUT_US);
1939d22d310SYann Gautier 
1940581a887SLionel Debieve 		while ((mmio_read_32(qspi_base() + QSPI_SR) &
1950581a887SLionel Debieve 			QSPI_SR_FTF) == 0U) {
1960581a887SLionel Debieve 			if (timeout_elapsed(timeout)) {
1970581a887SLionel Debieve 				ERROR("%s: fifo timeout\n", __func__);
1980581a887SLionel Debieve 				return -ETIMEDOUT;
1990581a887SLionel Debieve 			}
2000581a887SLionel Debieve 		}
2010581a887SLionel Debieve 
2020581a887SLionel Debieve 		fifo(buf++, qspi_base() + QSPI_DR);
2030581a887SLionel Debieve 	}
2040581a887SLionel Debieve 
2050581a887SLionel Debieve 	return 0;
2060581a887SLionel Debieve }
2070581a887SLionel Debieve 
2080581a887SLionel Debieve static int stm32_qspi_mm(const struct spi_mem_op *op)
2090581a887SLionel Debieve {
2100581a887SLionel Debieve 	memcpy(op->data.buf,
2110581a887SLionel Debieve 	       (void *)(stm32_qspi.mm_base + (size_t)op->addr.val),
2120581a887SLionel Debieve 	       op->data.nbytes);
2130581a887SLionel Debieve 
2140581a887SLionel Debieve 	return 0;
2150581a887SLionel Debieve }
2160581a887SLionel Debieve 
2170581a887SLionel Debieve static int stm32_qspi_tx(const struct spi_mem_op *op, uint8_t mode)
2180581a887SLionel Debieve {
2190581a887SLionel Debieve 	if (op->data.nbytes == 0U) {
2200581a887SLionel Debieve 		return 0;
2210581a887SLionel Debieve 	}
2220581a887SLionel Debieve 
2230581a887SLionel Debieve 	if (mode == QSPI_CCR_MEM_MAP) {
2240581a887SLionel Debieve 		return stm32_qspi_mm(op);
2250581a887SLionel Debieve 	}
2260581a887SLionel Debieve 
2270581a887SLionel Debieve 	return stm32_qspi_poll(op);
2280581a887SLionel Debieve }
2290581a887SLionel Debieve 
2300581a887SLionel Debieve static unsigned int stm32_qspi_get_mode(uint8_t buswidth)
2310581a887SLionel Debieve {
2320581a887SLionel Debieve 	if (buswidth == 4U) {
2330581a887SLionel Debieve 		return 3U;
2340581a887SLionel Debieve 	}
2350581a887SLionel Debieve 
2360581a887SLionel Debieve 	return buswidth;
2370581a887SLionel Debieve }
2380581a887SLionel Debieve 
2390581a887SLionel Debieve static int stm32_qspi_exec_op(const struct spi_mem_op *op)
2400581a887SLionel Debieve {
2410581a887SLionel Debieve 	uint64_t timeout;
2420581a887SLionel Debieve 	uint32_t ccr;
2430581a887SLionel Debieve 	size_t addr_max;
2440581a887SLionel Debieve 	uint8_t mode = QSPI_CCR_IND_WRITE;
2450581a887SLionel Debieve 	int ret;
2460581a887SLionel Debieve 
2470581a887SLionel Debieve 	VERBOSE("%s: cmd:%x mode:%d.%d.%d.%d addr:%llx len:%x\n",
2480581a887SLionel Debieve 		__func__, op->cmd.opcode, op->cmd.buswidth, op->addr.buswidth,
2490581a887SLionel Debieve 		op->dummy.buswidth, op->data.buswidth,
2500581a887SLionel Debieve 		op->addr.val, op->data.nbytes);
2510581a887SLionel Debieve 
2520581a887SLionel Debieve 	ret = stm32_qspi_wait_for_not_busy();
2530581a887SLionel Debieve 	if (ret != 0) {
2540581a887SLionel Debieve 		return ret;
2550581a887SLionel Debieve 	}
2560581a887SLionel Debieve 
2570581a887SLionel Debieve 	addr_max = op->addr.val + op->data.nbytes + 1U;
2580581a887SLionel Debieve 
2590581a887SLionel Debieve 	if ((op->data.dir == SPI_MEM_DATA_IN) && (op->data.nbytes != 0U)) {
2600581a887SLionel Debieve 		if ((addr_max < stm32_qspi.mm_size) &&
2610581a887SLionel Debieve 		    (op->addr.buswidth != 0U)) {
2620581a887SLionel Debieve 			mode = QSPI_CCR_MEM_MAP;
2630581a887SLionel Debieve 		} else {
2640581a887SLionel Debieve 			mode = QSPI_CCR_IND_READ;
2650581a887SLionel Debieve 		}
2660581a887SLionel Debieve 	}
2670581a887SLionel Debieve 
2680581a887SLionel Debieve 	if (op->data.nbytes != 0U) {
2690581a887SLionel Debieve 		mmio_write_32(qspi_base() + QSPI_DLR, op->data.nbytes - 1U);
2700581a887SLionel Debieve 	}
2710581a887SLionel Debieve 
2720581a887SLionel Debieve 	ccr = mode << QSPI_CCR_FMODE_SHIFT;
2730581a887SLionel Debieve 	ccr |= op->cmd.opcode;
2740581a887SLionel Debieve 	ccr |= stm32_qspi_get_mode(op->cmd.buswidth) << QSPI_CCR_IMODE_SHIFT;
2750581a887SLionel Debieve 
2760581a887SLionel Debieve 	if (op->addr.nbytes != 0U) {
2770581a887SLionel Debieve 		ccr |= (op->addr.nbytes - 1U) << QSPI_CCR_ADSIZE_SHIFT;
2780581a887SLionel Debieve 		ccr |= stm32_qspi_get_mode(op->addr.buswidth) <<
2790581a887SLionel Debieve 			QSPI_CCR_ADMODE_SHIFT;
2800581a887SLionel Debieve 	}
2810581a887SLionel Debieve 
2820581a887SLionel Debieve 	if ((op->dummy.buswidth != 0U) && (op->dummy.nbytes != 0U)) {
2830581a887SLionel Debieve 		ccr |= (op->dummy.nbytes * 8U / op->dummy.buswidth) <<
2840581a887SLionel Debieve 			QSPI_CCR_DCYC_SHIFT;
2850581a887SLionel Debieve 	}
2860581a887SLionel Debieve 
2870581a887SLionel Debieve 	if (op->data.nbytes != 0U) {
2880581a887SLionel Debieve 		ccr |= stm32_qspi_get_mode(op->data.buswidth) <<
2890581a887SLionel Debieve 			QSPI_CCR_DMODE_SHIFT;
2900581a887SLionel Debieve 	}
2910581a887SLionel Debieve 
2920581a887SLionel Debieve 	mmio_write_32(qspi_base() + QSPI_CCR, ccr);
2930581a887SLionel Debieve 
2940581a887SLionel Debieve 	if ((op->addr.nbytes != 0U) && (mode != QSPI_CCR_MEM_MAP)) {
2950581a887SLionel Debieve 		mmio_write_32(qspi_base() + QSPI_AR, op->addr.val);
2960581a887SLionel Debieve 	}
2970581a887SLionel Debieve 
2980581a887SLionel Debieve 	ret = stm32_qspi_tx(op, mode);
2990581a887SLionel Debieve 
3000581a887SLionel Debieve 	/*
3010581a887SLionel Debieve 	 * Abort in:
3020581a887SLionel Debieve 	 * - Error case.
3030581a887SLionel Debieve 	 * - Memory mapped read: prefetching must be stopped if we read the last
3040581a887SLionel Debieve 	 *   byte of device (device size - fifo size). If device size is not
3050581a887SLionel Debieve 	 *   known then prefetching is always stopped.
3060581a887SLionel Debieve 	 */
3070581a887SLionel Debieve 	if ((ret != 0) || (mode == QSPI_CCR_MEM_MAP)) {
3080581a887SLionel Debieve 		goto abort;
3090581a887SLionel Debieve 	}
3100581a887SLionel Debieve 
3110581a887SLionel Debieve 	/* Wait end of TX in indirect mode */
3120581a887SLionel Debieve 	ret = stm32_qspi_wait_cmd(op);
3130581a887SLionel Debieve 	if (ret != 0) {
3140581a887SLionel Debieve 		goto abort;
3150581a887SLionel Debieve 	}
3160581a887SLionel Debieve 
3170581a887SLionel Debieve 	return 0;
3180581a887SLionel Debieve 
3190581a887SLionel Debieve abort:
3200581a887SLionel Debieve 	mmio_setbits_32(qspi_base() + QSPI_CR, QSPI_CR_ABORT);
3210581a887SLionel Debieve 
3220581a887SLionel Debieve 	/* Wait clear of abort bit by hardware */
3230581a887SLionel Debieve 	timeout = timeout_init_us(QSPI_ABT_TIMEOUT_US);
3240581a887SLionel Debieve 	while ((mmio_read_32(qspi_base() + QSPI_CR) & QSPI_CR_ABORT) != 0U) {
3250581a887SLionel Debieve 		if (timeout_elapsed(timeout)) {
3260581a887SLionel Debieve 			ret = -ETIMEDOUT;
3270581a887SLionel Debieve 			break;
3280581a887SLionel Debieve 		}
3290581a887SLionel Debieve 	}
3300581a887SLionel Debieve 
3310581a887SLionel Debieve 	mmio_write_32(qspi_base() + QSPI_FCR, QSPI_FCR_CTCF);
3320581a887SLionel Debieve 
3330581a887SLionel Debieve 	if (ret != 0) {
3340581a887SLionel Debieve 		ERROR("%s: exec op error\n", __func__);
3350581a887SLionel Debieve 	}
3360581a887SLionel Debieve 
3370581a887SLionel Debieve 	return ret;
3380581a887SLionel Debieve }
3390581a887SLionel Debieve 
3400581a887SLionel Debieve static int stm32_qspi_claim_bus(unsigned int cs)
3410581a887SLionel Debieve {
3420581a887SLionel Debieve 	uint32_t cr;
3430581a887SLionel Debieve 
3440581a887SLionel Debieve 	if (cs >= QSPI_MAX_CHIP) {
3450581a887SLionel Debieve 		return -ENODEV;
3460581a887SLionel Debieve 	}
3470581a887SLionel Debieve 
3480581a887SLionel Debieve 	/* Set chip select and enable the controller */
3490581a887SLionel Debieve 	cr = QSPI_CR_EN;
3500581a887SLionel Debieve 	if (cs == 1U) {
3510581a887SLionel Debieve 		cr |= QSPI_CR_FSEL;
3520581a887SLionel Debieve 	}
3530581a887SLionel Debieve 
3540581a887SLionel Debieve 	mmio_clrsetbits_32(qspi_base() + QSPI_CR, QSPI_CR_FSEL, cr);
3550581a887SLionel Debieve 
3560581a887SLionel Debieve 	return 0;
3570581a887SLionel Debieve }
3580581a887SLionel Debieve 
3590581a887SLionel Debieve static void stm32_qspi_release_bus(void)
3600581a887SLionel Debieve {
3610581a887SLionel Debieve 	mmio_clrbits_32(qspi_base() + QSPI_CR, QSPI_CR_EN);
3620581a887SLionel Debieve }
3630581a887SLionel Debieve 
3640581a887SLionel Debieve static int stm32_qspi_set_speed(unsigned int hz)
3650581a887SLionel Debieve {
3660581a887SLionel Debieve 	unsigned long qspi_clk = stm32mp_clk_get_rate(stm32_qspi.clock_id);
3670581a887SLionel Debieve 	uint32_t prescaler = UINT8_MAX;
3680581a887SLionel Debieve 	uint32_t csht;
3690581a887SLionel Debieve 	int ret;
3700581a887SLionel Debieve 
3710581a887SLionel Debieve 	if (qspi_clk == 0U) {
3720581a887SLionel Debieve 		return -EINVAL;
3730581a887SLionel Debieve 	}
3740581a887SLionel Debieve 
3750581a887SLionel Debieve 	if (hz > 0U) {
3760581a887SLionel Debieve 		prescaler = div_round_up(qspi_clk, hz) - 1U;
3770581a887SLionel Debieve 		if (prescaler > UINT8_MAX) {
3780581a887SLionel Debieve 			prescaler = UINT8_MAX;
3790581a887SLionel Debieve 		}
3800581a887SLionel Debieve 	}
3810581a887SLionel Debieve 
3820581a887SLionel Debieve 	csht = div_round_up((5U * qspi_clk) / (prescaler + 1U), FREQ_100MHZ);
3830581a887SLionel Debieve 	csht = ((csht - 1U) << QSPI_DCR_CSHT_SHIFT) & QSPI_DCR_CSHT_MASK;
3840581a887SLionel Debieve 
3850581a887SLionel Debieve 	ret = stm32_qspi_wait_for_not_busy();
3860581a887SLionel Debieve 	if (ret != 0) {
3870581a887SLionel Debieve 		return ret;
3880581a887SLionel Debieve 	}
3890581a887SLionel Debieve 
3900581a887SLionel Debieve 	mmio_clrsetbits_32(qspi_base() + QSPI_CR, QSPI_CR_PRESCALER_MASK,
3910581a887SLionel Debieve 			   prescaler << QSPI_CR_PRESCALER_SHIFT);
3920581a887SLionel Debieve 
3930581a887SLionel Debieve 	mmio_clrsetbits_32(qspi_base() + QSPI_DCR, QSPI_DCR_CSHT_MASK, csht);
3940581a887SLionel Debieve 
3950581a887SLionel Debieve 	VERBOSE("%s: speed=%lu\n", __func__, qspi_clk / (prescaler + 1U));
3960581a887SLionel Debieve 
3970581a887SLionel Debieve 	return 0;
3980581a887SLionel Debieve }
3990581a887SLionel Debieve 
4000581a887SLionel Debieve static int stm32_qspi_set_mode(unsigned int mode)
4010581a887SLionel Debieve {
4020581a887SLionel Debieve 	int ret;
4030581a887SLionel Debieve 
4040581a887SLionel Debieve 	ret = stm32_qspi_wait_for_not_busy();
4050581a887SLionel Debieve 	if (ret != 0) {
4060581a887SLionel Debieve 		return ret;
4070581a887SLionel Debieve 	}
4080581a887SLionel Debieve 
4090581a887SLionel Debieve 	if ((mode & SPI_CS_HIGH) != 0U) {
4100581a887SLionel Debieve 		return -ENODEV;
4110581a887SLionel Debieve 	}
4120581a887SLionel Debieve 
4130581a887SLionel Debieve 	if (((mode & SPI_CPHA) != 0U) && ((mode & SPI_CPOL) != 0U)) {
4140581a887SLionel Debieve 		mmio_setbits_32(qspi_base() + QSPI_DCR, QSPI_DCR_CKMODE);
4150581a887SLionel Debieve 	} else if (((mode & SPI_CPHA) == 0U) && ((mode & SPI_CPOL) == 0U)) {
4160581a887SLionel Debieve 		mmio_clrbits_32(qspi_base() + QSPI_DCR, QSPI_DCR_CKMODE);
4170581a887SLionel Debieve 	} else {
4180581a887SLionel Debieve 		return -ENODEV;
4190581a887SLionel Debieve 	}
4200581a887SLionel Debieve 
4210581a887SLionel Debieve 	VERBOSE("%s: mode=0x%x\n", __func__, mode);
4220581a887SLionel Debieve 
4230581a887SLionel Debieve 	if ((mode & SPI_RX_QUAD) != 0U) {
4240581a887SLionel Debieve 		VERBOSE("rx: quad\n");
4250581a887SLionel Debieve 	} else if ((mode & SPI_RX_DUAL) != 0U) {
4260581a887SLionel Debieve 		VERBOSE("rx: dual\n");
4270581a887SLionel Debieve 	} else {
4280581a887SLionel Debieve 		VERBOSE("rx: single\n");
4290581a887SLionel Debieve 	}
4300581a887SLionel Debieve 
4310581a887SLionel Debieve 	if ((mode & SPI_TX_QUAD) != 0U) {
4320581a887SLionel Debieve 		VERBOSE("tx: quad\n");
4330581a887SLionel Debieve 	} else if ((mode & SPI_TX_DUAL) != 0U) {
4340581a887SLionel Debieve 		VERBOSE("tx: dual\n");
4350581a887SLionel Debieve 	} else {
4360581a887SLionel Debieve 		VERBOSE("tx: single\n");
4370581a887SLionel Debieve 	}
4380581a887SLionel Debieve 
4390581a887SLionel Debieve 	return 0;
4400581a887SLionel Debieve }
4410581a887SLionel Debieve 
4420581a887SLionel Debieve static const struct spi_bus_ops stm32_qspi_bus_ops = {
4430581a887SLionel Debieve 	.claim_bus = stm32_qspi_claim_bus,
4440581a887SLionel Debieve 	.release_bus = stm32_qspi_release_bus,
4450581a887SLionel Debieve 	.set_speed = stm32_qspi_set_speed,
4460581a887SLionel Debieve 	.set_mode = stm32_qspi_set_mode,
4470581a887SLionel Debieve 	.exec_op = stm32_qspi_exec_op,
4480581a887SLionel Debieve };
4490581a887SLionel Debieve 
4500581a887SLionel Debieve int stm32_qspi_init(void)
4510581a887SLionel Debieve {
4520581a887SLionel Debieve 	size_t size;
4530581a887SLionel Debieve 	int qspi_node;
4540581a887SLionel Debieve 	struct dt_node_info info;
4550581a887SLionel Debieve 	void *fdt = NULL;
4560581a887SLionel Debieve 	int ret;
4570581a887SLionel Debieve 
4580581a887SLionel Debieve 	if (fdt_get_address(&fdt) == 0) {
4590581a887SLionel Debieve 		return -FDT_ERR_NOTFOUND;
4600581a887SLionel Debieve 	}
4610581a887SLionel Debieve 
4620581a887SLionel Debieve 	qspi_node = dt_get_node(&info, -1, DT_QSPI_COMPAT);
4630581a887SLionel Debieve 	if (qspi_node < 0) {
4640581a887SLionel Debieve 		ERROR("No QSPI ctrl found\n");
4650581a887SLionel Debieve 		return -FDT_ERR_NOTFOUND;
4660581a887SLionel Debieve 	}
4670581a887SLionel Debieve 
4680581a887SLionel Debieve 	if (info.status == DT_DISABLED) {
4690581a887SLionel Debieve 		return -FDT_ERR_NOTFOUND;
4700581a887SLionel Debieve 	}
4710581a887SLionel Debieve 
4727ad6d362SAndre Przywara 	ret = fdt_get_reg_props_by_name(fdt, qspi_node, "qspi",
4730581a887SLionel Debieve 					&stm32_qspi.reg_base, &size);
4740581a887SLionel Debieve 	if (ret != 0) {
4750581a887SLionel Debieve 		return ret;
4760581a887SLionel Debieve 	}
4770581a887SLionel Debieve 
4787ad6d362SAndre Przywara 	ret = fdt_get_reg_props_by_name(fdt, qspi_node, "qspi_mm",
4790581a887SLionel Debieve 					&stm32_qspi.mm_base,
4800581a887SLionel Debieve 					&stm32_qspi.mm_size);
4810581a887SLionel Debieve 	if (ret != 0) {
4820581a887SLionel Debieve 		return ret;
4830581a887SLionel Debieve 	}
4840581a887SLionel Debieve 
4850581a887SLionel Debieve 	if (dt_set_pinctrl_config(qspi_node) != 0) {
4860581a887SLionel Debieve 		return -FDT_ERR_BADVALUE;
4870581a887SLionel Debieve 	}
4880581a887SLionel Debieve 
4890581a887SLionel Debieve 	if ((info.clock < 0) || (info.reset < 0)) {
4900581a887SLionel Debieve 		return -FDT_ERR_BADVALUE;
4910581a887SLionel Debieve 	}
4920581a887SLionel Debieve 
4930581a887SLionel Debieve 	stm32_qspi.clock_id = (unsigned long)info.clock;
4940581a887SLionel Debieve 	stm32_qspi.reset_id = (unsigned int)info.reset;
4950581a887SLionel Debieve 
4960581a887SLionel Debieve 	stm32mp_clk_enable(stm32_qspi.clock_id);
4970581a887SLionel Debieve 
498*45c70e68SEtienne Carriere 	ret = stm32mp_reset_assert(stm32_qspi.reset_id, TIMEOUT_US_1_MS);
499*45c70e68SEtienne Carriere 	if (ret != 0) {
500*45c70e68SEtienne Carriere 		panic();
501*45c70e68SEtienne Carriere 	}
502*45c70e68SEtienne Carriere 	ret = stm32mp_reset_deassert(stm32_qspi.reset_id, TIMEOUT_US_1_MS);
503*45c70e68SEtienne Carriere 	if (ret != 0) {
504*45c70e68SEtienne Carriere 		panic();
505*45c70e68SEtienne Carriere 	}
5060581a887SLionel Debieve 
5070581a887SLionel Debieve 	mmio_write_32(qspi_base() + QSPI_CR, QSPI_CR_SSHIFT);
5080581a887SLionel Debieve 	mmio_write_32(qspi_base() + QSPI_DCR, QSPI_DCR_FSIZE_MASK);
5090581a887SLionel Debieve 
5100581a887SLionel Debieve 	return spi_mem_init_slave(fdt, qspi_node, &stm32_qspi_bus_ops);
5110581a887SLionel Debieve };
512