xref: /rk3399_ARM-atf/drivers/st/clk/stm32mp1_clk.c (revision 8fbcd9e421e2b7854928e92ccf11a0542cf186bb)
17839a050SYann Gautier /*
23f9c9784SYann Gautier  * Copyright (C) 2018-2019, STMicroelectronics - All Rights Reserved
37839a050SYann Gautier  *
47839a050SYann Gautier  * SPDX-License-Identifier: GPL-2.0+ OR BSD-3-Clause
57839a050SYann Gautier  */
67839a050SYann Gautier 
77839a050SYann Gautier #include <assert.h>
87839a050SYann Gautier #include <errno.h>
97839a050SYann Gautier #include <stdint.h>
1039b6cc66SAntonio Nino Diaz #include <stdio.h>
1109d40e0eSAntonio Nino Diaz 
1209d40e0eSAntonio Nino Diaz #include <libfdt.h>
1309d40e0eSAntonio Nino Diaz 
146e6ab282SYann Gautier #include <platform_def.h>
156e6ab282SYann Gautier 
1609d40e0eSAntonio Nino Diaz #include <arch.h>
1709d40e0eSAntonio Nino Diaz #include <arch_helpers.h>
1809d40e0eSAntonio Nino Diaz #include <common/debug.h>
1952a616b4SAndre Przywara #include <common/fdt_wrappers.h>
2009d40e0eSAntonio Nino Diaz #include <drivers/delay_timer.h>
2109d40e0eSAntonio Nino Diaz #include <drivers/generic_delay_timer.h>
22447b2b13SYann Gautier #include <drivers/st/stm32mp_clkfunc.h>
2309d40e0eSAntonio Nino Diaz #include <drivers/st/stm32mp1_clk.h>
2409d40e0eSAntonio Nino Diaz #include <drivers/st/stm32mp1_rcc.h>
2509d40e0eSAntonio Nino Diaz #include <dt-bindings/clock/stm32mp1-clksrc.h>
2609d40e0eSAntonio Nino Diaz #include <lib/mmio.h>
270d21680cSYann Gautier #include <lib/spinlock.h>
2809d40e0eSAntonio Nino Diaz #include <lib/utils_def.h>
2909d40e0eSAntonio Nino Diaz #include <plat/common/platform.h>
3009d40e0eSAntonio Nino Diaz 
317839a050SYann Gautier #define MAX_HSI_HZ		64000000
320d21680cSYann Gautier #define USB_PHY_48_MHZ		48000000
337839a050SYann Gautier 
34dfdb057aSYann Gautier #define TIMEOUT_US_200MS	U(200000)
35dfdb057aSYann Gautier #define TIMEOUT_US_1S		U(1000000)
367839a050SYann Gautier 
37dfdb057aSYann Gautier #define PLLRDY_TIMEOUT		TIMEOUT_US_200MS
38dfdb057aSYann Gautier #define CLKSRC_TIMEOUT		TIMEOUT_US_200MS
39dfdb057aSYann Gautier #define CLKDIV_TIMEOUT		TIMEOUT_US_200MS
40dfdb057aSYann Gautier #define HSIDIV_TIMEOUT		TIMEOUT_US_200MS
41dfdb057aSYann Gautier #define OSCRDY_TIMEOUT		TIMEOUT_US_1S
427839a050SYann Gautier 
43f66358afSYann Gautier const char *stm32mp_osc_node_label[NB_OSC] = {
44f66358afSYann Gautier 	[_LSI] = "clk-lsi",
45f66358afSYann Gautier 	[_LSE] = "clk-lse",
46f66358afSYann Gautier 	[_HSI] = "clk-hsi",
47f66358afSYann Gautier 	[_HSE] = "clk-hse",
48f66358afSYann Gautier 	[_CSI] = "clk-csi",
49f66358afSYann Gautier 	[_I2S_CKIN] = "i2s_ckin",
50f66358afSYann Gautier };
51f66358afSYann Gautier 
527839a050SYann Gautier enum stm32mp1_parent_id {
537839a050SYann Gautier /* Oscillators are defined in enum stm32mp_osc_id */
547839a050SYann Gautier 
557839a050SYann Gautier /* Other parent source */
567839a050SYann Gautier 	_HSI_KER = NB_OSC,
577839a050SYann Gautier 	_HSE_KER,
587839a050SYann Gautier 	_HSE_KER_DIV2,
597839a050SYann Gautier 	_CSI_KER,
607839a050SYann Gautier 	_PLL1_P,
617839a050SYann Gautier 	_PLL1_Q,
627839a050SYann Gautier 	_PLL1_R,
637839a050SYann Gautier 	_PLL2_P,
647839a050SYann Gautier 	_PLL2_Q,
657839a050SYann Gautier 	_PLL2_R,
667839a050SYann Gautier 	_PLL3_P,
677839a050SYann Gautier 	_PLL3_Q,
687839a050SYann Gautier 	_PLL3_R,
697839a050SYann Gautier 	_PLL4_P,
707839a050SYann Gautier 	_PLL4_Q,
717839a050SYann Gautier 	_PLL4_R,
727839a050SYann Gautier 	_ACLK,
737839a050SYann Gautier 	_PCLK1,
747839a050SYann Gautier 	_PCLK2,
757839a050SYann Gautier 	_PCLK3,
767839a050SYann Gautier 	_PCLK4,
777839a050SYann Gautier 	_PCLK5,
787839a050SYann Gautier 	_HCLK6,
797839a050SYann Gautier 	_HCLK2,
807839a050SYann Gautier 	_CK_PER,
817839a050SYann Gautier 	_CK_MPU,
82b053a22eSYann Gautier 	_CK_MCU,
830d21680cSYann Gautier 	_USB_PHY_48,
847839a050SYann Gautier 	_PARENT_NB,
857839a050SYann Gautier 	_UNKNOWN_ID = 0xff,
867839a050SYann Gautier };
877839a050SYann Gautier 
880d21680cSYann Gautier /* Lists only the parent clock we are interested in */
897839a050SYann Gautier enum stm32mp1_parent_sel {
900d21680cSYann Gautier 	_I2C12_SEL,
910d21680cSYann Gautier 	_I2C35_SEL,
920d21680cSYann Gautier 	_STGEN_SEL,
937839a050SYann Gautier 	_I2C46_SEL,
940d21680cSYann Gautier 	_SPI6_SEL,
95d4151d2fSYann Gautier 	_UART1_SEL,
960d21680cSYann Gautier 	_RNG1_SEL,
977839a050SYann Gautier 	_UART6_SEL,
987839a050SYann Gautier 	_UART24_SEL,
997839a050SYann Gautier 	_UART35_SEL,
1007839a050SYann Gautier 	_UART78_SEL,
1017839a050SYann Gautier 	_SDMMC12_SEL,
1027839a050SYann Gautier 	_SDMMC3_SEL,
1037839a050SYann Gautier 	_QSPI_SEL,
1047839a050SYann Gautier 	_FMC_SEL,
105d4151d2fSYann Gautier 	_AXIS_SEL,
106d4151d2fSYann Gautier 	_MCUS_SEL,
1077839a050SYann Gautier 	_USBPHY_SEL,
1087839a050SYann Gautier 	_USBO_SEL,
109*8fbcd9e4SEtienne Carriere 	_MPU_SEL,
110*8fbcd9e4SEtienne Carriere 	_PER_SEL,
1117839a050SYann Gautier 	_PARENT_SEL_NB,
1127839a050SYann Gautier 	_UNKNOWN_SEL = 0xff,
1137839a050SYann Gautier };
1147839a050SYann Gautier 
115*8fbcd9e4SEtienne Carriere /* State the parent clock ID straight related to a clock */
116*8fbcd9e4SEtienne Carriere static const uint8_t parent_id_clock_id[_PARENT_NB] = {
117*8fbcd9e4SEtienne Carriere 	[_HSE] = CK_HSE,
118*8fbcd9e4SEtienne Carriere 	[_HSI] = CK_HSI,
119*8fbcd9e4SEtienne Carriere 	[_CSI] = CK_CSI,
120*8fbcd9e4SEtienne Carriere 	[_LSE] = CK_LSE,
121*8fbcd9e4SEtienne Carriere 	[_LSI] = CK_LSI,
122*8fbcd9e4SEtienne Carriere 	[_I2S_CKIN] = _UNKNOWN_ID,
123*8fbcd9e4SEtienne Carriere 	[_USB_PHY_48] = _UNKNOWN_ID,
124*8fbcd9e4SEtienne Carriere 	[_HSI_KER] = CK_HSI,
125*8fbcd9e4SEtienne Carriere 	[_HSE_KER] = CK_HSE,
126*8fbcd9e4SEtienne Carriere 	[_HSE_KER_DIV2] = CK_HSE_DIV2,
127*8fbcd9e4SEtienne Carriere 	[_CSI_KER] = CK_CSI,
128*8fbcd9e4SEtienne Carriere 	[_PLL1_P] = PLL1_P,
129*8fbcd9e4SEtienne Carriere 	[_PLL1_Q] = PLL1_Q,
130*8fbcd9e4SEtienne Carriere 	[_PLL1_R] = PLL1_R,
131*8fbcd9e4SEtienne Carriere 	[_PLL2_P] = PLL2_P,
132*8fbcd9e4SEtienne Carriere 	[_PLL2_Q] = PLL2_Q,
133*8fbcd9e4SEtienne Carriere 	[_PLL2_R] = PLL2_R,
134*8fbcd9e4SEtienne Carriere 	[_PLL3_P] = PLL3_P,
135*8fbcd9e4SEtienne Carriere 	[_PLL3_Q] = PLL3_Q,
136*8fbcd9e4SEtienne Carriere 	[_PLL3_R] = PLL3_R,
137*8fbcd9e4SEtienne Carriere 	[_PLL4_P] = PLL4_P,
138*8fbcd9e4SEtienne Carriere 	[_PLL4_Q] = PLL4_Q,
139*8fbcd9e4SEtienne Carriere 	[_PLL4_R] = PLL4_R,
140*8fbcd9e4SEtienne Carriere 	[_ACLK] = CK_AXI,
141*8fbcd9e4SEtienne Carriere 	[_PCLK1] = CK_AXI,
142*8fbcd9e4SEtienne Carriere 	[_PCLK2] = CK_AXI,
143*8fbcd9e4SEtienne Carriere 	[_PCLK3] = CK_AXI,
144*8fbcd9e4SEtienne Carriere 	[_PCLK4] = CK_AXI,
145*8fbcd9e4SEtienne Carriere 	[_PCLK5] = CK_AXI,
146*8fbcd9e4SEtienne Carriere 	[_CK_PER] = CK_PER,
147*8fbcd9e4SEtienne Carriere 	[_CK_MPU] = CK_MPU,
148*8fbcd9e4SEtienne Carriere 	[_CK_MCU] = CK_MCU,
149*8fbcd9e4SEtienne Carriere };
150*8fbcd9e4SEtienne Carriere 
151*8fbcd9e4SEtienne Carriere static unsigned int clock_id2parent_id(unsigned long id)
152*8fbcd9e4SEtienne Carriere {
153*8fbcd9e4SEtienne Carriere 	unsigned int n;
154*8fbcd9e4SEtienne Carriere 
155*8fbcd9e4SEtienne Carriere 	for (n = 0U; n < ARRAY_SIZE(parent_id_clock_id); n++) {
156*8fbcd9e4SEtienne Carriere 		if (parent_id_clock_id[n] == id) {
157*8fbcd9e4SEtienne Carriere 			return n;
158*8fbcd9e4SEtienne Carriere 		}
159*8fbcd9e4SEtienne Carriere 	}
160*8fbcd9e4SEtienne Carriere 
161*8fbcd9e4SEtienne Carriere 	return _UNKNOWN_ID;
162*8fbcd9e4SEtienne Carriere }
163*8fbcd9e4SEtienne Carriere 
1647839a050SYann Gautier enum stm32mp1_pll_id {
1657839a050SYann Gautier 	_PLL1,
1667839a050SYann Gautier 	_PLL2,
1677839a050SYann Gautier 	_PLL3,
1687839a050SYann Gautier 	_PLL4,
1697839a050SYann Gautier 	_PLL_NB
1707839a050SYann Gautier };
1717839a050SYann Gautier 
1727839a050SYann Gautier enum stm32mp1_div_id {
1737839a050SYann Gautier 	_DIV_P,
1747839a050SYann Gautier 	_DIV_Q,
1757839a050SYann Gautier 	_DIV_R,
1767839a050SYann Gautier 	_DIV_NB,
1777839a050SYann Gautier };
1787839a050SYann Gautier 
1797839a050SYann Gautier enum stm32mp1_clksrc_id {
1807839a050SYann Gautier 	CLKSRC_MPU,
1817839a050SYann Gautier 	CLKSRC_AXI,
182b053a22eSYann Gautier 	CLKSRC_MCU,
1837839a050SYann Gautier 	CLKSRC_PLL12,
1847839a050SYann Gautier 	CLKSRC_PLL3,
1857839a050SYann Gautier 	CLKSRC_PLL4,
1867839a050SYann Gautier 	CLKSRC_RTC,
1877839a050SYann Gautier 	CLKSRC_MCO1,
1887839a050SYann Gautier 	CLKSRC_MCO2,
1897839a050SYann Gautier 	CLKSRC_NB
1907839a050SYann Gautier };
1917839a050SYann Gautier 
1927839a050SYann Gautier enum stm32mp1_clkdiv_id {
1937839a050SYann Gautier 	CLKDIV_MPU,
1947839a050SYann Gautier 	CLKDIV_AXI,
195b053a22eSYann Gautier 	CLKDIV_MCU,
1967839a050SYann Gautier 	CLKDIV_APB1,
1977839a050SYann Gautier 	CLKDIV_APB2,
1987839a050SYann Gautier 	CLKDIV_APB3,
1997839a050SYann Gautier 	CLKDIV_APB4,
2007839a050SYann Gautier 	CLKDIV_APB5,
2017839a050SYann Gautier 	CLKDIV_RTC,
2027839a050SYann Gautier 	CLKDIV_MCO1,
2037839a050SYann Gautier 	CLKDIV_MCO2,
2047839a050SYann Gautier 	CLKDIV_NB
2057839a050SYann Gautier };
2067839a050SYann Gautier 
2077839a050SYann Gautier enum stm32mp1_pllcfg {
2087839a050SYann Gautier 	PLLCFG_M,
2097839a050SYann Gautier 	PLLCFG_N,
2107839a050SYann Gautier 	PLLCFG_P,
2117839a050SYann Gautier 	PLLCFG_Q,
2127839a050SYann Gautier 	PLLCFG_R,
2137839a050SYann Gautier 	PLLCFG_O,
2147839a050SYann Gautier 	PLLCFG_NB
2157839a050SYann Gautier };
2167839a050SYann Gautier 
2177839a050SYann Gautier enum stm32mp1_pllcsg {
2187839a050SYann Gautier 	PLLCSG_MOD_PER,
2197839a050SYann Gautier 	PLLCSG_INC_STEP,
2207839a050SYann Gautier 	PLLCSG_SSCG_MODE,
2217839a050SYann Gautier 	PLLCSG_NB
2227839a050SYann Gautier };
2237839a050SYann Gautier 
2247839a050SYann Gautier enum stm32mp1_plltype {
2257839a050SYann Gautier 	PLL_800,
2267839a050SYann Gautier 	PLL_1600,
2277839a050SYann Gautier 	PLL_TYPE_NB
2287839a050SYann Gautier };
2297839a050SYann Gautier 
2307839a050SYann Gautier struct stm32mp1_pll {
2317839a050SYann Gautier 	uint8_t refclk_min;
2327839a050SYann Gautier 	uint8_t refclk_max;
2337839a050SYann Gautier 	uint8_t divn_max;
2347839a050SYann Gautier };
2357839a050SYann Gautier 
2367839a050SYann Gautier struct stm32mp1_clk_gate {
2377839a050SYann Gautier 	uint16_t offset;
2387839a050SYann Gautier 	uint8_t bit;
2397839a050SYann Gautier 	uint8_t index;
2407839a050SYann Gautier 	uint8_t set_clr;
2410d21680cSYann Gautier 	uint8_t sel; /* Relates to enum stm32mp1_parent_sel */
2420d21680cSYann Gautier 	uint8_t fixed; /* Relates to enum stm32mp1_parent_id */
2437839a050SYann Gautier };
2447839a050SYann Gautier 
2457839a050SYann Gautier struct stm32mp1_clk_sel {
2467839a050SYann Gautier 	uint16_t offset;
2477839a050SYann Gautier 	uint8_t src;
2487839a050SYann Gautier 	uint8_t msk;
2497839a050SYann Gautier 	uint8_t nb_parent;
2507839a050SYann Gautier 	const uint8_t *parent;
2517839a050SYann Gautier };
2527839a050SYann Gautier 
2537839a050SYann Gautier #define REFCLK_SIZE 4
2547839a050SYann Gautier struct stm32mp1_clk_pll {
2557839a050SYann Gautier 	enum stm32mp1_plltype plltype;
2567839a050SYann Gautier 	uint16_t rckxselr;
2577839a050SYann Gautier 	uint16_t pllxcfgr1;
2587839a050SYann Gautier 	uint16_t pllxcfgr2;
2597839a050SYann Gautier 	uint16_t pllxfracr;
2607839a050SYann Gautier 	uint16_t pllxcr;
2617839a050SYann Gautier 	uint16_t pllxcsgr;
2627839a050SYann Gautier 	enum stm32mp_osc_id refclk[REFCLK_SIZE];
2637839a050SYann Gautier };
2647839a050SYann Gautier 
2650d21680cSYann Gautier /* Clocks with selectable source and non set/clr register access */
2660d21680cSYann Gautier #define _CLK_SELEC(off, b, idx, s)			\
2677839a050SYann Gautier 	{						\
2687839a050SYann Gautier 		.offset = (off),			\
2697839a050SYann Gautier 		.bit = (b),				\
2707839a050SYann Gautier 		.index = (idx),				\
2717839a050SYann Gautier 		.set_clr = 0,				\
2727839a050SYann Gautier 		.sel = (s),				\
2737839a050SYann Gautier 		.fixed = _UNKNOWN_ID,			\
2747839a050SYann Gautier 	}
2757839a050SYann Gautier 
2760d21680cSYann Gautier /* Clocks with fixed source and non set/clr register access */
2770d21680cSYann Gautier #define _CLK_FIXED(off, b, idx, f)			\
2787839a050SYann Gautier 	{						\
2797839a050SYann Gautier 		.offset = (off),			\
2807839a050SYann Gautier 		.bit = (b),				\
2817839a050SYann Gautier 		.index = (idx),				\
2827839a050SYann Gautier 		.set_clr = 0,				\
2837839a050SYann Gautier 		.sel = _UNKNOWN_SEL,			\
2847839a050SYann Gautier 		.fixed = (f),				\
2857839a050SYann Gautier 	}
2867839a050SYann Gautier 
2870d21680cSYann Gautier /* Clocks with selectable source and set/clr register access */
2880d21680cSYann Gautier #define _CLK_SC_SELEC(off, b, idx, s)			\
2897839a050SYann Gautier 	{						\
2907839a050SYann Gautier 		.offset = (off),			\
2917839a050SYann Gautier 		.bit = (b),				\
2927839a050SYann Gautier 		.index = (idx),				\
2937839a050SYann Gautier 		.set_clr = 1,				\
2947839a050SYann Gautier 		.sel = (s),				\
2957839a050SYann Gautier 		.fixed = _UNKNOWN_ID,			\
2967839a050SYann Gautier 	}
2977839a050SYann Gautier 
2980d21680cSYann Gautier /* Clocks with fixed source and set/clr register access */
2990d21680cSYann Gautier #define _CLK_SC_FIXED(off, b, idx, f)			\
3007839a050SYann Gautier 	{						\
3017839a050SYann Gautier 		.offset = (off),			\
3027839a050SYann Gautier 		.bit = (b),				\
3037839a050SYann Gautier 		.index = (idx),				\
3047839a050SYann Gautier 		.set_clr = 1,				\
3057839a050SYann Gautier 		.sel = _UNKNOWN_SEL,			\
3067839a050SYann Gautier 		.fixed = (f),				\
3077839a050SYann Gautier 	}
3087839a050SYann Gautier 
309d4151d2fSYann Gautier #define _CLK_PARENT_SEL(_label, _rcc_selr, _parents)		\
310d4151d2fSYann Gautier 	[_ ## _label ## _SEL] = {				\
311d4151d2fSYann Gautier 		.offset = _rcc_selr,				\
312d4151d2fSYann Gautier 		.src = _rcc_selr ## _ ## _label ## SRC_SHIFT,	\
313d4151d2fSYann Gautier 		.msk = _rcc_selr ## _ ## _label ## SRC_MASK,	\
314d4151d2fSYann Gautier 		.parent = (_parents),				\
315d4151d2fSYann Gautier 		.nb_parent = ARRAY_SIZE(_parents)		\
3167839a050SYann Gautier 	}
3177839a050SYann Gautier 
3180d21680cSYann Gautier #define _CLK_PLL(idx, type, off1, off2, off3,		\
3197839a050SYann Gautier 		 off4, off5, off6,			\
3207839a050SYann Gautier 		 p1, p2, p3, p4)			\
3217839a050SYann Gautier 	[(idx)] = {					\
3227839a050SYann Gautier 		.plltype = (type),			\
3237839a050SYann Gautier 		.rckxselr = (off1),			\
3247839a050SYann Gautier 		.pllxcfgr1 = (off2),			\
3257839a050SYann Gautier 		.pllxcfgr2 = (off3),			\
3267839a050SYann Gautier 		.pllxfracr = (off4),			\
3277839a050SYann Gautier 		.pllxcr = (off5),			\
3287839a050SYann Gautier 		.pllxcsgr = (off6),			\
3297839a050SYann Gautier 		.refclk[0] = (p1),			\
3307839a050SYann Gautier 		.refclk[1] = (p2),			\
3317839a050SYann Gautier 		.refclk[2] = (p3),			\
3327839a050SYann Gautier 		.refclk[3] = (p4),			\
3337839a050SYann Gautier 	}
3347839a050SYann Gautier 
3350d21680cSYann Gautier #define NB_GATES	ARRAY_SIZE(stm32mp1_clk_gate)
3360d21680cSYann Gautier 
3377839a050SYann Gautier static const struct stm32mp1_clk_gate stm32mp1_clk_gate[] = {
3380d21680cSYann Gautier 	_CLK_FIXED(RCC_DDRITFCR, 0, DDRC1, _ACLK),
3390d21680cSYann Gautier 	_CLK_FIXED(RCC_DDRITFCR, 1, DDRC1LP, _ACLK),
3400d21680cSYann Gautier 	_CLK_FIXED(RCC_DDRITFCR, 2, DDRC2, _ACLK),
3410d21680cSYann Gautier 	_CLK_FIXED(RCC_DDRITFCR, 3, DDRC2LP, _ACLK),
3420d21680cSYann Gautier 	_CLK_FIXED(RCC_DDRITFCR, 4, DDRPHYC, _PLL2_R),
3430d21680cSYann Gautier 	_CLK_FIXED(RCC_DDRITFCR, 5, DDRPHYCLP, _PLL2_R),
3440d21680cSYann Gautier 	_CLK_FIXED(RCC_DDRITFCR, 6, DDRCAPB, _PCLK4),
3450d21680cSYann Gautier 	_CLK_FIXED(RCC_DDRITFCR, 7, DDRCAPBLP, _PCLK4),
3460d21680cSYann Gautier 	_CLK_FIXED(RCC_DDRITFCR, 8, AXIDCG, _ACLK),
3470d21680cSYann Gautier 	_CLK_FIXED(RCC_DDRITFCR, 9, DDRPHYCAPB, _PCLK4),
3480d21680cSYann Gautier 	_CLK_FIXED(RCC_DDRITFCR, 10, DDRPHYCAPBLP, _PCLK4),
3497839a050SYann Gautier 
3500d21680cSYann Gautier 	_CLK_SC_FIXED(RCC_MP_APB1ENSETR, 6, TIM12_K, _PCLK1),
3510d21680cSYann Gautier 	_CLK_SC_SELEC(RCC_MP_APB1ENSETR, 14, USART2_K, _UART24_SEL),
3520d21680cSYann Gautier 	_CLK_SC_SELEC(RCC_MP_APB1ENSETR, 15, USART3_K, _UART35_SEL),
3530d21680cSYann Gautier 	_CLK_SC_SELEC(RCC_MP_APB1ENSETR, 16, UART4_K, _UART24_SEL),
3540d21680cSYann Gautier 	_CLK_SC_SELEC(RCC_MP_APB1ENSETR, 17, UART5_K, _UART35_SEL),
3550d21680cSYann Gautier 	_CLK_SC_SELEC(RCC_MP_APB1ENSETR, 18, UART7_K, _UART78_SEL),
3560d21680cSYann Gautier 	_CLK_SC_SELEC(RCC_MP_APB1ENSETR, 19, UART8_K, _UART78_SEL),
3570d21680cSYann Gautier 	_CLK_SC_SELEC(RCC_MP_APB1ENSETR, 21, I2C1_K, _I2C12_SEL),
3580d21680cSYann Gautier 	_CLK_SC_SELEC(RCC_MP_APB1ENSETR, 22, I2C2_K, _I2C12_SEL),
3590d21680cSYann Gautier 	_CLK_SC_SELEC(RCC_MP_APB1ENSETR, 23, I2C3_K, _I2C35_SEL),
3600d21680cSYann Gautier 	_CLK_SC_SELEC(RCC_MP_APB1ENSETR, 24, I2C5_K, _I2C35_SEL),
3617839a050SYann Gautier 
3620d21680cSYann Gautier 	_CLK_SC_FIXED(RCC_MP_APB2ENSETR, 2, TIM15_K, _PCLK2),
3630d21680cSYann Gautier 	_CLK_SC_SELEC(RCC_MP_APB2ENSETR, 13, USART6_K, _UART6_SEL),
3647839a050SYann Gautier 
365f33b2433SYann Gautier 	_CLK_SC_FIXED(RCC_MP_APB3ENSETR, 11, SYSCFG, _UNKNOWN_ID),
366f33b2433SYann Gautier 
3670d21680cSYann Gautier 	_CLK_SC_SELEC(RCC_MP_APB4ENSETR, 8, DDRPERFM, _UNKNOWN_SEL),
3680d21680cSYann Gautier 	_CLK_SC_SELEC(RCC_MP_APB4ENSETR, 15, IWDG2, _UNKNOWN_SEL),
3690d21680cSYann Gautier 	_CLK_SC_SELEC(RCC_MP_APB4ENSETR, 16, USBPHY_K, _USBPHY_SEL),
3707839a050SYann Gautier 
3710d21680cSYann Gautier 	_CLK_SC_SELEC(RCC_MP_APB5ENSETR, 0, SPI6_K, _SPI6_SEL),
3720d21680cSYann Gautier 	_CLK_SC_SELEC(RCC_MP_APB5ENSETR, 2, I2C4_K, _I2C46_SEL),
3730d21680cSYann Gautier 	_CLK_SC_SELEC(RCC_MP_APB5ENSETR, 3, I2C6_K, _I2C46_SEL),
374d4151d2fSYann Gautier 	_CLK_SC_SELEC(RCC_MP_APB5ENSETR, 4, USART1_K, _UART1_SEL),
3750d21680cSYann Gautier 	_CLK_SC_FIXED(RCC_MP_APB5ENSETR, 8, RTCAPB, _PCLK5),
3760d21680cSYann Gautier 	_CLK_SC_FIXED(RCC_MP_APB5ENSETR, 11, TZC1, _PCLK5),
3770d21680cSYann Gautier 	_CLK_SC_FIXED(RCC_MP_APB5ENSETR, 12, TZC2, _PCLK5),
3780d21680cSYann Gautier 	_CLK_SC_FIXED(RCC_MP_APB5ENSETR, 13, TZPC, _PCLK5),
3790d21680cSYann Gautier 	_CLK_SC_FIXED(RCC_MP_APB5ENSETR, 15, IWDG1, _PCLK5),
3800d21680cSYann Gautier 	_CLK_SC_FIXED(RCC_MP_APB5ENSETR, 16, BSEC, _PCLK5),
3810d21680cSYann Gautier 	_CLK_SC_SELEC(RCC_MP_APB5ENSETR, 20, STGEN_K, _STGEN_SEL),
3827839a050SYann Gautier 
3830d21680cSYann Gautier 	_CLK_SC_SELEC(RCC_MP_AHB2ENSETR, 8, USBO_K, _USBO_SEL),
3840d21680cSYann Gautier 	_CLK_SC_SELEC(RCC_MP_AHB2ENSETR, 16, SDMMC3_K, _SDMMC3_SEL),
3857839a050SYann Gautier 
3860d21680cSYann Gautier 	_CLK_SC_SELEC(RCC_MP_AHB4ENSETR, 0, GPIOA, _UNKNOWN_SEL),
3870d21680cSYann Gautier 	_CLK_SC_SELEC(RCC_MP_AHB4ENSETR, 1, GPIOB, _UNKNOWN_SEL),
3880d21680cSYann Gautier 	_CLK_SC_SELEC(RCC_MP_AHB4ENSETR, 2, GPIOC, _UNKNOWN_SEL),
3890d21680cSYann Gautier 	_CLK_SC_SELEC(RCC_MP_AHB4ENSETR, 3, GPIOD, _UNKNOWN_SEL),
3900d21680cSYann Gautier 	_CLK_SC_SELEC(RCC_MP_AHB4ENSETR, 4, GPIOE, _UNKNOWN_SEL),
3910d21680cSYann Gautier 	_CLK_SC_SELEC(RCC_MP_AHB4ENSETR, 5, GPIOF, _UNKNOWN_SEL),
3920d21680cSYann Gautier 	_CLK_SC_SELEC(RCC_MP_AHB4ENSETR, 6, GPIOG, _UNKNOWN_SEL),
3930d21680cSYann Gautier 	_CLK_SC_SELEC(RCC_MP_AHB4ENSETR, 7, GPIOH, _UNKNOWN_SEL),
3940d21680cSYann Gautier 	_CLK_SC_SELEC(RCC_MP_AHB4ENSETR, 8, GPIOI, _UNKNOWN_SEL),
3950d21680cSYann Gautier 	_CLK_SC_SELEC(RCC_MP_AHB4ENSETR, 9, GPIOJ, _UNKNOWN_SEL),
3960d21680cSYann Gautier 	_CLK_SC_SELEC(RCC_MP_AHB4ENSETR, 10, GPIOK, _UNKNOWN_SEL),
3977839a050SYann Gautier 
3980d21680cSYann Gautier 	_CLK_SC_FIXED(RCC_MP_AHB5ENSETR, 0, GPIOZ, _PCLK5),
3990d21680cSYann Gautier 	_CLK_SC_FIXED(RCC_MP_AHB5ENSETR, 4, CRYP1, _PCLK5),
4000d21680cSYann Gautier 	_CLK_SC_FIXED(RCC_MP_AHB5ENSETR, 5, HASH1, _PCLK5),
4010d21680cSYann Gautier 	_CLK_SC_SELEC(RCC_MP_AHB5ENSETR, 6, RNG1_K, _RNG1_SEL),
4020d21680cSYann Gautier 	_CLK_SC_FIXED(RCC_MP_AHB5ENSETR, 8, BKPSRAM, _PCLK5),
4037839a050SYann Gautier 
4040d21680cSYann Gautier 	_CLK_SC_SELEC(RCC_MP_AHB6ENSETR, 12, FMC_K, _FMC_SEL),
4050d21680cSYann Gautier 	_CLK_SC_SELEC(RCC_MP_AHB6ENSETR, 14, QSPI_K, _QSPI_SEL),
4060d21680cSYann Gautier 	_CLK_SC_SELEC(RCC_MP_AHB6ENSETR, 16, SDMMC1_K, _SDMMC12_SEL),
4070d21680cSYann Gautier 	_CLK_SC_SELEC(RCC_MP_AHB6ENSETR, 17, SDMMC2_K, _SDMMC12_SEL),
4080d21680cSYann Gautier 	_CLK_SC_SELEC(RCC_MP_AHB6ENSETR, 24, USBH, _UNKNOWN_SEL),
4097839a050SYann Gautier 
4100d21680cSYann Gautier 	_CLK_SELEC(RCC_DBGCFGR, 8, CK_DBG, _UNKNOWN_SEL),
4117839a050SYann Gautier };
4127839a050SYann Gautier 
4130d21680cSYann Gautier static const uint8_t i2c12_parents[] = {
4140d21680cSYann Gautier 	_PCLK1, _PLL4_R, _HSI_KER, _CSI_KER
4150d21680cSYann Gautier };
4160d21680cSYann Gautier 
4170d21680cSYann Gautier static const uint8_t i2c35_parents[] = {
4180d21680cSYann Gautier 	_PCLK1, _PLL4_R, _HSI_KER, _CSI_KER
4190d21680cSYann Gautier };
4200d21680cSYann Gautier 
4210d21680cSYann Gautier static const uint8_t stgen_parents[] = {
4220d21680cSYann Gautier 	_HSI_KER, _HSE_KER
4230d21680cSYann Gautier };
4240d21680cSYann Gautier 
4250d21680cSYann Gautier static const uint8_t i2c46_parents[] = {
4260d21680cSYann Gautier 	_PCLK5, _PLL3_Q, _HSI_KER, _CSI_KER
4270d21680cSYann Gautier };
4280d21680cSYann Gautier 
4290d21680cSYann Gautier static const uint8_t spi6_parents[] = {
4300d21680cSYann Gautier 	_PCLK5, _PLL4_Q, _HSI_KER, _CSI_KER, _HSE_KER, _PLL3_Q
4310d21680cSYann Gautier };
4320d21680cSYann Gautier 
4330d21680cSYann Gautier static const uint8_t usart1_parents[] = {
4340d21680cSYann Gautier 	_PCLK5, _PLL3_Q, _HSI_KER, _CSI_KER, _PLL4_Q, _HSE_KER
4350d21680cSYann Gautier };
4360d21680cSYann Gautier 
4370d21680cSYann Gautier static const uint8_t rng1_parents[] = {
4380d21680cSYann Gautier 	_CSI, _PLL4_R, _LSE, _LSI
4390d21680cSYann Gautier };
4400d21680cSYann Gautier 
4410d21680cSYann Gautier static const uint8_t uart6_parents[] = {
4420d21680cSYann Gautier 	_PCLK2, _PLL4_Q, _HSI_KER, _CSI_KER, _HSE_KER
4430d21680cSYann Gautier };
4440d21680cSYann Gautier 
4450d21680cSYann Gautier static const uint8_t uart234578_parents[] = {
4460d21680cSYann Gautier 	_PCLK1, _PLL4_Q, _HSI_KER, _CSI_KER, _HSE_KER
4470d21680cSYann Gautier };
4480d21680cSYann Gautier 
4490d21680cSYann Gautier static const uint8_t sdmmc12_parents[] = {
4500d21680cSYann Gautier 	_HCLK6, _PLL3_R, _PLL4_P, _HSI_KER
4510d21680cSYann Gautier };
4520d21680cSYann Gautier 
4530d21680cSYann Gautier static const uint8_t sdmmc3_parents[] = {
4540d21680cSYann Gautier 	_HCLK2, _PLL3_R, _PLL4_P, _HSI_KER
4550d21680cSYann Gautier };
4560d21680cSYann Gautier 
4570d21680cSYann Gautier static const uint8_t qspi_parents[] = {
4580d21680cSYann Gautier 	_ACLK, _PLL3_R, _PLL4_P, _CK_PER
4590d21680cSYann Gautier };
4600d21680cSYann Gautier 
4610d21680cSYann Gautier static const uint8_t fmc_parents[] = {
4620d21680cSYann Gautier 	_ACLK, _PLL3_R, _PLL4_P, _CK_PER
4630d21680cSYann Gautier };
4640d21680cSYann Gautier 
4650d21680cSYann Gautier static const uint8_t ass_parents[] = {
4660d21680cSYann Gautier 	_HSI, _HSE, _PLL2
4670d21680cSYann Gautier };
4680d21680cSYann Gautier 
469b053a22eSYann Gautier static const uint8_t mss_parents[] = {
470b053a22eSYann Gautier 	_HSI, _HSE, _CSI, _PLL3
471b053a22eSYann Gautier };
472b053a22eSYann Gautier 
4730d21680cSYann Gautier static const uint8_t usbphy_parents[] = {
4740d21680cSYann Gautier 	_HSE_KER, _PLL4_R, _HSE_KER_DIV2
4750d21680cSYann Gautier };
4760d21680cSYann Gautier 
4770d21680cSYann Gautier static const uint8_t usbo_parents[] = {
4780d21680cSYann Gautier 	_PLL4_R, _USB_PHY_48
4790d21680cSYann Gautier };
4807839a050SYann Gautier 
481*8fbcd9e4SEtienne Carriere static const uint8_t mpu_parents[] = {
482*8fbcd9e4SEtienne Carriere 	_HSI, _HSE, _PLL1_P, _PLL1_P /* specific div */
483*8fbcd9e4SEtienne Carriere };
484*8fbcd9e4SEtienne Carriere 
485*8fbcd9e4SEtienne Carriere static const uint8_t per_parents[] = {
486*8fbcd9e4SEtienne Carriere 	_HSI, _HSE, _CSI,
487*8fbcd9e4SEtienne Carriere };
488*8fbcd9e4SEtienne Carriere 
4897839a050SYann Gautier static const struct stm32mp1_clk_sel stm32mp1_clk_sel[_PARENT_SEL_NB] = {
490d4151d2fSYann Gautier 	_CLK_PARENT_SEL(I2C12, RCC_I2C12CKSELR, i2c12_parents),
491d4151d2fSYann Gautier 	_CLK_PARENT_SEL(I2C35, RCC_I2C35CKSELR, i2c35_parents),
492d4151d2fSYann Gautier 	_CLK_PARENT_SEL(STGEN, RCC_STGENCKSELR, stgen_parents),
493d4151d2fSYann Gautier 	_CLK_PARENT_SEL(I2C46, RCC_I2C46CKSELR, i2c46_parents),
494d4151d2fSYann Gautier 	_CLK_PARENT_SEL(SPI6, RCC_SPI6CKSELR, spi6_parents),
495d4151d2fSYann Gautier 	_CLK_PARENT_SEL(UART1, RCC_UART1CKSELR, usart1_parents),
496d4151d2fSYann Gautier 	_CLK_PARENT_SEL(RNG1, RCC_RNG1CKSELR, rng1_parents),
497*8fbcd9e4SEtienne Carriere 	_CLK_PARENT_SEL(MPU, RCC_MPCKSELR, mpu_parents),
498*8fbcd9e4SEtienne Carriere 	_CLK_PARENT_SEL(PER, RCC_CPERCKSELR, per_parents),
499d4151d2fSYann Gautier 	_CLK_PARENT_SEL(UART6, RCC_UART6CKSELR, uart6_parents),
500d4151d2fSYann Gautier 	_CLK_PARENT_SEL(UART24, RCC_UART24CKSELR, uart234578_parents),
501d4151d2fSYann Gautier 	_CLK_PARENT_SEL(UART35, RCC_UART35CKSELR, uart234578_parents),
502d4151d2fSYann Gautier 	_CLK_PARENT_SEL(UART78, RCC_UART78CKSELR, uart234578_parents),
503d4151d2fSYann Gautier 	_CLK_PARENT_SEL(SDMMC12, RCC_SDMMC12CKSELR, sdmmc12_parents),
504d4151d2fSYann Gautier 	_CLK_PARENT_SEL(SDMMC3, RCC_SDMMC3CKSELR, sdmmc3_parents),
505d4151d2fSYann Gautier 	_CLK_PARENT_SEL(QSPI, RCC_QSPICKSELR, qspi_parents),
506d4151d2fSYann Gautier 	_CLK_PARENT_SEL(FMC, RCC_FMCCKSELR, fmc_parents),
507d4151d2fSYann Gautier 	_CLK_PARENT_SEL(AXIS, RCC_ASSCKSELR, ass_parents),
508d4151d2fSYann Gautier 	_CLK_PARENT_SEL(MCUS, RCC_MSSCKSELR, mss_parents),
509d4151d2fSYann Gautier 	_CLK_PARENT_SEL(USBPHY, RCC_USBCKSELR, usbphy_parents),
510d4151d2fSYann Gautier 	_CLK_PARENT_SEL(USBO, RCC_USBCKSELR, usbo_parents),
5117839a050SYann Gautier };
5127839a050SYann Gautier 
5137839a050SYann Gautier /* Define characteristic of PLL according type */
5147839a050SYann Gautier #define DIVN_MIN	24
5157839a050SYann Gautier static const struct stm32mp1_pll stm32mp1_pll[PLL_TYPE_NB] = {
5167839a050SYann Gautier 	[PLL_800] = {
5177839a050SYann Gautier 		.refclk_min = 4,
5187839a050SYann Gautier 		.refclk_max = 16,
5197839a050SYann Gautier 		.divn_max = 99,
5207839a050SYann Gautier 	},
5217839a050SYann Gautier 	[PLL_1600] = {
5227839a050SYann Gautier 		.refclk_min = 8,
5237839a050SYann Gautier 		.refclk_max = 16,
5247839a050SYann Gautier 		.divn_max = 199,
5257839a050SYann Gautier 	},
5267839a050SYann Gautier };
5277839a050SYann Gautier 
5287839a050SYann Gautier /* PLLNCFGR2 register divider by output */
5297839a050SYann Gautier static const uint8_t pllncfgr2[_DIV_NB] = {
5307839a050SYann Gautier 	[_DIV_P] = RCC_PLLNCFGR2_DIVP_SHIFT,
5317839a050SYann Gautier 	[_DIV_Q] = RCC_PLLNCFGR2_DIVQ_SHIFT,
5320d21680cSYann Gautier 	[_DIV_R] = RCC_PLLNCFGR2_DIVR_SHIFT,
5337839a050SYann Gautier };
5347839a050SYann Gautier 
5357839a050SYann Gautier static const struct stm32mp1_clk_pll stm32mp1_clk_pll[_PLL_NB] = {
5360d21680cSYann Gautier 	_CLK_PLL(_PLL1, PLL_1600,
5377839a050SYann Gautier 		 RCC_RCK12SELR, RCC_PLL1CFGR1, RCC_PLL1CFGR2,
5387839a050SYann Gautier 		 RCC_PLL1FRACR, RCC_PLL1CR, RCC_PLL1CSGR,
5397839a050SYann Gautier 		 _HSI, _HSE, _UNKNOWN_OSC_ID, _UNKNOWN_OSC_ID),
5400d21680cSYann Gautier 	_CLK_PLL(_PLL2, PLL_1600,
5417839a050SYann Gautier 		 RCC_RCK12SELR, RCC_PLL2CFGR1, RCC_PLL2CFGR2,
5427839a050SYann Gautier 		 RCC_PLL2FRACR, RCC_PLL2CR, RCC_PLL2CSGR,
5437839a050SYann Gautier 		 _HSI, _HSE, _UNKNOWN_OSC_ID, _UNKNOWN_OSC_ID),
5440d21680cSYann Gautier 	_CLK_PLL(_PLL3, PLL_800,
5457839a050SYann Gautier 		 RCC_RCK3SELR, RCC_PLL3CFGR1, RCC_PLL3CFGR2,
5467839a050SYann Gautier 		 RCC_PLL3FRACR, RCC_PLL3CR, RCC_PLL3CSGR,
5477839a050SYann Gautier 		 _HSI, _HSE, _CSI, _UNKNOWN_OSC_ID),
5480d21680cSYann Gautier 	_CLK_PLL(_PLL4, PLL_800,
5497839a050SYann Gautier 		 RCC_RCK4SELR, RCC_PLL4CFGR1, RCC_PLL4CFGR2,
5507839a050SYann Gautier 		 RCC_PLL4FRACR, RCC_PLL4CR, RCC_PLL4CSGR,
5517839a050SYann Gautier 		 _HSI, _HSE, _CSI, _I2S_CKIN),
5527839a050SYann Gautier };
5537839a050SYann Gautier 
5547839a050SYann Gautier /* Prescaler table lookups for clock computation */
555b053a22eSYann Gautier /* div = /1 /2 /4 /8 / 16 /64 /128 /512 */
556b053a22eSYann Gautier static const uint8_t stm32mp1_mcu_div[16] = {
557b053a22eSYann Gautier 	0, 1, 2, 3, 4, 6, 7, 8, 9, 9, 9, 9, 9, 9, 9, 9
558b053a22eSYann Gautier };
5597839a050SYann Gautier 
5607839a050SYann Gautier /* div = /1 /2 /4 /8 /16 : same divider for PMU and APBX */
5617839a050SYann Gautier #define stm32mp1_mpu_div stm32mp1_mpu_apbx_div
5627839a050SYann Gautier #define stm32mp1_apbx_div stm32mp1_mpu_apbx_div
5637839a050SYann Gautier static const uint8_t stm32mp1_mpu_apbx_div[8] = {
5647839a050SYann Gautier 	0, 1, 2, 3, 4, 4, 4, 4
5657839a050SYann Gautier };
5667839a050SYann Gautier 
5677839a050SYann Gautier /* div = /1 /2 /3 /4 */
5687839a050SYann Gautier static const uint8_t stm32mp1_axi_div[8] = {
5697839a050SYann Gautier 	1, 2, 3, 4, 4, 4, 4, 4
5707839a050SYann Gautier };
5717839a050SYann Gautier 
5720d21680cSYann Gautier /* RCC clock device driver private */
5730d21680cSYann Gautier static unsigned long stm32mp1_osc[NB_OSC];
5740d21680cSYann Gautier static struct spinlock reg_lock;
5750d21680cSYann Gautier static unsigned int gate_refcounts[NB_GATES];
5760d21680cSYann Gautier static struct spinlock refcount_lock;
5777839a050SYann Gautier 
5780d21680cSYann Gautier static const struct stm32mp1_clk_gate *gate_ref(unsigned int idx)
5790d21680cSYann Gautier {
5800d21680cSYann Gautier 	return &stm32mp1_clk_gate[idx];
5810d21680cSYann Gautier }
5827839a050SYann Gautier 
5830d21680cSYann Gautier static const struct stm32mp1_clk_sel *clk_sel_ref(unsigned int idx)
5840d21680cSYann Gautier {
5850d21680cSYann Gautier 	return &stm32mp1_clk_sel[idx];
5860d21680cSYann Gautier }
5870d21680cSYann Gautier 
5880d21680cSYann Gautier static const struct stm32mp1_clk_pll *pll_ref(unsigned int idx)
5890d21680cSYann Gautier {
5900d21680cSYann Gautier 	return &stm32mp1_clk_pll[idx];
5910d21680cSYann Gautier }
5920d21680cSYann Gautier 
5930d21680cSYann Gautier static void stm32mp1_clk_lock(struct spinlock *lock)
5940d21680cSYann Gautier {
595e463d3f4SYann Gautier 	if (stm32mp_lock_available()) {
5960d21680cSYann Gautier 		/* Assume interrupts are masked */
5970d21680cSYann Gautier 		spin_lock(lock);
5980d21680cSYann Gautier 	}
599e463d3f4SYann Gautier }
6000d21680cSYann Gautier 
6010d21680cSYann Gautier static void stm32mp1_clk_unlock(struct spinlock *lock)
6020d21680cSYann Gautier {
603e463d3f4SYann Gautier 	if (stm32mp_lock_available()) {
6040d21680cSYann Gautier 		spin_unlock(lock);
6050d21680cSYann Gautier 	}
606e463d3f4SYann Gautier }
6070d21680cSYann Gautier 
6080d21680cSYann Gautier bool stm32mp1_rcc_is_secure(void)
6090d21680cSYann Gautier {
6100d21680cSYann Gautier 	uintptr_t rcc_base = stm32mp_rcc_base();
6110d21680cSYann Gautier 
6120d21680cSYann Gautier 	return (mmio_read_32(rcc_base + RCC_TZCR) & RCC_TZCR_TZEN) != 0;
6130d21680cSYann Gautier }
6140d21680cSYann Gautier 
615b053a22eSYann Gautier bool stm32mp1_rcc_is_mckprot(void)
616b053a22eSYann Gautier {
617b053a22eSYann Gautier 	uintptr_t rcc_base = stm32mp_rcc_base();
618b053a22eSYann Gautier 
619b053a22eSYann Gautier 	return (mmio_read_32(rcc_base + RCC_TZCR) & RCC_TZCR_MCKPROT) != 0;
620b053a22eSYann Gautier }
621b053a22eSYann Gautier 
6220d21680cSYann Gautier void stm32mp1_clk_rcc_regs_lock(void)
6230d21680cSYann Gautier {
6240d21680cSYann Gautier 	stm32mp1_clk_lock(&reg_lock);
6250d21680cSYann Gautier }
6260d21680cSYann Gautier 
6270d21680cSYann Gautier void stm32mp1_clk_rcc_regs_unlock(void)
6280d21680cSYann Gautier {
6290d21680cSYann Gautier 	stm32mp1_clk_unlock(&reg_lock);
6300d21680cSYann Gautier }
6310d21680cSYann Gautier 
6320d21680cSYann Gautier static unsigned long stm32mp1_clk_get_fixed(enum stm32mp_osc_id idx)
6337839a050SYann Gautier {
6347839a050SYann Gautier 	if (idx >= NB_OSC) {
6357839a050SYann Gautier 		return 0;
6367839a050SYann Gautier 	}
6377839a050SYann Gautier 
6380d21680cSYann Gautier 	return stm32mp1_osc[idx];
6397839a050SYann Gautier }
6407839a050SYann Gautier 
6410d21680cSYann Gautier static int stm32mp1_clk_get_gated_id(unsigned long id)
6427839a050SYann Gautier {
6430d21680cSYann Gautier 	unsigned int i;
6447839a050SYann Gautier 
6450d21680cSYann Gautier 	for (i = 0U; i < NB_GATES; i++) {
6460d21680cSYann Gautier 		if (gate_ref(i)->index == id) {
6477839a050SYann Gautier 			return i;
6487839a050SYann Gautier 		}
6497839a050SYann Gautier 	}
6507839a050SYann Gautier 
6517839a050SYann Gautier 	ERROR("%s: clk id %d not found\n", __func__, (uint32_t)id);
6527839a050SYann Gautier 
6537839a050SYann Gautier 	return -EINVAL;
6547839a050SYann Gautier }
6557839a050SYann Gautier 
6560d21680cSYann Gautier static enum stm32mp1_parent_sel stm32mp1_clk_get_sel(int i)
6577839a050SYann Gautier {
6580d21680cSYann Gautier 	return (enum stm32mp1_parent_sel)(gate_ref(i)->sel);
6597839a050SYann Gautier }
6607839a050SYann Gautier 
6610d21680cSYann Gautier static enum stm32mp1_parent_id stm32mp1_clk_get_fixed_parent(int i)
6627839a050SYann Gautier {
6630d21680cSYann Gautier 	return (enum stm32mp1_parent_id)(gate_ref(i)->fixed);
6647839a050SYann Gautier }
6657839a050SYann Gautier 
6660d21680cSYann Gautier static int stm32mp1_clk_get_parent(unsigned long id)
6677839a050SYann Gautier {
6680d21680cSYann Gautier 	const struct stm32mp1_clk_sel *sel;
669*8fbcd9e4SEtienne Carriere 	uint32_t p_sel;
6707839a050SYann Gautier 	int i;
6717839a050SYann Gautier 	enum stm32mp1_parent_id p;
6727839a050SYann Gautier 	enum stm32mp1_parent_sel s;
6730d21680cSYann Gautier 	uintptr_t rcc_base = stm32mp_rcc_base();
6747839a050SYann Gautier 
675*8fbcd9e4SEtienne Carriere 	/* Few non gateable clock have a static parent ID, find them */
676*8fbcd9e4SEtienne Carriere 	i = (int)clock_id2parent_id(id);
677*8fbcd9e4SEtienne Carriere 	if (i != _UNKNOWN_ID) {
678*8fbcd9e4SEtienne Carriere 		return i;
6797839a050SYann Gautier 	}
6807839a050SYann Gautier 
6810d21680cSYann Gautier 	i = stm32mp1_clk_get_gated_id(id);
6827839a050SYann Gautier 	if (i < 0) {
6830d21680cSYann Gautier 		panic();
6847839a050SYann Gautier 	}
6857839a050SYann Gautier 
6860d21680cSYann Gautier 	p = stm32mp1_clk_get_fixed_parent(i);
6877839a050SYann Gautier 	if (p < _PARENT_NB) {
6887839a050SYann Gautier 		return (int)p;
6897839a050SYann Gautier 	}
6907839a050SYann Gautier 
6910d21680cSYann Gautier 	s = stm32mp1_clk_get_sel(i);
6920d21680cSYann Gautier 	if (s == _UNKNOWN_SEL) {
6930d21680cSYann Gautier 		return -EINVAL;
6940d21680cSYann Gautier 	}
6957839a050SYann Gautier 	if (s >= _PARENT_SEL_NB) {
6960d21680cSYann Gautier 		panic();
6977839a050SYann Gautier 	}
6987839a050SYann Gautier 
6990d21680cSYann Gautier 	sel = clk_sel_ref(s);
700d4151d2fSYann Gautier 	p_sel = (mmio_read_32(rcc_base + sel->offset) & sel->msk) >> sel->src;
7010d21680cSYann Gautier 	if (p_sel < sel->nb_parent) {
7020d21680cSYann Gautier 		return (int)sel->parent[p_sel];
7037839a050SYann Gautier 	}
7047839a050SYann Gautier 
7057839a050SYann Gautier 	return -EINVAL;
7067839a050SYann Gautier }
7077839a050SYann Gautier 
7080d21680cSYann Gautier static unsigned long stm32mp1_pll_get_fref(const struct stm32mp1_clk_pll *pll)
7097839a050SYann Gautier {
7100d21680cSYann Gautier 	uint32_t selr = mmio_read_32(stm32mp_rcc_base() + pll->rckxselr);
7110d21680cSYann Gautier 	uint32_t src = selr & RCC_SELR_REFCLK_SRC_MASK;
7127839a050SYann Gautier 
7130d21680cSYann Gautier 	return stm32mp1_clk_get_fixed(pll->refclk[src]);
7147839a050SYann Gautier }
7157839a050SYann Gautier 
7167839a050SYann Gautier /*
7177839a050SYann Gautier  * pll_get_fvco() : return the VCO or (VCO / 2) frequency for the requested PLL
7187839a050SYann Gautier  * - PLL1 & PLL2 => return VCO / 2 with Fpll_y_ck = FVCO / 2 * (DIVy + 1)
7197839a050SYann Gautier  * - PLL3 & PLL4 => return VCO     with Fpll_y_ck = FVCO / (DIVy + 1)
7207839a050SYann Gautier  * => in all cases Fpll_y_ck = pll_get_fvco() / (DIVy + 1)
7217839a050SYann Gautier  */
7220d21680cSYann Gautier static unsigned long stm32mp1_pll_get_fvco(const struct stm32mp1_clk_pll *pll)
7237839a050SYann Gautier {
7247839a050SYann Gautier 	unsigned long refclk, fvco;
7257839a050SYann Gautier 	uint32_t cfgr1, fracr, divm, divn;
7260d21680cSYann Gautier 	uintptr_t rcc_base = stm32mp_rcc_base();
7277839a050SYann Gautier 
7280d21680cSYann Gautier 	cfgr1 = mmio_read_32(rcc_base + pll->pllxcfgr1);
7290d21680cSYann Gautier 	fracr = mmio_read_32(rcc_base + pll->pllxfracr);
7307839a050SYann Gautier 
7317839a050SYann Gautier 	divm = (cfgr1 & (RCC_PLLNCFGR1_DIVM_MASK)) >> RCC_PLLNCFGR1_DIVM_SHIFT;
7327839a050SYann Gautier 	divn = cfgr1 & RCC_PLLNCFGR1_DIVN_MASK;
7337839a050SYann Gautier 
7340d21680cSYann Gautier 	refclk = stm32mp1_pll_get_fref(pll);
7357839a050SYann Gautier 
7367839a050SYann Gautier 	/*
7377839a050SYann Gautier 	 * With FRACV :
7387839a050SYann Gautier 	 *   Fvco = Fck_ref * ((DIVN + 1) + FRACV / 2^13) / (DIVM + 1)
7397839a050SYann Gautier 	 * Without FRACV
7407839a050SYann Gautier 	 *   Fvco = Fck_ref * ((DIVN + 1) / (DIVM + 1)
7417839a050SYann Gautier 	 */
7427839a050SYann Gautier 	if ((fracr & RCC_PLLNFRACR_FRACLE) != 0U) {
7430d21680cSYann Gautier 		uint32_t fracv = (fracr & RCC_PLLNFRACR_FRACV_MASK) >>
7440d21680cSYann Gautier 				 RCC_PLLNFRACR_FRACV_SHIFT;
7457839a050SYann Gautier 		unsigned long long numerator, denominator;
7467839a050SYann Gautier 
7470d21680cSYann Gautier 		numerator = (((unsigned long long)divn + 1U) << 13) + fracv;
7480d21680cSYann Gautier 		numerator = refclk * numerator;
7497839a050SYann Gautier 		denominator = ((unsigned long long)divm + 1U) << 13;
7507839a050SYann Gautier 		fvco = (unsigned long)(numerator / denominator);
7517839a050SYann Gautier 	} else {
7527839a050SYann Gautier 		fvco = (unsigned long)(refclk * (divn + 1U) / (divm + 1U));
7537839a050SYann Gautier 	}
7547839a050SYann Gautier 
7557839a050SYann Gautier 	return fvco;
7567839a050SYann Gautier }
7577839a050SYann Gautier 
7580d21680cSYann Gautier static unsigned long stm32mp1_read_pll_freq(enum stm32mp1_pll_id pll_id,
7597839a050SYann Gautier 					    enum stm32mp1_div_id div_id)
7607839a050SYann Gautier {
7610d21680cSYann Gautier 	const struct stm32mp1_clk_pll *pll = pll_ref(pll_id);
7627839a050SYann Gautier 	unsigned long dfout;
7637839a050SYann Gautier 	uint32_t cfgr2, divy;
7647839a050SYann Gautier 
7657839a050SYann Gautier 	if (div_id >= _DIV_NB) {
7667839a050SYann Gautier 		return 0;
7677839a050SYann Gautier 	}
7687839a050SYann Gautier 
7690d21680cSYann Gautier 	cfgr2 = mmio_read_32(stm32mp_rcc_base() + pll->pllxcfgr2);
7707839a050SYann Gautier 	divy = (cfgr2 >> pllncfgr2[div_id]) & RCC_PLLNCFGR2_DIVX_MASK;
7717839a050SYann Gautier 
7720d21680cSYann Gautier 	dfout = stm32mp1_pll_get_fvco(pll) / (divy + 1U);
7737839a050SYann Gautier 
7747839a050SYann Gautier 	return dfout;
7757839a050SYann Gautier }
7767839a050SYann Gautier 
7770d21680cSYann Gautier static unsigned long get_clock_rate(int p)
7787839a050SYann Gautier {
7797839a050SYann Gautier 	uint32_t reg, clkdiv;
7807839a050SYann Gautier 	unsigned long clock = 0;
7810d21680cSYann Gautier 	uintptr_t rcc_base = stm32mp_rcc_base();
7827839a050SYann Gautier 
7837839a050SYann Gautier 	switch (p) {
7847839a050SYann Gautier 	case _CK_MPU:
7857839a050SYann Gautier 	/* MPU sub system */
7860d21680cSYann Gautier 		reg = mmio_read_32(rcc_base + RCC_MPCKSELR);
7877839a050SYann Gautier 		switch (reg & RCC_SELR_SRC_MASK) {
7887839a050SYann Gautier 		case RCC_MPCKSELR_HSI:
7890d21680cSYann Gautier 			clock = stm32mp1_clk_get_fixed(_HSI);
7907839a050SYann Gautier 			break;
7917839a050SYann Gautier 		case RCC_MPCKSELR_HSE:
7920d21680cSYann Gautier 			clock = stm32mp1_clk_get_fixed(_HSE);
7937839a050SYann Gautier 			break;
7947839a050SYann Gautier 		case RCC_MPCKSELR_PLL:
7950d21680cSYann Gautier 			clock = stm32mp1_read_pll_freq(_PLL1, _DIV_P);
7967839a050SYann Gautier 			break;
7977839a050SYann Gautier 		case RCC_MPCKSELR_PLL_MPUDIV:
7980d21680cSYann Gautier 			clock = stm32mp1_read_pll_freq(_PLL1, _DIV_P);
7997839a050SYann Gautier 
8000d21680cSYann Gautier 			reg = mmio_read_32(rcc_base + RCC_MPCKDIVR);
8017839a050SYann Gautier 			clkdiv = reg & RCC_MPUDIV_MASK;
8027839a050SYann Gautier 			if (clkdiv != 0U) {
8037839a050SYann Gautier 				clock /= stm32mp1_mpu_div[clkdiv];
8047839a050SYann Gautier 			}
8057839a050SYann Gautier 			break;
8067839a050SYann Gautier 		default:
8077839a050SYann Gautier 			break;
8087839a050SYann Gautier 		}
8097839a050SYann Gautier 		break;
8107839a050SYann Gautier 	/* AXI sub system */
8117839a050SYann Gautier 	case _ACLK:
8127839a050SYann Gautier 	case _HCLK2:
8137839a050SYann Gautier 	case _HCLK6:
8147839a050SYann Gautier 	case _PCLK4:
8157839a050SYann Gautier 	case _PCLK5:
8160d21680cSYann Gautier 		reg = mmio_read_32(rcc_base + RCC_ASSCKSELR);
8177839a050SYann Gautier 		switch (reg & RCC_SELR_SRC_MASK) {
8187839a050SYann Gautier 		case RCC_ASSCKSELR_HSI:
8190d21680cSYann Gautier 			clock = stm32mp1_clk_get_fixed(_HSI);
8207839a050SYann Gautier 			break;
8217839a050SYann Gautier 		case RCC_ASSCKSELR_HSE:
8220d21680cSYann Gautier 			clock = stm32mp1_clk_get_fixed(_HSE);
8237839a050SYann Gautier 			break;
8247839a050SYann Gautier 		case RCC_ASSCKSELR_PLL:
8250d21680cSYann Gautier 			clock = stm32mp1_read_pll_freq(_PLL2, _DIV_P);
8267839a050SYann Gautier 			break;
8277839a050SYann Gautier 		default:
8287839a050SYann Gautier 			break;
8297839a050SYann Gautier 		}
8307839a050SYann Gautier 
8317839a050SYann Gautier 		/* System clock divider */
8320d21680cSYann Gautier 		reg = mmio_read_32(rcc_base + RCC_AXIDIVR);
8337839a050SYann Gautier 		clock /= stm32mp1_axi_div[reg & RCC_AXIDIV_MASK];
8347839a050SYann Gautier 
8357839a050SYann Gautier 		switch (p) {
8367839a050SYann Gautier 		case _PCLK4:
8370d21680cSYann Gautier 			reg = mmio_read_32(rcc_base + RCC_APB4DIVR);
8387839a050SYann Gautier 			clock >>= stm32mp1_apbx_div[reg & RCC_APBXDIV_MASK];
8397839a050SYann Gautier 			break;
8407839a050SYann Gautier 		case _PCLK5:
8410d21680cSYann Gautier 			reg = mmio_read_32(rcc_base + RCC_APB5DIVR);
8427839a050SYann Gautier 			clock >>= stm32mp1_apbx_div[reg & RCC_APBXDIV_MASK];
8437839a050SYann Gautier 			break;
8447839a050SYann Gautier 		default:
8457839a050SYann Gautier 			break;
8467839a050SYann Gautier 		}
8477839a050SYann Gautier 		break;
848b053a22eSYann Gautier 	/* MCU sub system */
849b053a22eSYann Gautier 	case _CK_MCU:
850b053a22eSYann Gautier 	case _PCLK1:
851b053a22eSYann Gautier 	case _PCLK2:
852b053a22eSYann Gautier 	case _PCLK3:
853b053a22eSYann Gautier 		reg = mmio_read_32(rcc_base + RCC_MSSCKSELR);
854b053a22eSYann Gautier 		switch (reg & RCC_SELR_SRC_MASK) {
855b053a22eSYann Gautier 		case RCC_MSSCKSELR_HSI:
856b053a22eSYann Gautier 			clock = stm32mp1_clk_get_fixed(_HSI);
857b053a22eSYann Gautier 			break;
858b053a22eSYann Gautier 		case RCC_MSSCKSELR_HSE:
859b053a22eSYann Gautier 			clock = stm32mp1_clk_get_fixed(_HSE);
860b053a22eSYann Gautier 			break;
861b053a22eSYann Gautier 		case RCC_MSSCKSELR_CSI:
862b053a22eSYann Gautier 			clock = stm32mp1_clk_get_fixed(_CSI);
863b053a22eSYann Gautier 			break;
864b053a22eSYann Gautier 		case RCC_MSSCKSELR_PLL:
865b053a22eSYann Gautier 			clock = stm32mp1_read_pll_freq(_PLL3, _DIV_P);
866b053a22eSYann Gautier 			break;
867b053a22eSYann Gautier 		default:
868b053a22eSYann Gautier 			break;
869b053a22eSYann Gautier 		}
870b053a22eSYann Gautier 
871b053a22eSYann Gautier 		/* MCU clock divider */
872b053a22eSYann Gautier 		reg = mmio_read_32(rcc_base + RCC_MCUDIVR);
873b053a22eSYann Gautier 		clock >>= stm32mp1_mcu_div[reg & RCC_MCUDIV_MASK];
874b053a22eSYann Gautier 
875b053a22eSYann Gautier 		switch (p) {
876b053a22eSYann Gautier 		case _PCLK1:
877b053a22eSYann Gautier 			reg = mmio_read_32(rcc_base + RCC_APB1DIVR);
878b053a22eSYann Gautier 			clock >>= stm32mp1_apbx_div[reg & RCC_APBXDIV_MASK];
879b053a22eSYann Gautier 			break;
880b053a22eSYann Gautier 		case _PCLK2:
881b053a22eSYann Gautier 			reg = mmio_read_32(rcc_base + RCC_APB2DIVR);
882b053a22eSYann Gautier 			clock >>= stm32mp1_apbx_div[reg & RCC_APBXDIV_MASK];
883b053a22eSYann Gautier 			break;
884b053a22eSYann Gautier 		case _PCLK3:
885b053a22eSYann Gautier 			reg = mmio_read_32(rcc_base + RCC_APB3DIVR);
886b053a22eSYann Gautier 			clock >>= stm32mp1_apbx_div[reg & RCC_APBXDIV_MASK];
887b053a22eSYann Gautier 			break;
888b053a22eSYann Gautier 		case _CK_MCU:
889b053a22eSYann Gautier 		default:
890b053a22eSYann Gautier 			break;
891b053a22eSYann Gautier 		}
892b053a22eSYann Gautier 		break;
8937839a050SYann Gautier 	case _CK_PER:
8940d21680cSYann Gautier 		reg = mmio_read_32(rcc_base + RCC_CPERCKSELR);
8957839a050SYann Gautier 		switch (reg & RCC_SELR_SRC_MASK) {
8967839a050SYann Gautier 		case RCC_CPERCKSELR_HSI:
8970d21680cSYann Gautier 			clock = stm32mp1_clk_get_fixed(_HSI);
8987839a050SYann Gautier 			break;
8997839a050SYann Gautier 		case RCC_CPERCKSELR_HSE:
9000d21680cSYann Gautier 			clock = stm32mp1_clk_get_fixed(_HSE);
9017839a050SYann Gautier 			break;
9027839a050SYann Gautier 		case RCC_CPERCKSELR_CSI:
9030d21680cSYann Gautier 			clock = stm32mp1_clk_get_fixed(_CSI);
9047839a050SYann Gautier 			break;
9057839a050SYann Gautier 		default:
9067839a050SYann Gautier 			break;
9077839a050SYann Gautier 		}
9087839a050SYann Gautier 		break;
9097839a050SYann Gautier 	case _HSI:
9107839a050SYann Gautier 	case _HSI_KER:
9110d21680cSYann Gautier 		clock = stm32mp1_clk_get_fixed(_HSI);
9127839a050SYann Gautier 		break;
9137839a050SYann Gautier 	case _CSI:
9147839a050SYann Gautier 	case _CSI_KER:
9150d21680cSYann Gautier 		clock = stm32mp1_clk_get_fixed(_CSI);
9167839a050SYann Gautier 		break;
9177839a050SYann Gautier 	case _HSE:
9187839a050SYann Gautier 	case _HSE_KER:
9190d21680cSYann Gautier 		clock = stm32mp1_clk_get_fixed(_HSE);
9207839a050SYann Gautier 		break;
9217839a050SYann Gautier 	case _HSE_KER_DIV2:
9220d21680cSYann Gautier 		clock = stm32mp1_clk_get_fixed(_HSE) >> 1;
9237839a050SYann Gautier 		break;
9247839a050SYann Gautier 	case _LSI:
9250d21680cSYann Gautier 		clock = stm32mp1_clk_get_fixed(_LSI);
9267839a050SYann Gautier 		break;
9277839a050SYann Gautier 	case _LSE:
9280d21680cSYann Gautier 		clock = stm32mp1_clk_get_fixed(_LSE);
9297839a050SYann Gautier 		break;
9307839a050SYann Gautier 	/* PLL */
9317839a050SYann Gautier 	case _PLL1_P:
9320d21680cSYann Gautier 		clock = stm32mp1_read_pll_freq(_PLL1, _DIV_P);
9337839a050SYann Gautier 		break;
9347839a050SYann Gautier 	case _PLL1_Q:
9350d21680cSYann Gautier 		clock = stm32mp1_read_pll_freq(_PLL1, _DIV_Q);
9367839a050SYann Gautier 		break;
9377839a050SYann Gautier 	case _PLL1_R:
9380d21680cSYann Gautier 		clock = stm32mp1_read_pll_freq(_PLL1, _DIV_R);
9397839a050SYann Gautier 		break;
9407839a050SYann Gautier 	case _PLL2_P:
9410d21680cSYann Gautier 		clock = stm32mp1_read_pll_freq(_PLL2, _DIV_P);
9427839a050SYann Gautier 		break;
9437839a050SYann Gautier 	case _PLL2_Q:
9440d21680cSYann Gautier 		clock = stm32mp1_read_pll_freq(_PLL2, _DIV_Q);
9457839a050SYann Gautier 		break;
9467839a050SYann Gautier 	case _PLL2_R:
9470d21680cSYann Gautier 		clock = stm32mp1_read_pll_freq(_PLL2, _DIV_R);
9487839a050SYann Gautier 		break;
9497839a050SYann Gautier 	case _PLL3_P:
9500d21680cSYann Gautier 		clock = stm32mp1_read_pll_freq(_PLL3, _DIV_P);
9517839a050SYann Gautier 		break;
9527839a050SYann Gautier 	case _PLL3_Q:
9530d21680cSYann Gautier 		clock = stm32mp1_read_pll_freq(_PLL3, _DIV_Q);
9547839a050SYann Gautier 		break;
9557839a050SYann Gautier 	case _PLL3_R:
9560d21680cSYann Gautier 		clock = stm32mp1_read_pll_freq(_PLL3, _DIV_R);
9577839a050SYann Gautier 		break;
9587839a050SYann Gautier 	case _PLL4_P:
9590d21680cSYann Gautier 		clock = stm32mp1_read_pll_freq(_PLL4, _DIV_P);
9607839a050SYann Gautier 		break;
9617839a050SYann Gautier 	case _PLL4_Q:
9620d21680cSYann Gautier 		clock = stm32mp1_read_pll_freq(_PLL4, _DIV_Q);
9637839a050SYann Gautier 		break;
9647839a050SYann Gautier 	case _PLL4_R:
9650d21680cSYann Gautier 		clock = stm32mp1_read_pll_freq(_PLL4, _DIV_R);
9667839a050SYann Gautier 		break;
9677839a050SYann Gautier 	/* Other */
9687839a050SYann Gautier 	case _USB_PHY_48:
9690d21680cSYann Gautier 		clock = USB_PHY_48_MHZ;
9707839a050SYann Gautier 		break;
9717839a050SYann Gautier 	default:
9727839a050SYann Gautier 		break;
9737839a050SYann Gautier 	}
9747839a050SYann Gautier 
9757839a050SYann Gautier 	return clock;
9767839a050SYann Gautier }
9777839a050SYann Gautier 
9780d21680cSYann Gautier static void __clk_enable(struct stm32mp1_clk_gate const *gate)
9790d21680cSYann Gautier {
9800d21680cSYann Gautier 	uintptr_t rcc_base = stm32mp_rcc_base();
9810d21680cSYann Gautier 
9820d21680cSYann Gautier 	if (gate->set_clr != 0U) {
9830d21680cSYann Gautier 		mmio_write_32(rcc_base + gate->offset, BIT(gate->bit));
9840d21680cSYann Gautier 	} else {
9850d21680cSYann Gautier 		mmio_setbits_32(rcc_base + gate->offset, BIT(gate->bit));
9860d21680cSYann Gautier 	}
9870d21680cSYann Gautier 
9880d21680cSYann Gautier 	VERBOSE("Clock %d has been enabled", gate->index);
9890d21680cSYann Gautier }
9900d21680cSYann Gautier 
9910d21680cSYann Gautier static void __clk_disable(struct stm32mp1_clk_gate const *gate)
9920d21680cSYann Gautier {
9930d21680cSYann Gautier 	uintptr_t rcc_base = stm32mp_rcc_base();
9940d21680cSYann Gautier 
9950d21680cSYann Gautier 	if (gate->set_clr != 0U) {
9960d21680cSYann Gautier 		mmio_write_32(rcc_base + gate->offset + RCC_MP_ENCLRR_OFFSET,
9970d21680cSYann Gautier 			      BIT(gate->bit));
9980d21680cSYann Gautier 	} else {
9990d21680cSYann Gautier 		mmio_clrbits_32(rcc_base + gate->offset, BIT(gate->bit));
10000d21680cSYann Gautier 	}
10010d21680cSYann Gautier 
10020d21680cSYann Gautier 	VERBOSE("Clock %d has been disabled", gate->index);
10030d21680cSYann Gautier }
10040d21680cSYann Gautier 
10050d21680cSYann Gautier static bool __clk_is_enabled(struct stm32mp1_clk_gate const *gate)
10060d21680cSYann Gautier {
10070d21680cSYann Gautier 	uintptr_t rcc_base = stm32mp_rcc_base();
10080d21680cSYann Gautier 
10090d21680cSYann Gautier 	return mmio_read_32(rcc_base + gate->offset) & BIT(gate->bit);
10100d21680cSYann Gautier }
10110d21680cSYann Gautier 
10120d21680cSYann Gautier unsigned int stm32mp1_clk_get_refcount(unsigned long id)
10130d21680cSYann Gautier {
10140d21680cSYann Gautier 	int i = stm32mp1_clk_get_gated_id(id);
10150d21680cSYann Gautier 
10160d21680cSYann Gautier 	if (i < 0) {
10170d21680cSYann Gautier 		panic();
10180d21680cSYann Gautier 	}
10190d21680cSYann Gautier 
10200d21680cSYann Gautier 	return gate_refcounts[i];
10210d21680cSYann Gautier }
10220d21680cSYann Gautier 
10230d21680cSYann Gautier void __stm32mp1_clk_enable(unsigned long id, bool secure)
10240d21680cSYann Gautier {
10250d21680cSYann Gautier 	const struct stm32mp1_clk_gate *gate;
10260d21680cSYann Gautier 	int i = stm32mp1_clk_get_gated_id(id);
10270d21680cSYann Gautier 	unsigned int *refcnt;
10280d21680cSYann Gautier 
10290d21680cSYann Gautier 	if (i < 0) {
10300d21680cSYann Gautier 		ERROR("Clock %d can't be enabled\n", (uint32_t)id);
10310d21680cSYann Gautier 		panic();
10320d21680cSYann Gautier 	}
10330d21680cSYann Gautier 
10340d21680cSYann Gautier 	gate = gate_ref(i);
10350d21680cSYann Gautier 	refcnt = &gate_refcounts[i];
10360d21680cSYann Gautier 
10370d21680cSYann Gautier 	stm32mp1_clk_lock(&refcount_lock);
10380d21680cSYann Gautier 
10390d21680cSYann Gautier 	if (stm32mp_incr_shrefcnt(refcnt, secure) != 0) {
10400d21680cSYann Gautier 		__clk_enable(gate);
10410d21680cSYann Gautier 	}
10420d21680cSYann Gautier 
10430d21680cSYann Gautier 	stm32mp1_clk_unlock(&refcount_lock);
10440d21680cSYann Gautier }
10450d21680cSYann Gautier 
10460d21680cSYann Gautier void __stm32mp1_clk_disable(unsigned long id, bool secure)
10470d21680cSYann Gautier {
10480d21680cSYann Gautier 	const struct stm32mp1_clk_gate *gate;
10490d21680cSYann Gautier 	int i = stm32mp1_clk_get_gated_id(id);
10500d21680cSYann Gautier 	unsigned int *refcnt;
10510d21680cSYann Gautier 
10520d21680cSYann Gautier 	if (i < 0) {
10530d21680cSYann Gautier 		ERROR("Clock %d can't be disabled\n", (uint32_t)id);
10540d21680cSYann Gautier 		panic();
10550d21680cSYann Gautier 	}
10560d21680cSYann Gautier 
10570d21680cSYann Gautier 	gate = gate_ref(i);
10580d21680cSYann Gautier 	refcnt = &gate_refcounts[i];
10590d21680cSYann Gautier 
10600d21680cSYann Gautier 	stm32mp1_clk_lock(&refcount_lock);
10610d21680cSYann Gautier 
10620d21680cSYann Gautier 	if (stm32mp_decr_shrefcnt(refcnt, secure) != 0) {
10630d21680cSYann Gautier 		__clk_disable(gate);
10640d21680cSYann Gautier 	}
10650d21680cSYann Gautier 
10660d21680cSYann Gautier 	stm32mp1_clk_unlock(&refcount_lock);
10670d21680cSYann Gautier }
10680d21680cSYann Gautier 
10690d21680cSYann Gautier void stm32mp_clk_enable(unsigned long id)
10700d21680cSYann Gautier {
10710d21680cSYann Gautier 	__stm32mp1_clk_enable(id, true);
10720d21680cSYann Gautier }
10730d21680cSYann Gautier 
10740d21680cSYann Gautier void stm32mp_clk_disable(unsigned long id)
10750d21680cSYann Gautier {
10760d21680cSYann Gautier 	__stm32mp1_clk_disable(id, true);
10770d21680cSYann Gautier }
10780d21680cSYann Gautier 
10793f9c9784SYann Gautier bool stm32mp_clk_is_enabled(unsigned long id)
10807839a050SYann Gautier {
10810d21680cSYann Gautier 	int i = stm32mp1_clk_get_gated_id(id);
10827839a050SYann Gautier 
10837839a050SYann Gautier 	if (i < 0) {
10840d21680cSYann Gautier 		panic();
10857839a050SYann Gautier 	}
10867839a050SYann Gautier 
10870d21680cSYann Gautier 	return __clk_is_enabled(gate_ref(i));
10887839a050SYann Gautier }
10897839a050SYann Gautier 
10903f9c9784SYann Gautier unsigned long stm32mp_clk_get_rate(unsigned long id)
10917839a050SYann Gautier {
10920d21680cSYann Gautier 	int p = stm32mp1_clk_get_parent(id);
10937839a050SYann Gautier 
10947839a050SYann Gautier 	if (p < 0) {
10957839a050SYann Gautier 		return 0;
10967839a050SYann Gautier 	}
10977839a050SYann Gautier 
10980d21680cSYann Gautier 	return get_clock_rate(p);
10997839a050SYann Gautier }
11007839a050SYann Gautier 
11010d21680cSYann Gautier static void stm32mp1_ls_osc_set(bool enable, uint32_t offset, uint32_t mask_on)
11027839a050SYann Gautier {
11030d21680cSYann Gautier 	uintptr_t address = stm32mp_rcc_base() + offset;
11047839a050SYann Gautier 
11050d21680cSYann Gautier 	if (enable) {
11067839a050SYann Gautier 		mmio_setbits_32(address, mask_on);
11077839a050SYann Gautier 	} else {
11087839a050SYann Gautier 		mmio_clrbits_32(address, mask_on);
11097839a050SYann Gautier 	}
11107839a050SYann Gautier }
11117839a050SYann Gautier 
11120d21680cSYann Gautier static void stm32mp1_hs_ocs_set(bool enable, uint32_t mask_on)
11137839a050SYann Gautier {
11140d21680cSYann Gautier 	uint32_t offset = enable ? RCC_OCENSETR : RCC_OCENCLRR;
11150d21680cSYann Gautier 	uintptr_t address = stm32mp_rcc_base() + offset;
11160d21680cSYann Gautier 
11170d21680cSYann Gautier 	mmio_write_32(address, mask_on);
11187839a050SYann Gautier }
11197839a050SYann Gautier 
11200d21680cSYann Gautier static int stm32mp1_osc_wait(bool enable, uint32_t offset, uint32_t mask_rdy)
11217839a050SYann Gautier {
1122dfdb057aSYann Gautier 	uint64_t timeout;
11237839a050SYann Gautier 	uint32_t mask_test;
11240d21680cSYann Gautier 	uintptr_t address = stm32mp_rcc_base() + offset;
11257839a050SYann Gautier 
11260d21680cSYann Gautier 	if (enable) {
11277839a050SYann Gautier 		mask_test = mask_rdy;
11287839a050SYann Gautier 	} else {
11297839a050SYann Gautier 		mask_test = 0;
11307839a050SYann Gautier 	}
11317839a050SYann Gautier 
1132dfdb057aSYann Gautier 	timeout = timeout_init_us(OSCRDY_TIMEOUT);
11337839a050SYann Gautier 	while ((mmio_read_32(address) & mask_rdy) != mask_test) {
1134dfdb057aSYann Gautier 		if (timeout_elapsed(timeout)) {
11350d21680cSYann Gautier 			ERROR("OSC %x @ %lx timeout for enable=%d : 0x%x\n",
11367839a050SYann Gautier 			      mask_rdy, address, enable, mmio_read_32(address));
11377839a050SYann Gautier 			return -ETIMEDOUT;
11387839a050SYann Gautier 		}
11397839a050SYann Gautier 	}
11407839a050SYann Gautier 
11417839a050SYann Gautier 	return 0;
11427839a050SYann Gautier }
11437839a050SYann Gautier 
11440d21680cSYann Gautier static void stm32mp1_lse_enable(bool bypass, bool digbyp, uint32_t lsedrv)
11457839a050SYann Gautier {
11467839a050SYann Gautier 	uint32_t value;
11470d21680cSYann Gautier 	uintptr_t rcc_base = stm32mp_rcc_base();
11487839a050SYann Gautier 
11490d21680cSYann Gautier 	if (digbyp) {
11500d21680cSYann Gautier 		mmio_setbits_32(rcc_base + RCC_BDCR, RCC_BDCR_DIGBYP);
11510d21680cSYann Gautier 	}
11520d21680cSYann Gautier 
11530d21680cSYann Gautier 	if (bypass || digbyp) {
11540d21680cSYann Gautier 		mmio_setbits_32(rcc_base + RCC_BDCR, RCC_BDCR_LSEBYP);
11557839a050SYann Gautier 	}
11567839a050SYann Gautier 
11577839a050SYann Gautier 	/*
11587839a050SYann Gautier 	 * Warning: not recommended to switch directly from "high drive"
11597839a050SYann Gautier 	 * to "medium low drive", and vice-versa.
11607839a050SYann Gautier 	 */
11610d21680cSYann Gautier 	value = (mmio_read_32(rcc_base + RCC_BDCR) & RCC_BDCR_LSEDRV_MASK) >>
11627839a050SYann Gautier 		RCC_BDCR_LSEDRV_SHIFT;
11637839a050SYann Gautier 
11647839a050SYann Gautier 	while (value != lsedrv) {
11657839a050SYann Gautier 		if (value > lsedrv) {
11667839a050SYann Gautier 			value--;
11677839a050SYann Gautier 		} else {
11687839a050SYann Gautier 			value++;
11697839a050SYann Gautier 		}
11707839a050SYann Gautier 
11710d21680cSYann Gautier 		mmio_clrsetbits_32(rcc_base + RCC_BDCR,
11727839a050SYann Gautier 				   RCC_BDCR_LSEDRV_MASK,
11737839a050SYann Gautier 				   value << RCC_BDCR_LSEDRV_SHIFT);
11747839a050SYann Gautier 	}
11757839a050SYann Gautier 
11760d21680cSYann Gautier 	stm32mp1_ls_osc_set(true, RCC_BDCR, RCC_BDCR_LSEON);
11777839a050SYann Gautier }
11787839a050SYann Gautier 
11790d21680cSYann Gautier static void stm32mp1_lse_wait(void)
11807839a050SYann Gautier {
11810d21680cSYann Gautier 	if (stm32mp1_osc_wait(true, RCC_BDCR, RCC_BDCR_LSERDY) != 0) {
11827839a050SYann Gautier 		VERBOSE("%s: failed\n", __func__);
11837839a050SYann Gautier 	}
11847839a050SYann Gautier }
11857839a050SYann Gautier 
11860d21680cSYann Gautier static void stm32mp1_lsi_set(bool enable)
11877839a050SYann Gautier {
11880d21680cSYann Gautier 	stm32mp1_ls_osc_set(enable, RCC_RDLSICR, RCC_RDLSICR_LSION);
11890d21680cSYann Gautier 
11900d21680cSYann Gautier 	if (stm32mp1_osc_wait(enable, RCC_RDLSICR, RCC_RDLSICR_LSIRDY) != 0) {
11917839a050SYann Gautier 		VERBOSE("%s: failed\n", __func__);
11927839a050SYann Gautier 	}
11937839a050SYann Gautier }
11947839a050SYann Gautier 
11950d21680cSYann Gautier static void stm32mp1_hse_enable(bool bypass, bool digbyp, bool css)
11967839a050SYann Gautier {
11970d21680cSYann Gautier 	uintptr_t rcc_base = stm32mp_rcc_base();
11980d21680cSYann Gautier 
11990d21680cSYann Gautier 	if (digbyp) {
12000d21680cSYann Gautier 		mmio_write_32(rcc_base + RCC_OCENSETR, RCC_OCENR_DIGBYP);
12017839a050SYann Gautier 	}
12027839a050SYann Gautier 
12030d21680cSYann Gautier 	if (bypass || digbyp) {
12040d21680cSYann Gautier 		mmio_write_32(rcc_base + RCC_OCENSETR, RCC_OCENR_HSEBYP);
12050d21680cSYann Gautier 	}
12060d21680cSYann Gautier 
12070d21680cSYann Gautier 	stm32mp1_hs_ocs_set(true, RCC_OCENR_HSEON);
12080d21680cSYann Gautier 	if (stm32mp1_osc_wait(true, RCC_OCRDYR, RCC_OCRDYR_HSERDY) != 0) {
12097839a050SYann Gautier 		VERBOSE("%s: failed\n", __func__);
12107839a050SYann Gautier 	}
12117839a050SYann Gautier 
12127839a050SYann Gautier 	if (css) {
12130d21680cSYann Gautier 		mmio_write_32(rcc_base + RCC_OCENSETR, RCC_OCENR_HSECSSON);
12147839a050SYann Gautier 	}
12157839a050SYann Gautier }
12167839a050SYann Gautier 
12170d21680cSYann Gautier static void stm32mp1_csi_set(bool enable)
12187839a050SYann Gautier {
12190d21680cSYann Gautier 	stm32mp1_hs_ocs_set(enable, RCC_OCENR_CSION);
12200d21680cSYann Gautier 	if (stm32mp1_osc_wait(enable, RCC_OCRDYR, RCC_OCRDYR_CSIRDY) != 0) {
12217839a050SYann Gautier 		VERBOSE("%s: failed\n", __func__);
12227839a050SYann Gautier 	}
12237839a050SYann Gautier }
12247839a050SYann Gautier 
12250d21680cSYann Gautier static void stm32mp1_hsi_set(bool enable)
12267839a050SYann Gautier {
12270d21680cSYann Gautier 	stm32mp1_hs_ocs_set(enable, RCC_OCENR_HSION);
12280d21680cSYann Gautier 	if (stm32mp1_osc_wait(enable, RCC_OCRDYR, RCC_OCRDYR_HSIRDY) != 0) {
12297839a050SYann Gautier 		VERBOSE("%s: failed\n", __func__);
12307839a050SYann Gautier 	}
12317839a050SYann Gautier }
12327839a050SYann Gautier 
12330d21680cSYann Gautier static int stm32mp1_set_hsidiv(uint8_t hsidiv)
12347839a050SYann Gautier {
1235dfdb057aSYann Gautier 	uint64_t timeout;
12360d21680cSYann Gautier 	uintptr_t rcc_base = stm32mp_rcc_base();
12370d21680cSYann Gautier 	uintptr_t address = rcc_base + RCC_OCRDYR;
12387839a050SYann Gautier 
12390d21680cSYann Gautier 	mmio_clrsetbits_32(rcc_base + RCC_HSICFGR,
12407839a050SYann Gautier 			   RCC_HSICFGR_HSIDIV_MASK,
12417839a050SYann Gautier 			   RCC_HSICFGR_HSIDIV_MASK & (uint32_t)hsidiv);
12427839a050SYann Gautier 
1243dfdb057aSYann Gautier 	timeout = timeout_init_us(HSIDIV_TIMEOUT);
12447839a050SYann Gautier 	while ((mmio_read_32(address) & RCC_OCRDYR_HSIDIVRDY) == 0U) {
1245dfdb057aSYann Gautier 		if (timeout_elapsed(timeout)) {
12460d21680cSYann Gautier 			ERROR("HSIDIV failed @ 0x%lx: 0x%x\n",
12477839a050SYann Gautier 			      address, mmio_read_32(address));
12487839a050SYann Gautier 			return -ETIMEDOUT;
12497839a050SYann Gautier 		}
12507839a050SYann Gautier 	}
12517839a050SYann Gautier 
12527839a050SYann Gautier 	return 0;
12537839a050SYann Gautier }
12547839a050SYann Gautier 
12550d21680cSYann Gautier static int stm32mp1_hsidiv(unsigned long hsifreq)
12567839a050SYann Gautier {
12577839a050SYann Gautier 	uint8_t hsidiv;
12587839a050SYann Gautier 	uint32_t hsidivfreq = MAX_HSI_HZ;
12597839a050SYann Gautier 
12607839a050SYann Gautier 	for (hsidiv = 0; hsidiv < 4U; hsidiv++) {
12617839a050SYann Gautier 		if (hsidivfreq == hsifreq) {
12627839a050SYann Gautier 			break;
12637839a050SYann Gautier 		}
12647839a050SYann Gautier 
12657839a050SYann Gautier 		hsidivfreq /= 2U;
12667839a050SYann Gautier 	}
12677839a050SYann Gautier 
12687839a050SYann Gautier 	if (hsidiv == 4U) {
12697839a050SYann Gautier 		ERROR("Invalid clk-hsi frequency\n");
12707839a050SYann Gautier 		return -1;
12717839a050SYann Gautier 	}
12727839a050SYann Gautier 
12737839a050SYann Gautier 	if (hsidiv != 0U) {
12740d21680cSYann Gautier 		return stm32mp1_set_hsidiv(hsidiv);
12757839a050SYann Gautier 	}
12767839a050SYann Gautier 
12777839a050SYann Gautier 	return 0;
12787839a050SYann Gautier }
12797839a050SYann Gautier 
12800d21680cSYann Gautier static bool stm32mp1_check_pll_conf(enum stm32mp1_pll_id pll_id,
12810d21680cSYann Gautier 				    unsigned int clksrc,
12820d21680cSYann Gautier 				    uint32_t *pllcfg, int plloff)
12837839a050SYann Gautier {
12840d21680cSYann Gautier 	const struct stm32mp1_clk_pll *pll = pll_ref(pll_id);
12850d21680cSYann Gautier 	uintptr_t rcc_base = stm32mp_rcc_base();
12860d21680cSYann Gautier 	uintptr_t pllxcr = rcc_base + pll->pllxcr;
12870d21680cSYann Gautier 	enum stm32mp1_plltype type = pll->plltype;
12880d21680cSYann Gautier 	uintptr_t clksrc_address = rcc_base + (clksrc >> 4);
12890d21680cSYann Gautier 	unsigned long refclk;
12900d21680cSYann Gautier 	uint32_t ifrge = 0U;
1291be858cffSAndre Przywara 	uint32_t src, value, fracv = 0;
1292be858cffSAndre Przywara 	void *fdt;
12937839a050SYann Gautier 
12940d21680cSYann Gautier 	/* Check PLL output */
12950d21680cSYann Gautier 	if (mmio_read_32(pllxcr) != RCC_PLLNCR_PLLON) {
12960d21680cSYann Gautier 		return false;
12977839a050SYann Gautier 	}
12987839a050SYann Gautier 
12990d21680cSYann Gautier 	/* Check current clksrc */
13000d21680cSYann Gautier 	src = mmio_read_32(clksrc_address) & RCC_SELR_SRC_MASK;
13010d21680cSYann Gautier 	if (src != (clksrc & RCC_SELR_SRC_MASK)) {
13020d21680cSYann Gautier 		return false;
13030d21680cSYann Gautier 	}
13040d21680cSYann Gautier 
13050d21680cSYann Gautier 	/* Check Div */
13060d21680cSYann Gautier 	src = mmio_read_32(rcc_base + pll->rckxselr) & RCC_SELR_REFCLK_SRC_MASK;
13070d21680cSYann Gautier 
13080d21680cSYann Gautier 	refclk = stm32mp1_clk_get_fixed(pll->refclk[src]) /
13090d21680cSYann Gautier 		 (pllcfg[PLLCFG_M] + 1U);
13100d21680cSYann Gautier 
13110d21680cSYann Gautier 	if ((refclk < (stm32mp1_pll[type].refclk_min * 1000000U)) ||
13120d21680cSYann Gautier 	    (refclk > (stm32mp1_pll[type].refclk_max * 1000000U))) {
13130d21680cSYann Gautier 		return false;
13140d21680cSYann Gautier 	}
13150d21680cSYann Gautier 
13160d21680cSYann Gautier 	if ((type == PLL_800) && (refclk >= 8000000U)) {
13170d21680cSYann Gautier 		ifrge = 1U;
13180d21680cSYann Gautier 	}
13190d21680cSYann Gautier 
13200d21680cSYann Gautier 	value = (pllcfg[PLLCFG_N] << RCC_PLLNCFGR1_DIVN_SHIFT) &
13210d21680cSYann Gautier 		RCC_PLLNCFGR1_DIVN_MASK;
13220d21680cSYann Gautier 	value |= (pllcfg[PLLCFG_M] << RCC_PLLNCFGR1_DIVM_SHIFT) &
13230d21680cSYann Gautier 		 RCC_PLLNCFGR1_DIVM_MASK;
13240d21680cSYann Gautier 	value |= (ifrge << RCC_PLLNCFGR1_IFRGE_SHIFT) &
13250d21680cSYann Gautier 		 RCC_PLLNCFGR1_IFRGE_MASK;
13260d21680cSYann Gautier 	if (mmio_read_32(rcc_base + pll->pllxcfgr1) != value) {
13270d21680cSYann Gautier 		return false;
13280d21680cSYann Gautier 	}
13290d21680cSYann Gautier 
13300d21680cSYann Gautier 	/* Fractional configuration */
1331be858cffSAndre Przywara 	if (fdt_get_address(&fdt) == 1) {
1332be858cffSAndre Przywara 		fracv = fdt_read_uint32_default(fdt, plloff, "frac", 0);
1333be858cffSAndre Przywara 	}
13340d21680cSYann Gautier 
13350d21680cSYann Gautier 	value = fracv << RCC_PLLNFRACR_FRACV_SHIFT;
13360d21680cSYann Gautier 	value |= RCC_PLLNFRACR_FRACLE;
13370d21680cSYann Gautier 	if (mmio_read_32(rcc_base + pll->pllxfracr) != value) {
13380d21680cSYann Gautier 		return false;
13390d21680cSYann Gautier 	}
13400d21680cSYann Gautier 
13410d21680cSYann Gautier 	/* Output config */
13420d21680cSYann Gautier 	value = (pllcfg[PLLCFG_P] << RCC_PLLNCFGR2_DIVP_SHIFT) &
13430d21680cSYann Gautier 		RCC_PLLNCFGR2_DIVP_MASK;
13440d21680cSYann Gautier 	value |= (pllcfg[PLLCFG_Q] << RCC_PLLNCFGR2_DIVQ_SHIFT) &
13450d21680cSYann Gautier 		 RCC_PLLNCFGR2_DIVQ_MASK;
13460d21680cSYann Gautier 	value |= (pllcfg[PLLCFG_R] << RCC_PLLNCFGR2_DIVR_SHIFT) &
13470d21680cSYann Gautier 		 RCC_PLLNCFGR2_DIVR_MASK;
13480d21680cSYann Gautier 	if (mmio_read_32(rcc_base + pll->pllxcfgr2) != value) {
13490d21680cSYann Gautier 		return false;
13500d21680cSYann Gautier 	}
13510d21680cSYann Gautier 
13520d21680cSYann Gautier 	return true;
13530d21680cSYann Gautier }
13540d21680cSYann Gautier 
13550d21680cSYann Gautier static void stm32mp1_pll_start(enum stm32mp1_pll_id pll_id)
13567839a050SYann Gautier {
13570d21680cSYann Gautier 	const struct stm32mp1_clk_pll *pll = pll_ref(pll_id);
13580d21680cSYann Gautier 	uintptr_t pllxcr = stm32mp_rcc_base() + pll->pllxcr;
13590d21680cSYann Gautier 
1360dd98aec8SYann Gautier 	/* Preserve RCC_PLLNCR_SSCG_CTRL value */
1361dd98aec8SYann Gautier 	mmio_clrsetbits_32(pllxcr,
1362dd98aec8SYann Gautier 			   RCC_PLLNCR_DIVPEN | RCC_PLLNCR_DIVQEN |
1363dd98aec8SYann Gautier 			   RCC_PLLNCR_DIVREN,
1364dd98aec8SYann Gautier 			   RCC_PLLNCR_PLLON);
13650d21680cSYann Gautier }
13660d21680cSYann Gautier 
13670d21680cSYann Gautier static int stm32mp1_pll_output(enum stm32mp1_pll_id pll_id, uint32_t output)
13680d21680cSYann Gautier {
13690d21680cSYann Gautier 	const struct stm32mp1_clk_pll *pll = pll_ref(pll_id);
13700d21680cSYann Gautier 	uintptr_t pllxcr = stm32mp_rcc_base() + pll->pllxcr;
1371dfdb057aSYann Gautier 	uint64_t timeout = timeout_init_us(PLLRDY_TIMEOUT);
13727839a050SYann Gautier 
13737839a050SYann Gautier 	/* Wait PLL lock */
13747839a050SYann Gautier 	while ((mmio_read_32(pllxcr) & RCC_PLLNCR_PLLRDY) == 0U) {
1375dfdb057aSYann Gautier 		if (timeout_elapsed(timeout)) {
13760d21680cSYann Gautier 			ERROR("PLL%d start failed @ 0x%lx: 0x%x\n",
13777839a050SYann Gautier 			      pll_id, pllxcr, mmio_read_32(pllxcr));
13787839a050SYann Gautier 			return -ETIMEDOUT;
13797839a050SYann Gautier 		}
13807839a050SYann Gautier 	}
13817839a050SYann Gautier 
13827839a050SYann Gautier 	/* Start the requested output */
13837839a050SYann Gautier 	mmio_setbits_32(pllxcr, output << RCC_PLLNCR_DIVEN_SHIFT);
13847839a050SYann Gautier 
13857839a050SYann Gautier 	return 0;
13867839a050SYann Gautier }
13877839a050SYann Gautier 
13880d21680cSYann Gautier static int stm32mp1_pll_stop(enum stm32mp1_pll_id pll_id)
13897839a050SYann Gautier {
13900d21680cSYann Gautier 	const struct stm32mp1_clk_pll *pll = pll_ref(pll_id);
13910d21680cSYann Gautier 	uintptr_t pllxcr = stm32mp_rcc_base() + pll->pllxcr;
1392dfdb057aSYann Gautier 	uint64_t timeout;
13937839a050SYann Gautier 
13947839a050SYann Gautier 	/* Stop all output */
13957839a050SYann Gautier 	mmio_clrbits_32(pllxcr, RCC_PLLNCR_DIVPEN | RCC_PLLNCR_DIVQEN |
13967839a050SYann Gautier 			RCC_PLLNCR_DIVREN);
13977839a050SYann Gautier 
13987839a050SYann Gautier 	/* Stop PLL */
13997839a050SYann Gautier 	mmio_clrbits_32(pllxcr, RCC_PLLNCR_PLLON);
14007839a050SYann Gautier 
1401dfdb057aSYann Gautier 	timeout = timeout_init_us(PLLRDY_TIMEOUT);
14027839a050SYann Gautier 	/* Wait PLL stopped */
14037839a050SYann Gautier 	while ((mmio_read_32(pllxcr) & RCC_PLLNCR_PLLRDY) != 0U) {
1404dfdb057aSYann Gautier 		if (timeout_elapsed(timeout)) {
14050d21680cSYann Gautier 			ERROR("PLL%d stop failed @ 0x%lx: 0x%x\n",
14067839a050SYann Gautier 			      pll_id, pllxcr, mmio_read_32(pllxcr));
14077839a050SYann Gautier 			return -ETIMEDOUT;
14087839a050SYann Gautier 		}
14097839a050SYann Gautier 	}
14107839a050SYann Gautier 
14117839a050SYann Gautier 	return 0;
14127839a050SYann Gautier }
14137839a050SYann Gautier 
14140d21680cSYann Gautier static void stm32mp1_pll_config_output(enum stm32mp1_pll_id pll_id,
14157839a050SYann Gautier 				       uint32_t *pllcfg)
14167839a050SYann Gautier {
14170d21680cSYann Gautier 	const struct stm32mp1_clk_pll *pll = pll_ref(pll_id);
14180d21680cSYann Gautier 	uintptr_t rcc_base = stm32mp_rcc_base();
14197839a050SYann Gautier 	uint32_t value;
14207839a050SYann Gautier 
14217839a050SYann Gautier 	value = (pllcfg[PLLCFG_P] << RCC_PLLNCFGR2_DIVP_SHIFT) &
14227839a050SYann Gautier 		RCC_PLLNCFGR2_DIVP_MASK;
14237839a050SYann Gautier 	value |= (pllcfg[PLLCFG_Q] << RCC_PLLNCFGR2_DIVQ_SHIFT) &
14247839a050SYann Gautier 		 RCC_PLLNCFGR2_DIVQ_MASK;
14257839a050SYann Gautier 	value |= (pllcfg[PLLCFG_R] << RCC_PLLNCFGR2_DIVR_SHIFT) &
14267839a050SYann Gautier 		 RCC_PLLNCFGR2_DIVR_MASK;
14270d21680cSYann Gautier 	mmio_write_32(rcc_base + pll->pllxcfgr2, value);
14287839a050SYann Gautier }
14297839a050SYann Gautier 
14300d21680cSYann Gautier static int stm32mp1_pll_config(enum stm32mp1_pll_id pll_id,
14317839a050SYann Gautier 			       uint32_t *pllcfg, uint32_t fracv)
14327839a050SYann Gautier {
14330d21680cSYann Gautier 	const struct stm32mp1_clk_pll *pll = pll_ref(pll_id);
14340d21680cSYann Gautier 	uintptr_t rcc_base = stm32mp_rcc_base();
14350d21680cSYann Gautier 	enum stm32mp1_plltype type = pll->plltype;
14367839a050SYann Gautier 	unsigned long refclk;
14377839a050SYann Gautier 	uint32_t ifrge = 0;
14387839a050SYann Gautier 	uint32_t src, value;
14397839a050SYann Gautier 
14400d21680cSYann Gautier 	src = mmio_read_32(rcc_base + pll->rckxselr) &
14417839a050SYann Gautier 		RCC_SELR_REFCLK_SRC_MASK;
14427839a050SYann Gautier 
14430d21680cSYann Gautier 	refclk = stm32mp1_clk_get_fixed(pll->refclk[src]) /
14447839a050SYann Gautier 		 (pllcfg[PLLCFG_M] + 1U);
14457839a050SYann Gautier 
14467839a050SYann Gautier 	if ((refclk < (stm32mp1_pll[type].refclk_min * 1000000U)) ||
14477839a050SYann Gautier 	    (refclk > (stm32mp1_pll[type].refclk_max * 1000000U))) {
14487839a050SYann Gautier 		return -EINVAL;
14497839a050SYann Gautier 	}
14507839a050SYann Gautier 
14517839a050SYann Gautier 	if ((type == PLL_800) && (refclk >= 8000000U)) {
14527839a050SYann Gautier 		ifrge = 1U;
14537839a050SYann Gautier 	}
14547839a050SYann Gautier 
14557839a050SYann Gautier 	value = (pllcfg[PLLCFG_N] << RCC_PLLNCFGR1_DIVN_SHIFT) &
14567839a050SYann Gautier 		RCC_PLLNCFGR1_DIVN_MASK;
14577839a050SYann Gautier 	value |= (pllcfg[PLLCFG_M] << RCC_PLLNCFGR1_DIVM_SHIFT) &
14587839a050SYann Gautier 		 RCC_PLLNCFGR1_DIVM_MASK;
14597839a050SYann Gautier 	value |= (ifrge << RCC_PLLNCFGR1_IFRGE_SHIFT) &
14607839a050SYann Gautier 		 RCC_PLLNCFGR1_IFRGE_MASK;
14610d21680cSYann Gautier 	mmio_write_32(rcc_base + pll->pllxcfgr1, value);
14627839a050SYann Gautier 
14637839a050SYann Gautier 	/* Fractional configuration */
14647839a050SYann Gautier 	value = 0;
14650d21680cSYann Gautier 	mmio_write_32(rcc_base + pll->pllxfracr, value);
14667839a050SYann Gautier 
14677839a050SYann Gautier 	value = fracv << RCC_PLLNFRACR_FRACV_SHIFT;
14680d21680cSYann Gautier 	mmio_write_32(rcc_base + pll->pllxfracr, value);
14697839a050SYann Gautier 
14707839a050SYann Gautier 	value |= RCC_PLLNFRACR_FRACLE;
14710d21680cSYann Gautier 	mmio_write_32(rcc_base + pll->pllxfracr, value);
14727839a050SYann Gautier 
14730d21680cSYann Gautier 	stm32mp1_pll_config_output(pll_id, pllcfg);
14747839a050SYann Gautier 
14757839a050SYann Gautier 	return 0;
14767839a050SYann Gautier }
14777839a050SYann Gautier 
14780d21680cSYann Gautier static void stm32mp1_pll_csg(enum stm32mp1_pll_id pll_id, uint32_t *csg)
14797839a050SYann Gautier {
14800d21680cSYann Gautier 	const struct stm32mp1_clk_pll *pll = pll_ref(pll_id);
14817839a050SYann Gautier 	uint32_t pllxcsg = 0;
14827839a050SYann Gautier 
14837839a050SYann Gautier 	pllxcsg |= (csg[PLLCSG_MOD_PER] << RCC_PLLNCSGR_MOD_PER_SHIFT) &
14847839a050SYann Gautier 		    RCC_PLLNCSGR_MOD_PER_MASK;
14857839a050SYann Gautier 
14867839a050SYann Gautier 	pllxcsg |= (csg[PLLCSG_INC_STEP] << RCC_PLLNCSGR_INC_STEP_SHIFT) &
14877839a050SYann Gautier 		    RCC_PLLNCSGR_INC_STEP_MASK;
14887839a050SYann Gautier 
14897839a050SYann Gautier 	pllxcsg |= (csg[PLLCSG_SSCG_MODE] << RCC_PLLNCSGR_SSCG_MODE_SHIFT) &
14907839a050SYann Gautier 		    RCC_PLLNCSGR_SSCG_MODE_MASK;
14917839a050SYann Gautier 
14920d21680cSYann Gautier 	mmio_write_32(stm32mp_rcc_base() + pll->pllxcsgr, pllxcsg);
1493dd98aec8SYann Gautier 
1494dd98aec8SYann Gautier 	mmio_setbits_32(stm32mp_rcc_base() + pll->pllxcr,
1495dd98aec8SYann Gautier 			RCC_PLLNCR_SSCG_CTRL);
14967839a050SYann Gautier }
14977839a050SYann Gautier 
14980d21680cSYann Gautier static int stm32mp1_set_clksrc(unsigned int clksrc)
14997839a050SYann Gautier {
15000d21680cSYann Gautier 	uintptr_t clksrc_address = stm32mp_rcc_base() + (clksrc >> 4);
1501dfdb057aSYann Gautier 	uint64_t timeout;
15027839a050SYann Gautier 
15030d21680cSYann Gautier 	mmio_clrsetbits_32(clksrc_address, RCC_SELR_SRC_MASK,
15047839a050SYann Gautier 			   clksrc & RCC_SELR_SRC_MASK);
15057839a050SYann Gautier 
1506dfdb057aSYann Gautier 	timeout = timeout_init_us(CLKSRC_TIMEOUT);
15070d21680cSYann Gautier 	while ((mmio_read_32(clksrc_address) & RCC_SELR_SRCRDY) == 0U) {
1508dfdb057aSYann Gautier 		if (timeout_elapsed(timeout)) {
15090d21680cSYann Gautier 			ERROR("CLKSRC %x start failed @ 0x%lx: 0x%x\n", clksrc,
15100d21680cSYann Gautier 			      clksrc_address, mmio_read_32(clksrc_address));
15117839a050SYann Gautier 			return -ETIMEDOUT;
15127839a050SYann Gautier 		}
15137839a050SYann Gautier 	}
15147839a050SYann Gautier 
15157839a050SYann Gautier 	return 0;
15167839a050SYann Gautier }
15177839a050SYann Gautier 
15180d21680cSYann Gautier static int stm32mp1_set_clkdiv(unsigned int clkdiv, uintptr_t address)
15197839a050SYann Gautier {
1520dfdb057aSYann Gautier 	uint64_t timeout;
15217839a050SYann Gautier 
15227839a050SYann Gautier 	mmio_clrsetbits_32(address, RCC_DIVR_DIV_MASK,
15237839a050SYann Gautier 			   clkdiv & RCC_DIVR_DIV_MASK);
15247839a050SYann Gautier 
1525dfdb057aSYann Gautier 	timeout = timeout_init_us(CLKDIV_TIMEOUT);
15267839a050SYann Gautier 	while ((mmio_read_32(address) & RCC_DIVR_DIVRDY) == 0U) {
1527dfdb057aSYann Gautier 		if (timeout_elapsed(timeout)) {
15280d21680cSYann Gautier 			ERROR("CLKDIV %x start failed @ 0x%lx: 0x%x\n",
15297839a050SYann Gautier 			      clkdiv, address, mmio_read_32(address));
15307839a050SYann Gautier 			return -ETIMEDOUT;
15317839a050SYann Gautier 		}
15327839a050SYann Gautier 	}
15337839a050SYann Gautier 
15347839a050SYann Gautier 	return 0;
15357839a050SYann Gautier }
15367839a050SYann Gautier 
15370d21680cSYann Gautier static void stm32mp1_mco_csg(uint32_t clksrc, uint32_t clkdiv)
15387839a050SYann Gautier {
15390d21680cSYann Gautier 	uintptr_t clksrc_address = stm32mp_rcc_base() + (clksrc >> 4);
15407839a050SYann Gautier 
15417839a050SYann Gautier 	/*
15427839a050SYann Gautier 	 * Binding clksrc :
15437839a050SYann Gautier 	 *      bit15-4 offset
15447839a050SYann Gautier 	 *      bit3:   disable
15457839a050SYann Gautier 	 *      bit2-0: MCOSEL[2:0]
15467839a050SYann Gautier 	 */
15477839a050SYann Gautier 	if ((clksrc & 0x8U) != 0U) {
15480d21680cSYann Gautier 		mmio_clrbits_32(clksrc_address, RCC_MCOCFG_MCOON);
15497839a050SYann Gautier 	} else {
15500d21680cSYann Gautier 		mmio_clrsetbits_32(clksrc_address,
15517839a050SYann Gautier 				   RCC_MCOCFG_MCOSRC_MASK,
15527839a050SYann Gautier 				   clksrc & RCC_MCOCFG_MCOSRC_MASK);
15530d21680cSYann Gautier 		mmio_clrsetbits_32(clksrc_address,
15547839a050SYann Gautier 				   RCC_MCOCFG_MCODIV_MASK,
15557839a050SYann Gautier 				   clkdiv << RCC_MCOCFG_MCODIV_SHIFT);
15560d21680cSYann Gautier 		mmio_setbits_32(clksrc_address, RCC_MCOCFG_MCOON);
15577839a050SYann Gautier 	}
15587839a050SYann Gautier }
15597839a050SYann Gautier 
15600d21680cSYann Gautier static void stm32mp1_set_rtcsrc(unsigned int clksrc, bool lse_css)
15617839a050SYann Gautier {
15620d21680cSYann Gautier 	uintptr_t address = stm32mp_rcc_base() + RCC_BDCR;
15637839a050SYann Gautier 
15647839a050SYann Gautier 	if (((mmio_read_32(address) & RCC_BDCR_RTCCKEN) == 0U) ||
15657839a050SYann Gautier 	    (clksrc != (uint32_t)CLK_RTC_DISABLED)) {
15667839a050SYann Gautier 		mmio_clrsetbits_32(address,
15677839a050SYann Gautier 				   RCC_BDCR_RTCSRC_MASK,
15687839a050SYann Gautier 				   clksrc << RCC_BDCR_RTCSRC_SHIFT);
15697839a050SYann Gautier 
15707839a050SYann Gautier 		mmio_setbits_32(address, RCC_BDCR_RTCCKEN);
15717839a050SYann Gautier 	}
15727839a050SYann Gautier 
15737839a050SYann Gautier 	if (lse_css) {
15747839a050SYann Gautier 		mmio_setbits_32(address, RCC_BDCR_LSECSSON);
15757839a050SYann Gautier 	}
15767839a050SYann Gautier }
15777839a050SYann Gautier 
15780d21680cSYann Gautier static void stm32mp1_stgen_config(void)
15797839a050SYann Gautier {
15807839a050SYann Gautier 	uintptr_t stgen;
15817839a050SYann Gautier 	uint32_t cntfid0;
15827839a050SYann Gautier 	unsigned long rate;
15837839a050SYann Gautier 	unsigned long long counter;
15847839a050SYann Gautier 
15850d21680cSYann Gautier 	stgen = fdt_get_stgen_base();
15860d21680cSYann Gautier 	cntfid0 = mmio_read_32(stgen + CNTFID_OFF);
15870d21680cSYann Gautier 	rate = get_clock_rate(stm32mp1_clk_get_parent(STGEN_K));
15880d21680cSYann Gautier 
15890d21680cSYann Gautier 	if (cntfid0 == rate) {
15900d21680cSYann Gautier 		return;
15910d21680cSYann Gautier 	}
15920d21680cSYann Gautier 
15937839a050SYann Gautier 	mmio_clrbits_32(stgen + CNTCR_OFF, CNTCR_EN);
15940d21680cSYann Gautier 	counter = (unsigned long long)mmio_read_32(stgen + CNTCVL_OFF);
15950d21680cSYann Gautier 	counter |= ((unsigned long long)mmio_read_32(stgen + CNTCVU_OFF)) << 32;
15967839a050SYann Gautier 	counter = (counter * rate / cntfid0);
15970d21680cSYann Gautier 
15987839a050SYann Gautier 	mmio_write_32(stgen + CNTCVL_OFF, (uint32_t)counter);
15997839a050SYann Gautier 	mmio_write_32(stgen + CNTCVU_OFF, (uint32_t)(counter >> 32));
16007839a050SYann Gautier 	mmio_write_32(stgen + CNTFID_OFF, rate);
16017839a050SYann Gautier 	mmio_setbits_32(stgen + CNTCR_OFF, CNTCR_EN);
16027839a050SYann Gautier 
16037839a050SYann Gautier 	write_cntfrq((u_register_t)rate);
16047839a050SYann Gautier 
16057839a050SYann Gautier 	/* Need to update timer with new frequency */
16067839a050SYann Gautier 	generic_delay_timer_init();
16077839a050SYann Gautier }
16087839a050SYann Gautier 
16097839a050SYann Gautier void stm32mp1_stgen_increment(unsigned long long offset_in_ms)
16107839a050SYann Gautier {
16117839a050SYann Gautier 	uintptr_t stgen;
16127839a050SYann Gautier 	unsigned long long cnt;
16137839a050SYann Gautier 
16147839a050SYann Gautier 	stgen = fdt_get_stgen_base();
16157839a050SYann Gautier 
16167839a050SYann Gautier 	cnt = ((unsigned long long)mmio_read_32(stgen + CNTCVU_OFF) << 32) |
16177839a050SYann Gautier 		mmio_read_32(stgen + CNTCVL_OFF);
16187839a050SYann Gautier 
16197839a050SYann Gautier 	cnt += (offset_in_ms * mmio_read_32(stgen + CNTFID_OFF)) / 1000U;
16207839a050SYann Gautier 
16217839a050SYann Gautier 	mmio_clrbits_32(stgen + CNTCR_OFF, CNTCR_EN);
16227839a050SYann Gautier 	mmio_write_32(stgen + CNTCVL_OFF, (uint32_t)cnt);
16237839a050SYann Gautier 	mmio_write_32(stgen + CNTCVU_OFF, (uint32_t)(cnt >> 32));
16247839a050SYann Gautier 	mmio_setbits_32(stgen + CNTCR_OFF, CNTCR_EN);
16257839a050SYann Gautier }
16267839a050SYann Gautier 
16270d21680cSYann Gautier static void stm32mp1_pkcs_config(uint32_t pkcs)
16287839a050SYann Gautier {
16290d21680cSYann Gautier 	uintptr_t address = stm32mp_rcc_base() + ((pkcs >> 4) & 0xFFFU);
16307839a050SYann Gautier 	uint32_t value = pkcs & 0xFU;
16317839a050SYann Gautier 	uint32_t mask = 0xFU;
16327839a050SYann Gautier 
16337839a050SYann Gautier 	if ((pkcs & BIT(31)) != 0U) {
16347839a050SYann Gautier 		mask <<= 4;
16357839a050SYann Gautier 		value <<= 4;
16367839a050SYann Gautier 	}
16377839a050SYann Gautier 
16387839a050SYann Gautier 	mmio_clrsetbits_32(address, mask, value);
16397839a050SYann Gautier }
16407839a050SYann Gautier 
16417839a050SYann Gautier int stm32mp1_clk_init(void)
16427839a050SYann Gautier {
16430d21680cSYann Gautier 	uintptr_t rcc_base = stm32mp_rcc_base();
16447839a050SYann Gautier 	unsigned int clksrc[CLKSRC_NB];
16457839a050SYann Gautier 	unsigned int clkdiv[CLKDIV_NB];
16467839a050SYann Gautier 	unsigned int pllcfg[_PLL_NB][PLLCFG_NB];
16477839a050SYann Gautier 	int plloff[_PLL_NB];
16487839a050SYann Gautier 	int ret, len;
16497839a050SYann Gautier 	enum stm32mp1_pll_id i;
16507839a050SYann Gautier 	bool lse_css = false;
16510d21680cSYann Gautier 	bool pll3_preserve = false;
16520d21680cSYann Gautier 	bool pll4_preserve = false;
16530d21680cSYann Gautier 	bool pll4_bootrom = false;
16543e6fab43SYann Gautier 	const fdt32_t *pkcs_cell;
165552a616b4SAndre Przywara 	void *fdt;
165652a616b4SAndre Przywara 
165752a616b4SAndre Przywara 	if (fdt_get_address(&fdt) == 0) {
165852a616b4SAndre Przywara 		return false;
165952a616b4SAndre Przywara 	}
16607839a050SYann Gautier 
16617839a050SYann Gautier 	/* Check status field to disable security */
16627839a050SYann Gautier 	if (!fdt_get_rcc_secure_status()) {
16630d21680cSYann Gautier 		mmio_write_32(rcc_base + RCC_TZCR, 0);
16647839a050SYann Gautier 	}
16657839a050SYann Gautier 
166652a616b4SAndre Przywara 	ret = fdt_rcc_read_uint32_array("st,clksrc", (uint32_t)CLKSRC_NB,
166752a616b4SAndre Przywara 					clksrc);
16687839a050SYann Gautier 	if (ret < 0) {
16697839a050SYann Gautier 		return -FDT_ERR_NOTFOUND;
16707839a050SYann Gautier 	}
16717839a050SYann Gautier 
167252a616b4SAndre Przywara 	ret = fdt_rcc_read_uint32_array("st,clkdiv", (uint32_t)CLKDIV_NB,
167352a616b4SAndre Przywara 					clkdiv);
16747839a050SYann Gautier 	if (ret < 0) {
16757839a050SYann Gautier 		return -FDT_ERR_NOTFOUND;
16767839a050SYann Gautier 	}
16777839a050SYann Gautier 
16787839a050SYann Gautier 	for (i = (enum stm32mp1_pll_id)0; i < _PLL_NB; i++) {
16797839a050SYann Gautier 		char name[12];
16807839a050SYann Gautier 
168139b6cc66SAntonio Nino Diaz 		snprintf(name, sizeof(name), "st,pll@%d", i);
16827839a050SYann Gautier 		plloff[i] = fdt_rcc_subnode_offset(name);
16837839a050SYann Gautier 
16847839a050SYann Gautier 		if (!fdt_check_node(plloff[i])) {
16857839a050SYann Gautier 			continue;
16867839a050SYann Gautier 		}
16877839a050SYann Gautier 
168852a616b4SAndre Przywara 		ret = fdt_read_uint32_array(fdt, plloff[i], "cfg",
168952a616b4SAndre Przywara 					    (int)PLLCFG_NB, pllcfg[i]);
16907839a050SYann Gautier 		if (ret < 0) {
16917839a050SYann Gautier 			return -FDT_ERR_NOTFOUND;
16927839a050SYann Gautier 		}
16937839a050SYann Gautier 	}
16947839a050SYann Gautier 
16950d21680cSYann Gautier 	stm32mp1_mco_csg(clksrc[CLKSRC_MCO1], clkdiv[CLKDIV_MCO1]);
16960d21680cSYann Gautier 	stm32mp1_mco_csg(clksrc[CLKSRC_MCO2], clkdiv[CLKDIV_MCO2]);
16977839a050SYann Gautier 
16987839a050SYann Gautier 	/*
16997839a050SYann Gautier 	 * Switch ON oscillator found in device-tree.
17007839a050SYann Gautier 	 * Note: HSI already ON after BootROM stage.
17017839a050SYann Gautier 	 */
17020d21680cSYann Gautier 	if (stm32mp1_osc[_LSI] != 0U) {
17030d21680cSYann Gautier 		stm32mp1_lsi_set(true);
17047839a050SYann Gautier 	}
17050d21680cSYann Gautier 	if (stm32mp1_osc[_LSE] != 0U) {
17060d21680cSYann Gautier 		bool bypass, digbyp;
17077839a050SYann Gautier 		uint32_t lsedrv;
17087839a050SYann Gautier 
17097839a050SYann Gautier 		bypass = fdt_osc_read_bool(_LSE, "st,bypass");
17100d21680cSYann Gautier 		digbyp = fdt_osc_read_bool(_LSE, "st,digbypass");
17117839a050SYann Gautier 		lse_css = fdt_osc_read_bool(_LSE, "st,css");
17127839a050SYann Gautier 		lsedrv = fdt_osc_read_uint32_default(_LSE, "st,drive",
17137839a050SYann Gautier 						     LSEDRV_MEDIUM_HIGH);
17140d21680cSYann Gautier 		stm32mp1_lse_enable(bypass, digbyp, lsedrv);
17157839a050SYann Gautier 	}
17160d21680cSYann Gautier 	if (stm32mp1_osc[_HSE] != 0U) {
17170d21680cSYann Gautier 		bool bypass, digbyp, css;
17187839a050SYann Gautier 
17190d21680cSYann Gautier 		bypass = fdt_osc_read_bool(_HSE, "st,bypass");
17200d21680cSYann Gautier 		digbyp = fdt_osc_read_bool(_HSE, "st,digbypass");
17210d21680cSYann Gautier 		css = fdt_osc_read_bool(_HSE, "st,css");
17220d21680cSYann Gautier 		stm32mp1_hse_enable(bypass, digbyp, css);
17237839a050SYann Gautier 	}
17247839a050SYann Gautier 	/*
17257839a050SYann Gautier 	 * CSI is mandatory for automatic I/O compensation (SYSCFG_CMPCR)
17267839a050SYann Gautier 	 * => switch on CSI even if node is not present in device tree
17277839a050SYann Gautier 	 */
17280d21680cSYann Gautier 	stm32mp1_csi_set(true);
17297839a050SYann Gautier 
17307839a050SYann Gautier 	/* Come back to HSI */
17310d21680cSYann Gautier 	ret = stm32mp1_set_clksrc(CLK_MPU_HSI);
17327839a050SYann Gautier 	if (ret != 0) {
17337839a050SYann Gautier 		return ret;
17347839a050SYann Gautier 	}
17350d21680cSYann Gautier 	ret = stm32mp1_set_clksrc(CLK_AXI_HSI);
17367839a050SYann Gautier 	if (ret != 0) {
17377839a050SYann Gautier 		return ret;
17387839a050SYann Gautier 	}
1739b053a22eSYann Gautier 	ret = stm32mp1_set_clksrc(CLK_MCU_HSI);
1740b053a22eSYann Gautier 	if (ret != 0) {
1741b053a22eSYann Gautier 		return ret;
1742b053a22eSYann Gautier 	}
17437839a050SYann Gautier 
17440d21680cSYann Gautier 	if ((mmio_read_32(rcc_base + RCC_MP_RSTSCLRR) &
17450d21680cSYann Gautier 	     RCC_MP_RSTSCLRR_MPUP0RSTF) != 0) {
17460d21680cSYann Gautier 		pll3_preserve = stm32mp1_check_pll_conf(_PLL3,
17470d21680cSYann Gautier 							clksrc[CLKSRC_PLL3],
17480d21680cSYann Gautier 							pllcfg[_PLL3],
17490d21680cSYann Gautier 							plloff[_PLL3]);
17500d21680cSYann Gautier 		pll4_preserve = stm32mp1_check_pll_conf(_PLL4,
17510d21680cSYann Gautier 							clksrc[CLKSRC_PLL4],
17520d21680cSYann Gautier 							pllcfg[_PLL4],
17530d21680cSYann Gautier 							plloff[_PLL4]);
17540d21680cSYann Gautier 	}
17550d21680cSYann Gautier 
17567839a050SYann Gautier 	for (i = (enum stm32mp1_pll_id)0; i < _PLL_NB; i++) {
17570d21680cSYann Gautier 		if (((i == _PLL3) && pll3_preserve) ||
17580d21680cSYann Gautier 		    ((i == _PLL4) && pll4_preserve)) {
17597839a050SYann Gautier 			continue;
17600d21680cSYann Gautier 		}
17610d21680cSYann Gautier 
17620d21680cSYann Gautier 		ret = stm32mp1_pll_stop(i);
17637839a050SYann Gautier 		if (ret != 0) {
17647839a050SYann Gautier 			return ret;
17657839a050SYann Gautier 		}
17667839a050SYann Gautier 	}
17677839a050SYann Gautier 
17687839a050SYann Gautier 	/* Configure HSIDIV */
17690d21680cSYann Gautier 	if (stm32mp1_osc[_HSI] != 0U) {
17700d21680cSYann Gautier 		ret = stm32mp1_hsidiv(stm32mp1_osc[_HSI]);
17717839a050SYann Gautier 		if (ret != 0) {
17727839a050SYann Gautier 			return ret;
17737839a050SYann Gautier 		}
17740d21680cSYann Gautier 		stm32mp1_stgen_config();
17757839a050SYann Gautier 	}
17767839a050SYann Gautier 
17777839a050SYann Gautier 	/* Select DIV */
17787839a050SYann Gautier 	/* No ready bit when MPUSRC != CLK_MPU_PLL1P_DIV, MPUDIV is disabled */
17790d21680cSYann Gautier 	mmio_write_32(rcc_base + RCC_MPCKDIVR,
17807839a050SYann Gautier 		      clkdiv[CLKDIV_MPU] & RCC_DIVR_DIV_MASK);
17810d21680cSYann Gautier 	ret = stm32mp1_set_clkdiv(clkdiv[CLKDIV_AXI], rcc_base + RCC_AXIDIVR);
17827839a050SYann Gautier 	if (ret != 0) {
17837839a050SYann Gautier 		return ret;
17847839a050SYann Gautier 	}
17850d21680cSYann Gautier 	ret = stm32mp1_set_clkdiv(clkdiv[CLKDIV_APB4], rcc_base + RCC_APB4DIVR);
17867839a050SYann Gautier 	if (ret != 0) {
17877839a050SYann Gautier 		return ret;
17887839a050SYann Gautier 	}
17890d21680cSYann Gautier 	ret = stm32mp1_set_clkdiv(clkdiv[CLKDIV_APB5], rcc_base + RCC_APB5DIVR);
17907839a050SYann Gautier 	if (ret != 0) {
17917839a050SYann Gautier 		return ret;
17927839a050SYann Gautier 	}
1793b053a22eSYann Gautier 	ret = stm32mp1_set_clkdiv(clkdiv[CLKDIV_MCU], rcc_base + RCC_MCUDIVR);
1794b053a22eSYann Gautier 	if (ret != 0) {
1795b053a22eSYann Gautier 		return ret;
1796b053a22eSYann Gautier 	}
17970d21680cSYann Gautier 	ret = stm32mp1_set_clkdiv(clkdiv[CLKDIV_APB1], rcc_base + RCC_APB1DIVR);
17987839a050SYann Gautier 	if (ret != 0) {
17997839a050SYann Gautier 		return ret;
18007839a050SYann Gautier 	}
18010d21680cSYann Gautier 	ret = stm32mp1_set_clkdiv(clkdiv[CLKDIV_APB2], rcc_base + RCC_APB2DIVR);
18027839a050SYann Gautier 	if (ret != 0) {
18037839a050SYann Gautier 		return ret;
18047839a050SYann Gautier 	}
18050d21680cSYann Gautier 	ret = stm32mp1_set_clkdiv(clkdiv[CLKDIV_APB3], rcc_base + RCC_APB3DIVR);
18067839a050SYann Gautier 	if (ret != 0) {
18077839a050SYann Gautier 		return ret;
18087839a050SYann Gautier 	}
18097839a050SYann Gautier 
18107839a050SYann Gautier 	/* No ready bit for RTC */
18110d21680cSYann Gautier 	mmio_write_32(rcc_base + RCC_RTCDIVR,
18127839a050SYann Gautier 		      clkdiv[CLKDIV_RTC] & RCC_DIVR_DIV_MASK);
18137839a050SYann Gautier 
18147839a050SYann Gautier 	/* Configure PLLs source */
18150d21680cSYann Gautier 	ret = stm32mp1_set_clksrc(clksrc[CLKSRC_PLL12]);
18167839a050SYann Gautier 	if (ret != 0) {
18177839a050SYann Gautier 		return ret;
18187839a050SYann Gautier 	}
18197839a050SYann Gautier 
18200d21680cSYann Gautier 	if (!pll3_preserve) {
18210d21680cSYann Gautier 		ret = stm32mp1_set_clksrc(clksrc[CLKSRC_PLL3]);
18227839a050SYann Gautier 		if (ret != 0) {
18237839a050SYann Gautier 			return ret;
18247839a050SYann Gautier 		}
18250d21680cSYann Gautier 	}
18260d21680cSYann Gautier 
18270d21680cSYann Gautier 	if (!pll4_preserve) {
18280d21680cSYann Gautier 		ret = stm32mp1_set_clksrc(clksrc[CLKSRC_PLL4]);
18290d21680cSYann Gautier 		if (ret != 0) {
18300d21680cSYann Gautier 			return ret;
18310d21680cSYann Gautier 		}
18320d21680cSYann Gautier 	}
18337839a050SYann Gautier 
18347839a050SYann Gautier 	/* Configure and start PLLs */
18357839a050SYann Gautier 	for (i = (enum stm32mp1_pll_id)0; i < _PLL_NB; i++) {
18367839a050SYann Gautier 		uint32_t fracv;
18377839a050SYann Gautier 		uint32_t csg[PLLCSG_NB];
18387839a050SYann Gautier 
18390d21680cSYann Gautier 		if (((i == _PLL3) && pll3_preserve) ||
18400d21680cSYann Gautier 		    ((i == _PLL4) && pll4_preserve && !pll4_bootrom)) {
18410d21680cSYann Gautier 			continue;
18420d21680cSYann Gautier 		}
18430d21680cSYann Gautier 
18447839a050SYann Gautier 		if (!fdt_check_node(plloff[i])) {
18457839a050SYann Gautier 			continue;
18467839a050SYann Gautier 		}
18477839a050SYann Gautier 
18480d21680cSYann Gautier 		if ((i == _PLL4) && pll4_bootrom) {
18490d21680cSYann Gautier 			/* Set output divider if not done by the Bootrom */
18500d21680cSYann Gautier 			stm32mp1_pll_config_output(i, pllcfg[i]);
18510d21680cSYann Gautier 			continue;
18520d21680cSYann Gautier 		}
18530d21680cSYann Gautier 
1854be858cffSAndre Przywara 		fracv = fdt_read_uint32_default(fdt, plloff[i], "frac", 0);
18557839a050SYann Gautier 
18560d21680cSYann Gautier 		ret = stm32mp1_pll_config(i, pllcfg[i], fracv);
18577839a050SYann Gautier 		if (ret != 0) {
18587839a050SYann Gautier 			return ret;
18597839a050SYann Gautier 		}
186052a616b4SAndre Przywara 		ret = fdt_read_uint32_array(fdt, plloff[i], "csg",
186152a616b4SAndre Przywara 					    (uint32_t)PLLCSG_NB, csg);
18627839a050SYann Gautier 		if (ret == 0) {
18630d21680cSYann Gautier 			stm32mp1_pll_csg(i, csg);
18647839a050SYann Gautier 		} else if (ret != -FDT_ERR_NOTFOUND) {
18657839a050SYann Gautier 			return ret;
18667839a050SYann Gautier 		}
18677839a050SYann Gautier 
18680d21680cSYann Gautier 		stm32mp1_pll_start(i);
18697839a050SYann Gautier 	}
18707839a050SYann Gautier 	/* Wait and start PLLs ouptut when ready */
18717839a050SYann Gautier 	for (i = (enum stm32mp1_pll_id)0; i < _PLL_NB; i++) {
18727839a050SYann Gautier 		if (!fdt_check_node(plloff[i])) {
18737839a050SYann Gautier 			continue;
18747839a050SYann Gautier 		}
18757839a050SYann Gautier 
18760d21680cSYann Gautier 		ret = stm32mp1_pll_output(i, pllcfg[i][PLLCFG_O]);
18777839a050SYann Gautier 		if (ret != 0) {
18787839a050SYann Gautier 			return ret;
18797839a050SYann Gautier 		}
18807839a050SYann Gautier 	}
18817839a050SYann Gautier 	/* Wait LSE ready before to use it */
18820d21680cSYann Gautier 	if (stm32mp1_osc[_LSE] != 0U) {
18830d21680cSYann Gautier 		stm32mp1_lse_wait();
18847839a050SYann Gautier 	}
18857839a050SYann Gautier 
18867839a050SYann Gautier 	/* Configure with expected clock source */
18870d21680cSYann Gautier 	ret = stm32mp1_set_clksrc(clksrc[CLKSRC_MPU]);
18887839a050SYann Gautier 	if (ret != 0) {
18897839a050SYann Gautier 		return ret;
18907839a050SYann Gautier 	}
18910d21680cSYann Gautier 	ret = stm32mp1_set_clksrc(clksrc[CLKSRC_AXI]);
18927839a050SYann Gautier 	if (ret != 0) {
18937839a050SYann Gautier 		return ret;
18947839a050SYann Gautier 	}
1895b053a22eSYann Gautier 	ret = stm32mp1_set_clksrc(clksrc[CLKSRC_MCU]);
1896b053a22eSYann Gautier 	if (ret != 0) {
1897b053a22eSYann Gautier 		return ret;
1898b053a22eSYann Gautier 	}
18990d21680cSYann Gautier 	stm32mp1_set_rtcsrc(clksrc[CLKSRC_RTC], lse_css);
19007839a050SYann Gautier 
19017839a050SYann Gautier 	/* Configure PKCK */
19027839a050SYann Gautier 	pkcs_cell = fdt_rcc_read_prop("st,pkcs", &len);
19037839a050SYann Gautier 	if (pkcs_cell != NULL) {
19047839a050SYann Gautier 		bool ckper_disabled = false;
19057839a050SYann Gautier 		uint32_t j;
19067839a050SYann Gautier 
19077839a050SYann Gautier 		for (j = 0; j < ((uint32_t)len / sizeof(uint32_t)); j++) {
19083e6fab43SYann Gautier 			uint32_t pkcs = fdt32_to_cpu(pkcs_cell[j]);
19097839a050SYann Gautier 
19107839a050SYann Gautier 			if (pkcs == (uint32_t)CLK_CKPER_DISABLED) {
19117839a050SYann Gautier 				ckper_disabled = true;
19127839a050SYann Gautier 				continue;
19137839a050SYann Gautier 			}
19140d21680cSYann Gautier 			stm32mp1_pkcs_config(pkcs);
19157839a050SYann Gautier 		}
19167839a050SYann Gautier 
19177839a050SYann Gautier 		/*
19187839a050SYann Gautier 		 * CKPER is source for some peripheral clocks
19197839a050SYann Gautier 		 * (FMC-NAND / QPSI-NOR) and switching source is allowed
19207839a050SYann Gautier 		 * only if previous clock is still ON
19217839a050SYann Gautier 		 * => deactivated CKPER only after switching clock
19227839a050SYann Gautier 		 */
19237839a050SYann Gautier 		if (ckper_disabled) {
19240d21680cSYann Gautier 			stm32mp1_pkcs_config(CLK_CKPER_DISABLED);
19257839a050SYann Gautier 		}
19267839a050SYann Gautier 	}
19277839a050SYann Gautier 
19287839a050SYann Gautier 	/* Switch OFF HSI if not found in device-tree */
19290d21680cSYann Gautier 	if (stm32mp1_osc[_HSI] == 0U) {
19300d21680cSYann Gautier 		stm32mp1_hsi_set(false);
19317839a050SYann Gautier 	}
19320d21680cSYann Gautier 	stm32mp1_stgen_config();
19337839a050SYann Gautier 
19347839a050SYann Gautier 	/* Software Self-Refresh mode (SSR) during DDR initilialization */
19350d21680cSYann Gautier 	mmio_clrsetbits_32(rcc_base + RCC_DDRITFCR,
19367839a050SYann Gautier 			   RCC_DDRITFCR_DDRCKMOD_MASK,
19377839a050SYann Gautier 			   RCC_DDRITFCR_DDRCKMOD_SSR <<
19387839a050SYann Gautier 			   RCC_DDRITFCR_DDRCKMOD_SHIFT);
19397839a050SYann Gautier 
19407839a050SYann Gautier 	return 0;
19417839a050SYann Gautier }
19427839a050SYann Gautier 
19437839a050SYann Gautier static void stm32mp1_osc_clk_init(const char *name,
19447839a050SYann Gautier 				  enum stm32mp_osc_id index)
19457839a050SYann Gautier {
19467839a050SYann Gautier 	uint32_t frequency;
19477839a050SYann Gautier 
19480d21680cSYann Gautier 	if (fdt_osc_read_freq(name, &frequency) == 0) {
19490d21680cSYann Gautier 		stm32mp1_osc[index] = frequency;
19507839a050SYann Gautier 	}
19517839a050SYann Gautier }
19527839a050SYann Gautier 
19537839a050SYann Gautier static void stm32mp1_osc_init(void)
19547839a050SYann Gautier {
19557839a050SYann Gautier 	enum stm32mp_osc_id i;
19567839a050SYann Gautier 
19577839a050SYann Gautier 	for (i = (enum stm32mp_osc_id)0 ; i < NB_OSC; i++) {
19580d21680cSYann Gautier 		stm32mp1_osc_clk_init(stm32mp_osc_node_label[i], i);
19597839a050SYann Gautier 	}
19607839a050SYann Gautier }
19617839a050SYann Gautier 
19626cb45f89SYann Gautier static void sync_earlyboot_clocks_state(void)
19636cb45f89SYann Gautier {
19646cb45f89SYann Gautier 	if (!stm32mp_is_single_core()) {
19656cb45f89SYann Gautier 		stm32mp1_clk_enable_secure(RTCAPB);
19666cb45f89SYann Gautier 	}
19676cb45f89SYann Gautier }
19686cb45f89SYann Gautier 
19697839a050SYann Gautier int stm32mp1_clk_probe(void)
19707839a050SYann Gautier {
19717839a050SYann Gautier 	stm32mp1_osc_init();
19727839a050SYann Gautier 
19736cb45f89SYann Gautier 	sync_earlyboot_clocks_state();
19746cb45f89SYann Gautier 
19757839a050SYann Gautier 	return 0;
19767839a050SYann Gautier }
1977