17839a050SYann Gautier /* 23f9c9784SYann Gautier * Copyright (C) 2018-2019, STMicroelectronics - All Rights Reserved 37839a050SYann Gautier * 47839a050SYann Gautier * SPDX-License-Identifier: GPL-2.0+ OR BSD-3-Clause 57839a050SYann Gautier */ 67839a050SYann Gautier 77839a050SYann Gautier #include <assert.h> 87839a050SYann Gautier #include <errno.h> 97839a050SYann Gautier #include <stdint.h> 1039b6cc66SAntonio Nino Diaz #include <stdio.h> 1109d40e0eSAntonio Nino Diaz 1209d40e0eSAntonio Nino Diaz #include <libfdt.h> 1309d40e0eSAntonio Nino Diaz 146e6ab282SYann Gautier #include <platform_def.h> 156e6ab282SYann Gautier 1609d40e0eSAntonio Nino Diaz #include <arch.h> 1709d40e0eSAntonio Nino Diaz #include <arch_helpers.h> 1809d40e0eSAntonio Nino Diaz #include <common/debug.h> 1952a616b4SAndre Przywara #include <common/fdt_wrappers.h> 2009d40e0eSAntonio Nino Diaz #include <drivers/delay_timer.h> 2109d40e0eSAntonio Nino Diaz #include <drivers/generic_delay_timer.h> 22447b2b13SYann Gautier #include <drivers/st/stm32mp_clkfunc.h> 2309d40e0eSAntonio Nino Diaz #include <drivers/st/stm32mp1_clk.h> 2409d40e0eSAntonio Nino Diaz #include <drivers/st/stm32mp1_rcc.h> 2509d40e0eSAntonio Nino Diaz #include <dt-bindings/clock/stm32mp1-clksrc.h> 2609d40e0eSAntonio Nino Diaz #include <lib/mmio.h> 270d21680cSYann Gautier #include <lib/spinlock.h> 2809d40e0eSAntonio Nino Diaz #include <lib/utils_def.h> 2909d40e0eSAntonio Nino Diaz #include <plat/common/platform.h> 3009d40e0eSAntonio Nino Diaz 317839a050SYann Gautier #define MAX_HSI_HZ 64000000 320d21680cSYann Gautier #define USB_PHY_48_MHZ 48000000 337839a050SYann Gautier 34dfdb057aSYann Gautier #define TIMEOUT_US_200MS U(200000) 35dfdb057aSYann Gautier #define TIMEOUT_US_1S U(1000000) 367839a050SYann Gautier 37dfdb057aSYann Gautier #define PLLRDY_TIMEOUT TIMEOUT_US_200MS 38dfdb057aSYann Gautier #define CLKSRC_TIMEOUT TIMEOUT_US_200MS 39dfdb057aSYann Gautier #define CLKDIV_TIMEOUT TIMEOUT_US_200MS 40dfdb057aSYann Gautier #define HSIDIV_TIMEOUT TIMEOUT_US_200MS 41dfdb057aSYann Gautier #define OSCRDY_TIMEOUT TIMEOUT_US_1S 427839a050SYann Gautier 43f66358afSYann Gautier const char *stm32mp_osc_node_label[NB_OSC] = { 44f66358afSYann Gautier [_LSI] = "clk-lsi", 45f66358afSYann Gautier [_LSE] = "clk-lse", 46f66358afSYann Gautier [_HSI] = "clk-hsi", 47f66358afSYann Gautier [_HSE] = "clk-hse", 48f66358afSYann Gautier [_CSI] = "clk-csi", 49f66358afSYann Gautier [_I2S_CKIN] = "i2s_ckin", 50f66358afSYann Gautier }; 51f66358afSYann Gautier 527839a050SYann Gautier enum stm32mp1_parent_id { 537839a050SYann Gautier /* Oscillators are defined in enum stm32mp_osc_id */ 547839a050SYann Gautier 557839a050SYann Gautier /* Other parent source */ 567839a050SYann Gautier _HSI_KER = NB_OSC, 577839a050SYann Gautier _HSE_KER, 587839a050SYann Gautier _HSE_KER_DIV2, 597839a050SYann Gautier _CSI_KER, 607839a050SYann Gautier _PLL1_P, 617839a050SYann Gautier _PLL1_Q, 627839a050SYann Gautier _PLL1_R, 637839a050SYann Gautier _PLL2_P, 647839a050SYann Gautier _PLL2_Q, 657839a050SYann Gautier _PLL2_R, 667839a050SYann Gautier _PLL3_P, 677839a050SYann Gautier _PLL3_Q, 687839a050SYann Gautier _PLL3_R, 697839a050SYann Gautier _PLL4_P, 707839a050SYann Gautier _PLL4_Q, 717839a050SYann Gautier _PLL4_R, 727839a050SYann Gautier _ACLK, 737839a050SYann Gautier _PCLK1, 747839a050SYann Gautier _PCLK2, 757839a050SYann Gautier _PCLK3, 767839a050SYann Gautier _PCLK4, 777839a050SYann Gautier _PCLK5, 787839a050SYann Gautier _HCLK6, 797839a050SYann Gautier _HCLK2, 807839a050SYann Gautier _CK_PER, 817839a050SYann Gautier _CK_MPU, 82b053a22eSYann Gautier _CK_MCU, 830d21680cSYann Gautier _USB_PHY_48, 847839a050SYann Gautier _PARENT_NB, 857839a050SYann Gautier _UNKNOWN_ID = 0xff, 867839a050SYann Gautier }; 877839a050SYann Gautier 880d21680cSYann Gautier /* Lists only the parent clock we are interested in */ 897839a050SYann Gautier enum stm32mp1_parent_sel { 900d21680cSYann Gautier _I2C12_SEL, 910d21680cSYann Gautier _I2C35_SEL, 920d21680cSYann Gautier _STGEN_SEL, 937839a050SYann Gautier _I2C46_SEL, 940d21680cSYann Gautier _SPI6_SEL, 95d4151d2fSYann Gautier _UART1_SEL, 960d21680cSYann Gautier _RNG1_SEL, 977839a050SYann Gautier _UART6_SEL, 987839a050SYann Gautier _UART24_SEL, 997839a050SYann Gautier _UART35_SEL, 1007839a050SYann Gautier _UART78_SEL, 1017839a050SYann Gautier _SDMMC12_SEL, 1027839a050SYann Gautier _SDMMC3_SEL, 1037839a050SYann Gautier _QSPI_SEL, 1047839a050SYann Gautier _FMC_SEL, 105d4151d2fSYann Gautier _AXIS_SEL, 106d4151d2fSYann Gautier _MCUS_SEL, 1077839a050SYann Gautier _USBPHY_SEL, 1087839a050SYann Gautier _USBO_SEL, 1098fbcd9e4SEtienne Carriere _MPU_SEL, 1108fbcd9e4SEtienne Carriere _PER_SEL, 1117839a050SYann Gautier _PARENT_SEL_NB, 1127839a050SYann Gautier _UNKNOWN_SEL = 0xff, 1137839a050SYann Gautier }; 1147839a050SYann Gautier 1158fbcd9e4SEtienne Carriere /* State the parent clock ID straight related to a clock */ 1168fbcd9e4SEtienne Carriere static const uint8_t parent_id_clock_id[_PARENT_NB] = { 1178fbcd9e4SEtienne Carriere [_HSE] = CK_HSE, 1188fbcd9e4SEtienne Carriere [_HSI] = CK_HSI, 1198fbcd9e4SEtienne Carriere [_CSI] = CK_CSI, 1208fbcd9e4SEtienne Carriere [_LSE] = CK_LSE, 1218fbcd9e4SEtienne Carriere [_LSI] = CK_LSI, 1228fbcd9e4SEtienne Carriere [_I2S_CKIN] = _UNKNOWN_ID, 1238fbcd9e4SEtienne Carriere [_USB_PHY_48] = _UNKNOWN_ID, 1248fbcd9e4SEtienne Carriere [_HSI_KER] = CK_HSI, 1258fbcd9e4SEtienne Carriere [_HSE_KER] = CK_HSE, 1268fbcd9e4SEtienne Carriere [_HSE_KER_DIV2] = CK_HSE_DIV2, 1278fbcd9e4SEtienne Carriere [_CSI_KER] = CK_CSI, 1288fbcd9e4SEtienne Carriere [_PLL1_P] = PLL1_P, 1298fbcd9e4SEtienne Carriere [_PLL1_Q] = PLL1_Q, 1308fbcd9e4SEtienne Carriere [_PLL1_R] = PLL1_R, 1318fbcd9e4SEtienne Carriere [_PLL2_P] = PLL2_P, 1328fbcd9e4SEtienne Carriere [_PLL2_Q] = PLL2_Q, 1338fbcd9e4SEtienne Carriere [_PLL2_R] = PLL2_R, 1348fbcd9e4SEtienne Carriere [_PLL3_P] = PLL3_P, 1358fbcd9e4SEtienne Carriere [_PLL3_Q] = PLL3_Q, 1368fbcd9e4SEtienne Carriere [_PLL3_R] = PLL3_R, 1378fbcd9e4SEtienne Carriere [_PLL4_P] = PLL4_P, 1388fbcd9e4SEtienne Carriere [_PLL4_Q] = PLL4_Q, 1398fbcd9e4SEtienne Carriere [_PLL4_R] = PLL4_R, 1408fbcd9e4SEtienne Carriere [_ACLK] = CK_AXI, 1418fbcd9e4SEtienne Carriere [_PCLK1] = CK_AXI, 1428fbcd9e4SEtienne Carriere [_PCLK2] = CK_AXI, 1438fbcd9e4SEtienne Carriere [_PCLK3] = CK_AXI, 1448fbcd9e4SEtienne Carriere [_PCLK4] = CK_AXI, 1458fbcd9e4SEtienne Carriere [_PCLK5] = CK_AXI, 1468fbcd9e4SEtienne Carriere [_CK_PER] = CK_PER, 1478fbcd9e4SEtienne Carriere [_CK_MPU] = CK_MPU, 1488fbcd9e4SEtienne Carriere [_CK_MCU] = CK_MCU, 1498fbcd9e4SEtienne Carriere }; 1508fbcd9e4SEtienne Carriere 1518fbcd9e4SEtienne Carriere static unsigned int clock_id2parent_id(unsigned long id) 1528fbcd9e4SEtienne Carriere { 1538fbcd9e4SEtienne Carriere unsigned int n; 1548fbcd9e4SEtienne Carriere 1558fbcd9e4SEtienne Carriere for (n = 0U; n < ARRAY_SIZE(parent_id_clock_id); n++) { 1568fbcd9e4SEtienne Carriere if (parent_id_clock_id[n] == id) { 1578fbcd9e4SEtienne Carriere return n; 1588fbcd9e4SEtienne Carriere } 1598fbcd9e4SEtienne Carriere } 1608fbcd9e4SEtienne Carriere 1618fbcd9e4SEtienne Carriere return _UNKNOWN_ID; 1628fbcd9e4SEtienne Carriere } 1638fbcd9e4SEtienne Carriere 1647839a050SYann Gautier enum stm32mp1_pll_id { 1657839a050SYann Gautier _PLL1, 1667839a050SYann Gautier _PLL2, 1677839a050SYann Gautier _PLL3, 1687839a050SYann Gautier _PLL4, 1697839a050SYann Gautier _PLL_NB 1707839a050SYann Gautier }; 1717839a050SYann Gautier 1727839a050SYann Gautier enum stm32mp1_div_id { 1737839a050SYann Gautier _DIV_P, 1747839a050SYann Gautier _DIV_Q, 1757839a050SYann Gautier _DIV_R, 1767839a050SYann Gautier _DIV_NB, 1777839a050SYann Gautier }; 1787839a050SYann Gautier 1797839a050SYann Gautier enum stm32mp1_clksrc_id { 1807839a050SYann Gautier CLKSRC_MPU, 1817839a050SYann Gautier CLKSRC_AXI, 182b053a22eSYann Gautier CLKSRC_MCU, 1837839a050SYann Gautier CLKSRC_PLL12, 1847839a050SYann Gautier CLKSRC_PLL3, 1857839a050SYann Gautier CLKSRC_PLL4, 1867839a050SYann Gautier CLKSRC_RTC, 1877839a050SYann Gautier CLKSRC_MCO1, 1887839a050SYann Gautier CLKSRC_MCO2, 1897839a050SYann Gautier CLKSRC_NB 1907839a050SYann Gautier }; 1917839a050SYann Gautier 1927839a050SYann Gautier enum stm32mp1_clkdiv_id { 1937839a050SYann Gautier CLKDIV_MPU, 1947839a050SYann Gautier CLKDIV_AXI, 195b053a22eSYann Gautier CLKDIV_MCU, 1967839a050SYann Gautier CLKDIV_APB1, 1977839a050SYann Gautier CLKDIV_APB2, 1987839a050SYann Gautier CLKDIV_APB3, 1997839a050SYann Gautier CLKDIV_APB4, 2007839a050SYann Gautier CLKDIV_APB5, 2017839a050SYann Gautier CLKDIV_RTC, 2027839a050SYann Gautier CLKDIV_MCO1, 2037839a050SYann Gautier CLKDIV_MCO2, 2047839a050SYann Gautier CLKDIV_NB 2057839a050SYann Gautier }; 2067839a050SYann Gautier 2077839a050SYann Gautier enum stm32mp1_pllcfg { 2087839a050SYann Gautier PLLCFG_M, 2097839a050SYann Gautier PLLCFG_N, 2107839a050SYann Gautier PLLCFG_P, 2117839a050SYann Gautier PLLCFG_Q, 2127839a050SYann Gautier PLLCFG_R, 2137839a050SYann Gautier PLLCFG_O, 2147839a050SYann Gautier PLLCFG_NB 2157839a050SYann Gautier }; 2167839a050SYann Gautier 2177839a050SYann Gautier enum stm32mp1_pllcsg { 2187839a050SYann Gautier PLLCSG_MOD_PER, 2197839a050SYann Gautier PLLCSG_INC_STEP, 2207839a050SYann Gautier PLLCSG_SSCG_MODE, 2217839a050SYann Gautier PLLCSG_NB 2227839a050SYann Gautier }; 2237839a050SYann Gautier 2247839a050SYann Gautier enum stm32mp1_plltype { 2257839a050SYann Gautier PLL_800, 2267839a050SYann Gautier PLL_1600, 2277839a050SYann Gautier PLL_TYPE_NB 2287839a050SYann Gautier }; 2297839a050SYann Gautier 2307839a050SYann Gautier struct stm32mp1_pll { 2317839a050SYann Gautier uint8_t refclk_min; 2327839a050SYann Gautier uint8_t refclk_max; 2337839a050SYann Gautier uint8_t divn_max; 2347839a050SYann Gautier }; 2357839a050SYann Gautier 2367839a050SYann Gautier struct stm32mp1_clk_gate { 2377839a050SYann Gautier uint16_t offset; 2387839a050SYann Gautier uint8_t bit; 2397839a050SYann Gautier uint8_t index; 2407839a050SYann Gautier uint8_t set_clr; 2410d21680cSYann Gautier uint8_t sel; /* Relates to enum stm32mp1_parent_sel */ 2420d21680cSYann Gautier uint8_t fixed; /* Relates to enum stm32mp1_parent_id */ 2437839a050SYann Gautier }; 2447839a050SYann Gautier 2457839a050SYann Gautier struct stm32mp1_clk_sel { 2467839a050SYann Gautier uint16_t offset; 2477839a050SYann Gautier uint8_t src; 2487839a050SYann Gautier uint8_t msk; 2497839a050SYann Gautier uint8_t nb_parent; 2507839a050SYann Gautier const uint8_t *parent; 2517839a050SYann Gautier }; 2527839a050SYann Gautier 2537839a050SYann Gautier #define REFCLK_SIZE 4 2547839a050SYann Gautier struct stm32mp1_clk_pll { 2557839a050SYann Gautier enum stm32mp1_plltype plltype; 2567839a050SYann Gautier uint16_t rckxselr; 2577839a050SYann Gautier uint16_t pllxcfgr1; 2587839a050SYann Gautier uint16_t pllxcfgr2; 2597839a050SYann Gautier uint16_t pllxfracr; 2607839a050SYann Gautier uint16_t pllxcr; 2617839a050SYann Gautier uint16_t pllxcsgr; 2627839a050SYann Gautier enum stm32mp_osc_id refclk[REFCLK_SIZE]; 2637839a050SYann Gautier }; 2647839a050SYann Gautier 2650d21680cSYann Gautier /* Clocks with selectable source and non set/clr register access */ 2660d21680cSYann Gautier #define _CLK_SELEC(off, b, idx, s) \ 2677839a050SYann Gautier { \ 2687839a050SYann Gautier .offset = (off), \ 2697839a050SYann Gautier .bit = (b), \ 2707839a050SYann Gautier .index = (idx), \ 2717839a050SYann Gautier .set_clr = 0, \ 2727839a050SYann Gautier .sel = (s), \ 2737839a050SYann Gautier .fixed = _UNKNOWN_ID, \ 2747839a050SYann Gautier } 2757839a050SYann Gautier 2760d21680cSYann Gautier /* Clocks with fixed source and non set/clr register access */ 2770d21680cSYann Gautier #define _CLK_FIXED(off, b, idx, f) \ 2787839a050SYann Gautier { \ 2797839a050SYann Gautier .offset = (off), \ 2807839a050SYann Gautier .bit = (b), \ 2817839a050SYann Gautier .index = (idx), \ 2827839a050SYann Gautier .set_clr = 0, \ 2837839a050SYann Gautier .sel = _UNKNOWN_SEL, \ 2847839a050SYann Gautier .fixed = (f), \ 2857839a050SYann Gautier } 2867839a050SYann Gautier 2870d21680cSYann Gautier /* Clocks with selectable source and set/clr register access */ 2880d21680cSYann Gautier #define _CLK_SC_SELEC(off, b, idx, s) \ 2897839a050SYann Gautier { \ 2907839a050SYann Gautier .offset = (off), \ 2917839a050SYann Gautier .bit = (b), \ 2927839a050SYann Gautier .index = (idx), \ 2937839a050SYann Gautier .set_clr = 1, \ 2947839a050SYann Gautier .sel = (s), \ 2957839a050SYann Gautier .fixed = _UNKNOWN_ID, \ 2967839a050SYann Gautier } 2977839a050SYann Gautier 2980d21680cSYann Gautier /* Clocks with fixed source and set/clr register access */ 2990d21680cSYann Gautier #define _CLK_SC_FIXED(off, b, idx, f) \ 3007839a050SYann Gautier { \ 3017839a050SYann Gautier .offset = (off), \ 3027839a050SYann Gautier .bit = (b), \ 3037839a050SYann Gautier .index = (idx), \ 3047839a050SYann Gautier .set_clr = 1, \ 3057839a050SYann Gautier .sel = _UNKNOWN_SEL, \ 3067839a050SYann Gautier .fixed = (f), \ 3077839a050SYann Gautier } 3087839a050SYann Gautier 309d4151d2fSYann Gautier #define _CLK_PARENT_SEL(_label, _rcc_selr, _parents) \ 310d4151d2fSYann Gautier [_ ## _label ## _SEL] = { \ 311d4151d2fSYann Gautier .offset = _rcc_selr, \ 312d4151d2fSYann Gautier .src = _rcc_selr ## _ ## _label ## SRC_SHIFT, \ 313*8ae08dcdSEtienne Carriere .msk = (_rcc_selr ## _ ## _label ## SRC_MASK) >> \ 314*8ae08dcdSEtienne Carriere (_rcc_selr ## _ ## _label ## SRC_SHIFT), \ 315d4151d2fSYann Gautier .parent = (_parents), \ 316d4151d2fSYann Gautier .nb_parent = ARRAY_SIZE(_parents) \ 3177839a050SYann Gautier } 3187839a050SYann Gautier 3190d21680cSYann Gautier #define _CLK_PLL(idx, type, off1, off2, off3, \ 3207839a050SYann Gautier off4, off5, off6, \ 3217839a050SYann Gautier p1, p2, p3, p4) \ 3227839a050SYann Gautier [(idx)] = { \ 3237839a050SYann Gautier .plltype = (type), \ 3247839a050SYann Gautier .rckxselr = (off1), \ 3257839a050SYann Gautier .pllxcfgr1 = (off2), \ 3267839a050SYann Gautier .pllxcfgr2 = (off3), \ 3277839a050SYann Gautier .pllxfracr = (off4), \ 3287839a050SYann Gautier .pllxcr = (off5), \ 3297839a050SYann Gautier .pllxcsgr = (off6), \ 3307839a050SYann Gautier .refclk[0] = (p1), \ 3317839a050SYann Gautier .refclk[1] = (p2), \ 3327839a050SYann Gautier .refclk[2] = (p3), \ 3337839a050SYann Gautier .refclk[3] = (p4), \ 3347839a050SYann Gautier } 3357839a050SYann Gautier 3360d21680cSYann Gautier #define NB_GATES ARRAY_SIZE(stm32mp1_clk_gate) 3370d21680cSYann Gautier 3387839a050SYann Gautier static const struct stm32mp1_clk_gate stm32mp1_clk_gate[] = { 3390d21680cSYann Gautier _CLK_FIXED(RCC_DDRITFCR, 0, DDRC1, _ACLK), 3400d21680cSYann Gautier _CLK_FIXED(RCC_DDRITFCR, 1, DDRC1LP, _ACLK), 3410d21680cSYann Gautier _CLK_FIXED(RCC_DDRITFCR, 2, DDRC2, _ACLK), 3420d21680cSYann Gautier _CLK_FIXED(RCC_DDRITFCR, 3, DDRC2LP, _ACLK), 3430d21680cSYann Gautier _CLK_FIXED(RCC_DDRITFCR, 4, DDRPHYC, _PLL2_R), 3440d21680cSYann Gautier _CLK_FIXED(RCC_DDRITFCR, 5, DDRPHYCLP, _PLL2_R), 3450d21680cSYann Gautier _CLK_FIXED(RCC_DDRITFCR, 6, DDRCAPB, _PCLK4), 3460d21680cSYann Gautier _CLK_FIXED(RCC_DDRITFCR, 7, DDRCAPBLP, _PCLK4), 3470d21680cSYann Gautier _CLK_FIXED(RCC_DDRITFCR, 8, AXIDCG, _ACLK), 3480d21680cSYann Gautier _CLK_FIXED(RCC_DDRITFCR, 9, DDRPHYCAPB, _PCLK4), 3490d21680cSYann Gautier _CLK_FIXED(RCC_DDRITFCR, 10, DDRPHYCAPBLP, _PCLK4), 3507839a050SYann Gautier 3510d21680cSYann Gautier _CLK_SC_FIXED(RCC_MP_APB1ENSETR, 6, TIM12_K, _PCLK1), 3520d21680cSYann Gautier _CLK_SC_SELEC(RCC_MP_APB1ENSETR, 14, USART2_K, _UART24_SEL), 3530d21680cSYann Gautier _CLK_SC_SELEC(RCC_MP_APB1ENSETR, 15, USART3_K, _UART35_SEL), 3540d21680cSYann Gautier _CLK_SC_SELEC(RCC_MP_APB1ENSETR, 16, UART4_K, _UART24_SEL), 3550d21680cSYann Gautier _CLK_SC_SELEC(RCC_MP_APB1ENSETR, 17, UART5_K, _UART35_SEL), 3560d21680cSYann Gautier _CLK_SC_SELEC(RCC_MP_APB1ENSETR, 18, UART7_K, _UART78_SEL), 3570d21680cSYann Gautier _CLK_SC_SELEC(RCC_MP_APB1ENSETR, 19, UART8_K, _UART78_SEL), 3580d21680cSYann Gautier _CLK_SC_SELEC(RCC_MP_APB1ENSETR, 21, I2C1_K, _I2C12_SEL), 3590d21680cSYann Gautier _CLK_SC_SELEC(RCC_MP_APB1ENSETR, 22, I2C2_K, _I2C12_SEL), 3600d21680cSYann Gautier _CLK_SC_SELEC(RCC_MP_APB1ENSETR, 23, I2C3_K, _I2C35_SEL), 3610d21680cSYann Gautier _CLK_SC_SELEC(RCC_MP_APB1ENSETR, 24, I2C5_K, _I2C35_SEL), 3627839a050SYann Gautier 3630d21680cSYann Gautier _CLK_SC_FIXED(RCC_MP_APB2ENSETR, 2, TIM15_K, _PCLK2), 3640d21680cSYann Gautier _CLK_SC_SELEC(RCC_MP_APB2ENSETR, 13, USART6_K, _UART6_SEL), 3657839a050SYann Gautier 366f33b2433SYann Gautier _CLK_SC_FIXED(RCC_MP_APB3ENSETR, 11, SYSCFG, _UNKNOWN_ID), 367f33b2433SYann Gautier 3680d21680cSYann Gautier _CLK_SC_SELEC(RCC_MP_APB4ENSETR, 8, DDRPERFM, _UNKNOWN_SEL), 3690d21680cSYann Gautier _CLK_SC_SELEC(RCC_MP_APB4ENSETR, 15, IWDG2, _UNKNOWN_SEL), 3700d21680cSYann Gautier _CLK_SC_SELEC(RCC_MP_APB4ENSETR, 16, USBPHY_K, _USBPHY_SEL), 3717839a050SYann Gautier 3720d21680cSYann Gautier _CLK_SC_SELEC(RCC_MP_APB5ENSETR, 0, SPI6_K, _SPI6_SEL), 3730d21680cSYann Gautier _CLK_SC_SELEC(RCC_MP_APB5ENSETR, 2, I2C4_K, _I2C46_SEL), 3740d21680cSYann Gautier _CLK_SC_SELEC(RCC_MP_APB5ENSETR, 3, I2C6_K, _I2C46_SEL), 375d4151d2fSYann Gautier _CLK_SC_SELEC(RCC_MP_APB5ENSETR, 4, USART1_K, _UART1_SEL), 3760d21680cSYann Gautier _CLK_SC_FIXED(RCC_MP_APB5ENSETR, 8, RTCAPB, _PCLK5), 3770d21680cSYann Gautier _CLK_SC_FIXED(RCC_MP_APB5ENSETR, 11, TZC1, _PCLK5), 3780d21680cSYann Gautier _CLK_SC_FIXED(RCC_MP_APB5ENSETR, 12, TZC2, _PCLK5), 3790d21680cSYann Gautier _CLK_SC_FIXED(RCC_MP_APB5ENSETR, 13, TZPC, _PCLK5), 3800d21680cSYann Gautier _CLK_SC_FIXED(RCC_MP_APB5ENSETR, 15, IWDG1, _PCLK5), 3810d21680cSYann Gautier _CLK_SC_FIXED(RCC_MP_APB5ENSETR, 16, BSEC, _PCLK5), 3820d21680cSYann Gautier _CLK_SC_SELEC(RCC_MP_APB5ENSETR, 20, STGEN_K, _STGEN_SEL), 3837839a050SYann Gautier 3840d21680cSYann Gautier _CLK_SC_SELEC(RCC_MP_AHB2ENSETR, 8, USBO_K, _USBO_SEL), 3850d21680cSYann Gautier _CLK_SC_SELEC(RCC_MP_AHB2ENSETR, 16, SDMMC3_K, _SDMMC3_SEL), 3867839a050SYann Gautier 3870d21680cSYann Gautier _CLK_SC_SELEC(RCC_MP_AHB4ENSETR, 0, GPIOA, _UNKNOWN_SEL), 3880d21680cSYann Gautier _CLK_SC_SELEC(RCC_MP_AHB4ENSETR, 1, GPIOB, _UNKNOWN_SEL), 3890d21680cSYann Gautier _CLK_SC_SELEC(RCC_MP_AHB4ENSETR, 2, GPIOC, _UNKNOWN_SEL), 3900d21680cSYann Gautier _CLK_SC_SELEC(RCC_MP_AHB4ENSETR, 3, GPIOD, _UNKNOWN_SEL), 3910d21680cSYann Gautier _CLK_SC_SELEC(RCC_MP_AHB4ENSETR, 4, GPIOE, _UNKNOWN_SEL), 3920d21680cSYann Gautier _CLK_SC_SELEC(RCC_MP_AHB4ENSETR, 5, GPIOF, _UNKNOWN_SEL), 3930d21680cSYann Gautier _CLK_SC_SELEC(RCC_MP_AHB4ENSETR, 6, GPIOG, _UNKNOWN_SEL), 3940d21680cSYann Gautier _CLK_SC_SELEC(RCC_MP_AHB4ENSETR, 7, GPIOH, _UNKNOWN_SEL), 3950d21680cSYann Gautier _CLK_SC_SELEC(RCC_MP_AHB4ENSETR, 8, GPIOI, _UNKNOWN_SEL), 3960d21680cSYann Gautier _CLK_SC_SELEC(RCC_MP_AHB4ENSETR, 9, GPIOJ, _UNKNOWN_SEL), 3970d21680cSYann Gautier _CLK_SC_SELEC(RCC_MP_AHB4ENSETR, 10, GPIOK, _UNKNOWN_SEL), 3987839a050SYann Gautier 3990d21680cSYann Gautier _CLK_SC_FIXED(RCC_MP_AHB5ENSETR, 0, GPIOZ, _PCLK5), 4000d21680cSYann Gautier _CLK_SC_FIXED(RCC_MP_AHB5ENSETR, 4, CRYP1, _PCLK5), 4010d21680cSYann Gautier _CLK_SC_FIXED(RCC_MP_AHB5ENSETR, 5, HASH1, _PCLK5), 4020d21680cSYann Gautier _CLK_SC_SELEC(RCC_MP_AHB5ENSETR, 6, RNG1_K, _RNG1_SEL), 4030d21680cSYann Gautier _CLK_SC_FIXED(RCC_MP_AHB5ENSETR, 8, BKPSRAM, _PCLK5), 4047839a050SYann Gautier 4050d21680cSYann Gautier _CLK_SC_SELEC(RCC_MP_AHB6ENSETR, 12, FMC_K, _FMC_SEL), 4060d21680cSYann Gautier _CLK_SC_SELEC(RCC_MP_AHB6ENSETR, 14, QSPI_K, _QSPI_SEL), 4070d21680cSYann Gautier _CLK_SC_SELEC(RCC_MP_AHB6ENSETR, 16, SDMMC1_K, _SDMMC12_SEL), 4080d21680cSYann Gautier _CLK_SC_SELEC(RCC_MP_AHB6ENSETR, 17, SDMMC2_K, _SDMMC12_SEL), 4090d21680cSYann Gautier _CLK_SC_SELEC(RCC_MP_AHB6ENSETR, 24, USBH, _UNKNOWN_SEL), 4107839a050SYann Gautier 4110d21680cSYann Gautier _CLK_SELEC(RCC_DBGCFGR, 8, CK_DBG, _UNKNOWN_SEL), 4127839a050SYann Gautier }; 4137839a050SYann Gautier 4140d21680cSYann Gautier static const uint8_t i2c12_parents[] = { 4150d21680cSYann Gautier _PCLK1, _PLL4_R, _HSI_KER, _CSI_KER 4160d21680cSYann Gautier }; 4170d21680cSYann Gautier 4180d21680cSYann Gautier static const uint8_t i2c35_parents[] = { 4190d21680cSYann Gautier _PCLK1, _PLL4_R, _HSI_KER, _CSI_KER 4200d21680cSYann Gautier }; 4210d21680cSYann Gautier 4220d21680cSYann Gautier static const uint8_t stgen_parents[] = { 4230d21680cSYann Gautier _HSI_KER, _HSE_KER 4240d21680cSYann Gautier }; 4250d21680cSYann Gautier 4260d21680cSYann Gautier static const uint8_t i2c46_parents[] = { 4270d21680cSYann Gautier _PCLK5, _PLL3_Q, _HSI_KER, _CSI_KER 4280d21680cSYann Gautier }; 4290d21680cSYann Gautier 4300d21680cSYann Gautier static const uint8_t spi6_parents[] = { 4310d21680cSYann Gautier _PCLK5, _PLL4_Q, _HSI_KER, _CSI_KER, _HSE_KER, _PLL3_Q 4320d21680cSYann Gautier }; 4330d21680cSYann Gautier 4340d21680cSYann Gautier static const uint8_t usart1_parents[] = { 4350d21680cSYann Gautier _PCLK5, _PLL3_Q, _HSI_KER, _CSI_KER, _PLL4_Q, _HSE_KER 4360d21680cSYann Gautier }; 4370d21680cSYann Gautier 4380d21680cSYann Gautier static const uint8_t rng1_parents[] = { 4390d21680cSYann Gautier _CSI, _PLL4_R, _LSE, _LSI 4400d21680cSYann Gautier }; 4410d21680cSYann Gautier 4420d21680cSYann Gautier static const uint8_t uart6_parents[] = { 4430d21680cSYann Gautier _PCLK2, _PLL4_Q, _HSI_KER, _CSI_KER, _HSE_KER 4440d21680cSYann Gautier }; 4450d21680cSYann Gautier 4460d21680cSYann Gautier static const uint8_t uart234578_parents[] = { 4470d21680cSYann Gautier _PCLK1, _PLL4_Q, _HSI_KER, _CSI_KER, _HSE_KER 4480d21680cSYann Gautier }; 4490d21680cSYann Gautier 4500d21680cSYann Gautier static const uint8_t sdmmc12_parents[] = { 4510d21680cSYann Gautier _HCLK6, _PLL3_R, _PLL4_P, _HSI_KER 4520d21680cSYann Gautier }; 4530d21680cSYann Gautier 4540d21680cSYann Gautier static const uint8_t sdmmc3_parents[] = { 4550d21680cSYann Gautier _HCLK2, _PLL3_R, _PLL4_P, _HSI_KER 4560d21680cSYann Gautier }; 4570d21680cSYann Gautier 4580d21680cSYann Gautier static const uint8_t qspi_parents[] = { 4590d21680cSYann Gautier _ACLK, _PLL3_R, _PLL4_P, _CK_PER 4600d21680cSYann Gautier }; 4610d21680cSYann Gautier 4620d21680cSYann Gautier static const uint8_t fmc_parents[] = { 4630d21680cSYann Gautier _ACLK, _PLL3_R, _PLL4_P, _CK_PER 4640d21680cSYann Gautier }; 4650d21680cSYann Gautier 4660d21680cSYann Gautier static const uint8_t ass_parents[] = { 4670d21680cSYann Gautier _HSI, _HSE, _PLL2 4680d21680cSYann Gautier }; 4690d21680cSYann Gautier 470b053a22eSYann Gautier static const uint8_t mss_parents[] = { 471b053a22eSYann Gautier _HSI, _HSE, _CSI, _PLL3 472b053a22eSYann Gautier }; 473b053a22eSYann Gautier 4740d21680cSYann Gautier static const uint8_t usbphy_parents[] = { 4750d21680cSYann Gautier _HSE_KER, _PLL4_R, _HSE_KER_DIV2 4760d21680cSYann Gautier }; 4770d21680cSYann Gautier 4780d21680cSYann Gautier static const uint8_t usbo_parents[] = { 4790d21680cSYann Gautier _PLL4_R, _USB_PHY_48 4800d21680cSYann Gautier }; 4817839a050SYann Gautier 4828fbcd9e4SEtienne Carriere static const uint8_t mpu_parents[] = { 4838fbcd9e4SEtienne Carriere _HSI, _HSE, _PLL1_P, _PLL1_P /* specific div */ 4848fbcd9e4SEtienne Carriere }; 4858fbcd9e4SEtienne Carriere 4868fbcd9e4SEtienne Carriere static const uint8_t per_parents[] = { 4878fbcd9e4SEtienne Carriere _HSI, _HSE, _CSI, 4888fbcd9e4SEtienne Carriere }; 4898fbcd9e4SEtienne Carriere 4907839a050SYann Gautier static const struct stm32mp1_clk_sel stm32mp1_clk_sel[_PARENT_SEL_NB] = { 491d4151d2fSYann Gautier _CLK_PARENT_SEL(I2C12, RCC_I2C12CKSELR, i2c12_parents), 492d4151d2fSYann Gautier _CLK_PARENT_SEL(I2C35, RCC_I2C35CKSELR, i2c35_parents), 493d4151d2fSYann Gautier _CLK_PARENT_SEL(STGEN, RCC_STGENCKSELR, stgen_parents), 494d4151d2fSYann Gautier _CLK_PARENT_SEL(I2C46, RCC_I2C46CKSELR, i2c46_parents), 495d4151d2fSYann Gautier _CLK_PARENT_SEL(SPI6, RCC_SPI6CKSELR, spi6_parents), 496d4151d2fSYann Gautier _CLK_PARENT_SEL(UART1, RCC_UART1CKSELR, usart1_parents), 497d4151d2fSYann Gautier _CLK_PARENT_SEL(RNG1, RCC_RNG1CKSELR, rng1_parents), 4988fbcd9e4SEtienne Carriere _CLK_PARENT_SEL(MPU, RCC_MPCKSELR, mpu_parents), 4998fbcd9e4SEtienne Carriere _CLK_PARENT_SEL(PER, RCC_CPERCKSELR, per_parents), 500d4151d2fSYann Gautier _CLK_PARENT_SEL(UART6, RCC_UART6CKSELR, uart6_parents), 501d4151d2fSYann Gautier _CLK_PARENT_SEL(UART24, RCC_UART24CKSELR, uart234578_parents), 502d4151d2fSYann Gautier _CLK_PARENT_SEL(UART35, RCC_UART35CKSELR, uart234578_parents), 503d4151d2fSYann Gautier _CLK_PARENT_SEL(UART78, RCC_UART78CKSELR, uart234578_parents), 504d4151d2fSYann Gautier _CLK_PARENT_SEL(SDMMC12, RCC_SDMMC12CKSELR, sdmmc12_parents), 505d4151d2fSYann Gautier _CLK_PARENT_SEL(SDMMC3, RCC_SDMMC3CKSELR, sdmmc3_parents), 506d4151d2fSYann Gautier _CLK_PARENT_SEL(QSPI, RCC_QSPICKSELR, qspi_parents), 507d4151d2fSYann Gautier _CLK_PARENT_SEL(FMC, RCC_FMCCKSELR, fmc_parents), 508d4151d2fSYann Gautier _CLK_PARENT_SEL(AXIS, RCC_ASSCKSELR, ass_parents), 509d4151d2fSYann Gautier _CLK_PARENT_SEL(MCUS, RCC_MSSCKSELR, mss_parents), 510d4151d2fSYann Gautier _CLK_PARENT_SEL(USBPHY, RCC_USBCKSELR, usbphy_parents), 511d4151d2fSYann Gautier _CLK_PARENT_SEL(USBO, RCC_USBCKSELR, usbo_parents), 5127839a050SYann Gautier }; 5137839a050SYann Gautier 5147839a050SYann Gautier /* Define characteristic of PLL according type */ 5157839a050SYann Gautier #define DIVN_MIN 24 5167839a050SYann Gautier static const struct stm32mp1_pll stm32mp1_pll[PLL_TYPE_NB] = { 5177839a050SYann Gautier [PLL_800] = { 5187839a050SYann Gautier .refclk_min = 4, 5197839a050SYann Gautier .refclk_max = 16, 5207839a050SYann Gautier .divn_max = 99, 5217839a050SYann Gautier }, 5227839a050SYann Gautier [PLL_1600] = { 5237839a050SYann Gautier .refclk_min = 8, 5247839a050SYann Gautier .refclk_max = 16, 5257839a050SYann Gautier .divn_max = 199, 5267839a050SYann Gautier }, 5277839a050SYann Gautier }; 5287839a050SYann Gautier 5297839a050SYann Gautier /* PLLNCFGR2 register divider by output */ 5307839a050SYann Gautier static const uint8_t pllncfgr2[_DIV_NB] = { 5317839a050SYann Gautier [_DIV_P] = RCC_PLLNCFGR2_DIVP_SHIFT, 5327839a050SYann Gautier [_DIV_Q] = RCC_PLLNCFGR2_DIVQ_SHIFT, 5330d21680cSYann Gautier [_DIV_R] = RCC_PLLNCFGR2_DIVR_SHIFT, 5347839a050SYann Gautier }; 5357839a050SYann Gautier 5367839a050SYann Gautier static const struct stm32mp1_clk_pll stm32mp1_clk_pll[_PLL_NB] = { 5370d21680cSYann Gautier _CLK_PLL(_PLL1, PLL_1600, 5387839a050SYann Gautier RCC_RCK12SELR, RCC_PLL1CFGR1, RCC_PLL1CFGR2, 5397839a050SYann Gautier RCC_PLL1FRACR, RCC_PLL1CR, RCC_PLL1CSGR, 5407839a050SYann Gautier _HSI, _HSE, _UNKNOWN_OSC_ID, _UNKNOWN_OSC_ID), 5410d21680cSYann Gautier _CLK_PLL(_PLL2, PLL_1600, 5427839a050SYann Gautier RCC_RCK12SELR, RCC_PLL2CFGR1, RCC_PLL2CFGR2, 5437839a050SYann Gautier RCC_PLL2FRACR, RCC_PLL2CR, RCC_PLL2CSGR, 5447839a050SYann Gautier _HSI, _HSE, _UNKNOWN_OSC_ID, _UNKNOWN_OSC_ID), 5450d21680cSYann Gautier _CLK_PLL(_PLL3, PLL_800, 5467839a050SYann Gautier RCC_RCK3SELR, RCC_PLL3CFGR1, RCC_PLL3CFGR2, 5477839a050SYann Gautier RCC_PLL3FRACR, RCC_PLL3CR, RCC_PLL3CSGR, 5487839a050SYann Gautier _HSI, _HSE, _CSI, _UNKNOWN_OSC_ID), 5490d21680cSYann Gautier _CLK_PLL(_PLL4, PLL_800, 5507839a050SYann Gautier RCC_RCK4SELR, RCC_PLL4CFGR1, RCC_PLL4CFGR2, 5517839a050SYann Gautier RCC_PLL4FRACR, RCC_PLL4CR, RCC_PLL4CSGR, 5527839a050SYann Gautier _HSI, _HSE, _CSI, _I2S_CKIN), 5537839a050SYann Gautier }; 5547839a050SYann Gautier 5557839a050SYann Gautier /* Prescaler table lookups for clock computation */ 556b053a22eSYann Gautier /* div = /1 /2 /4 /8 / 16 /64 /128 /512 */ 557b053a22eSYann Gautier static const uint8_t stm32mp1_mcu_div[16] = { 558b053a22eSYann Gautier 0, 1, 2, 3, 4, 6, 7, 8, 9, 9, 9, 9, 9, 9, 9, 9 559b053a22eSYann Gautier }; 5607839a050SYann Gautier 5617839a050SYann Gautier /* div = /1 /2 /4 /8 /16 : same divider for PMU and APBX */ 5627839a050SYann Gautier #define stm32mp1_mpu_div stm32mp1_mpu_apbx_div 5637839a050SYann Gautier #define stm32mp1_apbx_div stm32mp1_mpu_apbx_div 5647839a050SYann Gautier static const uint8_t stm32mp1_mpu_apbx_div[8] = { 5657839a050SYann Gautier 0, 1, 2, 3, 4, 4, 4, 4 5667839a050SYann Gautier }; 5677839a050SYann Gautier 5687839a050SYann Gautier /* div = /1 /2 /3 /4 */ 5697839a050SYann Gautier static const uint8_t stm32mp1_axi_div[8] = { 5707839a050SYann Gautier 1, 2, 3, 4, 4, 4, 4, 4 5717839a050SYann Gautier }; 5727839a050SYann Gautier 5730d21680cSYann Gautier /* RCC clock device driver private */ 5740d21680cSYann Gautier static unsigned long stm32mp1_osc[NB_OSC]; 5750d21680cSYann Gautier static struct spinlock reg_lock; 5760d21680cSYann Gautier static unsigned int gate_refcounts[NB_GATES]; 5770d21680cSYann Gautier static struct spinlock refcount_lock; 5787839a050SYann Gautier 5790d21680cSYann Gautier static const struct stm32mp1_clk_gate *gate_ref(unsigned int idx) 5800d21680cSYann Gautier { 5810d21680cSYann Gautier return &stm32mp1_clk_gate[idx]; 5820d21680cSYann Gautier } 5837839a050SYann Gautier 5840d21680cSYann Gautier static const struct stm32mp1_clk_sel *clk_sel_ref(unsigned int idx) 5850d21680cSYann Gautier { 5860d21680cSYann Gautier return &stm32mp1_clk_sel[idx]; 5870d21680cSYann Gautier } 5880d21680cSYann Gautier 5890d21680cSYann Gautier static const struct stm32mp1_clk_pll *pll_ref(unsigned int idx) 5900d21680cSYann Gautier { 5910d21680cSYann Gautier return &stm32mp1_clk_pll[idx]; 5920d21680cSYann Gautier } 5930d21680cSYann Gautier 5940d21680cSYann Gautier static void stm32mp1_clk_lock(struct spinlock *lock) 5950d21680cSYann Gautier { 596e463d3f4SYann Gautier if (stm32mp_lock_available()) { 5970d21680cSYann Gautier /* Assume interrupts are masked */ 5980d21680cSYann Gautier spin_lock(lock); 5990d21680cSYann Gautier } 600e463d3f4SYann Gautier } 6010d21680cSYann Gautier 6020d21680cSYann Gautier static void stm32mp1_clk_unlock(struct spinlock *lock) 6030d21680cSYann Gautier { 604e463d3f4SYann Gautier if (stm32mp_lock_available()) { 6050d21680cSYann Gautier spin_unlock(lock); 6060d21680cSYann Gautier } 607e463d3f4SYann Gautier } 6080d21680cSYann Gautier 6090d21680cSYann Gautier bool stm32mp1_rcc_is_secure(void) 6100d21680cSYann Gautier { 6110d21680cSYann Gautier uintptr_t rcc_base = stm32mp_rcc_base(); 6120d21680cSYann Gautier 6130d21680cSYann Gautier return (mmio_read_32(rcc_base + RCC_TZCR) & RCC_TZCR_TZEN) != 0; 6140d21680cSYann Gautier } 6150d21680cSYann Gautier 616b053a22eSYann Gautier bool stm32mp1_rcc_is_mckprot(void) 617b053a22eSYann Gautier { 618b053a22eSYann Gautier uintptr_t rcc_base = stm32mp_rcc_base(); 619b053a22eSYann Gautier 620b053a22eSYann Gautier return (mmio_read_32(rcc_base + RCC_TZCR) & RCC_TZCR_MCKPROT) != 0; 621b053a22eSYann Gautier } 622b053a22eSYann Gautier 6230d21680cSYann Gautier void stm32mp1_clk_rcc_regs_lock(void) 6240d21680cSYann Gautier { 6250d21680cSYann Gautier stm32mp1_clk_lock(®_lock); 6260d21680cSYann Gautier } 6270d21680cSYann Gautier 6280d21680cSYann Gautier void stm32mp1_clk_rcc_regs_unlock(void) 6290d21680cSYann Gautier { 6300d21680cSYann Gautier stm32mp1_clk_unlock(®_lock); 6310d21680cSYann Gautier } 6320d21680cSYann Gautier 6330d21680cSYann Gautier static unsigned long stm32mp1_clk_get_fixed(enum stm32mp_osc_id idx) 6347839a050SYann Gautier { 6357839a050SYann Gautier if (idx >= NB_OSC) { 6367839a050SYann Gautier return 0; 6377839a050SYann Gautier } 6387839a050SYann Gautier 6390d21680cSYann Gautier return stm32mp1_osc[idx]; 6407839a050SYann Gautier } 6417839a050SYann Gautier 6420d21680cSYann Gautier static int stm32mp1_clk_get_gated_id(unsigned long id) 6437839a050SYann Gautier { 6440d21680cSYann Gautier unsigned int i; 6457839a050SYann Gautier 6460d21680cSYann Gautier for (i = 0U; i < NB_GATES; i++) { 6470d21680cSYann Gautier if (gate_ref(i)->index == id) { 6487839a050SYann Gautier return i; 6497839a050SYann Gautier } 6507839a050SYann Gautier } 6517839a050SYann Gautier 6527839a050SYann Gautier ERROR("%s: clk id %d not found\n", __func__, (uint32_t)id); 6537839a050SYann Gautier 6547839a050SYann Gautier return -EINVAL; 6557839a050SYann Gautier } 6567839a050SYann Gautier 6570d21680cSYann Gautier static enum stm32mp1_parent_sel stm32mp1_clk_get_sel(int i) 6587839a050SYann Gautier { 6590d21680cSYann Gautier return (enum stm32mp1_parent_sel)(gate_ref(i)->sel); 6607839a050SYann Gautier } 6617839a050SYann Gautier 6620d21680cSYann Gautier static enum stm32mp1_parent_id stm32mp1_clk_get_fixed_parent(int i) 6637839a050SYann Gautier { 6640d21680cSYann Gautier return (enum stm32mp1_parent_id)(gate_ref(i)->fixed); 6657839a050SYann Gautier } 6667839a050SYann Gautier 6670d21680cSYann Gautier static int stm32mp1_clk_get_parent(unsigned long id) 6687839a050SYann Gautier { 6690d21680cSYann Gautier const struct stm32mp1_clk_sel *sel; 6708fbcd9e4SEtienne Carriere uint32_t p_sel; 6717839a050SYann Gautier int i; 6727839a050SYann Gautier enum stm32mp1_parent_id p; 6737839a050SYann Gautier enum stm32mp1_parent_sel s; 6740d21680cSYann Gautier uintptr_t rcc_base = stm32mp_rcc_base(); 6757839a050SYann Gautier 6768fbcd9e4SEtienne Carriere /* Few non gateable clock have a static parent ID, find them */ 6778fbcd9e4SEtienne Carriere i = (int)clock_id2parent_id(id); 6788fbcd9e4SEtienne Carriere if (i != _UNKNOWN_ID) { 6798fbcd9e4SEtienne Carriere return i; 6807839a050SYann Gautier } 6817839a050SYann Gautier 6820d21680cSYann Gautier i = stm32mp1_clk_get_gated_id(id); 6837839a050SYann Gautier if (i < 0) { 6840d21680cSYann Gautier panic(); 6857839a050SYann Gautier } 6867839a050SYann Gautier 6870d21680cSYann Gautier p = stm32mp1_clk_get_fixed_parent(i); 6887839a050SYann Gautier if (p < _PARENT_NB) { 6897839a050SYann Gautier return (int)p; 6907839a050SYann Gautier } 6917839a050SYann Gautier 6920d21680cSYann Gautier s = stm32mp1_clk_get_sel(i); 6930d21680cSYann Gautier if (s == _UNKNOWN_SEL) { 6940d21680cSYann Gautier return -EINVAL; 6950d21680cSYann Gautier } 6967839a050SYann Gautier if (s >= _PARENT_SEL_NB) { 6970d21680cSYann Gautier panic(); 6987839a050SYann Gautier } 6997839a050SYann Gautier 7000d21680cSYann Gautier sel = clk_sel_ref(s); 701*8ae08dcdSEtienne Carriere p_sel = (mmio_read_32(rcc_base + sel->offset) & 702*8ae08dcdSEtienne Carriere (sel->msk << sel->src)) >> sel->src; 7030d21680cSYann Gautier if (p_sel < sel->nb_parent) { 7040d21680cSYann Gautier return (int)sel->parent[p_sel]; 7057839a050SYann Gautier } 7067839a050SYann Gautier 7077839a050SYann Gautier return -EINVAL; 7087839a050SYann Gautier } 7097839a050SYann Gautier 7100d21680cSYann Gautier static unsigned long stm32mp1_pll_get_fref(const struct stm32mp1_clk_pll *pll) 7117839a050SYann Gautier { 7120d21680cSYann Gautier uint32_t selr = mmio_read_32(stm32mp_rcc_base() + pll->rckxselr); 7130d21680cSYann Gautier uint32_t src = selr & RCC_SELR_REFCLK_SRC_MASK; 7147839a050SYann Gautier 7150d21680cSYann Gautier return stm32mp1_clk_get_fixed(pll->refclk[src]); 7167839a050SYann Gautier } 7177839a050SYann Gautier 7187839a050SYann Gautier /* 7197839a050SYann Gautier * pll_get_fvco() : return the VCO or (VCO / 2) frequency for the requested PLL 7207839a050SYann Gautier * - PLL1 & PLL2 => return VCO / 2 with Fpll_y_ck = FVCO / 2 * (DIVy + 1) 7217839a050SYann Gautier * - PLL3 & PLL4 => return VCO with Fpll_y_ck = FVCO / (DIVy + 1) 7227839a050SYann Gautier * => in all cases Fpll_y_ck = pll_get_fvco() / (DIVy + 1) 7237839a050SYann Gautier */ 7240d21680cSYann Gautier static unsigned long stm32mp1_pll_get_fvco(const struct stm32mp1_clk_pll *pll) 7257839a050SYann Gautier { 7267839a050SYann Gautier unsigned long refclk, fvco; 7277839a050SYann Gautier uint32_t cfgr1, fracr, divm, divn; 7280d21680cSYann Gautier uintptr_t rcc_base = stm32mp_rcc_base(); 7297839a050SYann Gautier 7300d21680cSYann Gautier cfgr1 = mmio_read_32(rcc_base + pll->pllxcfgr1); 7310d21680cSYann Gautier fracr = mmio_read_32(rcc_base + pll->pllxfracr); 7327839a050SYann Gautier 7337839a050SYann Gautier divm = (cfgr1 & (RCC_PLLNCFGR1_DIVM_MASK)) >> RCC_PLLNCFGR1_DIVM_SHIFT; 7347839a050SYann Gautier divn = cfgr1 & RCC_PLLNCFGR1_DIVN_MASK; 7357839a050SYann Gautier 7360d21680cSYann Gautier refclk = stm32mp1_pll_get_fref(pll); 7377839a050SYann Gautier 7387839a050SYann Gautier /* 7397839a050SYann Gautier * With FRACV : 7407839a050SYann Gautier * Fvco = Fck_ref * ((DIVN + 1) + FRACV / 2^13) / (DIVM + 1) 7417839a050SYann Gautier * Without FRACV 7427839a050SYann Gautier * Fvco = Fck_ref * ((DIVN + 1) / (DIVM + 1) 7437839a050SYann Gautier */ 7447839a050SYann Gautier if ((fracr & RCC_PLLNFRACR_FRACLE) != 0U) { 7450d21680cSYann Gautier uint32_t fracv = (fracr & RCC_PLLNFRACR_FRACV_MASK) >> 7460d21680cSYann Gautier RCC_PLLNFRACR_FRACV_SHIFT; 7477839a050SYann Gautier unsigned long long numerator, denominator; 7487839a050SYann Gautier 7490d21680cSYann Gautier numerator = (((unsigned long long)divn + 1U) << 13) + fracv; 7500d21680cSYann Gautier numerator = refclk * numerator; 7517839a050SYann Gautier denominator = ((unsigned long long)divm + 1U) << 13; 7527839a050SYann Gautier fvco = (unsigned long)(numerator / denominator); 7537839a050SYann Gautier } else { 7547839a050SYann Gautier fvco = (unsigned long)(refclk * (divn + 1U) / (divm + 1U)); 7557839a050SYann Gautier } 7567839a050SYann Gautier 7577839a050SYann Gautier return fvco; 7587839a050SYann Gautier } 7597839a050SYann Gautier 7600d21680cSYann Gautier static unsigned long stm32mp1_read_pll_freq(enum stm32mp1_pll_id pll_id, 7617839a050SYann Gautier enum stm32mp1_div_id div_id) 7627839a050SYann Gautier { 7630d21680cSYann Gautier const struct stm32mp1_clk_pll *pll = pll_ref(pll_id); 7647839a050SYann Gautier unsigned long dfout; 7657839a050SYann Gautier uint32_t cfgr2, divy; 7667839a050SYann Gautier 7677839a050SYann Gautier if (div_id >= _DIV_NB) { 7687839a050SYann Gautier return 0; 7697839a050SYann Gautier } 7707839a050SYann Gautier 7710d21680cSYann Gautier cfgr2 = mmio_read_32(stm32mp_rcc_base() + pll->pllxcfgr2); 7727839a050SYann Gautier divy = (cfgr2 >> pllncfgr2[div_id]) & RCC_PLLNCFGR2_DIVX_MASK; 7737839a050SYann Gautier 7740d21680cSYann Gautier dfout = stm32mp1_pll_get_fvco(pll) / (divy + 1U); 7757839a050SYann Gautier 7767839a050SYann Gautier return dfout; 7777839a050SYann Gautier } 7787839a050SYann Gautier 7790d21680cSYann Gautier static unsigned long get_clock_rate(int p) 7807839a050SYann Gautier { 7817839a050SYann Gautier uint32_t reg, clkdiv; 7827839a050SYann Gautier unsigned long clock = 0; 7830d21680cSYann Gautier uintptr_t rcc_base = stm32mp_rcc_base(); 7847839a050SYann Gautier 7857839a050SYann Gautier switch (p) { 7867839a050SYann Gautier case _CK_MPU: 7877839a050SYann Gautier /* MPU sub system */ 7880d21680cSYann Gautier reg = mmio_read_32(rcc_base + RCC_MPCKSELR); 7897839a050SYann Gautier switch (reg & RCC_SELR_SRC_MASK) { 7907839a050SYann Gautier case RCC_MPCKSELR_HSI: 7910d21680cSYann Gautier clock = stm32mp1_clk_get_fixed(_HSI); 7927839a050SYann Gautier break; 7937839a050SYann Gautier case RCC_MPCKSELR_HSE: 7940d21680cSYann Gautier clock = stm32mp1_clk_get_fixed(_HSE); 7957839a050SYann Gautier break; 7967839a050SYann Gautier case RCC_MPCKSELR_PLL: 7970d21680cSYann Gautier clock = stm32mp1_read_pll_freq(_PLL1, _DIV_P); 7987839a050SYann Gautier break; 7997839a050SYann Gautier case RCC_MPCKSELR_PLL_MPUDIV: 8000d21680cSYann Gautier clock = stm32mp1_read_pll_freq(_PLL1, _DIV_P); 8017839a050SYann Gautier 8020d21680cSYann Gautier reg = mmio_read_32(rcc_base + RCC_MPCKDIVR); 8037839a050SYann Gautier clkdiv = reg & RCC_MPUDIV_MASK; 8047839a050SYann Gautier if (clkdiv != 0U) { 8057839a050SYann Gautier clock /= stm32mp1_mpu_div[clkdiv]; 8067839a050SYann Gautier } 8077839a050SYann Gautier break; 8087839a050SYann Gautier default: 8097839a050SYann Gautier break; 8107839a050SYann Gautier } 8117839a050SYann Gautier break; 8127839a050SYann Gautier /* AXI sub system */ 8137839a050SYann Gautier case _ACLK: 8147839a050SYann Gautier case _HCLK2: 8157839a050SYann Gautier case _HCLK6: 8167839a050SYann Gautier case _PCLK4: 8177839a050SYann Gautier case _PCLK5: 8180d21680cSYann Gautier reg = mmio_read_32(rcc_base + RCC_ASSCKSELR); 8197839a050SYann Gautier switch (reg & RCC_SELR_SRC_MASK) { 8207839a050SYann Gautier case RCC_ASSCKSELR_HSI: 8210d21680cSYann Gautier clock = stm32mp1_clk_get_fixed(_HSI); 8227839a050SYann Gautier break; 8237839a050SYann Gautier case RCC_ASSCKSELR_HSE: 8240d21680cSYann Gautier clock = stm32mp1_clk_get_fixed(_HSE); 8257839a050SYann Gautier break; 8267839a050SYann Gautier case RCC_ASSCKSELR_PLL: 8270d21680cSYann Gautier clock = stm32mp1_read_pll_freq(_PLL2, _DIV_P); 8287839a050SYann Gautier break; 8297839a050SYann Gautier default: 8307839a050SYann Gautier break; 8317839a050SYann Gautier } 8327839a050SYann Gautier 8337839a050SYann Gautier /* System clock divider */ 8340d21680cSYann Gautier reg = mmio_read_32(rcc_base + RCC_AXIDIVR); 8357839a050SYann Gautier clock /= stm32mp1_axi_div[reg & RCC_AXIDIV_MASK]; 8367839a050SYann Gautier 8377839a050SYann Gautier switch (p) { 8387839a050SYann Gautier case _PCLK4: 8390d21680cSYann Gautier reg = mmio_read_32(rcc_base + RCC_APB4DIVR); 8407839a050SYann Gautier clock >>= stm32mp1_apbx_div[reg & RCC_APBXDIV_MASK]; 8417839a050SYann Gautier break; 8427839a050SYann Gautier case _PCLK5: 8430d21680cSYann Gautier reg = mmio_read_32(rcc_base + RCC_APB5DIVR); 8447839a050SYann Gautier clock >>= stm32mp1_apbx_div[reg & RCC_APBXDIV_MASK]; 8457839a050SYann Gautier break; 8467839a050SYann Gautier default: 8477839a050SYann Gautier break; 8487839a050SYann Gautier } 8497839a050SYann Gautier break; 850b053a22eSYann Gautier /* MCU sub system */ 851b053a22eSYann Gautier case _CK_MCU: 852b053a22eSYann Gautier case _PCLK1: 853b053a22eSYann Gautier case _PCLK2: 854b053a22eSYann Gautier case _PCLK3: 855b053a22eSYann Gautier reg = mmio_read_32(rcc_base + RCC_MSSCKSELR); 856b053a22eSYann Gautier switch (reg & RCC_SELR_SRC_MASK) { 857b053a22eSYann Gautier case RCC_MSSCKSELR_HSI: 858b053a22eSYann Gautier clock = stm32mp1_clk_get_fixed(_HSI); 859b053a22eSYann Gautier break; 860b053a22eSYann Gautier case RCC_MSSCKSELR_HSE: 861b053a22eSYann Gautier clock = stm32mp1_clk_get_fixed(_HSE); 862b053a22eSYann Gautier break; 863b053a22eSYann Gautier case RCC_MSSCKSELR_CSI: 864b053a22eSYann Gautier clock = stm32mp1_clk_get_fixed(_CSI); 865b053a22eSYann Gautier break; 866b053a22eSYann Gautier case RCC_MSSCKSELR_PLL: 867b053a22eSYann Gautier clock = stm32mp1_read_pll_freq(_PLL3, _DIV_P); 868b053a22eSYann Gautier break; 869b053a22eSYann Gautier default: 870b053a22eSYann Gautier break; 871b053a22eSYann Gautier } 872b053a22eSYann Gautier 873b053a22eSYann Gautier /* MCU clock divider */ 874b053a22eSYann Gautier reg = mmio_read_32(rcc_base + RCC_MCUDIVR); 875b053a22eSYann Gautier clock >>= stm32mp1_mcu_div[reg & RCC_MCUDIV_MASK]; 876b053a22eSYann Gautier 877b053a22eSYann Gautier switch (p) { 878b053a22eSYann Gautier case _PCLK1: 879b053a22eSYann Gautier reg = mmio_read_32(rcc_base + RCC_APB1DIVR); 880b053a22eSYann Gautier clock >>= stm32mp1_apbx_div[reg & RCC_APBXDIV_MASK]; 881b053a22eSYann Gautier break; 882b053a22eSYann Gautier case _PCLK2: 883b053a22eSYann Gautier reg = mmio_read_32(rcc_base + RCC_APB2DIVR); 884b053a22eSYann Gautier clock >>= stm32mp1_apbx_div[reg & RCC_APBXDIV_MASK]; 885b053a22eSYann Gautier break; 886b053a22eSYann Gautier case _PCLK3: 887b053a22eSYann Gautier reg = mmio_read_32(rcc_base + RCC_APB3DIVR); 888b053a22eSYann Gautier clock >>= stm32mp1_apbx_div[reg & RCC_APBXDIV_MASK]; 889b053a22eSYann Gautier break; 890b053a22eSYann Gautier case _CK_MCU: 891b053a22eSYann Gautier default: 892b053a22eSYann Gautier break; 893b053a22eSYann Gautier } 894b053a22eSYann Gautier break; 8957839a050SYann Gautier case _CK_PER: 8960d21680cSYann Gautier reg = mmio_read_32(rcc_base + RCC_CPERCKSELR); 8977839a050SYann Gautier switch (reg & RCC_SELR_SRC_MASK) { 8987839a050SYann Gautier case RCC_CPERCKSELR_HSI: 8990d21680cSYann Gautier clock = stm32mp1_clk_get_fixed(_HSI); 9007839a050SYann Gautier break; 9017839a050SYann Gautier case RCC_CPERCKSELR_HSE: 9020d21680cSYann Gautier clock = stm32mp1_clk_get_fixed(_HSE); 9037839a050SYann Gautier break; 9047839a050SYann Gautier case RCC_CPERCKSELR_CSI: 9050d21680cSYann Gautier clock = stm32mp1_clk_get_fixed(_CSI); 9067839a050SYann Gautier break; 9077839a050SYann Gautier default: 9087839a050SYann Gautier break; 9097839a050SYann Gautier } 9107839a050SYann Gautier break; 9117839a050SYann Gautier case _HSI: 9127839a050SYann Gautier case _HSI_KER: 9130d21680cSYann Gautier clock = stm32mp1_clk_get_fixed(_HSI); 9147839a050SYann Gautier break; 9157839a050SYann Gautier case _CSI: 9167839a050SYann Gautier case _CSI_KER: 9170d21680cSYann Gautier clock = stm32mp1_clk_get_fixed(_CSI); 9187839a050SYann Gautier break; 9197839a050SYann Gautier case _HSE: 9207839a050SYann Gautier case _HSE_KER: 9210d21680cSYann Gautier clock = stm32mp1_clk_get_fixed(_HSE); 9227839a050SYann Gautier break; 9237839a050SYann Gautier case _HSE_KER_DIV2: 9240d21680cSYann Gautier clock = stm32mp1_clk_get_fixed(_HSE) >> 1; 9257839a050SYann Gautier break; 9267839a050SYann Gautier case _LSI: 9270d21680cSYann Gautier clock = stm32mp1_clk_get_fixed(_LSI); 9287839a050SYann Gautier break; 9297839a050SYann Gautier case _LSE: 9300d21680cSYann Gautier clock = stm32mp1_clk_get_fixed(_LSE); 9317839a050SYann Gautier break; 9327839a050SYann Gautier /* PLL */ 9337839a050SYann Gautier case _PLL1_P: 9340d21680cSYann Gautier clock = stm32mp1_read_pll_freq(_PLL1, _DIV_P); 9357839a050SYann Gautier break; 9367839a050SYann Gautier case _PLL1_Q: 9370d21680cSYann Gautier clock = stm32mp1_read_pll_freq(_PLL1, _DIV_Q); 9387839a050SYann Gautier break; 9397839a050SYann Gautier case _PLL1_R: 9400d21680cSYann Gautier clock = stm32mp1_read_pll_freq(_PLL1, _DIV_R); 9417839a050SYann Gautier break; 9427839a050SYann Gautier case _PLL2_P: 9430d21680cSYann Gautier clock = stm32mp1_read_pll_freq(_PLL2, _DIV_P); 9447839a050SYann Gautier break; 9457839a050SYann Gautier case _PLL2_Q: 9460d21680cSYann Gautier clock = stm32mp1_read_pll_freq(_PLL2, _DIV_Q); 9477839a050SYann Gautier break; 9487839a050SYann Gautier case _PLL2_R: 9490d21680cSYann Gautier clock = stm32mp1_read_pll_freq(_PLL2, _DIV_R); 9507839a050SYann Gautier break; 9517839a050SYann Gautier case _PLL3_P: 9520d21680cSYann Gautier clock = stm32mp1_read_pll_freq(_PLL3, _DIV_P); 9537839a050SYann Gautier break; 9547839a050SYann Gautier case _PLL3_Q: 9550d21680cSYann Gautier clock = stm32mp1_read_pll_freq(_PLL3, _DIV_Q); 9567839a050SYann Gautier break; 9577839a050SYann Gautier case _PLL3_R: 9580d21680cSYann Gautier clock = stm32mp1_read_pll_freq(_PLL3, _DIV_R); 9597839a050SYann Gautier break; 9607839a050SYann Gautier case _PLL4_P: 9610d21680cSYann Gautier clock = stm32mp1_read_pll_freq(_PLL4, _DIV_P); 9627839a050SYann Gautier break; 9637839a050SYann Gautier case _PLL4_Q: 9640d21680cSYann Gautier clock = stm32mp1_read_pll_freq(_PLL4, _DIV_Q); 9657839a050SYann Gautier break; 9667839a050SYann Gautier case _PLL4_R: 9670d21680cSYann Gautier clock = stm32mp1_read_pll_freq(_PLL4, _DIV_R); 9687839a050SYann Gautier break; 9697839a050SYann Gautier /* Other */ 9707839a050SYann Gautier case _USB_PHY_48: 9710d21680cSYann Gautier clock = USB_PHY_48_MHZ; 9727839a050SYann Gautier break; 9737839a050SYann Gautier default: 9747839a050SYann Gautier break; 9757839a050SYann Gautier } 9767839a050SYann Gautier 9777839a050SYann Gautier return clock; 9787839a050SYann Gautier } 9797839a050SYann Gautier 9800d21680cSYann Gautier static void __clk_enable(struct stm32mp1_clk_gate const *gate) 9810d21680cSYann Gautier { 9820d21680cSYann Gautier uintptr_t rcc_base = stm32mp_rcc_base(); 9830d21680cSYann Gautier 9840d21680cSYann Gautier if (gate->set_clr != 0U) { 9850d21680cSYann Gautier mmio_write_32(rcc_base + gate->offset, BIT(gate->bit)); 9860d21680cSYann Gautier } else { 9870d21680cSYann Gautier mmio_setbits_32(rcc_base + gate->offset, BIT(gate->bit)); 9880d21680cSYann Gautier } 9890d21680cSYann Gautier 9900d21680cSYann Gautier VERBOSE("Clock %d has been enabled", gate->index); 9910d21680cSYann Gautier } 9920d21680cSYann Gautier 9930d21680cSYann Gautier static void __clk_disable(struct stm32mp1_clk_gate const *gate) 9940d21680cSYann Gautier { 9950d21680cSYann Gautier uintptr_t rcc_base = stm32mp_rcc_base(); 9960d21680cSYann Gautier 9970d21680cSYann Gautier if (gate->set_clr != 0U) { 9980d21680cSYann Gautier mmio_write_32(rcc_base + gate->offset + RCC_MP_ENCLRR_OFFSET, 9990d21680cSYann Gautier BIT(gate->bit)); 10000d21680cSYann Gautier } else { 10010d21680cSYann Gautier mmio_clrbits_32(rcc_base + gate->offset, BIT(gate->bit)); 10020d21680cSYann Gautier } 10030d21680cSYann Gautier 10040d21680cSYann Gautier VERBOSE("Clock %d has been disabled", gate->index); 10050d21680cSYann Gautier } 10060d21680cSYann Gautier 10070d21680cSYann Gautier static bool __clk_is_enabled(struct stm32mp1_clk_gate const *gate) 10080d21680cSYann Gautier { 10090d21680cSYann Gautier uintptr_t rcc_base = stm32mp_rcc_base(); 10100d21680cSYann Gautier 10110d21680cSYann Gautier return mmio_read_32(rcc_base + gate->offset) & BIT(gate->bit); 10120d21680cSYann Gautier } 10130d21680cSYann Gautier 10140d21680cSYann Gautier unsigned int stm32mp1_clk_get_refcount(unsigned long id) 10150d21680cSYann Gautier { 10160d21680cSYann Gautier int i = stm32mp1_clk_get_gated_id(id); 10170d21680cSYann Gautier 10180d21680cSYann Gautier if (i < 0) { 10190d21680cSYann Gautier panic(); 10200d21680cSYann Gautier } 10210d21680cSYann Gautier 10220d21680cSYann Gautier return gate_refcounts[i]; 10230d21680cSYann Gautier } 10240d21680cSYann Gautier 10250d21680cSYann Gautier void __stm32mp1_clk_enable(unsigned long id, bool secure) 10260d21680cSYann Gautier { 10270d21680cSYann Gautier const struct stm32mp1_clk_gate *gate; 10280d21680cSYann Gautier int i = stm32mp1_clk_get_gated_id(id); 10290d21680cSYann Gautier unsigned int *refcnt; 10300d21680cSYann Gautier 10310d21680cSYann Gautier if (i < 0) { 10320d21680cSYann Gautier ERROR("Clock %d can't be enabled\n", (uint32_t)id); 10330d21680cSYann Gautier panic(); 10340d21680cSYann Gautier } 10350d21680cSYann Gautier 10360d21680cSYann Gautier gate = gate_ref(i); 10370d21680cSYann Gautier refcnt = &gate_refcounts[i]; 10380d21680cSYann Gautier 10390d21680cSYann Gautier stm32mp1_clk_lock(&refcount_lock); 10400d21680cSYann Gautier 10410d21680cSYann Gautier if (stm32mp_incr_shrefcnt(refcnt, secure) != 0) { 10420d21680cSYann Gautier __clk_enable(gate); 10430d21680cSYann Gautier } 10440d21680cSYann Gautier 10450d21680cSYann Gautier stm32mp1_clk_unlock(&refcount_lock); 10460d21680cSYann Gautier } 10470d21680cSYann Gautier 10480d21680cSYann Gautier void __stm32mp1_clk_disable(unsigned long id, bool secure) 10490d21680cSYann Gautier { 10500d21680cSYann Gautier const struct stm32mp1_clk_gate *gate; 10510d21680cSYann Gautier int i = stm32mp1_clk_get_gated_id(id); 10520d21680cSYann Gautier unsigned int *refcnt; 10530d21680cSYann Gautier 10540d21680cSYann Gautier if (i < 0) { 10550d21680cSYann Gautier ERROR("Clock %d can't be disabled\n", (uint32_t)id); 10560d21680cSYann Gautier panic(); 10570d21680cSYann Gautier } 10580d21680cSYann Gautier 10590d21680cSYann Gautier gate = gate_ref(i); 10600d21680cSYann Gautier refcnt = &gate_refcounts[i]; 10610d21680cSYann Gautier 10620d21680cSYann Gautier stm32mp1_clk_lock(&refcount_lock); 10630d21680cSYann Gautier 10640d21680cSYann Gautier if (stm32mp_decr_shrefcnt(refcnt, secure) != 0) { 10650d21680cSYann Gautier __clk_disable(gate); 10660d21680cSYann Gautier } 10670d21680cSYann Gautier 10680d21680cSYann Gautier stm32mp1_clk_unlock(&refcount_lock); 10690d21680cSYann Gautier } 10700d21680cSYann Gautier 10710d21680cSYann Gautier void stm32mp_clk_enable(unsigned long id) 10720d21680cSYann Gautier { 10730d21680cSYann Gautier __stm32mp1_clk_enable(id, true); 10740d21680cSYann Gautier } 10750d21680cSYann Gautier 10760d21680cSYann Gautier void stm32mp_clk_disable(unsigned long id) 10770d21680cSYann Gautier { 10780d21680cSYann Gautier __stm32mp1_clk_disable(id, true); 10790d21680cSYann Gautier } 10800d21680cSYann Gautier 10813f9c9784SYann Gautier bool stm32mp_clk_is_enabled(unsigned long id) 10827839a050SYann Gautier { 10830d21680cSYann Gautier int i = stm32mp1_clk_get_gated_id(id); 10847839a050SYann Gautier 10857839a050SYann Gautier if (i < 0) { 10860d21680cSYann Gautier panic(); 10877839a050SYann Gautier } 10887839a050SYann Gautier 10890d21680cSYann Gautier return __clk_is_enabled(gate_ref(i)); 10907839a050SYann Gautier } 10917839a050SYann Gautier 10923f9c9784SYann Gautier unsigned long stm32mp_clk_get_rate(unsigned long id) 10937839a050SYann Gautier { 10940d21680cSYann Gautier int p = stm32mp1_clk_get_parent(id); 10957839a050SYann Gautier 10967839a050SYann Gautier if (p < 0) { 10977839a050SYann Gautier return 0; 10987839a050SYann Gautier } 10997839a050SYann Gautier 11000d21680cSYann Gautier return get_clock_rate(p); 11017839a050SYann Gautier } 11027839a050SYann Gautier 11030d21680cSYann Gautier static void stm32mp1_ls_osc_set(bool enable, uint32_t offset, uint32_t mask_on) 11047839a050SYann Gautier { 11050d21680cSYann Gautier uintptr_t address = stm32mp_rcc_base() + offset; 11067839a050SYann Gautier 11070d21680cSYann Gautier if (enable) { 11087839a050SYann Gautier mmio_setbits_32(address, mask_on); 11097839a050SYann Gautier } else { 11107839a050SYann Gautier mmio_clrbits_32(address, mask_on); 11117839a050SYann Gautier } 11127839a050SYann Gautier } 11137839a050SYann Gautier 11140d21680cSYann Gautier static void stm32mp1_hs_ocs_set(bool enable, uint32_t mask_on) 11157839a050SYann Gautier { 11160d21680cSYann Gautier uint32_t offset = enable ? RCC_OCENSETR : RCC_OCENCLRR; 11170d21680cSYann Gautier uintptr_t address = stm32mp_rcc_base() + offset; 11180d21680cSYann Gautier 11190d21680cSYann Gautier mmio_write_32(address, mask_on); 11207839a050SYann Gautier } 11217839a050SYann Gautier 11220d21680cSYann Gautier static int stm32mp1_osc_wait(bool enable, uint32_t offset, uint32_t mask_rdy) 11237839a050SYann Gautier { 1124dfdb057aSYann Gautier uint64_t timeout; 11257839a050SYann Gautier uint32_t mask_test; 11260d21680cSYann Gautier uintptr_t address = stm32mp_rcc_base() + offset; 11277839a050SYann Gautier 11280d21680cSYann Gautier if (enable) { 11297839a050SYann Gautier mask_test = mask_rdy; 11307839a050SYann Gautier } else { 11317839a050SYann Gautier mask_test = 0; 11327839a050SYann Gautier } 11337839a050SYann Gautier 1134dfdb057aSYann Gautier timeout = timeout_init_us(OSCRDY_TIMEOUT); 11357839a050SYann Gautier while ((mmio_read_32(address) & mask_rdy) != mask_test) { 1136dfdb057aSYann Gautier if (timeout_elapsed(timeout)) { 11370d21680cSYann Gautier ERROR("OSC %x @ %lx timeout for enable=%d : 0x%x\n", 11387839a050SYann Gautier mask_rdy, address, enable, mmio_read_32(address)); 11397839a050SYann Gautier return -ETIMEDOUT; 11407839a050SYann Gautier } 11417839a050SYann Gautier } 11427839a050SYann Gautier 11437839a050SYann Gautier return 0; 11447839a050SYann Gautier } 11457839a050SYann Gautier 11460d21680cSYann Gautier static void stm32mp1_lse_enable(bool bypass, bool digbyp, uint32_t lsedrv) 11477839a050SYann Gautier { 11487839a050SYann Gautier uint32_t value; 11490d21680cSYann Gautier uintptr_t rcc_base = stm32mp_rcc_base(); 11507839a050SYann Gautier 11510d21680cSYann Gautier if (digbyp) { 11520d21680cSYann Gautier mmio_setbits_32(rcc_base + RCC_BDCR, RCC_BDCR_DIGBYP); 11530d21680cSYann Gautier } 11540d21680cSYann Gautier 11550d21680cSYann Gautier if (bypass || digbyp) { 11560d21680cSYann Gautier mmio_setbits_32(rcc_base + RCC_BDCR, RCC_BDCR_LSEBYP); 11577839a050SYann Gautier } 11587839a050SYann Gautier 11597839a050SYann Gautier /* 11607839a050SYann Gautier * Warning: not recommended to switch directly from "high drive" 11617839a050SYann Gautier * to "medium low drive", and vice-versa. 11627839a050SYann Gautier */ 11630d21680cSYann Gautier value = (mmio_read_32(rcc_base + RCC_BDCR) & RCC_BDCR_LSEDRV_MASK) >> 11647839a050SYann Gautier RCC_BDCR_LSEDRV_SHIFT; 11657839a050SYann Gautier 11667839a050SYann Gautier while (value != lsedrv) { 11677839a050SYann Gautier if (value > lsedrv) { 11687839a050SYann Gautier value--; 11697839a050SYann Gautier } else { 11707839a050SYann Gautier value++; 11717839a050SYann Gautier } 11727839a050SYann Gautier 11730d21680cSYann Gautier mmio_clrsetbits_32(rcc_base + RCC_BDCR, 11747839a050SYann Gautier RCC_BDCR_LSEDRV_MASK, 11757839a050SYann Gautier value << RCC_BDCR_LSEDRV_SHIFT); 11767839a050SYann Gautier } 11777839a050SYann Gautier 11780d21680cSYann Gautier stm32mp1_ls_osc_set(true, RCC_BDCR, RCC_BDCR_LSEON); 11797839a050SYann Gautier } 11807839a050SYann Gautier 11810d21680cSYann Gautier static void stm32mp1_lse_wait(void) 11827839a050SYann Gautier { 11830d21680cSYann Gautier if (stm32mp1_osc_wait(true, RCC_BDCR, RCC_BDCR_LSERDY) != 0) { 11847839a050SYann Gautier VERBOSE("%s: failed\n", __func__); 11857839a050SYann Gautier } 11867839a050SYann Gautier } 11877839a050SYann Gautier 11880d21680cSYann Gautier static void stm32mp1_lsi_set(bool enable) 11897839a050SYann Gautier { 11900d21680cSYann Gautier stm32mp1_ls_osc_set(enable, RCC_RDLSICR, RCC_RDLSICR_LSION); 11910d21680cSYann Gautier 11920d21680cSYann Gautier if (stm32mp1_osc_wait(enable, RCC_RDLSICR, RCC_RDLSICR_LSIRDY) != 0) { 11937839a050SYann Gautier VERBOSE("%s: failed\n", __func__); 11947839a050SYann Gautier } 11957839a050SYann Gautier } 11967839a050SYann Gautier 11970d21680cSYann Gautier static void stm32mp1_hse_enable(bool bypass, bool digbyp, bool css) 11987839a050SYann Gautier { 11990d21680cSYann Gautier uintptr_t rcc_base = stm32mp_rcc_base(); 12000d21680cSYann Gautier 12010d21680cSYann Gautier if (digbyp) { 12020d21680cSYann Gautier mmio_write_32(rcc_base + RCC_OCENSETR, RCC_OCENR_DIGBYP); 12037839a050SYann Gautier } 12047839a050SYann Gautier 12050d21680cSYann Gautier if (bypass || digbyp) { 12060d21680cSYann Gautier mmio_write_32(rcc_base + RCC_OCENSETR, RCC_OCENR_HSEBYP); 12070d21680cSYann Gautier } 12080d21680cSYann Gautier 12090d21680cSYann Gautier stm32mp1_hs_ocs_set(true, RCC_OCENR_HSEON); 12100d21680cSYann Gautier if (stm32mp1_osc_wait(true, RCC_OCRDYR, RCC_OCRDYR_HSERDY) != 0) { 12117839a050SYann Gautier VERBOSE("%s: failed\n", __func__); 12127839a050SYann Gautier } 12137839a050SYann Gautier 12147839a050SYann Gautier if (css) { 12150d21680cSYann Gautier mmio_write_32(rcc_base + RCC_OCENSETR, RCC_OCENR_HSECSSON); 12167839a050SYann Gautier } 12177839a050SYann Gautier } 12187839a050SYann Gautier 12190d21680cSYann Gautier static void stm32mp1_csi_set(bool enable) 12207839a050SYann Gautier { 12210d21680cSYann Gautier stm32mp1_hs_ocs_set(enable, RCC_OCENR_CSION); 12220d21680cSYann Gautier if (stm32mp1_osc_wait(enable, RCC_OCRDYR, RCC_OCRDYR_CSIRDY) != 0) { 12237839a050SYann Gautier VERBOSE("%s: failed\n", __func__); 12247839a050SYann Gautier } 12257839a050SYann Gautier } 12267839a050SYann Gautier 12270d21680cSYann Gautier static void stm32mp1_hsi_set(bool enable) 12287839a050SYann Gautier { 12290d21680cSYann Gautier stm32mp1_hs_ocs_set(enable, RCC_OCENR_HSION); 12300d21680cSYann Gautier if (stm32mp1_osc_wait(enable, RCC_OCRDYR, RCC_OCRDYR_HSIRDY) != 0) { 12317839a050SYann Gautier VERBOSE("%s: failed\n", __func__); 12327839a050SYann Gautier } 12337839a050SYann Gautier } 12347839a050SYann Gautier 12350d21680cSYann Gautier static int stm32mp1_set_hsidiv(uint8_t hsidiv) 12367839a050SYann Gautier { 1237dfdb057aSYann Gautier uint64_t timeout; 12380d21680cSYann Gautier uintptr_t rcc_base = stm32mp_rcc_base(); 12390d21680cSYann Gautier uintptr_t address = rcc_base + RCC_OCRDYR; 12407839a050SYann Gautier 12410d21680cSYann Gautier mmio_clrsetbits_32(rcc_base + RCC_HSICFGR, 12427839a050SYann Gautier RCC_HSICFGR_HSIDIV_MASK, 12437839a050SYann Gautier RCC_HSICFGR_HSIDIV_MASK & (uint32_t)hsidiv); 12447839a050SYann Gautier 1245dfdb057aSYann Gautier timeout = timeout_init_us(HSIDIV_TIMEOUT); 12467839a050SYann Gautier while ((mmio_read_32(address) & RCC_OCRDYR_HSIDIVRDY) == 0U) { 1247dfdb057aSYann Gautier if (timeout_elapsed(timeout)) { 12480d21680cSYann Gautier ERROR("HSIDIV failed @ 0x%lx: 0x%x\n", 12497839a050SYann Gautier address, mmio_read_32(address)); 12507839a050SYann Gautier return -ETIMEDOUT; 12517839a050SYann Gautier } 12527839a050SYann Gautier } 12537839a050SYann Gautier 12547839a050SYann Gautier return 0; 12557839a050SYann Gautier } 12567839a050SYann Gautier 12570d21680cSYann Gautier static int stm32mp1_hsidiv(unsigned long hsifreq) 12587839a050SYann Gautier { 12597839a050SYann Gautier uint8_t hsidiv; 12607839a050SYann Gautier uint32_t hsidivfreq = MAX_HSI_HZ; 12617839a050SYann Gautier 12627839a050SYann Gautier for (hsidiv = 0; hsidiv < 4U; hsidiv++) { 12637839a050SYann Gautier if (hsidivfreq == hsifreq) { 12647839a050SYann Gautier break; 12657839a050SYann Gautier } 12667839a050SYann Gautier 12677839a050SYann Gautier hsidivfreq /= 2U; 12687839a050SYann Gautier } 12697839a050SYann Gautier 12707839a050SYann Gautier if (hsidiv == 4U) { 12717839a050SYann Gautier ERROR("Invalid clk-hsi frequency\n"); 12727839a050SYann Gautier return -1; 12737839a050SYann Gautier } 12747839a050SYann Gautier 12757839a050SYann Gautier if (hsidiv != 0U) { 12760d21680cSYann Gautier return stm32mp1_set_hsidiv(hsidiv); 12777839a050SYann Gautier } 12787839a050SYann Gautier 12797839a050SYann Gautier return 0; 12807839a050SYann Gautier } 12817839a050SYann Gautier 12820d21680cSYann Gautier static bool stm32mp1_check_pll_conf(enum stm32mp1_pll_id pll_id, 12830d21680cSYann Gautier unsigned int clksrc, 12840d21680cSYann Gautier uint32_t *pllcfg, int plloff) 12857839a050SYann Gautier { 12860d21680cSYann Gautier const struct stm32mp1_clk_pll *pll = pll_ref(pll_id); 12870d21680cSYann Gautier uintptr_t rcc_base = stm32mp_rcc_base(); 12880d21680cSYann Gautier uintptr_t pllxcr = rcc_base + pll->pllxcr; 12890d21680cSYann Gautier enum stm32mp1_plltype type = pll->plltype; 12900d21680cSYann Gautier uintptr_t clksrc_address = rcc_base + (clksrc >> 4); 12910d21680cSYann Gautier unsigned long refclk; 12920d21680cSYann Gautier uint32_t ifrge = 0U; 1293be858cffSAndre Przywara uint32_t src, value, fracv = 0; 1294be858cffSAndre Przywara void *fdt; 12957839a050SYann Gautier 12960d21680cSYann Gautier /* Check PLL output */ 12970d21680cSYann Gautier if (mmio_read_32(pllxcr) != RCC_PLLNCR_PLLON) { 12980d21680cSYann Gautier return false; 12997839a050SYann Gautier } 13007839a050SYann Gautier 13010d21680cSYann Gautier /* Check current clksrc */ 13020d21680cSYann Gautier src = mmio_read_32(clksrc_address) & RCC_SELR_SRC_MASK; 13030d21680cSYann Gautier if (src != (clksrc & RCC_SELR_SRC_MASK)) { 13040d21680cSYann Gautier return false; 13050d21680cSYann Gautier } 13060d21680cSYann Gautier 13070d21680cSYann Gautier /* Check Div */ 13080d21680cSYann Gautier src = mmio_read_32(rcc_base + pll->rckxselr) & RCC_SELR_REFCLK_SRC_MASK; 13090d21680cSYann Gautier 13100d21680cSYann Gautier refclk = stm32mp1_clk_get_fixed(pll->refclk[src]) / 13110d21680cSYann Gautier (pllcfg[PLLCFG_M] + 1U); 13120d21680cSYann Gautier 13130d21680cSYann Gautier if ((refclk < (stm32mp1_pll[type].refclk_min * 1000000U)) || 13140d21680cSYann Gautier (refclk > (stm32mp1_pll[type].refclk_max * 1000000U))) { 13150d21680cSYann Gautier return false; 13160d21680cSYann Gautier } 13170d21680cSYann Gautier 13180d21680cSYann Gautier if ((type == PLL_800) && (refclk >= 8000000U)) { 13190d21680cSYann Gautier ifrge = 1U; 13200d21680cSYann Gautier } 13210d21680cSYann Gautier 13220d21680cSYann Gautier value = (pllcfg[PLLCFG_N] << RCC_PLLNCFGR1_DIVN_SHIFT) & 13230d21680cSYann Gautier RCC_PLLNCFGR1_DIVN_MASK; 13240d21680cSYann Gautier value |= (pllcfg[PLLCFG_M] << RCC_PLLNCFGR1_DIVM_SHIFT) & 13250d21680cSYann Gautier RCC_PLLNCFGR1_DIVM_MASK; 13260d21680cSYann Gautier value |= (ifrge << RCC_PLLNCFGR1_IFRGE_SHIFT) & 13270d21680cSYann Gautier RCC_PLLNCFGR1_IFRGE_MASK; 13280d21680cSYann Gautier if (mmio_read_32(rcc_base + pll->pllxcfgr1) != value) { 13290d21680cSYann Gautier return false; 13300d21680cSYann Gautier } 13310d21680cSYann Gautier 13320d21680cSYann Gautier /* Fractional configuration */ 1333be858cffSAndre Przywara if (fdt_get_address(&fdt) == 1) { 1334be858cffSAndre Przywara fracv = fdt_read_uint32_default(fdt, plloff, "frac", 0); 1335be858cffSAndre Przywara } 13360d21680cSYann Gautier 13370d21680cSYann Gautier value = fracv << RCC_PLLNFRACR_FRACV_SHIFT; 13380d21680cSYann Gautier value |= RCC_PLLNFRACR_FRACLE; 13390d21680cSYann Gautier if (mmio_read_32(rcc_base + pll->pllxfracr) != value) { 13400d21680cSYann Gautier return false; 13410d21680cSYann Gautier } 13420d21680cSYann Gautier 13430d21680cSYann Gautier /* Output config */ 13440d21680cSYann Gautier value = (pllcfg[PLLCFG_P] << RCC_PLLNCFGR2_DIVP_SHIFT) & 13450d21680cSYann Gautier RCC_PLLNCFGR2_DIVP_MASK; 13460d21680cSYann Gautier value |= (pllcfg[PLLCFG_Q] << RCC_PLLNCFGR2_DIVQ_SHIFT) & 13470d21680cSYann Gautier RCC_PLLNCFGR2_DIVQ_MASK; 13480d21680cSYann Gautier value |= (pllcfg[PLLCFG_R] << RCC_PLLNCFGR2_DIVR_SHIFT) & 13490d21680cSYann Gautier RCC_PLLNCFGR2_DIVR_MASK; 13500d21680cSYann Gautier if (mmio_read_32(rcc_base + pll->pllxcfgr2) != value) { 13510d21680cSYann Gautier return false; 13520d21680cSYann Gautier } 13530d21680cSYann Gautier 13540d21680cSYann Gautier return true; 13550d21680cSYann Gautier } 13560d21680cSYann Gautier 13570d21680cSYann Gautier static void stm32mp1_pll_start(enum stm32mp1_pll_id pll_id) 13587839a050SYann Gautier { 13590d21680cSYann Gautier const struct stm32mp1_clk_pll *pll = pll_ref(pll_id); 13600d21680cSYann Gautier uintptr_t pllxcr = stm32mp_rcc_base() + pll->pllxcr; 13610d21680cSYann Gautier 1362dd98aec8SYann Gautier /* Preserve RCC_PLLNCR_SSCG_CTRL value */ 1363dd98aec8SYann Gautier mmio_clrsetbits_32(pllxcr, 1364dd98aec8SYann Gautier RCC_PLLNCR_DIVPEN | RCC_PLLNCR_DIVQEN | 1365dd98aec8SYann Gautier RCC_PLLNCR_DIVREN, 1366dd98aec8SYann Gautier RCC_PLLNCR_PLLON); 13670d21680cSYann Gautier } 13680d21680cSYann Gautier 13690d21680cSYann Gautier static int stm32mp1_pll_output(enum stm32mp1_pll_id pll_id, uint32_t output) 13700d21680cSYann Gautier { 13710d21680cSYann Gautier const struct stm32mp1_clk_pll *pll = pll_ref(pll_id); 13720d21680cSYann Gautier uintptr_t pllxcr = stm32mp_rcc_base() + pll->pllxcr; 1373dfdb057aSYann Gautier uint64_t timeout = timeout_init_us(PLLRDY_TIMEOUT); 13747839a050SYann Gautier 13757839a050SYann Gautier /* Wait PLL lock */ 13767839a050SYann Gautier while ((mmio_read_32(pllxcr) & RCC_PLLNCR_PLLRDY) == 0U) { 1377dfdb057aSYann Gautier if (timeout_elapsed(timeout)) { 13780d21680cSYann Gautier ERROR("PLL%d start failed @ 0x%lx: 0x%x\n", 13797839a050SYann Gautier pll_id, pllxcr, mmio_read_32(pllxcr)); 13807839a050SYann Gautier return -ETIMEDOUT; 13817839a050SYann Gautier } 13827839a050SYann Gautier } 13837839a050SYann Gautier 13847839a050SYann Gautier /* Start the requested output */ 13857839a050SYann Gautier mmio_setbits_32(pllxcr, output << RCC_PLLNCR_DIVEN_SHIFT); 13867839a050SYann Gautier 13877839a050SYann Gautier return 0; 13887839a050SYann Gautier } 13897839a050SYann Gautier 13900d21680cSYann Gautier static int stm32mp1_pll_stop(enum stm32mp1_pll_id pll_id) 13917839a050SYann Gautier { 13920d21680cSYann Gautier const struct stm32mp1_clk_pll *pll = pll_ref(pll_id); 13930d21680cSYann Gautier uintptr_t pllxcr = stm32mp_rcc_base() + pll->pllxcr; 1394dfdb057aSYann Gautier uint64_t timeout; 13957839a050SYann Gautier 13967839a050SYann Gautier /* Stop all output */ 13977839a050SYann Gautier mmio_clrbits_32(pllxcr, RCC_PLLNCR_DIVPEN | RCC_PLLNCR_DIVQEN | 13987839a050SYann Gautier RCC_PLLNCR_DIVREN); 13997839a050SYann Gautier 14007839a050SYann Gautier /* Stop PLL */ 14017839a050SYann Gautier mmio_clrbits_32(pllxcr, RCC_PLLNCR_PLLON); 14027839a050SYann Gautier 1403dfdb057aSYann Gautier timeout = timeout_init_us(PLLRDY_TIMEOUT); 14047839a050SYann Gautier /* Wait PLL stopped */ 14057839a050SYann Gautier while ((mmio_read_32(pllxcr) & RCC_PLLNCR_PLLRDY) != 0U) { 1406dfdb057aSYann Gautier if (timeout_elapsed(timeout)) { 14070d21680cSYann Gautier ERROR("PLL%d stop failed @ 0x%lx: 0x%x\n", 14087839a050SYann Gautier pll_id, pllxcr, mmio_read_32(pllxcr)); 14097839a050SYann Gautier return -ETIMEDOUT; 14107839a050SYann Gautier } 14117839a050SYann Gautier } 14127839a050SYann Gautier 14137839a050SYann Gautier return 0; 14147839a050SYann Gautier } 14157839a050SYann Gautier 14160d21680cSYann Gautier static void stm32mp1_pll_config_output(enum stm32mp1_pll_id pll_id, 14177839a050SYann Gautier uint32_t *pllcfg) 14187839a050SYann Gautier { 14190d21680cSYann Gautier const struct stm32mp1_clk_pll *pll = pll_ref(pll_id); 14200d21680cSYann Gautier uintptr_t rcc_base = stm32mp_rcc_base(); 14217839a050SYann Gautier uint32_t value; 14227839a050SYann Gautier 14237839a050SYann Gautier value = (pllcfg[PLLCFG_P] << RCC_PLLNCFGR2_DIVP_SHIFT) & 14247839a050SYann Gautier RCC_PLLNCFGR2_DIVP_MASK; 14257839a050SYann Gautier value |= (pllcfg[PLLCFG_Q] << RCC_PLLNCFGR2_DIVQ_SHIFT) & 14267839a050SYann Gautier RCC_PLLNCFGR2_DIVQ_MASK; 14277839a050SYann Gautier value |= (pllcfg[PLLCFG_R] << RCC_PLLNCFGR2_DIVR_SHIFT) & 14287839a050SYann Gautier RCC_PLLNCFGR2_DIVR_MASK; 14290d21680cSYann Gautier mmio_write_32(rcc_base + pll->pllxcfgr2, value); 14307839a050SYann Gautier } 14317839a050SYann Gautier 14320d21680cSYann Gautier static int stm32mp1_pll_config(enum stm32mp1_pll_id pll_id, 14337839a050SYann Gautier uint32_t *pllcfg, uint32_t fracv) 14347839a050SYann Gautier { 14350d21680cSYann Gautier const struct stm32mp1_clk_pll *pll = pll_ref(pll_id); 14360d21680cSYann Gautier uintptr_t rcc_base = stm32mp_rcc_base(); 14370d21680cSYann Gautier enum stm32mp1_plltype type = pll->plltype; 14387839a050SYann Gautier unsigned long refclk; 14397839a050SYann Gautier uint32_t ifrge = 0; 14407839a050SYann Gautier uint32_t src, value; 14417839a050SYann Gautier 14420d21680cSYann Gautier src = mmio_read_32(rcc_base + pll->rckxselr) & 14437839a050SYann Gautier RCC_SELR_REFCLK_SRC_MASK; 14447839a050SYann Gautier 14450d21680cSYann Gautier refclk = stm32mp1_clk_get_fixed(pll->refclk[src]) / 14467839a050SYann Gautier (pllcfg[PLLCFG_M] + 1U); 14477839a050SYann Gautier 14487839a050SYann Gautier if ((refclk < (stm32mp1_pll[type].refclk_min * 1000000U)) || 14497839a050SYann Gautier (refclk > (stm32mp1_pll[type].refclk_max * 1000000U))) { 14507839a050SYann Gautier return -EINVAL; 14517839a050SYann Gautier } 14527839a050SYann Gautier 14537839a050SYann Gautier if ((type == PLL_800) && (refclk >= 8000000U)) { 14547839a050SYann Gautier ifrge = 1U; 14557839a050SYann Gautier } 14567839a050SYann Gautier 14577839a050SYann Gautier value = (pllcfg[PLLCFG_N] << RCC_PLLNCFGR1_DIVN_SHIFT) & 14587839a050SYann Gautier RCC_PLLNCFGR1_DIVN_MASK; 14597839a050SYann Gautier value |= (pllcfg[PLLCFG_M] << RCC_PLLNCFGR1_DIVM_SHIFT) & 14607839a050SYann Gautier RCC_PLLNCFGR1_DIVM_MASK; 14617839a050SYann Gautier value |= (ifrge << RCC_PLLNCFGR1_IFRGE_SHIFT) & 14627839a050SYann Gautier RCC_PLLNCFGR1_IFRGE_MASK; 14630d21680cSYann Gautier mmio_write_32(rcc_base + pll->pllxcfgr1, value); 14647839a050SYann Gautier 14657839a050SYann Gautier /* Fractional configuration */ 14667839a050SYann Gautier value = 0; 14670d21680cSYann Gautier mmio_write_32(rcc_base + pll->pllxfracr, value); 14687839a050SYann Gautier 14697839a050SYann Gautier value = fracv << RCC_PLLNFRACR_FRACV_SHIFT; 14700d21680cSYann Gautier mmio_write_32(rcc_base + pll->pllxfracr, value); 14717839a050SYann Gautier 14727839a050SYann Gautier value |= RCC_PLLNFRACR_FRACLE; 14730d21680cSYann Gautier mmio_write_32(rcc_base + pll->pllxfracr, value); 14747839a050SYann Gautier 14750d21680cSYann Gautier stm32mp1_pll_config_output(pll_id, pllcfg); 14767839a050SYann Gautier 14777839a050SYann Gautier return 0; 14787839a050SYann Gautier } 14797839a050SYann Gautier 14800d21680cSYann Gautier static void stm32mp1_pll_csg(enum stm32mp1_pll_id pll_id, uint32_t *csg) 14817839a050SYann Gautier { 14820d21680cSYann Gautier const struct stm32mp1_clk_pll *pll = pll_ref(pll_id); 14837839a050SYann Gautier uint32_t pllxcsg = 0; 14847839a050SYann Gautier 14857839a050SYann Gautier pllxcsg |= (csg[PLLCSG_MOD_PER] << RCC_PLLNCSGR_MOD_PER_SHIFT) & 14867839a050SYann Gautier RCC_PLLNCSGR_MOD_PER_MASK; 14877839a050SYann Gautier 14887839a050SYann Gautier pllxcsg |= (csg[PLLCSG_INC_STEP] << RCC_PLLNCSGR_INC_STEP_SHIFT) & 14897839a050SYann Gautier RCC_PLLNCSGR_INC_STEP_MASK; 14907839a050SYann Gautier 14917839a050SYann Gautier pllxcsg |= (csg[PLLCSG_SSCG_MODE] << RCC_PLLNCSGR_SSCG_MODE_SHIFT) & 14927839a050SYann Gautier RCC_PLLNCSGR_SSCG_MODE_MASK; 14937839a050SYann Gautier 14940d21680cSYann Gautier mmio_write_32(stm32mp_rcc_base() + pll->pllxcsgr, pllxcsg); 1495dd98aec8SYann Gautier 1496dd98aec8SYann Gautier mmio_setbits_32(stm32mp_rcc_base() + pll->pllxcr, 1497dd98aec8SYann Gautier RCC_PLLNCR_SSCG_CTRL); 14987839a050SYann Gautier } 14997839a050SYann Gautier 15000d21680cSYann Gautier static int stm32mp1_set_clksrc(unsigned int clksrc) 15017839a050SYann Gautier { 15020d21680cSYann Gautier uintptr_t clksrc_address = stm32mp_rcc_base() + (clksrc >> 4); 1503dfdb057aSYann Gautier uint64_t timeout; 15047839a050SYann Gautier 15050d21680cSYann Gautier mmio_clrsetbits_32(clksrc_address, RCC_SELR_SRC_MASK, 15067839a050SYann Gautier clksrc & RCC_SELR_SRC_MASK); 15077839a050SYann Gautier 1508dfdb057aSYann Gautier timeout = timeout_init_us(CLKSRC_TIMEOUT); 15090d21680cSYann Gautier while ((mmio_read_32(clksrc_address) & RCC_SELR_SRCRDY) == 0U) { 1510dfdb057aSYann Gautier if (timeout_elapsed(timeout)) { 15110d21680cSYann Gautier ERROR("CLKSRC %x start failed @ 0x%lx: 0x%x\n", clksrc, 15120d21680cSYann Gautier clksrc_address, mmio_read_32(clksrc_address)); 15137839a050SYann Gautier return -ETIMEDOUT; 15147839a050SYann Gautier } 15157839a050SYann Gautier } 15167839a050SYann Gautier 15177839a050SYann Gautier return 0; 15187839a050SYann Gautier } 15197839a050SYann Gautier 15200d21680cSYann Gautier static int stm32mp1_set_clkdiv(unsigned int clkdiv, uintptr_t address) 15217839a050SYann Gautier { 1522dfdb057aSYann Gautier uint64_t timeout; 15237839a050SYann Gautier 15247839a050SYann Gautier mmio_clrsetbits_32(address, RCC_DIVR_DIV_MASK, 15257839a050SYann Gautier clkdiv & RCC_DIVR_DIV_MASK); 15267839a050SYann Gautier 1527dfdb057aSYann Gautier timeout = timeout_init_us(CLKDIV_TIMEOUT); 15287839a050SYann Gautier while ((mmio_read_32(address) & RCC_DIVR_DIVRDY) == 0U) { 1529dfdb057aSYann Gautier if (timeout_elapsed(timeout)) { 15300d21680cSYann Gautier ERROR("CLKDIV %x start failed @ 0x%lx: 0x%x\n", 15317839a050SYann Gautier clkdiv, address, mmio_read_32(address)); 15327839a050SYann Gautier return -ETIMEDOUT; 15337839a050SYann Gautier } 15347839a050SYann Gautier } 15357839a050SYann Gautier 15367839a050SYann Gautier return 0; 15377839a050SYann Gautier } 15387839a050SYann Gautier 15390d21680cSYann Gautier static void stm32mp1_mco_csg(uint32_t clksrc, uint32_t clkdiv) 15407839a050SYann Gautier { 15410d21680cSYann Gautier uintptr_t clksrc_address = stm32mp_rcc_base() + (clksrc >> 4); 15427839a050SYann Gautier 15437839a050SYann Gautier /* 15447839a050SYann Gautier * Binding clksrc : 15457839a050SYann Gautier * bit15-4 offset 15467839a050SYann Gautier * bit3: disable 15477839a050SYann Gautier * bit2-0: MCOSEL[2:0] 15487839a050SYann Gautier */ 15497839a050SYann Gautier if ((clksrc & 0x8U) != 0U) { 15500d21680cSYann Gautier mmio_clrbits_32(clksrc_address, RCC_MCOCFG_MCOON); 15517839a050SYann Gautier } else { 15520d21680cSYann Gautier mmio_clrsetbits_32(clksrc_address, 15537839a050SYann Gautier RCC_MCOCFG_MCOSRC_MASK, 15547839a050SYann Gautier clksrc & RCC_MCOCFG_MCOSRC_MASK); 15550d21680cSYann Gautier mmio_clrsetbits_32(clksrc_address, 15567839a050SYann Gautier RCC_MCOCFG_MCODIV_MASK, 15577839a050SYann Gautier clkdiv << RCC_MCOCFG_MCODIV_SHIFT); 15580d21680cSYann Gautier mmio_setbits_32(clksrc_address, RCC_MCOCFG_MCOON); 15597839a050SYann Gautier } 15607839a050SYann Gautier } 15617839a050SYann Gautier 15620d21680cSYann Gautier static void stm32mp1_set_rtcsrc(unsigned int clksrc, bool lse_css) 15637839a050SYann Gautier { 15640d21680cSYann Gautier uintptr_t address = stm32mp_rcc_base() + RCC_BDCR; 15657839a050SYann Gautier 15667839a050SYann Gautier if (((mmio_read_32(address) & RCC_BDCR_RTCCKEN) == 0U) || 15677839a050SYann Gautier (clksrc != (uint32_t)CLK_RTC_DISABLED)) { 15687839a050SYann Gautier mmio_clrsetbits_32(address, 15697839a050SYann Gautier RCC_BDCR_RTCSRC_MASK, 15707839a050SYann Gautier clksrc << RCC_BDCR_RTCSRC_SHIFT); 15717839a050SYann Gautier 15727839a050SYann Gautier mmio_setbits_32(address, RCC_BDCR_RTCCKEN); 15737839a050SYann Gautier } 15747839a050SYann Gautier 15757839a050SYann Gautier if (lse_css) { 15767839a050SYann Gautier mmio_setbits_32(address, RCC_BDCR_LSECSSON); 15777839a050SYann Gautier } 15787839a050SYann Gautier } 15797839a050SYann Gautier 15800d21680cSYann Gautier static void stm32mp1_stgen_config(void) 15817839a050SYann Gautier { 15827839a050SYann Gautier uintptr_t stgen; 15837839a050SYann Gautier uint32_t cntfid0; 15847839a050SYann Gautier unsigned long rate; 15857839a050SYann Gautier unsigned long long counter; 15867839a050SYann Gautier 15870d21680cSYann Gautier stgen = fdt_get_stgen_base(); 15880d21680cSYann Gautier cntfid0 = mmio_read_32(stgen + CNTFID_OFF); 15890d21680cSYann Gautier rate = get_clock_rate(stm32mp1_clk_get_parent(STGEN_K)); 15900d21680cSYann Gautier 15910d21680cSYann Gautier if (cntfid0 == rate) { 15920d21680cSYann Gautier return; 15930d21680cSYann Gautier } 15940d21680cSYann Gautier 15957839a050SYann Gautier mmio_clrbits_32(stgen + CNTCR_OFF, CNTCR_EN); 15960d21680cSYann Gautier counter = (unsigned long long)mmio_read_32(stgen + CNTCVL_OFF); 15970d21680cSYann Gautier counter |= ((unsigned long long)mmio_read_32(stgen + CNTCVU_OFF)) << 32; 15987839a050SYann Gautier counter = (counter * rate / cntfid0); 15990d21680cSYann Gautier 16007839a050SYann Gautier mmio_write_32(stgen + CNTCVL_OFF, (uint32_t)counter); 16017839a050SYann Gautier mmio_write_32(stgen + CNTCVU_OFF, (uint32_t)(counter >> 32)); 16027839a050SYann Gautier mmio_write_32(stgen + CNTFID_OFF, rate); 16037839a050SYann Gautier mmio_setbits_32(stgen + CNTCR_OFF, CNTCR_EN); 16047839a050SYann Gautier 16057839a050SYann Gautier write_cntfrq((u_register_t)rate); 16067839a050SYann Gautier 16077839a050SYann Gautier /* Need to update timer with new frequency */ 16087839a050SYann Gautier generic_delay_timer_init(); 16097839a050SYann Gautier } 16107839a050SYann Gautier 16117839a050SYann Gautier void stm32mp1_stgen_increment(unsigned long long offset_in_ms) 16127839a050SYann Gautier { 16137839a050SYann Gautier uintptr_t stgen; 16147839a050SYann Gautier unsigned long long cnt; 16157839a050SYann Gautier 16167839a050SYann Gautier stgen = fdt_get_stgen_base(); 16177839a050SYann Gautier 16187839a050SYann Gautier cnt = ((unsigned long long)mmio_read_32(stgen + CNTCVU_OFF) << 32) | 16197839a050SYann Gautier mmio_read_32(stgen + CNTCVL_OFF); 16207839a050SYann Gautier 16217839a050SYann Gautier cnt += (offset_in_ms * mmio_read_32(stgen + CNTFID_OFF)) / 1000U; 16227839a050SYann Gautier 16237839a050SYann Gautier mmio_clrbits_32(stgen + CNTCR_OFF, CNTCR_EN); 16247839a050SYann Gautier mmio_write_32(stgen + CNTCVL_OFF, (uint32_t)cnt); 16257839a050SYann Gautier mmio_write_32(stgen + CNTCVU_OFF, (uint32_t)(cnt >> 32)); 16267839a050SYann Gautier mmio_setbits_32(stgen + CNTCR_OFF, CNTCR_EN); 16277839a050SYann Gautier } 16287839a050SYann Gautier 16290d21680cSYann Gautier static void stm32mp1_pkcs_config(uint32_t pkcs) 16307839a050SYann Gautier { 16310d21680cSYann Gautier uintptr_t address = stm32mp_rcc_base() + ((pkcs >> 4) & 0xFFFU); 16327839a050SYann Gautier uint32_t value = pkcs & 0xFU; 16337839a050SYann Gautier uint32_t mask = 0xFU; 16347839a050SYann Gautier 16357839a050SYann Gautier if ((pkcs & BIT(31)) != 0U) { 16367839a050SYann Gautier mask <<= 4; 16377839a050SYann Gautier value <<= 4; 16387839a050SYann Gautier } 16397839a050SYann Gautier 16407839a050SYann Gautier mmio_clrsetbits_32(address, mask, value); 16417839a050SYann Gautier } 16427839a050SYann Gautier 16437839a050SYann Gautier int stm32mp1_clk_init(void) 16447839a050SYann Gautier { 16450d21680cSYann Gautier uintptr_t rcc_base = stm32mp_rcc_base(); 16467839a050SYann Gautier unsigned int clksrc[CLKSRC_NB]; 16477839a050SYann Gautier unsigned int clkdiv[CLKDIV_NB]; 16487839a050SYann Gautier unsigned int pllcfg[_PLL_NB][PLLCFG_NB]; 16497839a050SYann Gautier int plloff[_PLL_NB]; 16507839a050SYann Gautier int ret, len; 16517839a050SYann Gautier enum stm32mp1_pll_id i; 16527839a050SYann Gautier bool lse_css = false; 16530d21680cSYann Gautier bool pll3_preserve = false; 16540d21680cSYann Gautier bool pll4_preserve = false; 16550d21680cSYann Gautier bool pll4_bootrom = false; 16563e6fab43SYann Gautier const fdt32_t *pkcs_cell; 165752a616b4SAndre Przywara void *fdt; 165852a616b4SAndre Przywara 165952a616b4SAndre Przywara if (fdt_get_address(&fdt) == 0) { 166052a616b4SAndre Przywara return false; 166152a616b4SAndre Przywara } 16627839a050SYann Gautier 16637839a050SYann Gautier /* Check status field to disable security */ 16647839a050SYann Gautier if (!fdt_get_rcc_secure_status()) { 16650d21680cSYann Gautier mmio_write_32(rcc_base + RCC_TZCR, 0); 16667839a050SYann Gautier } 16677839a050SYann Gautier 166852a616b4SAndre Przywara ret = fdt_rcc_read_uint32_array("st,clksrc", (uint32_t)CLKSRC_NB, 166952a616b4SAndre Przywara clksrc); 16707839a050SYann Gautier if (ret < 0) { 16717839a050SYann Gautier return -FDT_ERR_NOTFOUND; 16727839a050SYann Gautier } 16737839a050SYann Gautier 167452a616b4SAndre Przywara ret = fdt_rcc_read_uint32_array("st,clkdiv", (uint32_t)CLKDIV_NB, 167552a616b4SAndre Przywara clkdiv); 16767839a050SYann Gautier if (ret < 0) { 16777839a050SYann Gautier return -FDT_ERR_NOTFOUND; 16787839a050SYann Gautier } 16797839a050SYann Gautier 16807839a050SYann Gautier for (i = (enum stm32mp1_pll_id)0; i < _PLL_NB; i++) { 16817839a050SYann Gautier char name[12]; 16827839a050SYann Gautier 168339b6cc66SAntonio Nino Diaz snprintf(name, sizeof(name), "st,pll@%d", i); 16847839a050SYann Gautier plloff[i] = fdt_rcc_subnode_offset(name); 16857839a050SYann Gautier 16867839a050SYann Gautier if (!fdt_check_node(plloff[i])) { 16877839a050SYann Gautier continue; 16887839a050SYann Gautier } 16897839a050SYann Gautier 169052a616b4SAndre Przywara ret = fdt_read_uint32_array(fdt, plloff[i], "cfg", 169152a616b4SAndre Przywara (int)PLLCFG_NB, pllcfg[i]); 16927839a050SYann Gautier if (ret < 0) { 16937839a050SYann Gautier return -FDT_ERR_NOTFOUND; 16947839a050SYann Gautier } 16957839a050SYann Gautier } 16967839a050SYann Gautier 16970d21680cSYann Gautier stm32mp1_mco_csg(clksrc[CLKSRC_MCO1], clkdiv[CLKDIV_MCO1]); 16980d21680cSYann Gautier stm32mp1_mco_csg(clksrc[CLKSRC_MCO2], clkdiv[CLKDIV_MCO2]); 16997839a050SYann Gautier 17007839a050SYann Gautier /* 17017839a050SYann Gautier * Switch ON oscillator found in device-tree. 17027839a050SYann Gautier * Note: HSI already ON after BootROM stage. 17037839a050SYann Gautier */ 17040d21680cSYann Gautier if (stm32mp1_osc[_LSI] != 0U) { 17050d21680cSYann Gautier stm32mp1_lsi_set(true); 17067839a050SYann Gautier } 17070d21680cSYann Gautier if (stm32mp1_osc[_LSE] != 0U) { 17080d21680cSYann Gautier bool bypass, digbyp; 17097839a050SYann Gautier uint32_t lsedrv; 17107839a050SYann Gautier 17117839a050SYann Gautier bypass = fdt_osc_read_bool(_LSE, "st,bypass"); 17120d21680cSYann Gautier digbyp = fdt_osc_read_bool(_LSE, "st,digbypass"); 17137839a050SYann Gautier lse_css = fdt_osc_read_bool(_LSE, "st,css"); 17147839a050SYann Gautier lsedrv = fdt_osc_read_uint32_default(_LSE, "st,drive", 17157839a050SYann Gautier LSEDRV_MEDIUM_HIGH); 17160d21680cSYann Gautier stm32mp1_lse_enable(bypass, digbyp, lsedrv); 17177839a050SYann Gautier } 17180d21680cSYann Gautier if (stm32mp1_osc[_HSE] != 0U) { 17190d21680cSYann Gautier bool bypass, digbyp, css; 17207839a050SYann Gautier 17210d21680cSYann Gautier bypass = fdt_osc_read_bool(_HSE, "st,bypass"); 17220d21680cSYann Gautier digbyp = fdt_osc_read_bool(_HSE, "st,digbypass"); 17230d21680cSYann Gautier css = fdt_osc_read_bool(_HSE, "st,css"); 17240d21680cSYann Gautier stm32mp1_hse_enable(bypass, digbyp, css); 17257839a050SYann Gautier } 17267839a050SYann Gautier /* 17277839a050SYann Gautier * CSI is mandatory for automatic I/O compensation (SYSCFG_CMPCR) 17287839a050SYann Gautier * => switch on CSI even if node is not present in device tree 17297839a050SYann Gautier */ 17300d21680cSYann Gautier stm32mp1_csi_set(true); 17317839a050SYann Gautier 17327839a050SYann Gautier /* Come back to HSI */ 17330d21680cSYann Gautier ret = stm32mp1_set_clksrc(CLK_MPU_HSI); 17347839a050SYann Gautier if (ret != 0) { 17357839a050SYann Gautier return ret; 17367839a050SYann Gautier } 17370d21680cSYann Gautier ret = stm32mp1_set_clksrc(CLK_AXI_HSI); 17387839a050SYann Gautier if (ret != 0) { 17397839a050SYann Gautier return ret; 17407839a050SYann Gautier } 1741b053a22eSYann Gautier ret = stm32mp1_set_clksrc(CLK_MCU_HSI); 1742b053a22eSYann Gautier if (ret != 0) { 1743b053a22eSYann Gautier return ret; 1744b053a22eSYann Gautier } 17457839a050SYann Gautier 17460d21680cSYann Gautier if ((mmio_read_32(rcc_base + RCC_MP_RSTSCLRR) & 17470d21680cSYann Gautier RCC_MP_RSTSCLRR_MPUP0RSTF) != 0) { 17480d21680cSYann Gautier pll3_preserve = stm32mp1_check_pll_conf(_PLL3, 17490d21680cSYann Gautier clksrc[CLKSRC_PLL3], 17500d21680cSYann Gautier pllcfg[_PLL3], 17510d21680cSYann Gautier plloff[_PLL3]); 17520d21680cSYann Gautier pll4_preserve = stm32mp1_check_pll_conf(_PLL4, 17530d21680cSYann Gautier clksrc[CLKSRC_PLL4], 17540d21680cSYann Gautier pllcfg[_PLL4], 17550d21680cSYann Gautier plloff[_PLL4]); 17560d21680cSYann Gautier } 17570d21680cSYann Gautier 17587839a050SYann Gautier for (i = (enum stm32mp1_pll_id)0; i < _PLL_NB; i++) { 17590d21680cSYann Gautier if (((i == _PLL3) && pll3_preserve) || 17600d21680cSYann Gautier ((i == _PLL4) && pll4_preserve)) { 17617839a050SYann Gautier continue; 17620d21680cSYann Gautier } 17630d21680cSYann Gautier 17640d21680cSYann Gautier ret = stm32mp1_pll_stop(i); 17657839a050SYann Gautier if (ret != 0) { 17667839a050SYann Gautier return ret; 17677839a050SYann Gautier } 17687839a050SYann Gautier } 17697839a050SYann Gautier 17707839a050SYann Gautier /* Configure HSIDIV */ 17710d21680cSYann Gautier if (stm32mp1_osc[_HSI] != 0U) { 17720d21680cSYann Gautier ret = stm32mp1_hsidiv(stm32mp1_osc[_HSI]); 17737839a050SYann Gautier if (ret != 0) { 17747839a050SYann Gautier return ret; 17757839a050SYann Gautier } 17760d21680cSYann Gautier stm32mp1_stgen_config(); 17777839a050SYann Gautier } 17787839a050SYann Gautier 17797839a050SYann Gautier /* Select DIV */ 17807839a050SYann Gautier /* No ready bit when MPUSRC != CLK_MPU_PLL1P_DIV, MPUDIV is disabled */ 17810d21680cSYann Gautier mmio_write_32(rcc_base + RCC_MPCKDIVR, 17827839a050SYann Gautier clkdiv[CLKDIV_MPU] & RCC_DIVR_DIV_MASK); 17830d21680cSYann Gautier ret = stm32mp1_set_clkdiv(clkdiv[CLKDIV_AXI], rcc_base + RCC_AXIDIVR); 17847839a050SYann Gautier if (ret != 0) { 17857839a050SYann Gautier return ret; 17867839a050SYann Gautier } 17870d21680cSYann Gautier ret = stm32mp1_set_clkdiv(clkdiv[CLKDIV_APB4], rcc_base + RCC_APB4DIVR); 17887839a050SYann Gautier if (ret != 0) { 17897839a050SYann Gautier return ret; 17907839a050SYann Gautier } 17910d21680cSYann Gautier ret = stm32mp1_set_clkdiv(clkdiv[CLKDIV_APB5], rcc_base + RCC_APB5DIVR); 17927839a050SYann Gautier if (ret != 0) { 17937839a050SYann Gautier return ret; 17947839a050SYann Gautier } 1795b053a22eSYann Gautier ret = stm32mp1_set_clkdiv(clkdiv[CLKDIV_MCU], rcc_base + RCC_MCUDIVR); 1796b053a22eSYann Gautier if (ret != 0) { 1797b053a22eSYann Gautier return ret; 1798b053a22eSYann Gautier } 17990d21680cSYann Gautier ret = stm32mp1_set_clkdiv(clkdiv[CLKDIV_APB1], rcc_base + RCC_APB1DIVR); 18007839a050SYann Gautier if (ret != 0) { 18017839a050SYann Gautier return ret; 18027839a050SYann Gautier } 18030d21680cSYann Gautier ret = stm32mp1_set_clkdiv(clkdiv[CLKDIV_APB2], rcc_base + RCC_APB2DIVR); 18047839a050SYann Gautier if (ret != 0) { 18057839a050SYann Gautier return ret; 18067839a050SYann Gautier } 18070d21680cSYann Gautier ret = stm32mp1_set_clkdiv(clkdiv[CLKDIV_APB3], rcc_base + RCC_APB3DIVR); 18087839a050SYann Gautier if (ret != 0) { 18097839a050SYann Gautier return ret; 18107839a050SYann Gautier } 18117839a050SYann Gautier 18127839a050SYann Gautier /* No ready bit for RTC */ 18130d21680cSYann Gautier mmio_write_32(rcc_base + RCC_RTCDIVR, 18147839a050SYann Gautier clkdiv[CLKDIV_RTC] & RCC_DIVR_DIV_MASK); 18157839a050SYann Gautier 18167839a050SYann Gautier /* Configure PLLs source */ 18170d21680cSYann Gautier ret = stm32mp1_set_clksrc(clksrc[CLKSRC_PLL12]); 18187839a050SYann Gautier if (ret != 0) { 18197839a050SYann Gautier return ret; 18207839a050SYann Gautier } 18217839a050SYann Gautier 18220d21680cSYann Gautier if (!pll3_preserve) { 18230d21680cSYann Gautier ret = stm32mp1_set_clksrc(clksrc[CLKSRC_PLL3]); 18247839a050SYann Gautier if (ret != 0) { 18257839a050SYann Gautier return ret; 18267839a050SYann Gautier } 18270d21680cSYann Gautier } 18280d21680cSYann Gautier 18290d21680cSYann Gautier if (!pll4_preserve) { 18300d21680cSYann Gautier ret = stm32mp1_set_clksrc(clksrc[CLKSRC_PLL4]); 18310d21680cSYann Gautier if (ret != 0) { 18320d21680cSYann Gautier return ret; 18330d21680cSYann Gautier } 18340d21680cSYann Gautier } 18357839a050SYann Gautier 18367839a050SYann Gautier /* Configure and start PLLs */ 18377839a050SYann Gautier for (i = (enum stm32mp1_pll_id)0; i < _PLL_NB; i++) { 18387839a050SYann Gautier uint32_t fracv; 18397839a050SYann Gautier uint32_t csg[PLLCSG_NB]; 18407839a050SYann Gautier 18410d21680cSYann Gautier if (((i == _PLL3) && pll3_preserve) || 18420d21680cSYann Gautier ((i == _PLL4) && pll4_preserve && !pll4_bootrom)) { 18430d21680cSYann Gautier continue; 18440d21680cSYann Gautier } 18450d21680cSYann Gautier 18467839a050SYann Gautier if (!fdt_check_node(plloff[i])) { 18477839a050SYann Gautier continue; 18487839a050SYann Gautier } 18497839a050SYann Gautier 18500d21680cSYann Gautier if ((i == _PLL4) && pll4_bootrom) { 18510d21680cSYann Gautier /* Set output divider if not done by the Bootrom */ 18520d21680cSYann Gautier stm32mp1_pll_config_output(i, pllcfg[i]); 18530d21680cSYann Gautier continue; 18540d21680cSYann Gautier } 18550d21680cSYann Gautier 1856be858cffSAndre Przywara fracv = fdt_read_uint32_default(fdt, plloff[i], "frac", 0); 18577839a050SYann Gautier 18580d21680cSYann Gautier ret = stm32mp1_pll_config(i, pllcfg[i], fracv); 18597839a050SYann Gautier if (ret != 0) { 18607839a050SYann Gautier return ret; 18617839a050SYann Gautier } 186252a616b4SAndre Przywara ret = fdt_read_uint32_array(fdt, plloff[i], "csg", 186352a616b4SAndre Przywara (uint32_t)PLLCSG_NB, csg); 18647839a050SYann Gautier if (ret == 0) { 18650d21680cSYann Gautier stm32mp1_pll_csg(i, csg); 18667839a050SYann Gautier } else if (ret != -FDT_ERR_NOTFOUND) { 18677839a050SYann Gautier return ret; 18687839a050SYann Gautier } 18697839a050SYann Gautier 18700d21680cSYann Gautier stm32mp1_pll_start(i); 18717839a050SYann Gautier } 18727839a050SYann Gautier /* Wait and start PLLs ouptut when ready */ 18737839a050SYann Gautier for (i = (enum stm32mp1_pll_id)0; i < _PLL_NB; i++) { 18747839a050SYann Gautier if (!fdt_check_node(plloff[i])) { 18757839a050SYann Gautier continue; 18767839a050SYann Gautier } 18777839a050SYann Gautier 18780d21680cSYann Gautier ret = stm32mp1_pll_output(i, pllcfg[i][PLLCFG_O]); 18797839a050SYann Gautier if (ret != 0) { 18807839a050SYann Gautier return ret; 18817839a050SYann Gautier } 18827839a050SYann Gautier } 18837839a050SYann Gautier /* Wait LSE ready before to use it */ 18840d21680cSYann Gautier if (stm32mp1_osc[_LSE] != 0U) { 18850d21680cSYann Gautier stm32mp1_lse_wait(); 18867839a050SYann Gautier } 18877839a050SYann Gautier 18887839a050SYann Gautier /* Configure with expected clock source */ 18890d21680cSYann Gautier ret = stm32mp1_set_clksrc(clksrc[CLKSRC_MPU]); 18907839a050SYann Gautier if (ret != 0) { 18917839a050SYann Gautier return ret; 18927839a050SYann Gautier } 18930d21680cSYann Gautier ret = stm32mp1_set_clksrc(clksrc[CLKSRC_AXI]); 18947839a050SYann Gautier if (ret != 0) { 18957839a050SYann Gautier return ret; 18967839a050SYann Gautier } 1897b053a22eSYann Gautier ret = stm32mp1_set_clksrc(clksrc[CLKSRC_MCU]); 1898b053a22eSYann Gautier if (ret != 0) { 1899b053a22eSYann Gautier return ret; 1900b053a22eSYann Gautier } 19010d21680cSYann Gautier stm32mp1_set_rtcsrc(clksrc[CLKSRC_RTC], lse_css); 19027839a050SYann Gautier 19037839a050SYann Gautier /* Configure PKCK */ 19047839a050SYann Gautier pkcs_cell = fdt_rcc_read_prop("st,pkcs", &len); 19057839a050SYann Gautier if (pkcs_cell != NULL) { 19067839a050SYann Gautier bool ckper_disabled = false; 19077839a050SYann Gautier uint32_t j; 19087839a050SYann Gautier 19097839a050SYann Gautier for (j = 0; j < ((uint32_t)len / sizeof(uint32_t)); j++) { 19103e6fab43SYann Gautier uint32_t pkcs = fdt32_to_cpu(pkcs_cell[j]); 19117839a050SYann Gautier 19127839a050SYann Gautier if (pkcs == (uint32_t)CLK_CKPER_DISABLED) { 19137839a050SYann Gautier ckper_disabled = true; 19147839a050SYann Gautier continue; 19157839a050SYann Gautier } 19160d21680cSYann Gautier stm32mp1_pkcs_config(pkcs); 19177839a050SYann Gautier } 19187839a050SYann Gautier 19197839a050SYann Gautier /* 19207839a050SYann Gautier * CKPER is source for some peripheral clocks 19217839a050SYann Gautier * (FMC-NAND / QPSI-NOR) and switching source is allowed 19227839a050SYann Gautier * only if previous clock is still ON 19237839a050SYann Gautier * => deactivated CKPER only after switching clock 19247839a050SYann Gautier */ 19257839a050SYann Gautier if (ckper_disabled) { 19260d21680cSYann Gautier stm32mp1_pkcs_config(CLK_CKPER_DISABLED); 19277839a050SYann Gautier } 19287839a050SYann Gautier } 19297839a050SYann Gautier 19307839a050SYann Gautier /* Switch OFF HSI if not found in device-tree */ 19310d21680cSYann Gautier if (stm32mp1_osc[_HSI] == 0U) { 19320d21680cSYann Gautier stm32mp1_hsi_set(false); 19337839a050SYann Gautier } 19340d21680cSYann Gautier stm32mp1_stgen_config(); 19357839a050SYann Gautier 19367839a050SYann Gautier /* Software Self-Refresh mode (SSR) during DDR initilialization */ 19370d21680cSYann Gautier mmio_clrsetbits_32(rcc_base + RCC_DDRITFCR, 19387839a050SYann Gautier RCC_DDRITFCR_DDRCKMOD_MASK, 19397839a050SYann Gautier RCC_DDRITFCR_DDRCKMOD_SSR << 19407839a050SYann Gautier RCC_DDRITFCR_DDRCKMOD_SHIFT); 19417839a050SYann Gautier 19427839a050SYann Gautier return 0; 19437839a050SYann Gautier } 19447839a050SYann Gautier 19457839a050SYann Gautier static void stm32mp1_osc_clk_init(const char *name, 19467839a050SYann Gautier enum stm32mp_osc_id index) 19477839a050SYann Gautier { 19487839a050SYann Gautier uint32_t frequency; 19497839a050SYann Gautier 19500d21680cSYann Gautier if (fdt_osc_read_freq(name, &frequency) == 0) { 19510d21680cSYann Gautier stm32mp1_osc[index] = frequency; 19527839a050SYann Gautier } 19537839a050SYann Gautier } 19547839a050SYann Gautier 19557839a050SYann Gautier static void stm32mp1_osc_init(void) 19567839a050SYann Gautier { 19577839a050SYann Gautier enum stm32mp_osc_id i; 19587839a050SYann Gautier 19597839a050SYann Gautier for (i = (enum stm32mp_osc_id)0 ; i < NB_OSC; i++) { 19600d21680cSYann Gautier stm32mp1_osc_clk_init(stm32mp_osc_node_label[i], i); 19617839a050SYann Gautier } 19627839a050SYann Gautier } 19637839a050SYann Gautier 19646cb45f89SYann Gautier static void sync_earlyboot_clocks_state(void) 19656cb45f89SYann Gautier { 19666cb45f89SYann Gautier if (!stm32mp_is_single_core()) { 19676cb45f89SYann Gautier stm32mp1_clk_enable_secure(RTCAPB); 19686cb45f89SYann Gautier } 19696cb45f89SYann Gautier } 19706cb45f89SYann Gautier 19717839a050SYann Gautier int stm32mp1_clk_probe(void) 19727839a050SYann Gautier { 19737839a050SYann Gautier stm32mp1_osc_init(); 19747839a050SYann Gautier 19756cb45f89SYann Gautier sync_earlyboot_clocks_state(); 19766cb45f89SYann Gautier 19777839a050SYann Gautier return 0; 19787839a050SYann Gautier } 1979