1*7839a050SYann Gautier /* 2*7839a050SYann Gautier * Copyright (C) 2018, STMicroelectronics - All Rights Reserved 3*7839a050SYann Gautier * 4*7839a050SYann Gautier * SPDX-License-Identifier: GPL-2.0+ OR BSD-3-Clause 5*7839a050SYann Gautier */ 6*7839a050SYann Gautier 7*7839a050SYann Gautier #include <arch.h> 8*7839a050SYann Gautier #include <arch_helpers.h> 9*7839a050SYann Gautier #include <assert.h> 10*7839a050SYann Gautier #include <debug.h> 11*7839a050SYann Gautier #include <delay_timer.h> 12*7839a050SYann Gautier #include <dt-bindings/clock/stm32mp1-clks.h> 13*7839a050SYann Gautier #include <dt-bindings/clock/stm32mp1-clksrc.h> 14*7839a050SYann Gautier #include <errno.h> 15*7839a050SYann Gautier #include <generic_delay_timer.h> 16*7839a050SYann Gautier #include <libfdt.h> 17*7839a050SYann Gautier #include <mmio.h> 18*7839a050SYann Gautier #include <platform.h> 19*7839a050SYann Gautier #include <stdint.h> 20*7839a050SYann Gautier #include <stm32mp1_clk.h> 21*7839a050SYann Gautier #include <stm32mp1_clkfunc.h> 22*7839a050SYann Gautier #include <stm32mp1_dt.h> 23*7839a050SYann Gautier #include <stm32mp1_private.h> 24*7839a050SYann Gautier #include <stm32mp1_rcc.h> 25*7839a050SYann Gautier #include <utils_def.h> 26*7839a050SYann Gautier 27*7839a050SYann Gautier #define MAX_HSI_HZ 64000000 28*7839a050SYann Gautier 29*7839a050SYann Gautier #define TIMEOUT_200MS (plat_get_syscnt_freq2() / 5U) 30*7839a050SYann Gautier #define TIMEOUT_1S plat_get_syscnt_freq2() 31*7839a050SYann Gautier 32*7839a050SYann Gautier #define PLLRDY_TIMEOUT TIMEOUT_200MS 33*7839a050SYann Gautier #define CLKSRC_TIMEOUT TIMEOUT_200MS 34*7839a050SYann Gautier #define CLKDIV_TIMEOUT TIMEOUT_200MS 35*7839a050SYann Gautier #define HSIDIV_TIMEOUT TIMEOUT_200MS 36*7839a050SYann Gautier #define OSCRDY_TIMEOUT TIMEOUT_1S 37*7839a050SYann Gautier 38*7839a050SYann Gautier enum stm32mp1_parent_id { 39*7839a050SYann Gautier /* Oscillators are defined in enum stm32mp_osc_id */ 40*7839a050SYann Gautier 41*7839a050SYann Gautier /* Other parent source */ 42*7839a050SYann Gautier _HSI_KER = NB_OSC, 43*7839a050SYann Gautier _HSE_KER, 44*7839a050SYann Gautier _HSE_KER_DIV2, 45*7839a050SYann Gautier _CSI_KER, 46*7839a050SYann Gautier _PLL1_P, 47*7839a050SYann Gautier _PLL1_Q, 48*7839a050SYann Gautier _PLL1_R, 49*7839a050SYann Gautier _PLL2_P, 50*7839a050SYann Gautier _PLL2_Q, 51*7839a050SYann Gautier _PLL2_R, 52*7839a050SYann Gautier _PLL3_P, 53*7839a050SYann Gautier _PLL3_Q, 54*7839a050SYann Gautier _PLL3_R, 55*7839a050SYann Gautier _PLL4_P, 56*7839a050SYann Gautier _PLL4_Q, 57*7839a050SYann Gautier _PLL4_R, 58*7839a050SYann Gautier _ACLK, 59*7839a050SYann Gautier _PCLK1, 60*7839a050SYann Gautier _PCLK2, 61*7839a050SYann Gautier _PCLK3, 62*7839a050SYann Gautier _PCLK4, 63*7839a050SYann Gautier _PCLK5, 64*7839a050SYann Gautier _HCLK6, 65*7839a050SYann Gautier _HCLK2, 66*7839a050SYann Gautier _CK_PER, 67*7839a050SYann Gautier _CK_MPU, 68*7839a050SYann Gautier _PARENT_NB, 69*7839a050SYann Gautier _UNKNOWN_ID = 0xff, 70*7839a050SYann Gautier }; 71*7839a050SYann Gautier 72*7839a050SYann Gautier enum stm32mp1_parent_sel { 73*7839a050SYann Gautier _I2C46_SEL, 74*7839a050SYann Gautier _UART6_SEL, 75*7839a050SYann Gautier _UART24_SEL, 76*7839a050SYann Gautier _UART35_SEL, 77*7839a050SYann Gautier _UART78_SEL, 78*7839a050SYann Gautier _SDMMC12_SEL, 79*7839a050SYann Gautier _SDMMC3_SEL, 80*7839a050SYann Gautier _QSPI_SEL, 81*7839a050SYann Gautier _FMC_SEL, 82*7839a050SYann Gautier _USBPHY_SEL, 83*7839a050SYann Gautier _USBO_SEL, 84*7839a050SYann Gautier _STGEN_SEL, 85*7839a050SYann Gautier _PARENT_SEL_NB, 86*7839a050SYann Gautier _UNKNOWN_SEL = 0xff, 87*7839a050SYann Gautier }; 88*7839a050SYann Gautier 89*7839a050SYann Gautier enum stm32mp1_pll_id { 90*7839a050SYann Gautier _PLL1, 91*7839a050SYann Gautier _PLL2, 92*7839a050SYann Gautier _PLL3, 93*7839a050SYann Gautier _PLL4, 94*7839a050SYann Gautier _PLL_NB 95*7839a050SYann Gautier }; 96*7839a050SYann Gautier 97*7839a050SYann Gautier enum stm32mp1_div_id { 98*7839a050SYann Gautier _DIV_P, 99*7839a050SYann Gautier _DIV_Q, 100*7839a050SYann Gautier _DIV_R, 101*7839a050SYann Gautier _DIV_NB, 102*7839a050SYann Gautier }; 103*7839a050SYann Gautier 104*7839a050SYann Gautier enum stm32mp1_clksrc_id { 105*7839a050SYann Gautier CLKSRC_MPU, 106*7839a050SYann Gautier CLKSRC_AXI, 107*7839a050SYann Gautier CLKSRC_PLL12, 108*7839a050SYann Gautier CLKSRC_PLL3, 109*7839a050SYann Gautier CLKSRC_PLL4, 110*7839a050SYann Gautier CLKSRC_RTC, 111*7839a050SYann Gautier CLKSRC_MCO1, 112*7839a050SYann Gautier CLKSRC_MCO2, 113*7839a050SYann Gautier CLKSRC_NB 114*7839a050SYann Gautier }; 115*7839a050SYann Gautier 116*7839a050SYann Gautier enum stm32mp1_clkdiv_id { 117*7839a050SYann Gautier CLKDIV_MPU, 118*7839a050SYann Gautier CLKDIV_AXI, 119*7839a050SYann Gautier CLKDIV_APB1, 120*7839a050SYann Gautier CLKDIV_APB2, 121*7839a050SYann Gautier CLKDIV_APB3, 122*7839a050SYann Gautier CLKDIV_APB4, 123*7839a050SYann Gautier CLKDIV_APB5, 124*7839a050SYann Gautier CLKDIV_RTC, 125*7839a050SYann Gautier CLKDIV_MCO1, 126*7839a050SYann Gautier CLKDIV_MCO2, 127*7839a050SYann Gautier CLKDIV_NB 128*7839a050SYann Gautier }; 129*7839a050SYann Gautier 130*7839a050SYann Gautier enum stm32mp1_pllcfg { 131*7839a050SYann Gautier PLLCFG_M, 132*7839a050SYann Gautier PLLCFG_N, 133*7839a050SYann Gautier PLLCFG_P, 134*7839a050SYann Gautier PLLCFG_Q, 135*7839a050SYann Gautier PLLCFG_R, 136*7839a050SYann Gautier PLLCFG_O, 137*7839a050SYann Gautier PLLCFG_NB 138*7839a050SYann Gautier }; 139*7839a050SYann Gautier 140*7839a050SYann Gautier enum stm32mp1_pllcsg { 141*7839a050SYann Gautier PLLCSG_MOD_PER, 142*7839a050SYann Gautier PLLCSG_INC_STEP, 143*7839a050SYann Gautier PLLCSG_SSCG_MODE, 144*7839a050SYann Gautier PLLCSG_NB 145*7839a050SYann Gautier }; 146*7839a050SYann Gautier 147*7839a050SYann Gautier enum stm32mp1_plltype { 148*7839a050SYann Gautier PLL_800, 149*7839a050SYann Gautier PLL_1600, 150*7839a050SYann Gautier PLL_TYPE_NB 151*7839a050SYann Gautier }; 152*7839a050SYann Gautier 153*7839a050SYann Gautier struct stm32mp1_pll { 154*7839a050SYann Gautier uint8_t refclk_min; 155*7839a050SYann Gautier uint8_t refclk_max; 156*7839a050SYann Gautier uint8_t divn_max; 157*7839a050SYann Gautier }; 158*7839a050SYann Gautier 159*7839a050SYann Gautier struct stm32mp1_clk_gate { 160*7839a050SYann Gautier uint16_t offset; 161*7839a050SYann Gautier uint8_t bit; 162*7839a050SYann Gautier uint8_t index; 163*7839a050SYann Gautier uint8_t set_clr; 164*7839a050SYann Gautier enum stm32mp1_parent_sel sel; 165*7839a050SYann Gautier enum stm32mp1_parent_id fixed; 166*7839a050SYann Gautier bool secure; 167*7839a050SYann Gautier }; 168*7839a050SYann Gautier 169*7839a050SYann Gautier struct stm32mp1_clk_sel { 170*7839a050SYann Gautier uint16_t offset; 171*7839a050SYann Gautier uint8_t src; 172*7839a050SYann Gautier uint8_t msk; 173*7839a050SYann Gautier uint8_t nb_parent; 174*7839a050SYann Gautier const uint8_t *parent; 175*7839a050SYann Gautier }; 176*7839a050SYann Gautier 177*7839a050SYann Gautier #define REFCLK_SIZE 4 178*7839a050SYann Gautier struct stm32mp1_clk_pll { 179*7839a050SYann Gautier enum stm32mp1_plltype plltype; 180*7839a050SYann Gautier uint16_t rckxselr; 181*7839a050SYann Gautier uint16_t pllxcfgr1; 182*7839a050SYann Gautier uint16_t pllxcfgr2; 183*7839a050SYann Gautier uint16_t pllxfracr; 184*7839a050SYann Gautier uint16_t pllxcr; 185*7839a050SYann Gautier uint16_t pllxcsgr; 186*7839a050SYann Gautier enum stm32mp_osc_id refclk[REFCLK_SIZE]; 187*7839a050SYann Gautier }; 188*7839a050SYann Gautier 189*7839a050SYann Gautier struct stm32mp1_clk_data { 190*7839a050SYann Gautier const struct stm32mp1_clk_gate *gate; 191*7839a050SYann Gautier const struct stm32mp1_clk_sel *sel; 192*7839a050SYann Gautier const struct stm32mp1_clk_pll *pll; 193*7839a050SYann Gautier const int nb_gate; 194*7839a050SYann Gautier }; 195*7839a050SYann Gautier 196*7839a050SYann Gautier struct stm32mp1_clk_priv { 197*7839a050SYann Gautier uint32_t base; 198*7839a050SYann Gautier const struct stm32mp1_clk_data *data; 199*7839a050SYann Gautier unsigned long osc[NB_OSC]; 200*7839a050SYann Gautier uint32_t pkcs_usb_value; 201*7839a050SYann Gautier }; 202*7839a050SYann Gautier 203*7839a050SYann Gautier #define STM32MP1_CLK(off, b, idx, s) \ 204*7839a050SYann Gautier { \ 205*7839a050SYann Gautier .offset = (off), \ 206*7839a050SYann Gautier .bit = (b), \ 207*7839a050SYann Gautier .index = (idx), \ 208*7839a050SYann Gautier .set_clr = 0, \ 209*7839a050SYann Gautier .sel = (s), \ 210*7839a050SYann Gautier .fixed = _UNKNOWN_ID, \ 211*7839a050SYann Gautier .secure = 0, \ 212*7839a050SYann Gautier } 213*7839a050SYann Gautier 214*7839a050SYann Gautier #define STM32MP1_CLK_F(off, b, idx, f) \ 215*7839a050SYann Gautier { \ 216*7839a050SYann Gautier .offset = (off), \ 217*7839a050SYann Gautier .bit = (b), \ 218*7839a050SYann Gautier .index = (idx), \ 219*7839a050SYann Gautier .set_clr = 0, \ 220*7839a050SYann Gautier .sel = _UNKNOWN_SEL, \ 221*7839a050SYann Gautier .fixed = (f), \ 222*7839a050SYann Gautier .secure = 0, \ 223*7839a050SYann Gautier } 224*7839a050SYann Gautier 225*7839a050SYann Gautier #define STM32MP1_CLK_SET_CLR(off, b, idx, s) \ 226*7839a050SYann Gautier { \ 227*7839a050SYann Gautier .offset = (off), \ 228*7839a050SYann Gautier .bit = (b), \ 229*7839a050SYann Gautier .index = (idx), \ 230*7839a050SYann Gautier .set_clr = 1, \ 231*7839a050SYann Gautier .sel = (s), \ 232*7839a050SYann Gautier .fixed = _UNKNOWN_ID, \ 233*7839a050SYann Gautier .secure = 0, \ 234*7839a050SYann Gautier } 235*7839a050SYann Gautier 236*7839a050SYann Gautier #define STM32MP1_CLK_SET_CLR_F(off, b, idx, f) \ 237*7839a050SYann Gautier { \ 238*7839a050SYann Gautier .offset = (off), \ 239*7839a050SYann Gautier .bit = (b), \ 240*7839a050SYann Gautier .index = (idx), \ 241*7839a050SYann Gautier .set_clr = 1, \ 242*7839a050SYann Gautier .sel = _UNKNOWN_SEL, \ 243*7839a050SYann Gautier .fixed = (f), \ 244*7839a050SYann Gautier .secure = 0, \ 245*7839a050SYann Gautier } 246*7839a050SYann Gautier 247*7839a050SYann Gautier #define STM32MP1_CLK_SEC_SET_CLR(off, b, idx, s) \ 248*7839a050SYann Gautier { \ 249*7839a050SYann Gautier .offset = (off), \ 250*7839a050SYann Gautier .bit = (b), \ 251*7839a050SYann Gautier .index = (idx), \ 252*7839a050SYann Gautier .set_clr = 1, \ 253*7839a050SYann Gautier .sel = (s), \ 254*7839a050SYann Gautier .fixed = _UNKNOWN_ID, \ 255*7839a050SYann Gautier .secure = 1, \ 256*7839a050SYann Gautier } 257*7839a050SYann Gautier 258*7839a050SYann Gautier #define STM32MP1_CLK_PARENT(idx, off, s, m, p) \ 259*7839a050SYann Gautier [(idx)] = { \ 260*7839a050SYann Gautier .offset = (off), \ 261*7839a050SYann Gautier .src = (s), \ 262*7839a050SYann Gautier .msk = (m), \ 263*7839a050SYann Gautier .parent = (p), \ 264*7839a050SYann Gautier .nb_parent = ARRAY_SIZE((p)) \ 265*7839a050SYann Gautier } 266*7839a050SYann Gautier 267*7839a050SYann Gautier #define STM32MP1_CLK_PLL(idx, type, off1, off2, off3, \ 268*7839a050SYann Gautier off4, off5, off6, \ 269*7839a050SYann Gautier p1, p2, p3, p4) \ 270*7839a050SYann Gautier [(idx)] = { \ 271*7839a050SYann Gautier .plltype = (type), \ 272*7839a050SYann Gautier .rckxselr = (off1), \ 273*7839a050SYann Gautier .pllxcfgr1 = (off2), \ 274*7839a050SYann Gautier .pllxcfgr2 = (off3), \ 275*7839a050SYann Gautier .pllxfracr = (off4), \ 276*7839a050SYann Gautier .pllxcr = (off5), \ 277*7839a050SYann Gautier .pllxcsgr = (off6), \ 278*7839a050SYann Gautier .refclk[0] = (p1), \ 279*7839a050SYann Gautier .refclk[1] = (p2), \ 280*7839a050SYann Gautier .refclk[2] = (p3), \ 281*7839a050SYann Gautier .refclk[3] = (p4), \ 282*7839a050SYann Gautier } 283*7839a050SYann Gautier 284*7839a050SYann Gautier static const uint8_t stm32mp1_clks[][2] = { 285*7839a050SYann Gautier {CK_PER, _CK_PER}, 286*7839a050SYann Gautier {CK_MPU, _CK_MPU}, 287*7839a050SYann Gautier {CK_AXI, _ACLK}, 288*7839a050SYann Gautier {CK_HSE, _HSE}, 289*7839a050SYann Gautier {CK_CSI, _CSI}, 290*7839a050SYann Gautier {CK_LSI, _LSI}, 291*7839a050SYann Gautier {CK_LSE, _LSE}, 292*7839a050SYann Gautier {CK_HSI, _HSI}, 293*7839a050SYann Gautier {CK_HSE_DIV2, _HSE_KER_DIV2}, 294*7839a050SYann Gautier }; 295*7839a050SYann Gautier 296*7839a050SYann Gautier static const struct stm32mp1_clk_gate stm32mp1_clk_gate[] = { 297*7839a050SYann Gautier STM32MP1_CLK(RCC_DDRITFCR, 0, DDRC1, _UNKNOWN_SEL), 298*7839a050SYann Gautier STM32MP1_CLK(RCC_DDRITFCR, 1, DDRC1LP, _UNKNOWN_SEL), 299*7839a050SYann Gautier STM32MP1_CLK(RCC_DDRITFCR, 2, DDRC2, _UNKNOWN_SEL), 300*7839a050SYann Gautier STM32MP1_CLK(RCC_DDRITFCR, 3, DDRC2LP, _UNKNOWN_SEL), 301*7839a050SYann Gautier STM32MP1_CLK_F(RCC_DDRITFCR, 4, DDRPHYC, _PLL2_R), 302*7839a050SYann Gautier STM32MP1_CLK(RCC_DDRITFCR, 5, DDRPHYCLP, _UNKNOWN_SEL), 303*7839a050SYann Gautier STM32MP1_CLK(RCC_DDRITFCR, 6, DDRCAPB, _UNKNOWN_SEL), 304*7839a050SYann Gautier STM32MP1_CLK(RCC_DDRITFCR, 7, DDRCAPBLP, _UNKNOWN_SEL), 305*7839a050SYann Gautier STM32MP1_CLK(RCC_DDRITFCR, 8, AXIDCG, _UNKNOWN_SEL), 306*7839a050SYann Gautier STM32MP1_CLK(RCC_DDRITFCR, 9, DDRPHYCAPB, _UNKNOWN_SEL), 307*7839a050SYann Gautier STM32MP1_CLK(RCC_DDRITFCR, 10, DDRPHYCAPBLP, _UNKNOWN_SEL), 308*7839a050SYann Gautier 309*7839a050SYann Gautier STM32MP1_CLK_SET_CLR(RCC_MP_APB1ENSETR, 14, USART2_K, _UART24_SEL), 310*7839a050SYann Gautier STM32MP1_CLK_SET_CLR(RCC_MP_APB1ENSETR, 15, USART3_K, _UART35_SEL), 311*7839a050SYann Gautier STM32MP1_CLK_SET_CLR(RCC_MP_APB1ENSETR, 16, UART4_K, _UART24_SEL), 312*7839a050SYann Gautier STM32MP1_CLK_SET_CLR(RCC_MP_APB1ENSETR, 17, UART5_K, _UART35_SEL), 313*7839a050SYann Gautier STM32MP1_CLK_SET_CLR(RCC_MP_APB1ENSETR, 18, UART7_K, _UART78_SEL), 314*7839a050SYann Gautier STM32MP1_CLK_SET_CLR(RCC_MP_APB1ENSETR, 19, UART8_K, _UART78_SEL), 315*7839a050SYann Gautier 316*7839a050SYann Gautier STM32MP1_CLK_SET_CLR(RCC_MP_APB2ENSETR, 13, USART6_K, _UART6_SEL), 317*7839a050SYann Gautier 318*7839a050SYann Gautier STM32MP1_CLK_SET_CLR(RCC_MP_APB4ENSETR, 8, DDRPERFM, _UNKNOWN_SEL), 319*7839a050SYann Gautier STM32MP1_CLK_SET_CLR(RCC_MP_APB4ENSETR, 15, IWDG2, _UNKNOWN_SEL), 320*7839a050SYann Gautier STM32MP1_CLK_SET_CLR(RCC_MP_APB4ENSETR, 16, USBPHY_K, _USBPHY_SEL), 321*7839a050SYann Gautier 322*7839a050SYann Gautier STM32MP1_CLK_SEC_SET_CLR(RCC_MP_APB5ENSETR, 2, I2C4_K, _I2C46_SEL), 323*7839a050SYann Gautier STM32MP1_CLK_SEC_SET_CLR(RCC_MP_APB5ENSETR, 8, RTCAPB, _PCLK5), 324*7839a050SYann Gautier STM32MP1_CLK_SEC_SET_CLR(RCC_MP_APB5ENSETR, 11, TZC1, _UNKNOWN_SEL), 325*7839a050SYann Gautier STM32MP1_CLK_SEC_SET_CLR(RCC_MP_APB5ENSETR, 12, TZC2, _UNKNOWN_SEL), 326*7839a050SYann Gautier STM32MP1_CLK_SEC_SET_CLR(RCC_MP_APB5ENSETR, 20, STGEN_K, _STGEN_SEL), 327*7839a050SYann Gautier 328*7839a050SYann Gautier STM32MP1_CLK_SET_CLR(RCC_MP_AHB2ENSETR, 8, USBO_K, _USBO_SEL), 329*7839a050SYann Gautier STM32MP1_CLK_SET_CLR(RCC_MP_AHB2ENSETR, 16, SDMMC3_K, _SDMMC3_SEL), 330*7839a050SYann Gautier 331*7839a050SYann Gautier STM32MP1_CLK_SET_CLR(RCC_MP_AHB4ENSETR, 0, GPIOA, _UNKNOWN_SEL), 332*7839a050SYann Gautier STM32MP1_CLK_SET_CLR(RCC_MP_AHB4ENSETR, 1, GPIOB, _UNKNOWN_SEL), 333*7839a050SYann Gautier STM32MP1_CLK_SET_CLR(RCC_MP_AHB4ENSETR, 2, GPIOC, _UNKNOWN_SEL), 334*7839a050SYann Gautier STM32MP1_CLK_SET_CLR(RCC_MP_AHB4ENSETR, 3, GPIOD, _UNKNOWN_SEL), 335*7839a050SYann Gautier STM32MP1_CLK_SET_CLR(RCC_MP_AHB4ENSETR, 4, GPIOE, _UNKNOWN_SEL), 336*7839a050SYann Gautier STM32MP1_CLK_SET_CLR(RCC_MP_AHB4ENSETR, 5, GPIOF, _UNKNOWN_SEL), 337*7839a050SYann Gautier STM32MP1_CLK_SET_CLR(RCC_MP_AHB4ENSETR, 6, GPIOG, _UNKNOWN_SEL), 338*7839a050SYann Gautier STM32MP1_CLK_SET_CLR(RCC_MP_AHB4ENSETR, 7, GPIOH, _UNKNOWN_SEL), 339*7839a050SYann Gautier STM32MP1_CLK_SET_CLR(RCC_MP_AHB4ENSETR, 8, GPIOI, _UNKNOWN_SEL), 340*7839a050SYann Gautier STM32MP1_CLK_SET_CLR(RCC_MP_AHB4ENSETR, 9, GPIOJ, _UNKNOWN_SEL), 341*7839a050SYann Gautier STM32MP1_CLK_SET_CLR(RCC_MP_AHB4ENSETR, 10, GPIOK, _UNKNOWN_SEL), 342*7839a050SYann Gautier 343*7839a050SYann Gautier STM32MP1_CLK_SEC_SET_CLR(RCC_MP_AHB5ENSETR, 0, GPIOZ, _UNKNOWN_SEL), 344*7839a050SYann Gautier STM32MP1_CLK_SEC_SET_CLR(RCC_MP_AHB5ENSETR, 5, HASH1, _UNKNOWN_SEL), 345*7839a050SYann Gautier STM32MP1_CLK_SEC_SET_CLR(RCC_MP_AHB5ENSETR, 6, RNG1_K, _CSI_KER), 346*7839a050SYann Gautier STM32MP1_CLK_SEC_SET_CLR(RCC_MP_AHB5ENSETR, 8, BKPSRAM, _UNKNOWN_SEL), 347*7839a050SYann Gautier 348*7839a050SYann Gautier STM32MP1_CLK_SET_CLR(RCC_MP_AHB6ENSETR, 12, FMC_K, _FMC_SEL), 349*7839a050SYann Gautier STM32MP1_CLK_SET_CLR(RCC_MP_AHB6ENSETR, 14, QSPI_K, _QSPI_SEL), 350*7839a050SYann Gautier STM32MP1_CLK_SET_CLR(RCC_MP_AHB6ENSETR, 16, SDMMC1_K, _SDMMC12_SEL), 351*7839a050SYann Gautier STM32MP1_CLK_SET_CLR(RCC_MP_AHB6ENSETR, 17, SDMMC2_K, _SDMMC12_SEL), 352*7839a050SYann Gautier STM32MP1_CLK_SET_CLR(RCC_MP_AHB6ENSETR, 24, USBH, _UNKNOWN_SEL), 353*7839a050SYann Gautier 354*7839a050SYann Gautier STM32MP1_CLK(RCC_DBGCFGR, 8, CK_DBG, _UNKNOWN_SEL), 355*7839a050SYann Gautier }; 356*7839a050SYann Gautier 357*7839a050SYann Gautier static const uint8_t i2c46_parents[] = {_PCLK5, _PLL3_Q, _HSI_KER, _CSI_KER}; 358*7839a050SYann Gautier static const uint8_t uart6_parents[] = {_PCLK2, _PLL4_Q, _HSI_KER, _CSI_KER, 359*7839a050SYann Gautier _HSE_KER}; 360*7839a050SYann Gautier static const uint8_t uart24_parents[] = {_PCLK1, _PLL4_Q, _HSI_KER, _CSI_KER, 361*7839a050SYann Gautier _HSE_KER}; 362*7839a050SYann Gautier static const uint8_t uart35_parents[] = {_PCLK1, _PLL4_Q, _HSI_KER, _CSI_KER, 363*7839a050SYann Gautier _HSE_KER}; 364*7839a050SYann Gautier static const uint8_t uart78_parents[] = {_PCLK1, _PLL4_Q, _HSI_KER, _CSI_KER, 365*7839a050SYann Gautier _HSE_KER}; 366*7839a050SYann Gautier static const uint8_t sdmmc12_parents[] = {_HCLK6, _PLL3_R, _PLL4_P, _HSI_KER}; 367*7839a050SYann Gautier static const uint8_t sdmmc3_parents[] = {_HCLK2, _PLL3_R, _PLL4_P, _HSI_KER}; 368*7839a050SYann Gautier static const uint8_t qspi_parents[] = {_ACLK, _PLL3_R, _PLL4_P, _CK_PER}; 369*7839a050SYann Gautier static const uint8_t fmc_parents[] = {_ACLK, _PLL3_R, _PLL4_P, _CK_PER}; 370*7839a050SYann Gautier static const uint8_t usbphy_parents[] = {_HSE_KER, _PLL4_R, _HSE_KER_DIV2}; 371*7839a050SYann Gautier static const uint8_t usbo_parents[] = {_PLL4_R, _USB_PHY_48}; 372*7839a050SYann Gautier static const uint8_t stgen_parents[] = {_HSI_KER, _HSE_KER}; 373*7839a050SYann Gautier 374*7839a050SYann Gautier static const struct stm32mp1_clk_sel stm32mp1_clk_sel[_PARENT_SEL_NB] = { 375*7839a050SYann Gautier STM32MP1_CLK_PARENT(_I2C46_SEL, RCC_I2C46CKSELR, 0, 0x7, i2c46_parents), 376*7839a050SYann Gautier STM32MP1_CLK_PARENT(_UART6_SEL, RCC_UART6CKSELR, 0, 0x7, uart6_parents), 377*7839a050SYann Gautier STM32MP1_CLK_PARENT(_UART24_SEL, RCC_UART24CKSELR, 0, 0x7, 378*7839a050SYann Gautier uart24_parents), 379*7839a050SYann Gautier STM32MP1_CLK_PARENT(_UART35_SEL, RCC_UART35CKSELR, 0, 0x7, 380*7839a050SYann Gautier uart35_parents), 381*7839a050SYann Gautier STM32MP1_CLK_PARENT(_UART78_SEL, RCC_UART78CKSELR, 0, 0x7, 382*7839a050SYann Gautier uart78_parents), 383*7839a050SYann Gautier STM32MP1_CLK_PARENT(_SDMMC12_SEL, RCC_SDMMC12CKSELR, 0, 0x7, 384*7839a050SYann Gautier sdmmc12_parents), 385*7839a050SYann Gautier STM32MP1_CLK_PARENT(_SDMMC3_SEL, RCC_SDMMC3CKSELR, 0, 0x7, 386*7839a050SYann Gautier sdmmc3_parents), 387*7839a050SYann Gautier STM32MP1_CLK_PARENT(_QSPI_SEL, RCC_QSPICKSELR, 0, 0xf, qspi_parents), 388*7839a050SYann Gautier STM32MP1_CLK_PARENT(_FMC_SEL, RCC_FMCCKSELR, 0, 0xf, fmc_parents), 389*7839a050SYann Gautier STM32MP1_CLK_PARENT(_USBPHY_SEL, RCC_USBCKSELR, 0, 0x3, usbphy_parents), 390*7839a050SYann Gautier STM32MP1_CLK_PARENT(_USBO_SEL, RCC_USBCKSELR, 4, 0x1, usbo_parents), 391*7839a050SYann Gautier STM32MP1_CLK_PARENT(_STGEN_SEL, RCC_STGENCKSELR, 0, 0x3, stgen_parents), 392*7839a050SYann Gautier }; 393*7839a050SYann Gautier 394*7839a050SYann Gautier /* Define characteristic of PLL according type */ 395*7839a050SYann Gautier #define DIVN_MIN 24 396*7839a050SYann Gautier static const struct stm32mp1_pll stm32mp1_pll[PLL_TYPE_NB] = { 397*7839a050SYann Gautier [PLL_800] = { 398*7839a050SYann Gautier .refclk_min = 4, 399*7839a050SYann Gautier .refclk_max = 16, 400*7839a050SYann Gautier .divn_max = 99, 401*7839a050SYann Gautier }, 402*7839a050SYann Gautier [PLL_1600] = { 403*7839a050SYann Gautier .refclk_min = 8, 404*7839a050SYann Gautier .refclk_max = 16, 405*7839a050SYann Gautier .divn_max = 199, 406*7839a050SYann Gautier }, 407*7839a050SYann Gautier }; 408*7839a050SYann Gautier 409*7839a050SYann Gautier /* PLLNCFGR2 register divider by output */ 410*7839a050SYann Gautier static const uint8_t pllncfgr2[_DIV_NB] = { 411*7839a050SYann Gautier [_DIV_P] = RCC_PLLNCFGR2_DIVP_SHIFT, 412*7839a050SYann Gautier [_DIV_Q] = RCC_PLLNCFGR2_DIVQ_SHIFT, 413*7839a050SYann Gautier [_DIV_R] = RCC_PLLNCFGR2_DIVR_SHIFT 414*7839a050SYann Gautier }; 415*7839a050SYann Gautier 416*7839a050SYann Gautier static const struct stm32mp1_clk_pll stm32mp1_clk_pll[_PLL_NB] = { 417*7839a050SYann Gautier STM32MP1_CLK_PLL(_PLL1, PLL_1600, 418*7839a050SYann Gautier RCC_RCK12SELR, RCC_PLL1CFGR1, RCC_PLL1CFGR2, 419*7839a050SYann Gautier RCC_PLL1FRACR, RCC_PLL1CR, RCC_PLL1CSGR, 420*7839a050SYann Gautier _HSI, _HSE, _UNKNOWN_OSC_ID, _UNKNOWN_OSC_ID), 421*7839a050SYann Gautier STM32MP1_CLK_PLL(_PLL2, PLL_1600, 422*7839a050SYann Gautier RCC_RCK12SELR, RCC_PLL2CFGR1, RCC_PLL2CFGR2, 423*7839a050SYann Gautier RCC_PLL2FRACR, RCC_PLL2CR, RCC_PLL2CSGR, 424*7839a050SYann Gautier _HSI, _HSE, _UNKNOWN_OSC_ID, _UNKNOWN_OSC_ID), 425*7839a050SYann Gautier STM32MP1_CLK_PLL(_PLL3, PLL_800, 426*7839a050SYann Gautier RCC_RCK3SELR, RCC_PLL3CFGR1, RCC_PLL3CFGR2, 427*7839a050SYann Gautier RCC_PLL3FRACR, RCC_PLL3CR, RCC_PLL3CSGR, 428*7839a050SYann Gautier _HSI, _HSE, _CSI, _UNKNOWN_OSC_ID), 429*7839a050SYann Gautier STM32MP1_CLK_PLL(_PLL4, PLL_800, 430*7839a050SYann Gautier RCC_RCK4SELR, RCC_PLL4CFGR1, RCC_PLL4CFGR2, 431*7839a050SYann Gautier RCC_PLL4FRACR, RCC_PLL4CR, RCC_PLL4CSGR, 432*7839a050SYann Gautier _HSI, _HSE, _CSI, _I2S_CKIN), 433*7839a050SYann Gautier }; 434*7839a050SYann Gautier 435*7839a050SYann Gautier /* Prescaler table lookups for clock computation */ 436*7839a050SYann Gautier 437*7839a050SYann Gautier /* div = /1 /2 /4 /8 /16 : same divider for PMU and APBX */ 438*7839a050SYann Gautier #define stm32mp1_mpu_div stm32mp1_mpu_apbx_div 439*7839a050SYann Gautier #define stm32mp1_apbx_div stm32mp1_mpu_apbx_div 440*7839a050SYann Gautier static const uint8_t stm32mp1_mpu_apbx_div[8] = { 441*7839a050SYann Gautier 0, 1, 2, 3, 4, 4, 4, 4 442*7839a050SYann Gautier }; 443*7839a050SYann Gautier 444*7839a050SYann Gautier /* div = /1 /2 /3 /4 */ 445*7839a050SYann Gautier static const uint8_t stm32mp1_axi_div[8] = { 446*7839a050SYann Gautier 1, 2, 3, 4, 4, 4, 4, 4 447*7839a050SYann Gautier }; 448*7839a050SYann Gautier 449*7839a050SYann Gautier static const struct stm32mp1_clk_data stm32mp1_data = { 450*7839a050SYann Gautier .gate = stm32mp1_clk_gate, 451*7839a050SYann Gautier .sel = stm32mp1_clk_sel, 452*7839a050SYann Gautier .pll = stm32mp1_clk_pll, 453*7839a050SYann Gautier .nb_gate = ARRAY_SIZE(stm32mp1_clk_gate), 454*7839a050SYann Gautier }; 455*7839a050SYann Gautier 456*7839a050SYann Gautier static struct stm32mp1_clk_priv stm32mp1_clk_priv_data; 457*7839a050SYann Gautier 458*7839a050SYann Gautier static unsigned long stm32mp1_clk_get_fixed(struct stm32mp1_clk_priv *priv, 459*7839a050SYann Gautier enum stm32mp_osc_id idx) 460*7839a050SYann Gautier { 461*7839a050SYann Gautier if (idx >= NB_OSC) { 462*7839a050SYann Gautier return 0; 463*7839a050SYann Gautier } 464*7839a050SYann Gautier 465*7839a050SYann Gautier return priv->osc[idx]; 466*7839a050SYann Gautier } 467*7839a050SYann Gautier 468*7839a050SYann Gautier static int stm32mp1_clk_get_id(struct stm32mp1_clk_priv *priv, unsigned long id) 469*7839a050SYann Gautier { 470*7839a050SYann Gautier const struct stm32mp1_clk_gate *gate = priv->data->gate; 471*7839a050SYann Gautier int i; 472*7839a050SYann Gautier int nb_clks = priv->data->nb_gate; 473*7839a050SYann Gautier 474*7839a050SYann Gautier for (i = 0; i < nb_clks; i++) { 475*7839a050SYann Gautier if (gate[i].index == id) { 476*7839a050SYann Gautier return i; 477*7839a050SYann Gautier } 478*7839a050SYann Gautier } 479*7839a050SYann Gautier 480*7839a050SYann Gautier ERROR("%s: clk id %d not found\n", __func__, (uint32_t)id); 481*7839a050SYann Gautier 482*7839a050SYann Gautier return -EINVAL; 483*7839a050SYann Gautier } 484*7839a050SYann Gautier 485*7839a050SYann Gautier static enum stm32mp1_parent_sel 486*7839a050SYann Gautier stm32mp1_clk_get_sel(struct stm32mp1_clk_priv *priv, int i) 487*7839a050SYann Gautier { 488*7839a050SYann Gautier const struct stm32mp1_clk_gate *gate = priv->data->gate; 489*7839a050SYann Gautier 490*7839a050SYann Gautier return gate[i].sel; 491*7839a050SYann Gautier } 492*7839a050SYann Gautier 493*7839a050SYann Gautier static enum stm32mp1_parent_id 494*7839a050SYann Gautier stm32mp1_clk_get_fixed_parent(struct stm32mp1_clk_priv *priv, int i) 495*7839a050SYann Gautier { 496*7839a050SYann Gautier const struct stm32mp1_clk_gate *gate = priv->data->gate; 497*7839a050SYann Gautier 498*7839a050SYann Gautier return gate[i].fixed; 499*7839a050SYann Gautier } 500*7839a050SYann Gautier 501*7839a050SYann Gautier static int stm32mp1_clk_get_parent(struct stm32mp1_clk_priv *priv, 502*7839a050SYann Gautier unsigned long id) 503*7839a050SYann Gautier { 504*7839a050SYann Gautier const struct stm32mp1_clk_sel *sel = priv->data->sel; 505*7839a050SYann Gautier uint32_t j, p_sel; 506*7839a050SYann Gautier int i; 507*7839a050SYann Gautier enum stm32mp1_parent_id p; 508*7839a050SYann Gautier enum stm32mp1_parent_sel s; 509*7839a050SYann Gautier 510*7839a050SYann Gautier for (j = 0; j < ARRAY_SIZE(stm32mp1_clks); j++) { 511*7839a050SYann Gautier if (stm32mp1_clks[j][0] == id) { 512*7839a050SYann Gautier return (int)stm32mp1_clks[j][1]; 513*7839a050SYann Gautier } 514*7839a050SYann Gautier } 515*7839a050SYann Gautier 516*7839a050SYann Gautier i = stm32mp1_clk_get_id(priv, id); 517*7839a050SYann Gautier if (i < 0) { 518*7839a050SYann Gautier return i; 519*7839a050SYann Gautier } 520*7839a050SYann Gautier 521*7839a050SYann Gautier p = stm32mp1_clk_get_fixed_parent(priv, i); 522*7839a050SYann Gautier if (p < _PARENT_NB) { 523*7839a050SYann Gautier return (int)p; 524*7839a050SYann Gautier } 525*7839a050SYann Gautier 526*7839a050SYann Gautier s = stm32mp1_clk_get_sel(priv, i); 527*7839a050SYann Gautier if (s >= _PARENT_SEL_NB) { 528*7839a050SYann Gautier return -EINVAL; 529*7839a050SYann Gautier } 530*7839a050SYann Gautier 531*7839a050SYann Gautier p_sel = (mmio_read_32(priv->base + sel[s].offset) >> sel[s].src) & 532*7839a050SYann Gautier sel[s].msk; 533*7839a050SYann Gautier 534*7839a050SYann Gautier if (p_sel < sel[s].nb_parent) { 535*7839a050SYann Gautier return (int)sel[s].parent[p_sel]; 536*7839a050SYann Gautier } 537*7839a050SYann Gautier 538*7839a050SYann Gautier ERROR("%s: no parents defined for clk id %ld\n", __func__, id); 539*7839a050SYann Gautier 540*7839a050SYann Gautier return -EINVAL; 541*7839a050SYann Gautier } 542*7839a050SYann Gautier 543*7839a050SYann Gautier static unsigned long stm32mp1_pll_get_fref_ck(struct stm32mp1_clk_priv *priv, 544*7839a050SYann Gautier enum stm32mp1_pll_id pll_id) 545*7839a050SYann Gautier { 546*7839a050SYann Gautier const struct stm32mp1_clk_pll *pll = priv->data->pll; 547*7839a050SYann Gautier uint32_t selr, src; 548*7839a050SYann Gautier unsigned long refclk; 549*7839a050SYann Gautier 550*7839a050SYann Gautier selr = mmio_read_32(priv->base + pll[pll_id].rckxselr); 551*7839a050SYann Gautier src = selr & RCC_SELR_REFCLK_SRC_MASK; 552*7839a050SYann Gautier 553*7839a050SYann Gautier refclk = stm32mp1_clk_get_fixed(priv, pll[pll_id].refclk[src]); 554*7839a050SYann Gautier 555*7839a050SYann Gautier return refclk; 556*7839a050SYann Gautier } 557*7839a050SYann Gautier 558*7839a050SYann Gautier /* 559*7839a050SYann Gautier * pll_get_fvco() : return the VCO or (VCO / 2) frequency for the requested PLL 560*7839a050SYann Gautier * - PLL1 & PLL2 => return VCO / 2 with Fpll_y_ck = FVCO / 2 * (DIVy + 1) 561*7839a050SYann Gautier * - PLL3 & PLL4 => return VCO with Fpll_y_ck = FVCO / (DIVy + 1) 562*7839a050SYann Gautier * => in all cases Fpll_y_ck = pll_get_fvco() / (DIVy + 1) 563*7839a050SYann Gautier */ 564*7839a050SYann Gautier static unsigned long stm32mp1_pll_get_fvco(struct stm32mp1_clk_priv *priv, 565*7839a050SYann Gautier enum stm32mp1_pll_id pll_id) 566*7839a050SYann Gautier { 567*7839a050SYann Gautier const struct stm32mp1_clk_pll *pll = priv->data->pll; 568*7839a050SYann Gautier unsigned long refclk, fvco; 569*7839a050SYann Gautier uint32_t cfgr1, fracr, divm, divn; 570*7839a050SYann Gautier 571*7839a050SYann Gautier cfgr1 = mmio_read_32(priv->base + pll[pll_id].pllxcfgr1); 572*7839a050SYann Gautier fracr = mmio_read_32(priv->base + pll[pll_id].pllxfracr); 573*7839a050SYann Gautier 574*7839a050SYann Gautier divm = (cfgr1 & (RCC_PLLNCFGR1_DIVM_MASK)) >> RCC_PLLNCFGR1_DIVM_SHIFT; 575*7839a050SYann Gautier divn = cfgr1 & RCC_PLLNCFGR1_DIVN_MASK; 576*7839a050SYann Gautier 577*7839a050SYann Gautier refclk = stm32mp1_pll_get_fref_ck(priv, pll_id); 578*7839a050SYann Gautier 579*7839a050SYann Gautier /* 580*7839a050SYann Gautier * With FRACV : 581*7839a050SYann Gautier * Fvco = Fck_ref * ((DIVN + 1) + FRACV / 2^13) / (DIVM + 1) 582*7839a050SYann Gautier * Without FRACV 583*7839a050SYann Gautier * Fvco = Fck_ref * ((DIVN + 1) / (DIVM + 1) 584*7839a050SYann Gautier */ 585*7839a050SYann Gautier if ((fracr & RCC_PLLNFRACR_FRACLE) != 0U) { 586*7839a050SYann Gautier uint32_t fracv = (fracr & RCC_PLLNFRACR_FRACV_MASK) 587*7839a050SYann Gautier >> RCC_PLLNFRACR_FRACV_SHIFT; 588*7839a050SYann Gautier unsigned long long numerator, denominator; 589*7839a050SYann Gautier 590*7839a050SYann Gautier numerator = ((unsigned long long)divn + 1U) << 13; 591*7839a050SYann Gautier numerator = (refclk * numerator) + fracv; 592*7839a050SYann Gautier denominator = ((unsigned long long)divm + 1U) << 13; 593*7839a050SYann Gautier fvco = (unsigned long)(numerator / denominator); 594*7839a050SYann Gautier } else { 595*7839a050SYann Gautier fvco = (unsigned long)(refclk * (divn + 1U) / (divm + 1U)); 596*7839a050SYann Gautier } 597*7839a050SYann Gautier 598*7839a050SYann Gautier return fvco; 599*7839a050SYann Gautier } 600*7839a050SYann Gautier 601*7839a050SYann Gautier static unsigned long stm32mp1_read_pll_freq(struct stm32mp1_clk_priv *priv, 602*7839a050SYann Gautier enum stm32mp1_pll_id pll_id, 603*7839a050SYann Gautier enum stm32mp1_div_id div_id) 604*7839a050SYann Gautier { 605*7839a050SYann Gautier const struct stm32mp1_clk_pll *pll = priv->data->pll; 606*7839a050SYann Gautier unsigned long dfout; 607*7839a050SYann Gautier uint32_t cfgr2, divy; 608*7839a050SYann Gautier 609*7839a050SYann Gautier if (div_id >= _DIV_NB) { 610*7839a050SYann Gautier return 0; 611*7839a050SYann Gautier } 612*7839a050SYann Gautier 613*7839a050SYann Gautier cfgr2 = mmio_read_32(priv->base + pll[pll_id].pllxcfgr2); 614*7839a050SYann Gautier divy = (cfgr2 >> pllncfgr2[div_id]) & RCC_PLLNCFGR2_DIVX_MASK; 615*7839a050SYann Gautier 616*7839a050SYann Gautier dfout = stm32mp1_pll_get_fvco(priv, pll_id) / (divy + 1U); 617*7839a050SYann Gautier 618*7839a050SYann Gautier return dfout; 619*7839a050SYann Gautier } 620*7839a050SYann Gautier 621*7839a050SYann Gautier static unsigned long stm32mp1_clk_get(struct stm32mp1_clk_priv *priv, int p) 622*7839a050SYann Gautier { 623*7839a050SYann Gautier uint32_t reg, clkdiv; 624*7839a050SYann Gautier unsigned long clock = 0; 625*7839a050SYann Gautier 626*7839a050SYann Gautier switch (p) { 627*7839a050SYann Gautier case _CK_MPU: 628*7839a050SYann Gautier /* MPU sub system */ 629*7839a050SYann Gautier reg = mmio_read_32(priv->base + RCC_MPCKSELR); 630*7839a050SYann Gautier switch (reg & RCC_SELR_SRC_MASK) { 631*7839a050SYann Gautier case RCC_MPCKSELR_HSI: 632*7839a050SYann Gautier clock = stm32mp1_clk_get_fixed(priv, _HSI); 633*7839a050SYann Gautier break; 634*7839a050SYann Gautier case RCC_MPCKSELR_HSE: 635*7839a050SYann Gautier clock = stm32mp1_clk_get_fixed(priv, _HSE); 636*7839a050SYann Gautier break; 637*7839a050SYann Gautier case RCC_MPCKSELR_PLL: 638*7839a050SYann Gautier clock = stm32mp1_read_pll_freq(priv, _PLL1, _DIV_P); 639*7839a050SYann Gautier break; 640*7839a050SYann Gautier case RCC_MPCKSELR_PLL_MPUDIV: 641*7839a050SYann Gautier clock = stm32mp1_read_pll_freq(priv, _PLL1, _DIV_P); 642*7839a050SYann Gautier 643*7839a050SYann Gautier reg = mmio_read_32(priv->base + RCC_MPCKDIVR); 644*7839a050SYann Gautier clkdiv = reg & RCC_MPUDIV_MASK; 645*7839a050SYann Gautier if (clkdiv != 0U) { 646*7839a050SYann Gautier clock /= stm32mp1_mpu_div[clkdiv]; 647*7839a050SYann Gautier } 648*7839a050SYann Gautier 649*7839a050SYann Gautier break; 650*7839a050SYann Gautier default: 651*7839a050SYann Gautier break; 652*7839a050SYann Gautier } 653*7839a050SYann Gautier break; 654*7839a050SYann Gautier /* AXI sub system */ 655*7839a050SYann Gautier case _ACLK: 656*7839a050SYann Gautier case _HCLK2: 657*7839a050SYann Gautier case _HCLK6: 658*7839a050SYann Gautier case _PCLK4: 659*7839a050SYann Gautier case _PCLK5: 660*7839a050SYann Gautier reg = mmio_read_32(priv->base + RCC_ASSCKSELR); 661*7839a050SYann Gautier switch (reg & RCC_SELR_SRC_MASK) { 662*7839a050SYann Gautier case RCC_ASSCKSELR_HSI: 663*7839a050SYann Gautier clock = stm32mp1_clk_get_fixed(priv, _HSI); 664*7839a050SYann Gautier break; 665*7839a050SYann Gautier case RCC_ASSCKSELR_HSE: 666*7839a050SYann Gautier clock = stm32mp1_clk_get_fixed(priv, _HSE); 667*7839a050SYann Gautier break; 668*7839a050SYann Gautier case RCC_ASSCKSELR_PLL: 669*7839a050SYann Gautier clock = stm32mp1_read_pll_freq(priv, _PLL2, _DIV_P); 670*7839a050SYann Gautier break; 671*7839a050SYann Gautier default: 672*7839a050SYann Gautier break; 673*7839a050SYann Gautier } 674*7839a050SYann Gautier 675*7839a050SYann Gautier /* System clock divider */ 676*7839a050SYann Gautier reg = mmio_read_32(priv->base + RCC_AXIDIVR); 677*7839a050SYann Gautier clock /= stm32mp1_axi_div[reg & RCC_AXIDIV_MASK]; 678*7839a050SYann Gautier 679*7839a050SYann Gautier switch (p) { 680*7839a050SYann Gautier case _PCLK4: 681*7839a050SYann Gautier reg = mmio_read_32(priv->base + RCC_APB4DIVR); 682*7839a050SYann Gautier clock >>= stm32mp1_apbx_div[reg & RCC_APBXDIV_MASK]; 683*7839a050SYann Gautier break; 684*7839a050SYann Gautier case _PCLK5: 685*7839a050SYann Gautier reg = mmio_read_32(priv->base + RCC_APB5DIVR); 686*7839a050SYann Gautier clock >>= stm32mp1_apbx_div[reg & RCC_APBXDIV_MASK]; 687*7839a050SYann Gautier break; 688*7839a050SYann Gautier default: 689*7839a050SYann Gautier break; 690*7839a050SYann Gautier } 691*7839a050SYann Gautier break; 692*7839a050SYann Gautier case _CK_PER: 693*7839a050SYann Gautier reg = mmio_read_32(priv->base + RCC_CPERCKSELR); 694*7839a050SYann Gautier switch (reg & RCC_SELR_SRC_MASK) { 695*7839a050SYann Gautier case RCC_CPERCKSELR_HSI: 696*7839a050SYann Gautier clock = stm32mp1_clk_get_fixed(priv, _HSI); 697*7839a050SYann Gautier break; 698*7839a050SYann Gautier case RCC_CPERCKSELR_HSE: 699*7839a050SYann Gautier clock = stm32mp1_clk_get_fixed(priv, _HSE); 700*7839a050SYann Gautier break; 701*7839a050SYann Gautier case RCC_CPERCKSELR_CSI: 702*7839a050SYann Gautier clock = stm32mp1_clk_get_fixed(priv, _CSI); 703*7839a050SYann Gautier break; 704*7839a050SYann Gautier default: 705*7839a050SYann Gautier break; 706*7839a050SYann Gautier } 707*7839a050SYann Gautier break; 708*7839a050SYann Gautier case _HSI: 709*7839a050SYann Gautier case _HSI_KER: 710*7839a050SYann Gautier clock = stm32mp1_clk_get_fixed(priv, _HSI); 711*7839a050SYann Gautier break; 712*7839a050SYann Gautier case _CSI: 713*7839a050SYann Gautier case _CSI_KER: 714*7839a050SYann Gautier clock = stm32mp1_clk_get_fixed(priv, _CSI); 715*7839a050SYann Gautier break; 716*7839a050SYann Gautier case _HSE: 717*7839a050SYann Gautier case _HSE_KER: 718*7839a050SYann Gautier clock = stm32mp1_clk_get_fixed(priv, _HSE); 719*7839a050SYann Gautier break; 720*7839a050SYann Gautier case _HSE_KER_DIV2: 721*7839a050SYann Gautier clock = stm32mp1_clk_get_fixed(priv, _HSE) >> 1; 722*7839a050SYann Gautier break; 723*7839a050SYann Gautier case _LSI: 724*7839a050SYann Gautier clock = stm32mp1_clk_get_fixed(priv, _LSI); 725*7839a050SYann Gautier break; 726*7839a050SYann Gautier case _LSE: 727*7839a050SYann Gautier clock = stm32mp1_clk_get_fixed(priv, _LSE); 728*7839a050SYann Gautier break; 729*7839a050SYann Gautier /* PLL */ 730*7839a050SYann Gautier case _PLL1_P: 731*7839a050SYann Gautier clock = stm32mp1_read_pll_freq(priv, _PLL1, _DIV_P); 732*7839a050SYann Gautier break; 733*7839a050SYann Gautier case _PLL1_Q: 734*7839a050SYann Gautier clock = stm32mp1_read_pll_freq(priv, _PLL1, _DIV_Q); 735*7839a050SYann Gautier break; 736*7839a050SYann Gautier case _PLL1_R: 737*7839a050SYann Gautier clock = stm32mp1_read_pll_freq(priv, _PLL1, _DIV_R); 738*7839a050SYann Gautier break; 739*7839a050SYann Gautier case _PLL2_P: 740*7839a050SYann Gautier clock = stm32mp1_read_pll_freq(priv, _PLL2, _DIV_P); 741*7839a050SYann Gautier break; 742*7839a050SYann Gautier case _PLL2_Q: 743*7839a050SYann Gautier clock = stm32mp1_read_pll_freq(priv, _PLL2, _DIV_Q); 744*7839a050SYann Gautier break; 745*7839a050SYann Gautier case _PLL2_R: 746*7839a050SYann Gautier clock = stm32mp1_read_pll_freq(priv, _PLL2, _DIV_R); 747*7839a050SYann Gautier break; 748*7839a050SYann Gautier case _PLL3_P: 749*7839a050SYann Gautier clock = stm32mp1_read_pll_freq(priv, _PLL3, _DIV_P); 750*7839a050SYann Gautier break; 751*7839a050SYann Gautier case _PLL3_Q: 752*7839a050SYann Gautier clock = stm32mp1_read_pll_freq(priv, _PLL3, _DIV_Q); 753*7839a050SYann Gautier break; 754*7839a050SYann Gautier case _PLL3_R: 755*7839a050SYann Gautier clock = stm32mp1_read_pll_freq(priv, _PLL3, _DIV_R); 756*7839a050SYann Gautier break; 757*7839a050SYann Gautier case _PLL4_P: 758*7839a050SYann Gautier clock = stm32mp1_read_pll_freq(priv, _PLL4, _DIV_P); 759*7839a050SYann Gautier break; 760*7839a050SYann Gautier case _PLL4_Q: 761*7839a050SYann Gautier clock = stm32mp1_read_pll_freq(priv, _PLL4, _DIV_Q); 762*7839a050SYann Gautier break; 763*7839a050SYann Gautier case _PLL4_R: 764*7839a050SYann Gautier clock = stm32mp1_read_pll_freq(priv, _PLL4, _DIV_R); 765*7839a050SYann Gautier break; 766*7839a050SYann Gautier /* Other */ 767*7839a050SYann Gautier case _USB_PHY_48: 768*7839a050SYann Gautier clock = stm32mp1_clk_get_fixed(priv, _USB_PHY_48); 769*7839a050SYann Gautier break; 770*7839a050SYann Gautier default: 771*7839a050SYann Gautier break; 772*7839a050SYann Gautier } 773*7839a050SYann Gautier 774*7839a050SYann Gautier return clock; 775*7839a050SYann Gautier } 776*7839a050SYann Gautier 777*7839a050SYann Gautier bool stm32mp1_clk_is_enabled(unsigned long id) 778*7839a050SYann Gautier { 779*7839a050SYann Gautier struct stm32mp1_clk_priv *priv = &stm32mp1_clk_priv_data; 780*7839a050SYann Gautier const struct stm32mp1_clk_gate *gate = priv->data->gate; 781*7839a050SYann Gautier int i = stm32mp1_clk_get_id(priv, id); 782*7839a050SYann Gautier 783*7839a050SYann Gautier if (i < 0) { 784*7839a050SYann Gautier return false; 785*7839a050SYann Gautier } 786*7839a050SYann Gautier 787*7839a050SYann Gautier return ((mmio_read_32(priv->base + gate[i].offset) & 788*7839a050SYann Gautier BIT(gate[i].bit)) != 0U); 789*7839a050SYann Gautier } 790*7839a050SYann Gautier 791*7839a050SYann Gautier int stm32mp1_clk_enable(unsigned long id) 792*7839a050SYann Gautier { 793*7839a050SYann Gautier struct stm32mp1_clk_priv *priv = &stm32mp1_clk_priv_data; 794*7839a050SYann Gautier const struct stm32mp1_clk_gate *gate = priv->data->gate; 795*7839a050SYann Gautier int i = stm32mp1_clk_get_id(priv, id); 796*7839a050SYann Gautier 797*7839a050SYann Gautier if (i < 0) { 798*7839a050SYann Gautier return i; 799*7839a050SYann Gautier } 800*7839a050SYann Gautier 801*7839a050SYann Gautier if (gate[i].set_clr != 0U) { 802*7839a050SYann Gautier mmio_write_32(priv->base + gate[i].offset, BIT(gate[i].bit)); 803*7839a050SYann Gautier } else { 804*7839a050SYann Gautier mmio_setbits_32(priv->base + gate[i].offset, BIT(gate[i].bit)); 805*7839a050SYann Gautier } 806*7839a050SYann Gautier 807*7839a050SYann Gautier return 0; 808*7839a050SYann Gautier } 809*7839a050SYann Gautier 810*7839a050SYann Gautier int stm32mp1_clk_disable(unsigned long id) 811*7839a050SYann Gautier { 812*7839a050SYann Gautier struct stm32mp1_clk_priv *priv = &stm32mp1_clk_priv_data; 813*7839a050SYann Gautier const struct stm32mp1_clk_gate *gate = priv->data->gate; 814*7839a050SYann Gautier int i = stm32mp1_clk_get_id(priv, id); 815*7839a050SYann Gautier 816*7839a050SYann Gautier if (i < 0) { 817*7839a050SYann Gautier return i; 818*7839a050SYann Gautier } 819*7839a050SYann Gautier 820*7839a050SYann Gautier if (gate[i].set_clr != 0U) { 821*7839a050SYann Gautier mmio_write_32(priv->base + gate[i].offset 822*7839a050SYann Gautier + RCC_MP_ENCLRR_OFFSET, 823*7839a050SYann Gautier BIT(gate[i].bit)); 824*7839a050SYann Gautier } else { 825*7839a050SYann Gautier mmio_clrbits_32(priv->base + gate[i].offset, BIT(gate[i].bit)); 826*7839a050SYann Gautier } 827*7839a050SYann Gautier 828*7839a050SYann Gautier return 0; 829*7839a050SYann Gautier } 830*7839a050SYann Gautier 831*7839a050SYann Gautier unsigned long stm32mp1_clk_get_rate(unsigned long id) 832*7839a050SYann Gautier { 833*7839a050SYann Gautier struct stm32mp1_clk_priv *priv = &stm32mp1_clk_priv_data; 834*7839a050SYann Gautier int p = stm32mp1_clk_get_parent(priv, id); 835*7839a050SYann Gautier unsigned long rate; 836*7839a050SYann Gautier 837*7839a050SYann Gautier if (p < 0) { 838*7839a050SYann Gautier return 0; 839*7839a050SYann Gautier } 840*7839a050SYann Gautier 841*7839a050SYann Gautier rate = stm32mp1_clk_get(priv, p); 842*7839a050SYann Gautier 843*7839a050SYann Gautier return rate; 844*7839a050SYann Gautier } 845*7839a050SYann Gautier 846*7839a050SYann Gautier static void stm32mp1_ls_osc_set(int enable, uint32_t rcc, uint32_t offset, 847*7839a050SYann Gautier uint32_t mask_on) 848*7839a050SYann Gautier { 849*7839a050SYann Gautier uint32_t address = rcc + offset; 850*7839a050SYann Gautier 851*7839a050SYann Gautier if (enable != 0) { 852*7839a050SYann Gautier mmio_setbits_32(address, mask_on); 853*7839a050SYann Gautier } else { 854*7839a050SYann Gautier mmio_clrbits_32(address, mask_on); 855*7839a050SYann Gautier } 856*7839a050SYann Gautier } 857*7839a050SYann Gautier 858*7839a050SYann Gautier static void stm32mp1_hs_ocs_set(int enable, uint32_t rcc, uint32_t mask_on) 859*7839a050SYann Gautier { 860*7839a050SYann Gautier if (enable != 0) { 861*7839a050SYann Gautier mmio_setbits_32(rcc + RCC_OCENSETR, mask_on); 862*7839a050SYann Gautier } else { 863*7839a050SYann Gautier mmio_setbits_32(rcc + RCC_OCENCLRR, mask_on); 864*7839a050SYann Gautier } 865*7839a050SYann Gautier } 866*7839a050SYann Gautier 867*7839a050SYann Gautier static int stm32mp1_osc_wait(int enable, uint32_t rcc, uint32_t offset, 868*7839a050SYann Gautier uint32_t mask_rdy) 869*7839a050SYann Gautier { 870*7839a050SYann Gautier unsigned long start; 871*7839a050SYann Gautier uint32_t mask_test; 872*7839a050SYann Gautier uint32_t address = rcc + offset; 873*7839a050SYann Gautier 874*7839a050SYann Gautier if (enable != 0) { 875*7839a050SYann Gautier mask_test = mask_rdy; 876*7839a050SYann Gautier } else { 877*7839a050SYann Gautier mask_test = 0; 878*7839a050SYann Gautier } 879*7839a050SYann Gautier 880*7839a050SYann Gautier start = get_timer(0); 881*7839a050SYann Gautier while ((mmio_read_32(address) & mask_rdy) != mask_test) { 882*7839a050SYann Gautier if (get_timer(start) > OSCRDY_TIMEOUT) { 883*7839a050SYann Gautier ERROR("OSC %x @ %x timeout for enable=%d : 0x%x\n", 884*7839a050SYann Gautier mask_rdy, address, enable, mmio_read_32(address)); 885*7839a050SYann Gautier return -ETIMEDOUT; 886*7839a050SYann Gautier } 887*7839a050SYann Gautier } 888*7839a050SYann Gautier 889*7839a050SYann Gautier return 0; 890*7839a050SYann Gautier } 891*7839a050SYann Gautier 892*7839a050SYann Gautier static void stm32mp1_lse_enable(uint32_t rcc, bool bypass, uint32_t lsedrv) 893*7839a050SYann Gautier { 894*7839a050SYann Gautier uint32_t value; 895*7839a050SYann Gautier 896*7839a050SYann Gautier if (bypass) { 897*7839a050SYann Gautier mmio_setbits_32(rcc + RCC_BDCR, RCC_BDCR_LSEBYP); 898*7839a050SYann Gautier } 899*7839a050SYann Gautier 900*7839a050SYann Gautier /* 901*7839a050SYann Gautier * Warning: not recommended to switch directly from "high drive" 902*7839a050SYann Gautier * to "medium low drive", and vice-versa. 903*7839a050SYann Gautier */ 904*7839a050SYann Gautier value = (mmio_read_32(rcc + RCC_BDCR) & RCC_BDCR_LSEDRV_MASK) >> 905*7839a050SYann Gautier RCC_BDCR_LSEDRV_SHIFT; 906*7839a050SYann Gautier 907*7839a050SYann Gautier while (value != lsedrv) { 908*7839a050SYann Gautier if (value > lsedrv) { 909*7839a050SYann Gautier value--; 910*7839a050SYann Gautier } else { 911*7839a050SYann Gautier value++; 912*7839a050SYann Gautier } 913*7839a050SYann Gautier 914*7839a050SYann Gautier mmio_clrsetbits_32(rcc + RCC_BDCR, 915*7839a050SYann Gautier RCC_BDCR_LSEDRV_MASK, 916*7839a050SYann Gautier value << RCC_BDCR_LSEDRV_SHIFT); 917*7839a050SYann Gautier } 918*7839a050SYann Gautier 919*7839a050SYann Gautier stm32mp1_ls_osc_set(1, rcc, RCC_BDCR, RCC_BDCR_LSEON); 920*7839a050SYann Gautier } 921*7839a050SYann Gautier 922*7839a050SYann Gautier static void stm32mp1_lse_wait(uint32_t rcc) 923*7839a050SYann Gautier { 924*7839a050SYann Gautier if (stm32mp1_osc_wait(1, rcc, RCC_BDCR, RCC_BDCR_LSERDY) != 0) { 925*7839a050SYann Gautier VERBOSE("%s: failed\n", __func__); 926*7839a050SYann Gautier } 927*7839a050SYann Gautier } 928*7839a050SYann Gautier 929*7839a050SYann Gautier static void stm32mp1_lsi_set(uint32_t rcc, int enable) 930*7839a050SYann Gautier { 931*7839a050SYann Gautier stm32mp1_ls_osc_set(enable, rcc, RCC_RDLSICR, RCC_RDLSICR_LSION); 932*7839a050SYann Gautier if (stm32mp1_osc_wait(enable, rcc, RCC_RDLSICR, RCC_RDLSICR_LSIRDY) != 933*7839a050SYann Gautier 0) { 934*7839a050SYann Gautier VERBOSE("%s: failed\n", __func__); 935*7839a050SYann Gautier } 936*7839a050SYann Gautier } 937*7839a050SYann Gautier 938*7839a050SYann Gautier static void stm32mp1_hse_enable(uint32_t rcc, bool bypass, bool css) 939*7839a050SYann Gautier { 940*7839a050SYann Gautier if (bypass) { 941*7839a050SYann Gautier mmio_setbits_32(rcc + RCC_OCENSETR, RCC_OCENR_HSEBYP); 942*7839a050SYann Gautier } 943*7839a050SYann Gautier 944*7839a050SYann Gautier stm32mp1_hs_ocs_set(1, rcc, RCC_OCENR_HSEON); 945*7839a050SYann Gautier if (stm32mp1_osc_wait(1, rcc, RCC_OCRDYR, RCC_OCRDYR_HSERDY) != 946*7839a050SYann Gautier 0) { 947*7839a050SYann Gautier VERBOSE("%s: failed\n", __func__); 948*7839a050SYann Gautier } 949*7839a050SYann Gautier 950*7839a050SYann Gautier if (css) { 951*7839a050SYann Gautier mmio_setbits_32(rcc + RCC_OCENSETR, RCC_OCENR_HSECSSON); 952*7839a050SYann Gautier } 953*7839a050SYann Gautier } 954*7839a050SYann Gautier 955*7839a050SYann Gautier static void stm32mp1_csi_set(uint32_t rcc, int enable) 956*7839a050SYann Gautier { 957*7839a050SYann Gautier stm32mp1_ls_osc_set(enable, rcc, RCC_OCENSETR, RCC_OCENR_CSION); 958*7839a050SYann Gautier if (stm32mp1_osc_wait(enable, rcc, RCC_OCRDYR, RCC_OCRDYR_CSIRDY) != 959*7839a050SYann Gautier 0) { 960*7839a050SYann Gautier VERBOSE("%s: failed\n", __func__); 961*7839a050SYann Gautier } 962*7839a050SYann Gautier } 963*7839a050SYann Gautier 964*7839a050SYann Gautier static void stm32mp1_hsi_set(uint32_t rcc, int enable) 965*7839a050SYann Gautier { 966*7839a050SYann Gautier stm32mp1_hs_ocs_set(enable, rcc, RCC_OCENR_HSION); 967*7839a050SYann Gautier if (stm32mp1_osc_wait(enable, rcc, RCC_OCRDYR, RCC_OCRDYR_HSIRDY) != 968*7839a050SYann Gautier 0) { 969*7839a050SYann Gautier VERBOSE("%s: failed\n", __func__); 970*7839a050SYann Gautier } 971*7839a050SYann Gautier } 972*7839a050SYann Gautier 973*7839a050SYann Gautier static int stm32mp1_set_hsidiv(uint32_t rcc, uint8_t hsidiv) 974*7839a050SYann Gautier { 975*7839a050SYann Gautier unsigned long start; 976*7839a050SYann Gautier uint32_t address = rcc + RCC_OCRDYR; 977*7839a050SYann Gautier 978*7839a050SYann Gautier mmio_clrsetbits_32(rcc + RCC_HSICFGR, 979*7839a050SYann Gautier RCC_HSICFGR_HSIDIV_MASK, 980*7839a050SYann Gautier RCC_HSICFGR_HSIDIV_MASK & (uint32_t)hsidiv); 981*7839a050SYann Gautier 982*7839a050SYann Gautier start = get_timer(0); 983*7839a050SYann Gautier while ((mmio_read_32(address) & RCC_OCRDYR_HSIDIVRDY) == 0U) { 984*7839a050SYann Gautier if (get_timer(start) > HSIDIV_TIMEOUT) { 985*7839a050SYann Gautier ERROR("HSIDIV failed @ 0x%x: 0x%x\n", 986*7839a050SYann Gautier address, mmio_read_32(address)); 987*7839a050SYann Gautier return -ETIMEDOUT; 988*7839a050SYann Gautier } 989*7839a050SYann Gautier } 990*7839a050SYann Gautier 991*7839a050SYann Gautier return 0; 992*7839a050SYann Gautier } 993*7839a050SYann Gautier 994*7839a050SYann Gautier static int stm32mp1_hsidiv(uint32_t rcc, unsigned long hsifreq) 995*7839a050SYann Gautier { 996*7839a050SYann Gautier uint8_t hsidiv; 997*7839a050SYann Gautier uint32_t hsidivfreq = MAX_HSI_HZ; 998*7839a050SYann Gautier 999*7839a050SYann Gautier for (hsidiv = 0; hsidiv < 4U; hsidiv++) { 1000*7839a050SYann Gautier if (hsidivfreq == hsifreq) { 1001*7839a050SYann Gautier break; 1002*7839a050SYann Gautier } 1003*7839a050SYann Gautier 1004*7839a050SYann Gautier hsidivfreq /= 2U; 1005*7839a050SYann Gautier } 1006*7839a050SYann Gautier 1007*7839a050SYann Gautier if (hsidiv == 4U) { 1008*7839a050SYann Gautier ERROR("Invalid clk-hsi frequency\n"); 1009*7839a050SYann Gautier return -1; 1010*7839a050SYann Gautier } 1011*7839a050SYann Gautier 1012*7839a050SYann Gautier if (hsidiv != 0U) { 1013*7839a050SYann Gautier return stm32mp1_set_hsidiv(rcc, hsidiv); 1014*7839a050SYann Gautier } 1015*7839a050SYann Gautier 1016*7839a050SYann Gautier return 0; 1017*7839a050SYann Gautier } 1018*7839a050SYann Gautier 1019*7839a050SYann Gautier static void stm32mp1_pll_start(struct stm32mp1_clk_priv *priv, 1020*7839a050SYann Gautier enum stm32mp1_pll_id pll_id) 1021*7839a050SYann Gautier { 1022*7839a050SYann Gautier const struct stm32mp1_clk_pll *pll = priv->data->pll; 1023*7839a050SYann Gautier 1024*7839a050SYann Gautier mmio_write_32(priv->base + pll[pll_id].pllxcr, RCC_PLLNCR_PLLON); 1025*7839a050SYann Gautier } 1026*7839a050SYann Gautier 1027*7839a050SYann Gautier static int stm32mp1_pll_output(struct stm32mp1_clk_priv *priv, 1028*7839a050SYann Gautier enum stm32mp1_pll_id pll_id, uint32_t output) 1029*7839a050SYann Gautier { 1030*7839a050SYann Gautier const struct stm32mp1_clk_pll *pll = priv->data->pll; 1031*7839a050SYann Gautier uint32_t pllxcr = priv->base + pll[pll_id].pllxcr; 1032*7839a050SYann Gautier unsigned long start; 1033*7839a050SYann Gautier 1034*7839a050SYann Gautier start = get_timer(0); 1035*7839a050SYann Gautier /* Wait PLL lock */ 1036*7839a050SYann Gautier while ((mmio_read_32(pllxcr) & RCC_PLLNCR_PLLRDY) == 0U) { 1037*7839a050SYann Gautier if (get_timer(start) > PLLRDY_TIMEOUT) { 1038*7839a050SYann Gautier ERROR("PLL%d start failed @ 0x%x: 0x%x\n", 1039*7839a050SYann Gautier pll_id, pllxcr, mmio_read_32(pllxcr)); 1040*7839a050SYann Gautier return -ETIMEDOUT; 1041*7839a050SYann Gautier } 1042*7839a050SYann Gautier } 1043*7839a050SYann Gautier 1044*7839a050SYann Gautier /* Start the requested output */ 1045*7839a050SYann Gautier mmio_setbits_32(pllxcr, output << RCC_PLLNCR_DIVEN_SHIFT); 1046*7839a050SYann Gautier 1047*7839a050SYann Gautier return 0; 1048*7839a050SYann Gautier } 1049*7839a050SYann Gautier 1050*7839a050SYann Gautier static int stm32mp1_pll_stop(struct stm32mp1_clk_priv *priv, 1051*7839a050SYann Gautier enum stm32mp1_pll_id pll_id) 1052*7839a050SYann Gautier { 1053*7839a050SYann Gautier const struct stm32mp1_clk_pll *pll = priv->data->pll; 1054*7839a050SYann Gautier uint32_t pllxcr = priv->base + pll[pll_id].pllxcr; 1055*7839a050SYann Gautier unsigned long start; 1056*7839a050SYann Gautier 1057*7839a050SYann Gautier /* Stop all output */ 1058*7839a050SYann Gautier mmio_clrbits_32(pllxcr, RCC_PLLNCR_DIVPEN | RCC_PLLNCR_DIVQEN | 1059*7839a050SYann Gautier RCC_PLLNCR_DIVREN); 1060*7839a050SYann Gautier 1061*7839a050SYann Gautier /* Stop PLL */ 1062*7839a050SYann Gautier mmio_clrbits_32(pllxcr, RCC_PLLNCR_PLLON); 1063*7839a050SYann Gautier 1064*7839a050SYann Gautier start = get_timer(0); 1065*7839a050SYann Gautier /* Wait PLL stopped */ 1066*7839a050SYann Gautier while ((mmio_read_32(pllxcr) & RCC_PLLNCR_PLLRDY) != 0U) { 1067*7839a050SYann Gautier if (get_timer(start) > PLLRDY_TIMEOUT) { 1068*7839a050SYann Gautier ERROR("PLL%d stop failed @ 0x%x: 0x%x\n", 1069*7839a050SYann Gautier pll_id, pllxcr, mmio_read_32(pllxcr)); 1070*7839a050SYann Gautier return -ETIMEDOUT; 1071*7839a050SYann Gautier } 1072*7839a050SYann Gautier } 1073*7839a050SYann Gautier 1074*7839a050SYann Gautier return 0; 1075*7839a050SYann Gautier } 1076*7839a050SYann Gautier 1077*7839a050SYann Gautier static void stm32mp1_pll_config_output(struct stm32mp1_clk_priv *priv, 1078*7839a050SYann Gautier enum stm32mp1_pll_id pll_id, 1079*7839a050SYann Gautier uint32_t *pllcfg) 1080*7839a050SYann Gautier { 1081*7839a050SYann Gautier const struct stm32mp1_clk_pll *pll = priv->data->pll; 1082*7839a050SYann Gautier uint32_t rcc = priv->base; 1083*7839a050SYann Gautier uint32_t value; 1084*7839a050SYann Gautier 1085*7839a050SYann Gautier value = (pllcfg[PLLCFG_P] << RCC_PLLNCFGR2_DIVP_SHIFT) & 1086*7839a050SYann Gautier RCC_PLLNCFGR2_DIVP_MASK; 1087*7839a050SYann Gautier value |= (pllcfg[PLLCFG_Q] << RCC_PLLNCFGR2_DIVQ_SHIFT) & 1088*7839a050SYann Gautier RCC_PLLNCFGR2_DIVQ_MASK; 1089*7839a050SYann Gautier value |= (pllcfg[PLLCFG_R] << RCC_PLLNCFGR2_DIVR_SHIFT) & 1090*7839a050SYann Gautier RCC_PLLNCFGR2_DIVR_MASK; 1091*7839a050SYann Gautier mmio_write_32(rcc + pll[pll_id].pllxcfgr2, value); 1092*7839a050SYann Gautier } 1093*7839a050SYann Gautier 1094*7839a050SYann Gautier static int stm32mp1_pll_config(struct stm32mp1_clk_priv *priv, 1095*7839a050SYann Gautier enum stm32mp1_pll_id pll_id, 1096*7839a050SYann Gautier uint32_t *pllcfg, uint32_t fracv) 1097*7839a050SYann Gautier { 1098*7839a050SYann Gautier const struct stm32mp1_clk_pll *pll = priv->data->pll; 1099*7839a050SYann Gautier uint32_t rcc = priv->base; 1100*7839a050SYann Gautier enum stm32mp1_plltype type = pll[pll_id].plltype; 1101*7839a050SYann Gautier unsigned long refclk; 1102*7839a050SYann Gautier uint32_t ifrge = 0; 1103*7839a050SYann Gautier uint32_t src, value; 1104*7839a050SYann Gautier 1105*7839a050SYann Gautier src = mmio_read_32(priv->base + pll[pll_id].rckxselr) & 1106*7839a050SYann Gautier RCC_SELR_REFCLK_SRC_MASK; 1107*7839a050SYann Gautier 1108*7839a050SYann Gautier refclk = stm32mp1_clk_get_fixed(priv, pll[pll_id].refclk[src]) / 1109*7839a050SYann Gautier (pllcfg[PLLCFG_M] + 1U); 1110*7839a050SYann Gautier 1111*7839a050SYann Gautier if ((refclk < (stm32mp1_pll[type].refclk_min * 1000000U)) || 1112*7839a050SYann Gautier (refclk > (stm32mp1_pll[type].refclk_max * 1000000U))) { 1113*7839a050SYann Gautier return -EINVAL; 1114*7839a050SYann Gautier } 1115*7839a050SYann Gautier 1116*7839a050SYann Gautier if ((type == PLL_800) && (refclk >= 8000000U)) { 1117*7839a050SYann Gautier ifrge = 1U; 1118*7839a050SYann Gautier } 1119*7839a050SYann Gautier 1120*7839a050SYann Gautier value = (pllcfg[PLLCFG_N] << RCC_PLLNCFGR1_DIVN_SHIFT) & 1121*7839a050SYann Gautier RCC_PLLNCFGR1_DIVN_MASK; 1122*7839a050SYann Gautier value |= (pllcfg[PLLCFG_M] << RCC_PLLNCFGR1_DIVM_SHIFT) & 1123*7839a050SYann Gautier RCC_PLLNCFGR1_DIVM_MASK; 1124*7839a050SYann Gautier value |= (ifrge << RCC_PLLNCFGR1_IFRGE_SHIFT) & 1125*7839a050SYann Gautier RCC_PLLNCFGR1_IFRGE_MASK; 1126*7839a050SYann Gautier mmio_write_32(rcc + pll[pll_id].pllxcfgr1, value); 1127*7839a050SYann Gautier 1128*7839a050SYann Gautier /* Fractional configuration */ 1129*7839a050SYann Gautier value = 0; 1130*7839a050SYann Gautier mmio_write_32(rcc + pll[pll_id].pllxfracr, value); 1131*7839a050SYann Gautier 1132*7839a050SYann Gautier value = fracv << RCC_PLLNFRACR_FRACV_SHIFT; 1133*7839a050SYann Gautier mmio_write_32(rcc + pll[pll_id].pllxfracr, value); 1134*7839a050SYann Gautier 1135*7839a050SYann Gautier value |= RCC_PLLNFRACR_FRACLE; 1136*7839a050SYann Gautier mmio_write_32(rcc + pll[pll_id].pllxfracr, value); 1137*7839a050SYann Gautier 1138*7839a050SYann Gautier stm32mp1_pll_config_output(priv, pll_id, pllcfg); 1139*7839a050SYann Gautier 1140*7839a050SYann Gautier return 0; 1141*7839a050SYann Gautier } 1142*7839a050SYann Gautier 1143*7839a050SYann Gautier static void stm32mp1_pll_csg(struct stm32mp1_clk_priv *priv, 1144*7839a050SYann Gautier enum stm32mp1_pll_id pll_id, 1145*7839a050SYann Gautier uint32_t *csg) 1146*7839a050SYann Gautier { 1147*7839a050SYann Gautier const struct stm32mp1_clk_pll *pll = priv->data->pll; 1148*7839a050SYann Gautier uint32_t pllxcsg = 0; 1149*7839a050SYann Gautier 1150*7839a050SYann Gautier pllxcsg |= (csg[PLLCSG_MOD_PER] << RCC_PLLNCSGR_MOD_PER_SHIFT) & 1151*7839a050SYann Gautier RCC_PLLNCSGR_MOD_PER_MASK; 1152*7839a050SYann Gautier 1153*7839a050SYann Gautier pllxcsg |= (csg[PLLCSG_INC_STEP] << RCC_PLLNCSGR_INC_STEP_SHIFT) & 1154*7839a050SYann Gautier RCC_PLLNCSGR_INC_STEP_MASK; 1155*7839a050SYann Gautier 1156*7839a050SYann Gautier pllxcsg |= (csg[PLLCSG_SSCG_MODE] << RCC_PLLNCSGR_SSCG_MODE_SHIFT) & 1157*7839a050SYann Gautier RCC_PLLNCSGR_SSCG_MODE_MASK; 1158*7839a050SYann Gautier 1159*7839a050SYann Gautier mmio_write_32(priv->base + pll[pll_id].pllxcsgr, pllxcsg); 1160*7839a050SYann Gautier } 1161*7839a050SYann Gautier 1162*7839a050SYann Gautier static int stm32mp1_set_clksrc(struct stm32mp1_clk_priv *priv, 1163*7839a050SYann Gautier unsigned int clksrc) 1164*7839a050SYann Gautier { 1165*7839a050SYann Gautier uint32_t address = priv->base + (clksrc >> 4); 1166*7839a050SYann Gautier unsigned long start; 1167*7839a050SYann Gautier 1168*7839a050SYann Gautier mmio_clrsetbits_32(address, RCC_SELR_SRC_MASK, 1169*7839a050SYann Gautier clksrc & RCC_SELR_SRC_MASK); 1170*7839a050SYann Gautier 1171*7839a050SYann Gautier start = get_timer(0); 1172*7839a050SYann Gautier while ((mmio_read_32(address) & RCC_SELR_SRCRDY) == 0U) { 1173*7839a050SYann Gautier if (get_timer(start) > CLKSRC_TIMEOUT) { 1174*7839a050SYann Gautier ERROR("CLKSRC %x start failed @ 0x%x: 0x%x\n", 1175*7839a050SYann Gautier clksrc, address, mmio_read_32(address)); 1176*7839a050SYann Gautier return -ETIMEDOUT; 1177*7839a050SYann Gautier } 1178*7839a050SYann Gautier } 1179*7839a050SYann Gautier 1180*7839a050SYann Gautier return 0; 1181*7839a050SYann Gautier } 1182*7839a050SYann Gautier 1183*7839a050SYann Gautier static int stm32mp1_set_clkdiv(unsigned int clkdiv, uint32_t address) 1184*7839a050SYann Gautier { 1185*7839a050SYann Gautier unsigned long start; 1186*7839a050SYann Gautier 1187*7839a050SYann Gautier mmio_clrsetbits_32(address, RCC_DIVR_DIV_MASK, 1188*7839a050SYann Gautier clkdiv & RCC_DIVR_DIV_MASK); 1189*7839a050SYann Gautier 1190*7839a050SYann Gautier start = get_timer(0); 1191*7839a050SYann Gautier while ((mmio_read_32(address) & RCC_DIVR_DIVRDY) == 0U) { 1192*7839a050SYann Gautier if (get_timer(start) > CLKDIV_TIMEOUT) { 1193*7839a050SYann Gautier ERROR("CLKDIV %x start failed @ 0x%x: 0x%x\n", 1194*7839a050SYann Gautier clkdiv, address, mmio_read_32(address)); 1195*7839a050SYann Gautier return -ETIMEDOUT; 1196*7839a050SYann Gautier } 1197*7839a050SYann Gautier } 1198*7839a050SYann Gautier 1199*7839a050SYann Gautier return 0; 1200*7839a050SYann Gautier } 1201*7839a050SYann Gautier 1202*7839a050SYann Gautier static void stm32mp1_mco_csg(struct stm32mp1_clk_priv *priv, 1203*7839a050SYann Gautier uint32_t clksrc, uint32_t clkdiv) 1204*7839a050SYann Gautier { 1205*7839a050SYann Gautier uint32_t address = priv->base + (clksrc >> 4); 1206*7839a050SYann Gautier 1207*7839a050SYann Gautier /* 1208*7839a050SYann Gautier * Binding clksrc : 1209*7839a050SYann Gautier * bit15-4 offset 1210*7839a050SYann Gautier * bit3: disable 1211*7839a050SYann Gautier * bit2-0: MCOSEL[2:0] 1212*7839a050SYann Gautier */ 1213*7839a050SYann Gautier if ((clksrc & 0x8U) != 0U) { 1214*7839a050SYann Gautier mmio_clrbits_32(address, RCC_MCOCFG_MCOON); 1215*7839a050SYann Gautier } else { 1216*7839a050SYann Gautier mmio_clrsetbits_32(address, 1217*7839a050SYann Gautier RCC_MCOCFG_MCOSRC_MASK, 1218*7839a050SYann Gautier clksrc & RCC_MCOCFG_MCOSRC_MASK); 1219*7839a050SYann Gautier mmio_clrsetbits_32(address, 1220*7839a050SYann Gautier RCC_MCOCFG_MCODIV_MASK, 1221*7839a050SYann Gautier clkdiv << RCC_MCOCFG_MCODIV_SHIFT); 1222*7839a050SYann Gautier mmio_setbits_32(address, RCC_MCOCFG_MCOON); 1223*7839a050SYann Gautier } 1224*7839a050SYann Gautier } 1225*7839a050SYann Gautier 1226*7839a050SYann Gautier static void stm32mp1_set_rtcsrc(struct stm32mp1_clk_priv *priv, 1227*7839a050SYann Gautier unsigned int clksrc, bool lse_css) 1228*7839a050SYann Gautier { 1229*7839a050SYann Gautier uint32_t address = priv->base + RCC_BDCR; 1230*7839a050SYann Gautier 1231*7839a050SYann Gautier if (((mmio_read_32(address) & RCC_BDCR_RTCCKEN) == 0U) || 1232*7839a050SYann Gautier (clksrc != (uint32_t)CLK_RTC_DISABLED)) { 1233*7839a050SYann Gautier mmio_clrsetbits_32(address, 1234*7839a050SYann Gautier RCC_BDCR_RTCSRC_MASK, 1235*7839a050SYann Gautier clksrc << RCC_BDCR_RTCSRC_SHIFT); 1236*7839a050SYann Gautier 1237*7839a050SYann Gautier mmio_setbits_32(address, RCC_BDCR_RTCCKEN); 1238*7839a050SYann Gautier } 1239*7839a050SYann Gautier 1240*7839a050SYann Gautier if (lse_css) { 1241*7839a050SYann Gautier mmio_setbits_32(address, RCC_BDCR_LSECSSON); 1242*7839a050SYann Gautier } 1243*7839a050SYann Gautier } 1244*7839a050SYann Gautier 1245*7839a050SYann Gautier #define CNTCVL_OFF 0x008 1246*7839a050SYann Gautier #define CNTCVU_OFF 0x00C 1247*7839a050SYann Gautier 1248*7839a050SYann Gautier static void stm32mp1_stgen_config(struct stm32mp1_clk_priv *priv) 1249*7839a050SYann Gautier { 1250*7839a050SYann Gautier uintptr_t stgen; 1251*7839a050SYann Gautier int p; 1252*7839a050SYann Gautier uint32_t cntfid0; 1253*7839a050SYann Gautier unsigned long rate; 1254*7839a050SYann Gautier 1255*7839a050SYann Gautier stgen = fdt_get_stgen_base(); 1256*7839a050SYann Gautier 1257*7839a050SYann Gautier cntfid0 = mmio_read_32(stgen + CNTFID_OFF); 1258*7839a050SYann Gautier p = stm32mp1_clk_get_parent(priv, STGEN_K); 1259*7839a050SYann Gautier rate = stm32mp1_clk_get(priv, p); 1260*7839a050SYann Gautier 1261*7839a050SYann Gautier if (cntfid0 != rate) { 1262*7839a050SYann Gautier unsigned long long counter; 1263*7839a050SYann Gautier 1264*7839a050SYann Gautier mmio_clrbits_32(stgen + CNTCR_OFF, CNTCR_EN); 1265*7839a050SYann Gautier counter = (unsigned long long) 1266*7839a050SYann Gautier mmio_read_32(stgen + CNTCVL_OFF); 1267*7839a050SYann Gautier counter |= ((unsigned long long) 1268*7839a050SYann Gautier (mmio_read_32(stgen + CNTCVU_OFF))) << 32; 1269*7839a050SYann Gautier counter = (counter * rate / cntfid0); 1270*7839a050SYann Gautier mmio_write_32(stgen + CNTCVL_OFF, (uint32_t)counter); 1271*7839a050SYann Gautier mmio_write_32(stgen + CNTCVU_OFF, (uint32_t)(counter >> 32)); 1272*7839a050SYann Gautier mmio_write_32(stgen + CNTFID_OFF, rate); 1273*7839a050SYann Gautier mmio_setbits_32(stgen + CNTCR_OFF, CNTCR_EN); 1274*7839a050SYann Gautier 1275*7839a050SYann Gautier write_cntfrq((u_register_t)rate); 1276*7839a050SYann Gautier 1277*7839a050SYann Gautier /* Need to update timer with new frequency */ 1278*7839a050SYann Gautier generic_delay_timer_init(); 1279*7839a050SYann Gautier } 1280*7839a050SYann Gautier } 1281*7839a050SYann Gautier 1282*7839a050SYann Gautier void stm32mp1_stgen_increment(unsigned long long offset_in_ms) 1283*7839a050SYann Gautier { 1284*7839a050SYann Gautier uintptr_t stgen; 1285*7839a050SYann Gautier unsigned long long cnt; 1286*7839a050SYann Gautier 1287*7839a050SYann Gautier stgen = fdt_get_stgen_base(); 1288*7839a050SYann Gautier 1289*7839a050SYann Gautier cnt = ((unsigned long long)mmio_read_32(stgen + CNTCVU_OFF) << 32) | 1290*7839a050SYann Gautier mmio_read_32(stgen + CNTCVL_OFF); 1291*7839a050SYann Gautier 1292*7839a050SYann Gautier cnt += (offset_in_ms * mmio_read_32(stgen + CNTFID_OFF)) / 1000U; 1293*7839a050SYann Gautier 1294*7839a050SYann Gautier mmio_clrbits_32(stgen + CNTCR_OFF, CNTCR_EN); 1295*7839a050SYann Gautier mmio_write_32(stgen + CNTCVL_OFF, (uint32_t)cnt); 1296*7839a050SYann Gautier mmio_write_32(stgen + CNTCVU_OFF, (uint32_t)(cnt >> 32)); 1297*7839a050SYann Gautier mmio_setbits_32(stgen + CNTCR_OFF, CNTCR_EN); 1298*7839a050SYann Gautier } 1299*7839a050SYann Gautier 1300*7839a050SYann Gautier static void stm32mp1_pkcs_config(struct stm32mp1_clk_priv *priv, uint32_t pkcs) 1301*7839a050SYann Gautier { 1302*7839a050SYann Gautier uint32_t address = priv->base + ((pkcs >> 4) & 0xFFFU); 1303*7839a050SYann Gautier uint32_t value = pkcs & 0xFU; 1304*7839a050SYann Gautier uint32_t mask = 0xFU; 1305*7839a050SYann Gautier 1306*7839a050SYann Gautier if ((pkcs & BIT(31)) != 0U) { 1307*7839a050SYann Gautier mask <<= 4; 1308*7839a050SYann Gautier value <<= 4; 1309*7839a050SYann Gautier } 1310*7839a050SYann Gautier 1311*7839a050SYann Gautier mmio_clrsetbits_32(address, mask, value); 1312*7839a050SYann Gautier } 1313*7839a050SYann Gautier 1314*7839a050SYann Gautier int stm32mp1_clk_init(void) 1315*7839a050SYann Gautier { 1316*7839a050SYann Gautier struct stm32mp1_clk_priv *priv = &stm32mp1_clk_priv_data; 1317*7839a050SYann Gautier uint32_t rcc = priv->base; 1318*7839a050SYann Gautier unsigned int clksrc[CLKSRC_NB]; 1319*7839a050SYann Gautier unsigned int clkdiv[CLKDIV_NB]; 1320*7839a050SYann Gautier unsigned int pllcfg[_PLL_NB][PLLCFG_NB]; 1321*7839a050SYann Gautier int plloff[_PLL_NB]; 1322*7839a050SYann Gautier int ret, len; 1323*7839a050SYann Gautier enum stm32mp1_pll_id i; 1324*7839a050SYann Gautier bool lse_css = false; 1325*7839a050SYann Gautier const uint32_t *pkcs_cell; 1326*7839a050SYann Gautier 1327*7839a050SYann Gautier /* Check status field to disable security */ 1328*7839a050SYann Gautier if (!fdt_get_rcc_secure_status()) { 1329*7839a050SYann Gautier mmio_write_32(rcc + RCC_TZCR, 0); 1330*7839a050SYann Gautier } 1331*7839a050SYann Gautier 1332*7839a050SYann Gautier ret = fdt_rcc_read_uint32_array("st,clksrc", clksrc, 1333*7839a050SYann Gautier (uint32_t)CLKSRC_NB); 1334*7839a050SYann Gautier if (ret < 0) { 1335*7839a050SYann Gautier return -FDT_ERR_NOTFOUND; 1336*7839a050SYann Gautier } 1337*7839a050SYann Gautier 1338*7839a050SYann Gautier ret = fdt_rcc_read_uint32_array("st,clkdiv", clkdiv, 1339*7839a050SYann Gautier (uint32_t)CLKDIV_NB); 1340*7839a050SYann Gautier if (ret < 0) { 1341*7839a050SYann Gautier return -FDT_ERR_NOTFOUND; 1342*7839a050SYann Gautier } 1343*7839a050SYann Gautier 1344*7839a050SYann Gautier for (i = (enum stm32mp1_pll_id)0; i < _PLL_NB; i++) { 1345*7839a050SYann Gautier char name[12]; 1346*7839a050SYann Gautier 1347*7839a050SYann Gautier sprintf(name, "st,pll@%d", i); 1348*7839a050SYann Gautier plloff[i] = fdt_rcc_subnode_offset(name); 1349*7839a050SYann Gautier 1350*7839a050SYann Gautier if (!fdt_check_node(plloff[i])) { 1351*7839a050SYann Gautier continue; 1352*7839a050SYann Gautier } 1353*7839a050SYann Gautier 1354*7839a050SYann Gautier ret = fdt_read_uint32_array(plloff[i], "cfg", 1355*7839a050SYann Gautier pllcfg[i], (int)PLLCFG_NB); 1356*7839a050SYann Gautier if (ret < 0) { 1357*7839a050SYann Gautier return -FDT_ERR_NOTFOUND; 1358*7839a050SYann Gautier } 1359*7839a050SYann Gautier } 1360*7839a050SYann Gautier 1361*7839a050SYann Gautier stm32mp1_mco_csg(priv, clksrc[CLKSRC_MCO1], clkdiv[CLKDIV_MCO1]); 1362*7839a050SYann Gautier stm32mp1_mco_csg(priv, clksrc[CLKSRC_MCO2], clkdiv[CLKDIV_MCO2]); 1363*7839a050SYann Gautier 1364*7839a050SYann Gautier /* 1365*7839a050SYann Gautier * Switch ON oscillator found in device-tree. 1366*7839a050SYann Gautier * Note: HSI already ON after BootROM stage. 1367*7839a050SYann Gautier */ 1368*7839a050SYann Gautier if (priv->osc[_LSI] != 0U) { 1369*7839a050SYann Gautier stm32mp1_lsi_set(rcc, 1); 1370*7839a050SYann Gautier } 1371*7839a050SYann Gautier if (priv->osc[_LSE] != 0U) { 1372*7839a050SYann Gautier bool bypass; 1373*7839a050SYann Gautier uint32_t lsedrv; 1374*7839a050SYann Gautier 1375*7839a050SYann Gautier bypass = fdt_osc_read_bool(_LSE, "st,bypass"); 1376*7839a050SYann Gautier lse_css = fdt_osc_read_bool(_LSE, "st,css"); 1377*7839a050SYann Gautier lsedrv = fdt_osc_read_uint32_default(_LSE, "st,drive", 1378*7839a050SYann Gautier LSEDRV_MEDIUM_HIGH); 1379*7839a050SYann Gautier stm32mp1_lse_enable(rcc, bypass, lsedrv); 1380*7839a050SYann Gautier } 1381*7839a050SYann Gautier if (priv->osc[_HSE] != 0U) { 1382*7839a050SYann Gautier bool bypass, css; 1383*7839a050SYann Gautier 1384*7839a050SYann Gautier bypass = fdt_osc_read_bool(_LSE, "st,bypass"); 1385*7839a050SYann Gautier css = fdt_osc_read_bool(_LSE, "st,css"); 1386*7839a050SYann Gautier stm32mp1_hse_enable(rcc, bypass, css); 1387*7839a050SYann Gautier } 1388*7839a050SYann Gautier /* 1389*7839a050SYann Gautier * CSI is mandatory for automatic I/O compensation (SYSCFG_CMPCR) 1390*7839a050SYann Gautier * => switch on CSI even if node is not present in device tree 1391*7839a050SYann Gautier */ 1392*7839a050SYann Gautier stm32mp1_csi_set(rcc, 1); 1393*7839a050SYann Gautier 1394*7839a050SYann Gautier /* Come back to HSI */ 1395*7839a050SYann Gautier ret = stm32mp1_set_clksrc(priv, CLK_MPU_HSI); 1396*7839a050SYann Gautier if (ret != 0) { 1397*7839a050SYann Gautier return ret; 1398*7839a050SYann Gautier } 1399*7839a050SYann Gautier ret = stm32mp1_set_clksrc(priv, CLK_AXI_HSI); 1400*7839a050SYann Gautier if (ret != 0) { 1401*7839a050SYann Gautier return ret; 1402*7839a050SYann Gautier } 1403*7839a050SYann Gautier 1404*7839a050SYann Gautier for (i = (enum stm32mp1_pll_id)0; i < _PLL_NB; i++) { 1405*7839a050SYann Gautier if (i == _PLL4) 1406*7839a050SYann Gautier continue; 1407*7839a050SYann Gautier ret = stm32mp1_pll_stop(priv, i); 1408*7839a050SYann Gautier if (ret != 0) { 1409*7839a050SYann Gautier return ret; 1410*7839a050SYann Gautier } 1411*7839a050SYann Gautier } 1412*7839a050SYann Gautier 1413*7839a050SYann Gautier /* Configure HSIDIV */ 1414*7839a050SYann Gautier if (priv->osc[_HSI] != 0U) { 1415*7839a050SYann Gautier ret = stm32mp1_hsidiv(rcc, priv->osc[_HSI]); 1416*7839a050SYann Gautier if (ret != 0) { 1417*7839a050SYann Gautier return ret; 1418*7839a050SYann Gautier } 1419*7839a050SYann Gautier stm32mp1_stgen_config(priv); 1420*7839a050SYann Gautier } 1421*7839a050SYann Gautier 1422*7839a050SYann Gautier /* Select DIV */ 1423*7839a050SYann Gautier /* No ready bit when MPUSRC != CLK_MPU_PLL1P_DIV, MPUDIV is disabled */ 1424*7839a050SYann Gautier mmio_write_32(rcc + RCC_MPCKDIVR, 1425*7839a050SYann Gautier clkdiv[CLKDIV_MPU] & RCC_DIVR_DIV_MASK); 1426*7839a050SYann Gautier ret = stm32mp1_set_clkdiv(clkdiv[CLKDIV_AXI], rcc + RCC_AXIDIVR); 1427*7839a050SYann Gautier if (ret != 0) { 1428*7839a050SYann Gautier return ret; 1429*7839a050SYann Gautier } 1430*7839a050SYann Gautier ret = stm32mp1_set_clkdiv(clkdiv[CLKDIV_APB4], rcc + RCC_APB4DIVR); 1431*7839a050SYann Gautier if (ret != 0) { 1432*7839a050SYann Gautier return ret; 1433*7839a050SYann Gautier } 1434*7839a050SYann Gautier ret = stm32mp1_set_clkdiv(clkdiv[CLKDIV_APB5], rcc + RCC_APB5DIVR); 1435*7839a050SYann Gautier if (ret != 0) { 1436*7839a050SYann Gautier return ret; 1437*7839a050SYann Gautier } 1438*7839a050SYann Gautier ret = stm32mp1_set_clkdiv(clkdiv[CLKDIV_APB1], rcc + RCC_APB1DIVR); 1439*7839a050SYann Gautier if (ret != 0) { 1440*7839a050SYann Gautier return ret; 1441*7839a050SYann Gautier } 1442*7839a050SYann Gautier ret = stm32mp1_set_clkdiv(clkdiv[CLKDIV_APB2], rcc + RCC_APB2DIVR); 1443*7839a050SYann Gautier if (ret != 0) { 1444*7839a050SYann Gautier return ret; 1445*7839a050SYann Gautier } 1446*7839a050SYann Gautier ret = stm32mp1_set_clkdiv(clkdiv[CLKDIV_APB3], rcc + RCC_APB3DIVR); 1447*7839a050SYann Gautier if (ret != 0) { 1448*7839a050SYann Gautier return ret; 1449*7839a050SYann Gautier } 1450*7839a050SYann Gautier 1451*7839a050SYann Gautier /* No ready bit for RTC */ 1452*7839a050SYann Gautier mmio_write_32(rcc + RCC_RTCDIVR, 1453*7839a050SYann Gautier clkdiv[CLKDIV_RTC] & RCC_DIVR_DIV_MASK); 1454*7839a050SYann Gautier 1455*7839a050SYann Gautier /* Configure PLLs source */ 1456*7839a050SYann Gautier ret = stm32mp1_set_clksrc(priv, clksrc[CLKSRC_PLL12]); 1457*7839a050SYann Gautier if (ret != 0) { 1458*7839a050SYann Gautier return ret; 1459*7839a050SYann Gautier } 1460*7839a050SYann Gautier ret = stm32mp1_set_clksrc(priv, clksrc[CLKSRC_PLL3]); 1461*7839a050SYann Gautier if (ret != 0) { 1462*7839a050SYann Gautier return ret; 1463*7839a050SYann Gautier } 1464*7839a050SYann Gautier 1465*7839a050SYann Gautier ret = stm32mp1_set_clksrc(priv, clksrc[CLKSRC_PLL4]); 1466*7839a050SYann Gautier if (ret != 0) { 1467*7839a050SYann Gautier return ret; 1468*7839a050SYann Gautier } 1469*7839a050SYann Gautier 1470*7839a050SYann Gautier /* Configure and start PLLs */ 1471*7839a050SYann Gautier for (i = (enum stm32mp1_pll_id)0; i < _PLL_NB; i++) { 1472*7839a050SYann Gautier uint32_t fracv; 1473*7839a050SYann Gautier uint32_t csg[PLLCSG_NB]; 1474*7839a050SYann Gautier 1475*7839a050SYann Gautier if (!fdt_check_node(plloff[i])) { 1476*7839a050SYann Gautier continue; 1477*7839a050SYann Gautier } 1478*7839a050SYann Gautier 1479*7839a050SYann Gautier fracv = fdt_read_uint32_default(plloff[i], "frac", 0); 1480*7839a050SYann Gautier 1481*7839a050SYann Gautier ret = stm32mp1_pll_config(priv, i, pllcfg[i], fracv); 1482*7839a050SYann Gautier if (ret != 0) { 1483*7839a050SYann Gautier return ret; 1484*7839a050SYann Gautier } 1485*7839a050SYann Gautier ret = fdt_read_uint32_array(plloff[i], "csg", csg, 1486*7839a050SYann Gautier (uint32_t)PLLCSG_NB); 1487*7839a050SYann Gautier if (ret == 0) { 1488*7839a050SYann Gautier stm32mp1_pll_csg(priv, i, csg); 1489*7839a050SYann Gautier } else if (ret != -FDT_ERR_NOTFOUND) { 1490*7839a050SYann Gautier return ret; 1491*7839a050SYann Gautier } 1492*7839a050SYann Gautier 1493*7839a050SYann Gautier stm32mp1_pll_start(priv, i); 1494*7839a050SYann Gautier } 1495*7839a050SYann Gautier /* Wait and start PLLs ouptut when ready */ 1496*7839a050SYann Gautier for (i = (enum stm32mp1_pll_id)0; i < _PLL_NB; i++) { 1497*7839a050SYann Gautier if (!fdt_check_node(plloff[i])) { 1498*7839a050SYann Gautier continue; 1499*7839a050SYann Gautier } 1500*7839a050SYann Gautier 1501*7839a050SYann Gautier ret = stm32mp1_pll_output(priv, i, pllcfg[i][PLLCFG_O]); 1502*7839a050SYann Gautier if (ret != 0) { 1503*7839a050SYann Gautier return ret; 1504*7839a050SYann Gautier } 1505*7839a050SYann Gautier } 1506*7839a050SYann Gautier /* Wait LSE ready before to use it */ 1507*7839a050SYann Gautier if (priv->osc[_LSE] != 0U) { 1508*7839a050SYann Gautier stm32mp1_lse_wait(rcc); 1509*7839a050SYann Gautier } 1510*7839a050SYann Gautier 1511*7839a050SYann Gautier /* Configure with expected clock source */ 1512*7839a050SYann Gautier ret = stm32mp1_set_clksrc(priv, clksrc[CLKSRC_MPU]); 1513*7839a050SYann Gautier if (ret != 0) { 1514*7839a050SYann Gautier return ret; 1515*7839a050SYann Gautier } 1516*7839a050SYann Gautier ret = stm32mp1_set_clksrc(priv, clksrc[CLKSRC_AXI]); 1517*7839a050SYann Gautier if (ret != 0) { 1518*7839a050SYann Gautier return ret; 1519*7839a050SYann Gautier } 1520*7839a050SYann Gautier stm32mp1_set_rtcsrc(priv, clksrc[CLKSRC_RTC], lse_css); 1521*7839a050SYann Gautier 1522*7839a050SYann Gautier /* Configure PKCK */ 1523*7839a050SYann Gautier pkcs_cell = fdt_rcc_read_prop("st,pkcs", &len); 1524*7839a050SYann Gautier if (pkcs_cell != NULL) { 1525*7839a050SYann Gautier bool ckper_disabled = false; 1526*7839a050SYann Gautier uint32_t j; 1527*7839a050SYann Gautier 1528*7839a050SYann Gautier priv->pkcs_usb_value = 0; 1529*7839a050SYann Gautier 1530*7839a050SYann Gautier for (j = 0; j < ((uint32_t)len / sizeof(uint32_t)); j++) { 1531*7839a050SYann Gautier uint32_t pkcs = (uint32_t)fdt32_to_cpu(pkcs_cell[j]); 1532*7839a050SYann Gautier 1533*7839a050SYann Gautier if (pkcs == (uint32_t)CLK_CKPER_DISABLED) { 1534*7839a050SYann Gautier ckper_disabled = true; 1535*7839a050SYann Gautier continue; 1536*7839a050SYann Gautier } 1537*7839a050SYann Gautier stm32mp1_pkcs_config(priv, pkcs); 1538*7839a050SYann Gautier } 1539*7839a050SYann Gautier 1540*7839a050SYann Gautier /* 1541*7839a050SYann Gautier * CKPER is source for some peripheral clocks 1542*7839a050SYann Gautier * (FMC-NAND / QPSI-NOR) and switching source is allowed 1543*7839a050SYann Gautier * only if previous clock is still ON 1544*7839a050SYann Gautier * => deactivated CKPER only after switching clock 1545*7839a050SYann Gautier */ 1546*7839a050SYann Gautier if (ckper_disabled) { 1547*7839a050SYann Gautier stm32mp1_pkcs_config(priv, CLK_CKPER_DISABLED); 1548*7839a050SYann Gautier } 1549*7839a050SYann Gautier } 1550*7839a050SYann Gautier 1551*7839a050SYann Gautier /* Switch OFF HSI if not found in device-tree */ 1552*7839a050SYann Gautier if (priv->osc[_HSI] == 0U) { 1553*7839a050SYann Gautier stm32mp1_hsi_set(rcc, 0); 1554*7839a050SYann Gautier } 1555*7839a050SYann Gautier stm32mp1_stgen_config(priv); 1556*7839a050SYann Gautier 1557*7839a050SYann Gautier /* Software Self-Refresh mode (SSR) during DDR initilialization */ 1558*7839a050SYann Gautier mmio_clrsetbits_32(priv->base + RCC_DDRITFCR, 1559*7839a050SYann Gautier RCC_DDRITFCR_DDRCKMOD_MASK, 1560*7839a050SYann Gautier RCC_DDRITFCR_DDRCKMOD_SSR << 1561*7839a050SYann Gautier RCC_DDRITFCR_DDRCKMOD_SHIFT); 1562*7839a050SYann Gautier 1563*7839a050SYann Gautier return 0; 1564*7839a050SYann Gautier } 1565*7839a050SYann Gautier 1566*7839a050SYann Gautier static void stm32mp1_osc_clk_init(const char *name, 1567*7839a050SYann Gautier struct stm32mp1_clk_priv *priv, 1568*7839a050SYann Gautier enum stm32mp_osc_id index) 1569*7839a050SYann Gautier { 1570*7839a050SYann Gautier uint32_t frequency; 1571*7839a050SYann Gautier 1572*7839a050SYann Gautier priv->osc[index] = 0; 1573*7839a050SYann Gautier 1574*7839a050SYann Gautier if (fdt_osc_read_freq(name, &frequency) != 0) { 1575*7839a050SYann Gautier ERROR("%s frequency request failed\n", name); 1576*7839a050SYann Gautier panic(); 1577*7839a050SYann Gautier } else { 1578*7839a050SYann Gautier priv->osc[index] = frequency; 1579*7839a050SYann Gautier } 1580*7839a050SYann Gautier } 1581*7839a050SYann Gautier 1582*7839a050SYann Gautier static void stm32mp1_osc_init(void) 1583*7839a050SYann Gautier { 1584*7839a050SYann Gautier struct stm32mp1_clk_priv *priv = &stm32mp1_clk_priv_data; 1585*7839a050SYann Gautier enum stm32mp_osc_id i; 1586*7839a050SYann Gautier 1587*7839a050SYann Gautier for (i = (enum stm32mp_osc_id)0 ; i < NB_OSC; i++) { 1588*7839a050SYann Gautier stm32mp1_osc_clk_init(stm32mp_osc_node_label[i], priv, i); 1589*7839a050SYann Gautier } 1590*7839a050SYann Gautier } 1591*7839a050SYann Gautier 1592*7839a050SYann Gautier int stm32mp1_clk_probe(void) 1593*7839a050SYann Gautier { 1594*7839a050SYann Gautier struct stm32mp1_clk_priv *priv = &stm32mp1_clk_priv_data; 1595*7839a050SYann Gautier 1596*7839a050SYann Gautier priv->base = fdt_rcc_read_addr(); 1597*7839a050SYann Gautier if (priv->base == 0U) { 1598*7839a050SYann Gautier return -EINVAL; 1599*7839a050SYann Gautier } 1600*7839a050SYann Gautier 1601*7839a050SYann Gautier priv->data = &stm32mp1_data; 1602*7839a050SYann Gautier 1603*7839a050SYann Gautier if ((priv->data->gate == NULL) || (priv->data->sel == NULL) || 1604*7839a050SYann Gautier (priv->data->pll == NULL)) { 1605*7839a050SYann Gautier return -EINVAL; 1606*7839a050SYann Gautier } 1607*7839a050SYann Gautier 1608*7839a050SYann Gautier stm32mp1_osc_init(); 1609*7839a050SYann Gautier 1610*7839a050SYann Gautier return 0; 1611*7839a050SYann Gautier } 1612