13a580e9eSGhennadi Procopciuc /* 2bd691136SGhennadi Procopciuc * Copyright 2024-2025 NXP 33a580e9eSGhennadi Procopciuc * 43a580e9eSGhennadi Procopciuc * SPDX-License-Identifier: BSD-3-Clause 53a580e9eSGhennadi Procopciuc */ 63a580e9eSGhennadi Procopciuc #include <errno.h> 7d9373519SGhennadi Procopciuc #include <common/debug.h> 83a580e9eSGhennadi Procopciuc #include <drivers/clk.h> 98ab34357SGhennadi Procopciuc #include <lib/mmio.h> 10514c7380SGhennadi Procopciuc #include <lib/xlat_tables/xlat_tables_v2.h> 11b5101c45SGhennadi Procopciuc #include <s32cc-clk-ids.h> 12d9373519SGhennadi Procopciuc #include <s32cc-clk-modules.h> 138a4f840bSGhennadi Procopciuc #include <s32cc-clk-regs.h> 14d9373519SGhennadi Procopciuc #include <s32cc-clk-utils.h> 158a4f840bSGhennadi Procopciuc #include <s32cc-mc-me.h> 16d9373519SGhennadi Procopciuc 175300040bSGhennadi Procopciuc #define MAX_STACK_DEPTH (40U) 18d9373519SGhennadi Procopciuc 19b5101c45SGhennadi Procopciuc /* This is used for floating-point precision calculations. */ 20b5101c45SGhennadi Procopciuc #define FP_PRECISION (100000000UL) 21b5101c45SGhennadi Procopciuc 228ab34357SGhennadi Procopciuc struct s32cc_clk_drv { 238ab34357SGhennadi Procopciuc uintptr_t fxosc_base; 24b5101c45SGhennadi Procopciuc uintptr_t armpll_base; 258653352aSGhennadi Procopciuc uintptr_t periphpll_base; 264cd04c50SGhennadi Procopciuc uintptr_t armdfs_base; 279dbca85dSGhennadi Procopciuc uintptr_t cgm0_base; 287004f678SGhennadi Procopciuc uintptr_t cgm1_base; 298a4f840bSGhennadi Procopciuc uintptr_t cgm5_base; 3018c2b137SGhennadi Procopciuc uintptr_t ddrpll_base; 318a4f840bSGhennadi Procopciuc uintptr_t mc_me; 328a4f840bSGhennadi Procopciuc uintptr_t mc_rgm; 338a4f840bSGhennadi Procopciuc uintptr_t rdc; 348ab34357SGhennadi Procopciuc }; 358ab34357SGhennadi Procopciuc 362fb25509SGhennadi Procopciuc static int set_module_rate(const struct s32cc_clk_obj *module, 372fb25509SGhennadi Procopciuc unsigned long rate, unsigned long *orate, 382fb25509SGhennadi Procopciuc unsigned int *depth); 392fb25509SGhennadi Procopciuc static int get_module_rate(const struct s32cc_clk_obj *module, 402fb25509SGhennadi Procopciuc const struct s32cc_clk_drv *drv, 412fb25509SGhennadi Procopciuc unsigned long *rate, 422fb25509SGhennadi Procopciuc unsigned int depth); 432fb25509SGhennadi Procopciuc 44d9373519SGhennadi Procopciuc static int update_stack_depth(unsigned int *depth) 45d9373519SGhennadi Procopciuc { 46d9373519SGhennadi Procopciuc if (*depth == 0U) { 47d9373519SGhennadi Procopciuc return -ENOMEM; 48d9373519SGhennadi Procopciuc } 49d9373519SGhennadi Procopciuc 50d9373519SGhennadi Procopciuc (*depth)--; 51d9373519SGhennadi Procopciuc return 0; 52d9373519SGhennadi Procopciuc } 533a580e9eSGhennadi Procopciuc 548ab34357SGhennadi Procopciuc static struct s32cc_clk_drv *get_drv(void) 558ab34357SGhennadi Procopciuc { 568ab34357SGhennadi Procopciuc static struct s32cc_clk_drv driver = { 578ab34357SGhennadi Procopciuc .fxosc_base = FXOSC_BASE_ADDR, 58b5101c45SGhennadi Procopciuc .armpll_base = ARMPLL_BASE_ADDR, 598653352aSGhennadi Procopciuc .periphpll_base = PERIPHPLL_BASE_ADDR, 604cd04c50SGhennadi Procopciuc .armdfs_base = ARM_DFS_BASE_ADDR, 619dbca85dSGhennadi Procopciuc .cgm0_base = CGM0_BASE_ADDR, 627004f678SGhennadi Procopciuc .cgm1_base = CGM1_BASE_ADDR, 638a4f840bSGhennadi Procopciuc .cgm5_base = MC_CGM5_BASE_ADDR, 6418c2b137SGhennadi Procopciuc .ddrpll_base = DDRPLL_BASE_ADDR, 658a4f840bSGhennadi Procopciuc .mc_me = MC_ME_BASE_ADDR, 668a4f840bSGhennadi Procopciuc .mc_rgm = MC_RGM_BASE_ADDR, 678a4f840bSGhennadi Procopciuc .rdc = RDC_BASE_ADDR, 688ab34357SGhennadi Procopciuc }; 698ab34357SGhennadi Procopciuc 708ab34357SGhennadi Procopciuc return &driver; 718ab34357SGhennadi Procopciuc } 728ab34357SGhennadi Procopciuc 735300040bSGhennadi Procopciuc static int enable_module(struct s32cc_clk_obj *module, 745300040bSGhennadi Procopciuc const struct s32cc_clk_drv *drv, 755300040bSGhennadi Procopciuc unsigned int depth); 768ab34357SGhennadi Procopciuc 7796e069cbSGhennadi Procopciuc static struct s32cc_clk_obj *get_clk_parent(const struct s32cc_clk_obj *module) 7896e069cbSGhennadi Procopciuc { 7996e069cbSGhennadi Procopciuc const struct s32cc_clk *clk = s32cc_obj2clk(module); 8096e069cbSGhennadi Procopciuc 8196e069cbSGhennadi Procopciuc if (clk->module != NULL) { 8296e069cbSGhennadi Procopciuc return clk->module; 8396e069cbSGhennadi Procopciuc } 8496e069cbSGhennadi Procopciuc 8596e069cbSGhennadi Procopciuc if (clk->pclock != NULL) { 8696e069cbSGhennadi Procopciuc return &clk->pclock->desc; 8796e069cbSGhennadi Procopciuc } 8896e069cbSGhennadi Procopciuc 8996e069cbSGhennadi Procopciuc return NULL; 9096e069cbSGhennadi Procopciuc } 9196e069cbSGhennadi Procopciuc 92b5101c45SGhennadi Procopciuc static int get_base_addr(enum s32cc_clk_source id, const struct s32cc_clk_drv *drv, 93b5101c45SGhennadi Procopciuc uintptr_t *base) 94b5101c45SGhennadi Procopciuc { 95b5101c45SGhennadi Procopciuc int ret = 0; 96b5101c45SGhennadi Procopciuc 97b5101c45SGhennadi Procopciuc switch (id) { 98b5101c45SGhennadi Procopciuc case S32CC_FXOSC: 99b5101c45SGhennadi Procopciuc *base = drv->fxosc_base; 100b5101c45SGhennadi Procopciuc break; 101b5101c45SGhennadi Procopciuc case S32CC_ARM_PLL: 102b5101c45SGhennadi Procopciuc *base = drv->armpll_base; 103b5101c45SGhennadi Procopciuc break; 1048653352aSGhennadi Procopciuc case S32CC_PERIPH_PLL: 1058653352aSGhennadi Procopciuc *base = drv->periphpll_base; 1068653352aSGhennadi Procopciuc break; 10718c2b137SGhennadi Procopciuc case S32CC_DDR_PLL: 10818c2b137SGhennadi Procopciuc *base = drv->ddrpll_base; 10918c2b137SGhennadi Procopciuc break; 1104cd04c50SGhennadi Procopciuc case S32CC_ARM_DFS: 1114cd04c50SGhennadi Procopciuc *base = drv->armdfs_base; 1124cd04c50SGhennadi Procopciuc break; 1139dbca85dSGhennadi Procopciuc case S32CC_CGM0: 1149dbca85dSGhennadi Procopciuc *base = drv->cgm0_base; 1159dbca85dSGhennadi Procopciuc break; 116b5101c45SGhennadi Procopciuc case S32CC_CGM1: 1177004f678SGhennadi Procopciuc *base = drv->cgm1_base; 118b5101c45SGhennadi Procopciuc break; 1198a4f840bSGhennadi Procopciuc case S32CC_CGM5: 1208a4f840bSGhennadi Procopciuc *base = drv->cgm5_base; 1218a4f840bSGhennadi Procopciuc break; 122b5101c45SGhennadi Procopciuc case S32CC_FIRC: 123b5101c45SGhennadi Procopciuc break; 124b5101c45SGhennadi Procopciuc case S32CC_SIRC: 125b5101c45SGhennadi Procopciuc break; 126b5101c45SGhennadi Procopciuc default: 127b5101c45SGhennadi Procopciuc ret = -EINVAL; 128b5101c45SGhennadi Procopciuc break; 129b5101c45SGhennadi Procopciuc } 130b5101c45SGhennadi Procopciuc 131b5101c45SGhennadi Procopciuc if (ret != 0) { 132b5101c45SGhennadi Procopciuc ERROR("Unknown clock source id: %u\n", id); 133b5101c45SGhennadi Procopciuc } 134b5101c45SGhennadi Procopciuc 135b5101c45SGhennadi Procopciuc return ret; 136b5101c45SGhennadi Procopciuc } 137b5101c45SGhennadi Procopciuc 1388ab34357SGhennadi Procopciuc static void enable_fxosc(const struct s32cc_clk_drv *drv) 1398ab34357SGhennadi Procopciuc { 1408ab34357SGhennadi Procopciuc uintptr_t fxosc_base = drv->fxosc_base; 1418ab34357SGhennadi Procopciuc uint32_t ctrl; 1428ab34357SGhennadi Procopciuc 1438ab34357SGhennadi Procopciuc ctrl = mmio_read_32(FXOSC_CTRL(fxosc_base)); 1448ab34357SGhennadi Procopciuc if ((ctrl & FXOSC_CTRL_OSCON) != U(0)) { 1458ab34357SGhennadi Procopciuc return; 1468ab34357SGhennadi Procopciuc } 1478ab34357SGhennadi Procopciuc 1488ab34357SGhennadi Procopciuc ctrl = FXOSC_CTRL_COMP_EN; 1498ab34357SGhennadi Procopciuc ctrl &= ~FXOSC_CTRL_OSC_BYP; 1508ab34357SGhennadi Procopciuc ctrl |= FXOSC_CTRL_EOCV(0x1); 1518ab34357SGhennadi Procopciuc ctrl |= FXOSC_CTRL_GM_SEL(0x7); 1528ab34357SGhennadi Procopciuc mmio_write_32(FXOSC_CTRL(fxosc_base), ctrl); 1538ab34357SGhennadi Procopciuc 1548ab34357SGhennadi Procopciuc /* Switch ON the crystal oscillator. */ 1558ab34357SGhennadi Procopciuc mmio_setbits_32(FXOSC_CTRL(fxosc_base), FXOSC_CTRL_OSCON); 1568ab34357SGhennadi Procopciuc 1578ab34357SGhennadi Procopciuc /* Wait until the clock is stable. */ 1588ab34357SGhennadi Procopciuc while ((mmio_read_32(FXOSC_STAT(fxosc_base)) & FXOSC_STAT_OSC_STAT) == U(0)) { 1598ab34357SGhennadi Procopciuc } 1608ab34357SGhennadi Procopciuc } 1618ab34357SGhennadi Procopciuc 1625300040bSGhennadi Procopciuc static int enable_osc(struct s32cc_clk_obj *module, 1638ab34357SGhennadi Procopciuc const struct s32cc_clk_drv *drv, 1645300040bSGhennadi Procopciuc unsigned int depth) 1658ab34357SGhennadi Procopciuc { 1668ab34357SGhennadi Procopciuc const struct s32cc_osc *osc = s32cc_obj2osc(module); 1678ee0fc31SGhennadi Procopciuc unsigned int ldepth = depth; 1688ab34357SGhennadi Procopciuc int ret = 0; 1698ab34357SGhennadi Procopciuc 1708ee0fc31SGhennadi Procopciuc ret = update_stack_depth(&ldepth); 1718ab34357SGhennadi Procopciuc if (ret != 0) { 1728ab34357SGhennadi Procopciuc return ret; 1738ab34357SGhennadi Procopciuc } 1748ab34357SGhennadi Procopciuc 1758ab34357SGhennadi Procopciuc switch (osc->source) { 1768ab34357SGhennadi Procopciuc case S32CC_FXOSC: 1778ab34357SGhennadi Procopciuc enable_fxosc(drv); 1788ab34357SGhennadi Procopciuc break; 1798ab34357SGhennadi Procopciuc /* FIRC and SIRC oscillators are enabled by default */ 1808ab34357SGhennadi Procopciuc case S32CC_FIRC: 1818ab34357SGhennadi Procopciuc break; 1828ab34357SGhennadi Procopciuc case S32CC_SIRC: 1838ab34357SGhennadi Procopciuc break; 1848ab34357SGhennadi Procopciuc default: 1858ab34357SGhennadi Procopciuc ERROR("Invalid oscillator %d\n", osc->source); 1868ab34357SGhennadi Procopciuc ret = -EINVAL; 1878ab34357SGhennadi Procopciuc break; 1888ab34357SGhennadi Procopciuc }; 1898ab34357SGhennadi Procopciuc 1908ab34357SGhennadi Procopciuc return ret; 1918ab34357SGhennadi Procopciuc } 1928ab34357SGhennadi Procopciuc 19396e069cbSGhennadi Procopciuc static struct s32cc_clk_obj *get_pll_parent(const struct s32cc_clk_obj *module) 19496e069cbSGhennadi Procopciuc { 19596e069cbSGhennadi Procopciuc const struct s32cc_pll *pll = s32cc_obj2pll(module); 19696e069cbSGhennadi Procopciuc 19796e069cbSGhennadi Procopciuc if (pll->source == NULL) { 19896e069cbSGhennadi Procopciuc ERROR("Failed to identify PLL's parent\n"); 19996e069cbSGhennadi Procopciuc } 20096e069cbSGhennadi Procopciuc 20196e069cbSGhennadi Procopciuc return pll->source; 20296e069cbSGhennadi Procopciuc } 20396e069cbSGhennadi Procopciuc 204b5101c45SGhennadi Procopciuc static int get_pll_mfi_mfn(unsigned long pll_vco, unsigned long ref_freq, 205b5101c45SGhennadi Procopciuc uint32_t *mfi, uint32_t *mfn) 206b5101c45SGhennadi Procopciuc 207b5101c45SGhennadi Procopciuc { 208b5101c45SGhennadi Procopciuc unsigned long vco; 209b5101c45SGhennadi Procopciuc unsigned long mfn64; 210b5101c45SGhennadi Procopciuc 211b5101c45SGhennadi Procopciuc /* FRAC-N mode */ 212b5101c45SGhennadi Procopciuc *mfi = (uint32_t)(pll_vco / ref_freq); 213b5101c45SGhennadi Procopciuc 214b5101c45SGhennadi Procopciuc /* MFN formula : (double)(pll_vco % ref_freq) / ref_freq * 18432.0 */ 215b5101c45SGhennadi Procopciuc mfn64 = pll_vco % ref_freq; 216b5101c45SGhennadi Procopciuc mfn64 *= FP_PRECISION; 217b5101c45SGhennadi Procopciuc mfn64 /= ref_freq; 218b5101c45SGhennadi Procopciuc mfn64 *= 18432UL; 219b5101c45SGhennadi Procopciuc mfn64 /= FP_PRECISION; 220b5101c45SGhennadi Procopciuc 221b5101c45SGhennadi Procopciuc if (mfn64 > UINT32_MAX) { 222b5101c45SGhennadi Procopciuc return -EINVAL; 223b5101c45SGhennadi Procopciuc } 224b5101c45SGhennadi Procopciuc 225b5101c45SGhennadi Procopciuc *mfn = (uint32_t)mfn64; 226b5101c45SGhennadi Procopciuc 227b5101c45SGhennadi Procopciuc vco = ((unsigned long)*mfn * FP_PRECISION) / 18432UL; 228b5101c45SGhennadi Procopciuc vco += (unsigned long)*mfi * FP_PRECISION; 229b5101c45SGhennadi Procopciuc vco *= ref_freq; 230b5101c45SGhennadi Procopciuc vco /= FP_PRECISION; 231b5101c45SGhennadi Procopciuc 232b5101c45SGhennadi Procopciuc if (vco != pll_vco) { 233b5101c45SGhennadi Procopciuc ERROR("Failed to find MFI and MFN settings for PLL freq %lu. Nearest freq = %lu\n", 234b5101c45SGhennadi Procopciuc pll_vco, vco); 235b5101c45SGhennadi Procopciuc return -EINVAL; 236b5101c45SGhennadi Procopciuc } 237b5101c45SGhennadi Procopciuc 238b5101c45SGhennadi Procopciuc return 0; 239b5101c45SGhennadi Procopciuc } 240b5101c45SGhennadi Procopciuc 241b5101c45SGhennadi Procopciuc static struct s32cc_clkmux *get_pll_mux(const struct s32cc_pll *pll) 242b5101c45SGhennadi Procopciuc { 243b5101c45SGhennadi Procopciuc const struct s32cc_clk_obj *source = pll->source; 244b5101c45SGhennadi Procopciuc const struct s32cc_clk *clk; 245b5101c45SGhennadi Procopciuc 246b5101c45SGhennadi Procopciuc if (source == NULL) { 247b5101c45SGhennadi Procopciuc ERROR("Failed to identify PLL's parent\n"); 248b5101c45SGhennadi Procopciuc return NULL; 249b5101c45SGhennadi Procopciuc } 250b5101c45SGhennadi Procopciuc 251b5101c45SGhennadi Procopciuc if (source->type != s32cc_clk_t) { 252b5101c45SGhennadi Procopciuc ERROR("The parent of the PLL isn't a clock\n"); 253b5101c45SGhennadi Procopciuc return NULL; 254b5101c45SGhennadi Procopciuc } 255b5101c45SGhennadi Procopciuc 256b5101c45SGhennadi Procopciuc clk = s32cc_obj2clk(source); 257b5101c45SGhennadi Procopciuc 258b5101c45SGhennadi Procopciuc if (clk->module == NULL) { 259b5101c45SGhennadi Procopciuc ERROR("The clock isn't connected to a module\n"); 260b5101c45SGhennadi Procopciuc return NULL; 261b5101c45SGhennadi Procopciuc } 262b5101c45SGhennadi Procopciuc 263b5101c45SGhennadi Procopciuc source = clk->module; 264b5101c45SGhennadi Procopciuc 265b5101c45SGhennadi Procopciuc if ((source->type != s32cc_clkmux_t) && 266b5101c45SGhennadi Procopciuc (source->type != s32cc_shared_clkmux_t)) { 267b5101c45SGhennadi Procopciuc ERROR("The parent of the PLL isn't a MUX\n"); 268b5101c45SGhennadi Procopciuc return NULL; 269b5101c45SGhennadi Procopciuc } 270b5101c45SGhennadi Procopciuc 271b5101c45SGhennadi Procopciuc return s32cc_obj2clkmux(source); 272b5101c45SGhennadi Procopciuc } 273b5101c45SGhennadi Procopciuc 274b5101c45SGhennadi Procopciuc static void disable_odiv(uintptr_t pll_addr, uint32_t div_index) 275b5101c45SGhennadi Procopciuc { 276b5101c45SGhennadi Procopciuc mmio_clrbits_32(PLLDIG_PLLODIV(pll_addr, div_index), PLLDIG_PLLODIV_DE); 277b5101c45SGhennadi Procopciuc } 278b5101c45SGhennadi Procopciuc 27984e82085SGhennadi Procopciuc static void enable_odiv(uintptr_t pll_addr, uint32_t div_index) 28084e82085SGhennadi Procopciuc { 28184e82085SGhennadi Procopciuc mmio_setbits_32(PLLDIG_PLLODIV(pll_addr, div_index), PLLDIG_PLLODIV_DE); 28284e82085SGhennadi Procopciuc } 28384e82085SGhennadi Procopciuc 284b5101c45SGhennadi Procopciuc static void disable_odivs(uintptr_t pll_addr, uint32_t ndivs) 285b5101c45SGhennadi Procopciuc { 286b5101c45SGhennadi Procopciuc uint32_t i; 287b5101c45SGhennadi Procopciuc 288b5101c45SGhennadi Procopciuc for (i = 0; i < ndivs; i++) { 289b5101c45SGhennadi Procopciuc disable_odiv(pll_addr, i); 290b5101c45SGhennadi Procopciuc } 291b5101c45SGhennadi Procopciuc } 292b5101c45SGhennadi Procopciuc 293b5101c45SGhennadi Procopciuc static void enable_pll_hw(uintptr_t pll_addr) 294b5101c45SGhennadi Procopciuc { 295b5101c45SGhennadi Procopciuc /* Enable the PLL. */ 296b5101c45SGhennadi Procopciuc mmio_write_32(PLLDIG_PLLCR(pll_addr), 0x0); 297b5101c45SGhennadi Procopciuc 298b5101c45SGhennadi Procopciuc /* Poll until PLL acquires lock. */ 299b5101c45SGhennadi Procopciuc while ((mmio_read_32(PLLDIG_PLLSR(pll_addr)) & PLLDIG_PLLSR_LOCK) == 0U) { 300b5101c45SGhennadi Procopciuc } 301b5101c45SGhennadi Procopciuc } 302b5101c45SGhennadi Procopciuc 303b5101c45SGhennadi Procopciuc static void disable_pll_hw(uintptr_t pll_addr) 304b5101c45SGhennadi Procopciuc { 305b5101c45SGhennadi Procopciuc mmio_write_32(PLLDIG_PLLCR(pll_addr), PLLDIG_PLLCR_PLLPD); 306b5101c45SGhennadi Procopciuc } 307b5101c45SGhennadi Procopciuc 308b5101c45SGhennadi Procopciuc static int program_pll(const struct s32cc_pll *pll, uintptr_t pll_addr, 309b5101c45SGhennadi Procopciuc const struct s32cc_clk_drv *drv, uint32_t sclk_id, 310b5101c45SGhennadi Procopciuc unsigned long sclk_freq) 311b5101c45SGhennadi Procopciuc { 312b5101c45SGhennadi Procopciuc uint32_t rdiv = 1, mfi, mfn; 313b5101c45SGhennadi Procopciuc int ret; 314b5101c45SGhennadi Procopciuc 315b5101c45SGhennadi Procopciuc ret = get_pll_mfi_mfn(pll->vco_freq, sclk_freq, &mfi, &mfn); 316b5101c45SGhennadi Procopciuc if (ret != 0) { 317b5101c45SGhennadi Procopciuc return -EINVAL; 318b5101c45SGhennadi Procopciuc } 319b5101c45SGhennadi Procopciuc 320b5101c45SGhennadi Procopciuc /* Disable ODIVs*/ 321b5101c45SGhennadi Procopciuc disable_odivs(pll_addr, pll->ndividers); 322b5101c45SGhennadi Procopciuc 323b5101c45SGhennadi Procopciuc /* Disable PLL */ 324b5101c45SGhennadi Procopciuc disable_pll_hw(pll_addr); 325b5101c45SGhennadi Procopciuc 326b5101c45SGhennadi Procopciuc /* Program PLLCLKMUX */ 327b5101c45SGhennadi Procopciuc mmio_write_32(PLLDIG_PLLCLKMUX(pll_addr), sclk_id); 328b5101c45SGhennadi Procopciuc 329b5101c45SGhennadi Procopciuc /* Program VCO */ 330b5101c45SGhennadi Procopciuc mmio_clrsetbits_32(PLLDIG_PLLDV(pll_addr), 331b5101c45SGhennadi Procopciuc PLLDIG_PLLDV_RDIV_MASK | PLLDIG_PLLDV_MFI_MASK, 332b5101c45SGhennadi Procopciuc PLLDIG_PLLDV_RDIV_SET(rdiv) | PLLDIG_PLLDV_MFI(mfi)); 333b5101c45SGhennadi Procopciuc 334b5101c45SGhennadi Procopciuc mmio_write_32(PLLDIG_PLLFD(pll_addr), 335b5101c45SGhennadi Procopciuc PLLDIG_PLLFD_MFN_SET(mfn) | PLLDIG_PLLFD_SMDEN); 336b5101c45SGhennadi Procopciuc 337b5101c45SGhennadi Procopciuc enable_pll_hw(pll_addr); 338b5101c45SGhennadi Procopciuc 339b5101c45SGhennadi Procopciuc return ret; 340b5101c45SGhennadi Procopciuc } 341b5101c45SGhennadi Procopciuc 3425300040bSGhennadi Procopciuc static int enable_pll(struct s32cc_clk_obj *module, 343b5101c45SGhennadi Procopciuc const struct s32cc_clk_drv *drv, 3445300040bSGhennadi Procopciuc unsigned int depth) 345b5101c45SGhennadi Procopciuc { 346b5101c45SGhennadi Procopciuc const struct s32cc_pll *pll = s32cc_obj2pll(module); 347b5101c45SGhennadi Procopciuc const struct s32cc_clkmux *mux; 348b5101c45SGhennadi Procopciuc uintptr_t pll_addr = UL(0x0); 3498ee0fc31SGhennadi Procopciuc unsigned int ldepth = depth; 350b5101c45SGhennadi Procopciuc unsigned long sclk_freq; 351b5101c45SGhennadi Procopciuc uint32_t sclk_id; 352b5101c45SGhennadi Procopciuc int ret; 353b5101c45SGhennadi Procopciuc 3548ee0fc31SGhennadi Procopciuc ret = update_stack_depth(&ldepth); 355b5101c45SGhennadi Procopciuc if (ret != 0) { 356b5101c45SGhennadi Procopciuc return ret; 357b5101c45SGhennadi Procopciuc } 358b5101c45SGhennadi Procopciuc 359b5101c45SGhennadi Procopciuc mux = get_pll_mux(pll); 360b5101c45SGhennadi Procopciuc if (mux == NULL) { 361b5101c45SGhennadi Procopciuc return -EINVAL; 362b5101c45SGhennadi Procopciuc } 363b5101c45SGhennadi Procopciuc 364b5101c45SGhennadi Procopciuc if (pll->instance != mux->module) { 365b5101c45SGhennadi Procopciuc ERROR("MUX type is not in sync with PLL ID\n"); 366b5101c45SGhennadi Procopciuc return -EINVAL; 367b5101c45SGhennadi Procopciuc } 368b5101c45SGhennadi Procopciuc 369b5101c45SGhennadi Procopciuc ret = get_base_addr(pll->instance, drv, &pll_addr); 370b5101c45SGhennadi Procopciuc if (ret != 0) { 371b5101c45SGhennadi Procopciuc ERROR("Failed to detect PLL instance\n"); 372b5101c45SGhennadi Procopciuc return ret; 373b5101c45SGhennadi Procopciuc } 374b5101c45SGhennadi Procopciuc 375b5101c45SGhennadi Procopciuc switch (mux->source_id) { 376b5101c45SGhennadi Procopciuc case S32CC_CLK_FIRC: 377b5101c45SGhennadi Procopciuc sclk_freq = 48U * MHZ; 378b5101c45SGhennadi Procopciuc sclk_id = 0; 379b5101c45SGhennadi Procopciuc break; 380b5101c45SGhennadi Procopciuc case S32CC_CLK_FXOSC: 381b5101c45SGhennadi Procopciuc sclk_freq = 40U * MHZ; 382b5101c45SGhennadi Procopciuc sclk_id = 1; 383b5101c45SGhennadi Procopciuc break; 384b5101c45SGhennadi Procopciuc default: 385b5101c45SGhennadi Procopciuc ERROR("Invalid source selection for PLL 0x%lx\n", 386b5101c45SGhennadi Procopciuc pll_addr); 387b5101c45SGhennadi Procopciuc return -EINVAL; 388b5101c45SGhennadi Procopciuc }; 389b5101c45SGhennadi Procopciuc 390b5101c45SGhennadi Procopciuc return program_pll(pll, pll_addr, drv, sclk_id, sclk_freq); 391b5101c45SGhennadi Procopciuc } 392b5101c45SGhennadi Procopciuc 39384e82085SGhennadi Procopciuc static inline struct s32cc_pll *get_div_pll(const struct s32cc_pll_out_div *pdiv) 39484e82085SGhennadi Procopciuc { 39584e82085SGhennadi Procopciuc const struct s32cc_clk_obj *parent; 39684e82085SGhennadi Procopciuc 39784e82085SGhennadi Procopciuc parent = pdiv->parent; 39884e82085SGhennadi Procopciuc if (parent == NULL) { 39984e82085SGhennadi Procopciuc ERROR("Failed to identify PLL divider's parent\n"); 40084e82085SGhennadi Procopciuc return NULL; 40184e82085SGhennadi Procopciuc } 40284e82085SGhennadi Procopciuc 40384e82085SGhennadi Procopciuc if (parent->type != s32cc_pll_t) { 40484e82085SGhennadi Procopciuc ERROR("The parent of the divider is not a PLL instance\n"); 40584e82085SGhennadi Procopciuc return NULL; 40684e82085SGhennadi Procopciuc } 40784e82085SGhennadi Procopciuc 40884e82085SGhennadi Procopciuc return s32cc_obj2pll(parent); 40984e82085SGhennadi Procopciuc } 41084e82085SGhennadi Procopciuc 41184e82085SGhennadi Procopciuc static void config_pll_out_div(uintptr_t pll_addr, uint32_t div_index, uint32_t dc) 41284e82085SGhennadi Procopciuc { 41384e82085SGhennadi Procopciuc uint32_t pllodiv; 41484e82085SGhennadi Procopciuc uint32_t pdiv; 41584e82085SGhennadi Procopciuc 41684e82085SGhennadi Procopciuc pllodiv = mmio_read_32(PLLDIG_PLLODIV(pll_addr, div_index)); 41784e82085SGhennadi Procopciuc pdiv = PLLDIG_PLLODIV_DIV(pllodiv); 41884e82085SGhennadi Procopciuc 41984e82085SGhennadi Procopciuc if (((pdiv + 1U) == dc) && ((pllodiv & PLLDIG_PLLODIV_DE) != 0U)) { 42084e82085SGhennadi Procopciuc return; 42184e82085SGhennadi Procopciuc } 42284e82085SGhennadi Procopciuc 42384e82085SGhennadi Procopciuc if ((pllodiv & PLLDIG_PLLODIV_DE) != 0U) { 42484e82085SGhennadi Procopciuc disable_odiv(pll_addr, div_index); 42584e82085SGhennadi Procopciuc } 42684e82085SGhennadi Procopciuc 42784e82085SGhennadi Procopciuc pllodiv = PLLDIG_PLLODIV_DIV_SET(dc - 1U); 42884e82085SGhennadi Procopciuc mmio_write_32(PLLDIG_PLLODIV(pll_addr, div_index), pllodiv); 42984e82085SGhennadi Procopciuc 43084e82085SGhennadi Procopciuc enable_odiv(pll_addr, div_index); 43184e82085SGhennadi Procopciuc } 43284e82085SGhennadi Procopciuc 43396e069cbSGhennadi Procopciuc static struct s32cc_clk_obj *get_pll_div_parent(const struct s32cc_clk_obj *module) 43496e069cbSGhennadi Procopciuc { 43596e069cbSGhennadi Procopciuc const struct s32cc_pll_out_div *pdiv = s32cc_obj2plldiv(module); 43696e069cbSGhennadi Procopciuc 43796e069cbSGhennadi Procopciuc if (pdiv->parent == NULL) { 43896e069cbSGhennadi Procopciuc ERROR("Failed to identify PLL DIV's parent\n"); 43996e069cbSGhennadi Procopciuc } 44096e069cbSGhennadi Procopciuc 44196e069cbSGhennadi Procopciuc return pdiv->parent; 44296e069cbSGhennadi Procopciuc } 44396e069cbSGhennadi Procopciuc 4445300040bSGhennadi Procopciuc static int enable_pll_div(struct s32cc_clk_obj *module, 44584e82085SGhennadi Procopciuc const struct s32cc_clk_drv *drv, 4465300040bSGhennadi Procopciuc unsigned int depth) 44784e82085SGhennadi Procopciuc { 44884e82085SGhennadi Procopciuc const struct s32cc_pll_out_div *pdiv = s32cc_obj2plldiv(module); 44984e82085SGhennadi Procopciuc uintptr_t pll_addr = 0x0ULL; 4508ee0fc31SGhennadi Procopciuc unsigned int ldepth = depth; 45184e82085SGhennadi Procopciuc const struct s32cc_pll *pll; 45284e82085SGhennadi Procopciuc uint32_t dc; 45384e82085SGhennadi Procopciuc int ret; 45484e82085SGhennadi Procopciuc 4558ee0fc31SGhennadi Procopciuc ret = update_stack_depth(&ldepth); 45684e82085SGhennadi Procopciuc if (ret != 0) { 45784e82085SGhennadi Procopciuc return ret; 45884e82085SGhennadi Procopciuc } 45984e82085SGhennadi Procopciuc 46084e82085SGhennadi Procopciuc pll = get_div_pll(pdiv); 46184e82085SGhennadi Procopciuc if (pll == NULL) { 46284e82085SGhennadi Procopciuc ERROR("The parent of the PLL DIV is invalid\n"); 46384e82085SGhennadi Procopciuc return 0; 46484e82085SGhennadi Procopciuc } 46584e82085SGhennadi Procopciuc 46684e82085SGhennadi Procopciuc ret = get_base_addr(pll->instance, drv, &pll_addr); 46784e82085SGhennadi Procopciuc if (ret != 0) { 46884e82085SGhennadi Procopciuc ERROR("Failed to detect PLL instance\n"); 46984e82085SGhennadi Procopciuc return -EINVAL; 47084e82085SGhennadi Procopciuc } 47184e82085SGhennadi Procopciuc 47284e82085SGhennadi Procopciuc dc = (uint32_t)(pll->vco_freq / pdiv->freq); 47384e82085SGhennadi Procopciuc 47484e82085SGhennadi Procopciuc config_pll_out_div(pll_addr, pdiv->index, dc); 47584e82085SGhennadi Procopciuc 47684e82085SGhennadi Procopciuc return 0; 47784e82085SGhennadi Procopciuc } 47884e82085SGhennadi Procopciuc 4797004f678SGhennadi Procopciuc static int cgm_mux_clk_config(uintptr_t cgm_addr, uint32_t mux, uint32_t source, 4807004f678SGhennadi Procopciuc bool safe_clk) 4817004f678SGhennadi Procopciuc { 4827004f678SGhennadi Procopciuc uint32_t css, csc; 4837004f678SGhennadi Procopciuc 4847004f678SGhennadi Procopciuc css = mmio_read_32(CGM_MUXn_CSS(cgm_addr, mux)); 4857004f678SGhennadi Procopciuc 4867004f678SGhennadi Procopciuc /* Already configured */ 4877004f678SGhennadi Procopciuc if ((MC_CGM_MUXn_CSS_SELSTAT(css) == source) && 4887004f678SGhennadi Procopciuc (MC_CGM_MUXn_CSS_SWTRG(css) == MC_CGM_MUXn_CSS_SWTRG_SUCCESS) && 4897004f678SGhennadi Procopciuc ((css & MC_CGM_MUXn_CSS_SWIP) == 0U) && !safe_clk) { 4907004f678SGhennadi Procopciuc return 0; 4917004f678SGhennadi Procopciuc } 4927004f678SGhennadi Procopciuc 4937004f678SGhennadi Procopciuc /* Ongoing clock switch? */ 4947004f678SGhennadi Procopciuc while ((mmio_read_32(CGM_MUXn_CSS(cgm_addr, mux)) & 4957004f678SGhennadi Procopciuc MC_CGM_MUXn_CSS_SWIP) != 0U) { 4967004f678SGhennadi Procopciuc } 4977004f678SGhennadi Procopciuc 4987004f678SGhennadi Procopciuc csc = mmio_read_32(CGM_MUXn_CSC(cgm_addr, mux)); 4997004f678SGhennadi Procopciuc 5007004f678SGhennadi Procopciuc /* Clear previous source. */ 5017004f678SGhennadi Procopciuc csc &= ~(MC_CGM_MUXn_CSC_SELCTL_MASK); 5027004f678SGhennadi Procopciuc 5037004f678SGhennadi Procopciuc if (!safe_clk) { 5047004f678SGhennadi Procopciuc /* Select the clock source and trigger the clock switch. */ 5057004f678SGhennadi Procopciuc csc |= MC_CGM_MUXn_CSC_SELCTL(source) | MC_CGM_MUXn_CSC_CLK_SW; 5067004f678SGhennadi Procopciuc } else { 5077004f678SGhennadi Procopciuc /* Switch to safe clock */ 5087004f678SGhennadi Procopciuc csc |= MC_CGM_MUXn_CSC_SAFE_SW; 5097004f678SGhennadi Procopciuc } 5107004f678SGhennadi Procopciuc 5117004f678SGhennadi Procopciuc mmio_write_32(CGM_MUXn_CSC(cgm_addr, mux), csc); 5127004f678SGhennadi Procopciuc 5137004f678SGhennadi Procopciuc /* Wait for configuration bit to auto-clear. */ 5147004f678SGhennadi Procopciuc while ((mmio_read_32(CGM_MUXn_CSC(cgm_addr, mux)) & 5157004f678SGhennadi Procopciuc MC_CGM_MUXn_CSC_CLK_SW) != 0U) { 5167004f678SGhennadi Procopciuc } 5177004f678SGhennadi Procopciuc 5187004f678SGhennadi Procopciuc /* Is the clock switch completed? */ 5197004f678SGhennadi Procopciuc while ((mmio_read_32(CGM_MUXn_CSS(cgm_addr, mux)) & 5207004f678SGhennadi Procopciuc MC_CGM_MUXn_CSS_SWIP) != 0U) { 5217004f678SGhennadi Procopciuc } 5227004f678SGhennadi Procopciuc 5237004f678SGhennadi Procopciuc /* 5247004f678SGhennadi Procopciuc * Check if the switch succeeded. 5257004f678SGhennadi Procopciuc * Check switch trigger cause and the source. 5267004f678SGhennadi Procopciuc */ 5277004f678SGhennadi Procopciuc css = mmio_read_32(CGM_MUXn_CSS(cgm_addr, mux)); 5287004f678SGhennadi Procopciuc if (!safe_clk) { 5297004f678SGhennadi Procopciuc if ((MC_CGM_MUXn_CSS_SWTRG(css) == MC_CGM_MUXn_CSS_SWTRG_SUCCESS) && 5307004f678SGhennadi Procopciuc (MC_CGM_MUXn_CSS_SELSTAT(css) == source)) { 5317004f678SGhennadi Procopciuc return 0; 5327004f678SGhennadi Procopciuc } 5337004f678SGhennadi Procopciuc 5347004f678SGhennadi Procopciuc ERROR("Failed to change the source of mux %" PRIu32 " to %" PRIu32 " (CGM=%lu)\n", 5357004f678SGhennadi Procopciuc mux, source, cgm_addr); 5367004f678SGhennadi Procopciuc } else { 5377004f678SGhennadi Procopciuc if (((MC_CGM_MUXn_CSS_SWTRG(css) == MC_CGM_MUXn_CSS_SWTRG_SAFE_CLK) || 5387004f678SGhennadi Procopciuc (MC_CGM_MUXn_CSS_SWTRG(css) == MC_CGM_MUXn_CSS_SWTRG_SAFE_CLK_INACTIVE)) && 5397004f678SGhennadi Procopciuc ((MC_CGM_MUXn_CSS_SAFE_SW & css) != 0U)) { 5407004f678SGhennadi Procopciuc return 0; 5417004f678SGhennadi Procopciuc } 5427004f678SGhennadi Procopciuc 5437004f678SGhennadi Procopciuc ERROR("The switch of mux %" PRIu32 " (CGM=%lu) to safe clock failed\n", 5447004f678SGhennadi Procopciuc mux, cgm_addr); 5457004f678SGhennadi Procopciuc } 5467004f678SGhennadi Procopciuc 5477004f678SGhennadi Procopciuc return -EINVAL; 5487004f678SGhennadi Procopciuc } 5497004f678SGhennadi Procopciuc 5507004f678SGhennadi Procopciuc static int enable_cgm_mux(const struct s32cc_clkmux *mux, 5517004f678SGhennadi Procopciuc const struct s32cc_clk_drv *drv) 5527004f678SGhennadi Procopciuc { 5537004f678SGhennadi Procopciuc uintptr_t cgm_addr = UL(0x0); 5547004f678SGhennadi Procopciuc uint32_t mux_hw_clk; 5557004f678SGhennadi Procopciuc int ret; 5567004f678SGhennadi Procopciuc 5577004f678SGhennadi Procopciuc ret = get_base_addr(mux->module, drv, &cgm_addr); 5587004f678SGhennadi Procopciuc if (ret != 0) { 5597004f678SGhennadi Procopciuc return ret; 5607004f678SGhennadi Procopciuc } 5617004f678SGhennadi Procopciuc 5627004f678SGhennadi Procopciuc mux_hw_clk = (uint32_t)S32CC_CLK_ID(mux->source_id); 5637004f678SGhennadi Procopciuc 5647004f678SGhennadi Procopciuc return cgm_mux_clk_config(cgm_addr, mux->index, 5657004f678SGhennadi Procopciuc mux_hw_clk, false); 5667004f678SGhennadi Procopciuc } 5677004f678SGhennadi Procopciuc 56896e069cbSGhennadi Procopciuc static struct s32cc_clk_obj *get_mux_parent(const struct s32cc_clk_obj *module) 56996e069cbSGhennadi Procopciuc { 57096e069cbSGhennadi Procopciuc const struct s32cc_clkmux *mux = s32cc_obj2clkmux(module); 57196e069cbSGhennadi Procopciuc struct s32cc_clk *clk; 57296e069cbSGhennadi Procopciuc 57396e069cbSGhennadi Procopciuc if (mux == NULL) { 57496e069cbSGhennadi Procopciuc return NULL; 57596e069cbSGhennadi Procopciuc } 57696e069cbSGhennadi Procopciuc 57796e069cbSGhennadi Procopciuc clk = s32cc_get_arch_clk(mux->source_id); 57896e069cbSGhennadi Procopciuc if (clk == NULL) { 57996e069cbSGhennadi Procopciuc ERROR("Invalid parent (%lu) for mux %" PRIu8 "\n", 58096e069cbSGhennadi Procopciuc mux->source_id, mux->index); 58196e069cbSGhennadi Procopciuc return NULL; 58296e069cbSGhennadi Procopciuc } 58396e069cbSGhennadi Procopciuc 58496e069cbSGhennadi Procopciuc return &clk->desc; 58596e069cbSGhennadi Procopciuc } 58696e069cbSGhennadi Procopciuc 5875300040bSGhennadi Procopciuc static int enable_mux(struct s32cc_clk_obj *module, 5887004f678SGhennadi Procopciuc const struct s32cc_clk_drv *drv, 5895300040bSGhennadi Procopciuc unsigned int depth) 5907004f678SGhennadi Procopciuc { 5917004f678SGhennadi Procopciuc const struct s32cc_clkmux *mux = s32cc_obj2clkmux(module); 5928ee0fc31SGhennadi Procopciuc unsigned int ldepth = depth; 5937004f678SGhennadi Procopciuc const struct s32cc_clk *clk; 5947004f678SGhennadi Procopciuc int ret = 0; 5957004f678SGhennadi Procopciuc 5968ee0fc31SGhennadi Procopciuc ret = update_stack_depth(&ldepth); 5977004f678SGhennadi Procopciuc if (ret != 0) { 5987004f678SGhennadi Procopciuc return ret; 5997004f678SGhennadi Procopciuc } 6007004f678SGhennadi Procopciuc 6017004f678SGhennadi Procopciuc if (mux == NULL) { 6027004f678SGhennadi Procopciuc return -EINVAL; 6037004f678SGhennadi Procopciuc } 6047004f678SGhennadi Procopciuc 6057004f678SGhennadi Procopciuc clk = s32cc_get_arch_clk(mux->source_id); 6067004f678SGhennadi Procopciuc if (clk == NULL) { 6077004f678SGhennadi Procopciuc ERROR("Invalid parent (%lu) for mux %" PRIu8 "\n", 6087004f678SGhennadi Procopciuc mux->source_id, mux->index); 6097004f678SGhennadi Procopciuc return -EINVAL; 6107004f678SGhennadi Procopciuc } 6117004f678SGhennadi Procopciuc 6127004f678SGhennadi Procopciuc switch (mux->module) { 6137004f678SGhennadi Procopciuc /* PLL mux will be enabled by PLL setup */ 6147004f678SGhennadi Procopciuc case S32CC_ARM_PLL: 615f8490b85SGhennadi Procopciuc case S32CC_PERIPH_PLL: 61618c2b137SGhennadi Procopciuc case S32CC_DDR_PLL: 6177004f678SGhennadi Procopciuc break; 6187004f678SGhennadi Procopciuc case S32CC_CGM1: 6197004f678SGhennadi Procopciuc ret = enable_cgm_mux(mux, drv); 6207004f678SGhennadi Procopciuc break; 6219dbca85dSGhennadi Procopciuc case S32CC_CGM0: 6229dbca85dSGhennadi Procopciuc ret = enable_cgm_mux(mux, drv); 6239dbca85dSGhennadi Procopciuc break; 6248a4f840bSGhennadi Procopciuc case S32CC_CGM5: 6258a4f840bSGhennadi Procopciuc ret = enable_cgm_mux(mux, drv); 6268a4f840bSGhennadi Procopciuc break; 6277004f678SGhennadi Procopciuc default: 6287004f678SGhennadi Procopciuc ERROR("Unknown mux parent type: %d\n", mux->module); 6297004f678SGhennadi Procopciuc ret = -EINVAL; 6307004f678SGhennadi Procopciuc break; 6317004f678SGhennadi Procopciuc }; 6327004f678SGhennadi Procopciuc 6337004f678SGhennadi Procopciuc return ret; 6347004f678SGhennadi Procopciuc } 6357004f678SGhennadi Procopciuc 63696e069cbSGhennadi Procopciuc static struct s32cc_clk_obj *get_dfs_parent(const struct s32cc_clk_obj *module) 63796e069cbSGhennadi Procopciuc { 63896e069cbSGhennadi Procopciuc const struct s32cc_dfs *dfs = s32cc_obj2dfs(module); 63996e069cbSGhennadi Procopciuc 64096e069cbSGhennadi Procopciuc if (dfs->parent == NULL) { 64196e069cbSGhennadi Procopciuc ERROR("Failed to identify DFS's parent\n"); 64296e069cbSGhennadi Procopciuc } 64396e069cbSGhennadi Procopciuc 64496e069cbSGhennadi Procopciuc return dfs->parent; 64596e069cbSGhennadi Procopciuc } 64696e069cbSGhennadi Procopciuc 6475300040bSGhennadi Procopciuc static int enable_dfs(struct s32cc_clk_obj *module, 6484cd04c50SGhennadi Procopciuc const struct s32cc_clk_drv *drv, 6495300040bSGhennadi Procopciuc unsigned int depth) 6504cd04c50SGhennadi Procopciuc { 6518ee0fc31SGhennadi Procopciuc unsigned int ldepth = depth; 6524cd04c50SGhennadi Procopciuc int ret = 0; 6534cd04c50SGhennadi Procopciuc 6548ee0fc31SGhennadi Procopciuc ret = update_stack_depth(&ldepth); 6554cd04c50SGhennadi Procopciuc if (ret != 0) { 6564cd04c50SGhennadi Procopciuc return ret; 6574cd04c50SGhennadi Procopciuc } 6584cd04c50SGhennadi Procopciuc 6594cd04c50SGhennadi Procopciuc return 0; 6604cd04c50SGhennadi Procopciuc } 6614cd04c50SGhennadi Procopciuc 6622fb25509SGhennadi Procopciuc static int get_dfs_freq(const struct s32cc_clk_obj *module, 6632fb25509SGhennadi Procopciuc const struct s32cc_clk_drv *drv, 6642fb25509SGhennadi Procopciuc unsigned long *rate, unsigned int depth) 6652fb25509SGhennadi Procopciuc { 6662fb25509SGhennadi Procopciuc const struct s32cc_dfs *dfs = s32cc_obj2dfs(module); 6672fb25509SGhennadi Procopciuc unsigned int ldepth = depth; 6682fb25509SGhennadi Procopciuc uintptr_t dfs_addr; 6692fb25509SGhennadi Procopciuc int ret; 6702fb25509SGhennadi Procopciuc 6712fb25509SGhennadi Procopciuc ret = update_stack_depth(&ldepth); 6722fb25509SGhennadi Procopciuc if (ret != 0) { 6732fb25509SGhennadi Procopciuc return ret; 6742fb25509SGhennadi Procopciuc } 6752fb25509SGhennadi Procopciuc 6762fb25509SGhennadi Procopciuc ret = get_base_addr(dfs->instance, drv, &dfs_addr); 6772fb25509SGhennadi Procopciuc if (ret != 0) { 6782fb25509SGhennadi Procopciuc ERROR("Failed to detect the DFS instance\n"); 6792fb25509SGhennadi Procopciuc return ret; 6802fb25509SGhennadi Procopciuc } 6812fb25509SGhennadi Procopciuc 6822fb25509SGhennadi Procopciuc return get_module_rate(dfs->parent, drv, rate, ldepth); 6832fb25509SGhennadi Procopciuc } 6842fb25509SGhennadi Procopciuc 6854cd04c50SGhennadi Procopciuc static struct s32cc_dfs *get_div_dfs(const struct s32cc_dfs_div *dfs_div) 6864cd04c50SGhennadi Procopciuc { 6874cd04c50SGhennadi Procopciuc const struct s32cc_clk_obj *parent = dfs_div->parent; 6884cd04c50SGhennadi Procopciuc 6894cd04c50SGhennadi Procopciuc if (parent->type != s32cc_dfs_t) { 6904cd04c50SGhennadi Procopciuc ERROR("DFS DIV doesn't have a DFS as parent\n"); 6914cd04c50SGhennadi Procopciuc return NULL; 6924cd04c50SGhennadi Procopciuc } 6934cd04c50SGhennadi Procopciuc 6944cd04c50SGhennadi Procopciuc return s32cc_obj2dfs(parent); 6954cd04c50SGhennadi Procopciuc } 6964cd04c50SGhennadi Procopciuc 6974cd04c50SGhennadi Procopciuc static struct s32cc_pll *dfsdiv2pll(const struct s32cc_dfs_div *dfs_div) 6984cd04c50SGhennadi Procopciuc { 6994cd04c50SGhennadi Procopciuc const struct s32cc_clk_obj *parent; 7004cd04c50SGhennadi Procopciuc const struct s32cc_dfs *dfs; 7014cd04c50SGhennadi Procopciuc 7024cd04c50SGhennadi Procopciuc dfs = get_div_dfs(dfs_div); 7034cd04c50SGhennadi Procopciuc if (dfs == NULL) { 7044cd04c50SGhennadi Procopciuc return NULL; 7054cd04c50SGhennadi Procopciuc } 7064cd04c50SGhennadi Procopciuc 7074cd04c50SGhennadi Procopciuc parent = dfs->parent; 7084cd04c50SGhennadi Procopciuc if (parent->type != s32cc_pll_t) { 7094cd04c50SGhennadi Procopciuc return NULL; 7104cd04c50SGhennadi Procopciuc } 7114cd04c50SGhennadi Procopciuc 7124cd04c50SGhennadi Procopciuc return s32cc_obj2pll(parent); 7134cd04c50SGhennadi Procopciuc } 7144cd04c50SGhennadi Procopciuc 7154cd04c50SGhennadi Procopciuc static int get_dfs_mfi_mfn(unsigned long dfs_freq, const struct s32cc_dfs_div *dfs_div, 7164cd04c50SGhennadi Procopciuc uint32_t *mfi, uint32_t *mfn) 7174cd04c50SGhennadi Procopciuc { 7184cd04c50SGhennadi Procopciuc uint64_t factor64, tmp64, ofreq; 7194cd04c50SGhennadi Procopciuc uint32_t factor32; 7204cd04c50SGhennadi Procopciuc 7214cd04c50SGhennadi Procopciuc unsigned long in = dfs_freq; 7224cd04c50SGhennadi Procopciuc unsigned long out = dfs_div->freq; 7234cd04c50SGhennadi Procopciuc 7244cd04c50SGhennadi Procopciuc /** 7254cd04c50SGhennadi Procopciuc * factor = (IN / OUT) / 2 7264cd04c50SGhennadi Procopciuc * MFI = integer(factor) 7274cd04c50SGhennadi Procopciuc * MFN = (factor - MFI) * 36 7284cd04c50SGhennadi Procopciuc */ 7294cd04c50SGhennadi Procopciuc factor64 = ((((uint64_t)in) * FP_PRECISION) / ((uint64_t)out)) / 2ULL; 7304cd04c50SGhennadi Procopciuc tmp64 = factor64 / FP_PRECISION; 7314cd04c50SGhennadi Procopciuc if (tmp64 > UINT32_MAX) { 7324cd04c50SGhennadi Procopciuc return -EINVAL; 7334cd04c50SGhennadi Procopciuc } 7344cd04c50SGhennadi Procopciuc 7354cd04c50SGhennadi Procopciuc factor32 = (uint32_t)tmp64; 7364cd04c50SGhennadi Procopciuc *mfi = factor32; 7374cd04c50SGhennadi Procopciuc 7384cd04c50SGhennadi Procopciuc tmp64 = ((factor64 - ((uint64_t)*mfi * FP_PRECISION)) * 36UL) / FP_PRECISION; 7394cd04c50SGhennadi Procopciuc if (tmp64 > UINT32_MAX) { 7404cd04c50SGhennadi Procopciuc return -EINVAL; 7414cd04c50SGhennadi Procopciuc } 7424cd04c50SGhennadi Procopciuc 7434cd04c50SGhennadi Procopciuc *mfn = (uint32_t)tmp64; 7444cd04c50SGhennadi Procopciuc 7454cd04c50SGhennadi Procopciuc /* div_freq = in / (2 * (*mfi + *mfn / 36.0)) */ 7464cd04c50SGhennadi Procopciuc factor64 = (((uint64_t)*mfn) * FP_PRECISION) / 36ULL; 7474cd04c50SGhennadi Procopciuc factor64 += ((uint64_t)*mfi) * FP_PRECISION; 7484cd04c50SGhennadi Procopciuc factor64 *= 2ULL; 7494cd04c50SGhennadi Procopciuc ofreq = (((uint64_t)in) * FP_PRECISION) / factor64; 7504cd04c50SGhennadi Procopciuc 7514cd04c50SGhennadi Procopciuc if (ofreq != dfs_div->freq) { 7524cd04c50SGhennadi Procopciuc ERROR("Failed to find MFI and MFN settings for DFS DIV freq %lu\n", 7534cd04c50SGhennadi Procopciuc dfs_div->freq); 7544cd04c50SGhennadi Procopciuc ERROR("Nearest freq = %" PRIx64 "\n", ofreq); 7554cd04c50SGhennadi Procopciuc return -EINVAL; 7564cd04c50SGhennadi Procopciuc } 7574cd04c50SGhennadi Procopciuc 7584cd04c50SGhennadi Procopciuc return 0; 7594cd04c50SGhennadi Procopciuc } 7604cd04c50SGhennadi Procopciuc 7614cd04c50SGhennadi Procopciuc static int init_dfs_port(uintptr_t dfs_addr, uint32_t port, 7624cd04c50SGhennadi Procopciuc uint32_t mfi, uint32_t mfn) 7634cd04c50SGhennadi Procopciuc { 7644cd04c50SGhennadi Procopciuc uint32_t portsr, portolsr; 7654cd04c50SGhennadi Procopciuc uint32_t mask, old_mfi, old_mfn; 7664cd04c50SGhennadi Procopciuc uint32_t dvport; 7674cd04c50SGhennadi Procopciuc bool init_dfs; 7684cd04c50SGhennadi Procopciuc 7694cd04c50SGhennadi Procopciuc dvport = mmio_read_32(DFS_DVPORTn(dfs_addr, port)); 7704cd04c50SGhennadi Procopciuc 7714cd04c50SGhennadi Procopciuc old_mfi = DFS_DVPORTn_MFI(dvport); 7724cd04c50SGhennadi Procopciuc old_mfn = DFS_DVPORTn_MFN(dvport); 7734cd04c50SGhennadi Procopciuc 7744cd04c50SGhennadi Procopciuc portsr = mmio_read_32(DFS_PORTSR(dfs_addr)); 7754cd04c50SGhennadi Procopciuc portolsr = mmio_read_32(DFS_PORTOLSR(dfs_addr)); 7764cd04c50SGhennadi Procopciuc 7774cd04c50SGhennadi Procopciuc /* Skip configuration if it's not needed */ 7784cd04c50SGhennadi Procopciuc if (((portsr & BIT_32(port)) != 0U) && 7794cd04c50SGhennadi Procopciuc ((portolsr & BIT_32(port)) == 0U) && 7804cd04c50SGhennadi Procopciuc (mfi == old_mfi) && (mfn == old_mfn)) { 7814cd04c50SGhennadi Procopciuc return 0; 7824cd04c50SGhennadi Procopciuc } 7834cd04c50SGhennadi Procopciuc 7844cd04c50SGhennadi Procopciuc init_dfs = (portsr == 0U); 7854cd04c50SGhennadi Procopciuc 7864cd04c50SGhennadi Procopciuc if (init_dfs) { 7874cd04c50SGhennadi Procopciuc mask = DFS_PORTRESET_MASK; 7884cd04c50SGhennadi Procopciuc } else { 7894cd04c50SGhennadi Procopciuc mask = DFS_PORTRESET_SET(BIT_32(port)); 7904cd04c50SGhennadi Procopciuc } 7914cd04c50SGhennadi Procopciuc 7924cd04c50SGhennadi Procopciuc mmio_write_32(DFS_PORTOLSR(dfs_addr), mask); 7934cd04c50SGhennadi Procopciuc mmio_write_32(DFS_PORTRESET(dfs_addr), mask); 7944cd04c50SGhennadi Procopciuc 7954cd04c50SGhennadi Procopciuc while ((mmio_read_32(DFS_PORTSR(dfs_addr)) & mask) != 0U) { 7964cd04c50SGhennadi Procopciuc } 7974cd04c50SGhennadi Procopciuc 7984cd04c50SGhennadi Procopciuc if (init_dfs) { 7994cd04c50SGhennadi Procopciuc mmio_write_32(DFS_CTL(dfs_addr), DFS_CTL_RESET); 8004cd04c50SGhennadi Procopciuc } 8014cd04c50SGhennadi Procopciuc 8024cd04c50SGhennadi Procopciuc mmio_write_32(DFS_DVPORTn(dfs_addr, port), 8034cd04c50SGhennadi Procopciuc DFS_DVPORTn_MFI_SET(mfi) | DFS_DVPORTn_MFN_SET(mfn)); 8044cd04c50SGhennadi Procopciuc 8054cd04c50SGhennadi Procopciuc if (init_dfs) { 8064cd04c50SGhennadi Procopciuc /* DFS clk enable programming */ 8074cd04c50SGhennadi Procopciuc mmio_clrbits_32(DFS_CTL(dfs_addr), DFS_CTL_RESET); 8084cd04c50SGhennadi Procopciuc } 8094cd04c50SGhennadi Procopciuc 8104cd04c50SGhennadi Procopciuc mmio_clrbits_32(DFS_PORTRESET(dfs_addr), BIT_32(port)); 8114cd04c50SGhennadi Procopciuc 8124cd04c50SGhennadi Procopciuc while ((mmio_read_32(DFS_PORTSR(dfs_addr)) & BIT_32(port)) != BIT_32(port)) { 8134cd04c50SGhennadi Procopciuc } 8144cd04c50SGhennadi Procopciuc 8154cd04c50SGhennadi Procopciuc portolsr = mmio_read_32(DFS_PORTOLSR(dfs_addr)); 8164cd04c50SGhennadi Procopciuc if ((portolsr & DFS_PORTOLSR_LOL(port)) != 0U) { 8174cd04c50SGhennadi Procopciuc ERROR("Failed to lock DFS divider\n"); 8184cd04c50SGhennadi Procopciuc return -EINVAL; 8194cd04c50SGhennadi Procopciuc } 8204cd04c50SGhennadi Procopciuc 8214cd04c50SGhennadi Procopciuc return 0; 8224cd04c50SGhennadi Procopciuc } 8234cd04c50SGhennadi Procopciuc 82496e069cbSGhennadi Procopciuc static struct s32cc_clk_obj * 82596e069cbSGhennadi Procopciuc get_dfs_div_parent(const struct s32cc_clk_obj *module) 82696e069cbSGhennadi Procopciuc { 82796e069cbSGhennadi Procopciuc const struct s32cc_dfs_div *dfs_div = s32cc_obj2dfsdiv(module); 82896e069cbSGhennadi Procopciuc 82996e069cbSGhennadi Procopciuc if (dfs_div->parent == NULL) { 83096e069cbSGhennadi Procopciuc ERROR("Failed to identify DFS divider's parent\n"); 83196e069cbSGhennadi Procopciuc } 83296e069cbSGhennadi Procopciuc 83396e069cbSGhennadi Procopciuc return dfs_div->parent; 83496e069cbSGhennadi Procopciuc } 83596e069cbSGhennadi Procopciuc 8365300040bSGhennadi Procopciuc static int enable_dfs_div(struct s32cc_clk_obj *module, 8374cd04c50SGhennadi Procopciuc const struct s32cc_clk_drv *drv, 8385300040bSGhennadi Procopciuc unsigned int depth) 8394cd04c50SGhennadi Procopciuc { 8404cd04c50SGhennadi Procopciuc const struct s32cc_dfs_div *dfs_div = s32cc_obj2dfsdiv(module); 8418ee0fc31SGhennadi Procopciuc unsigned int ldepth = depth; 8424cd04c50SGhennadi Procopciuc const struct s32cc_pll *pll; 8434cd04c50SGhennadi Procopciuc const struct s32cc_dfs *dfs; 8444cd04c50SGhennadi Procopciuc uintptr_t dfs_addr = 0UL; 8454cd04c50SGhennadi Procopciuc uint32_t mfi, mfn; 8464cd04c50SGhennadi Procopciuc int ret = 0; 8474cd04c50SGhennadi Procopciuc 8488ee0fc31SGhennadi Procopciuc ret = update_stack_depth(&ldepth); 8494cd04c50SGhennadi Procopciuc if (ret != 0) { 8504cd04c50SGhennadi Procopciuc return ret; 8514cd04c50SGhennadi Procopciuc } 8524cd04c50SGhennadi Procopciuc 8534cd04c50SGhennadi Procopciuc dfs = get_div_dfs(dfs_div); 8544cd04c50SGhennadi Procopciuc if (dfs == NULL) { 8554cd04c50SGhennadi Procopciuc return -EINVAL; 8564cd04c50SGhennadi Procopciuc } 8574cd04c50SGhennadi Procopciuc 8584cd04c50SGhennadi Procopciuc pll = dfsdiv2pll(dfs_div); 8594cd04c50SGhennadi Procopciuc if (pll == NULL) { 8604cd04c50SGhennadi Procopciuc ERROR("Failed to identify DFS divider's parent\n"); 8614cd04c50SGhennadi Procopciuc return -EINVAL; 8624cd04c50SGhennadi Procopciuc } 8634cd04c50SGhennadi Procopciuc 8644cd04c50SGhennadi Procopciuc ret = get_base_addr(dfs->instance, drv, &dfs_addr); 8654cd04c50SGhennadi Procopciuc if ((ret != 0) || (dfs_addr == 0UL)) { 8664cd04c50SGhennadi Procopciuc return -EINVAL; 8674cd04c50SGhennadi Procopciuc } 8684cd04c50SGhennadi Procopciuc 8694cd04c50SGhennadi Procopciuc ret = get_dfs_mfi_mfn(pll->vco_freq, dfs_div, &mfi, &mfn); 8704cd04c50SGhennadi Procopciuc if (ret != 0) { 8714cd04c50SGhennadi Procopciuc return -EINVAL; 8724cd04c50SGhennadi Procopciuc } 8734cd04c50SGhennadi Procopciuc 8744cd04c50SGhennadi Procopciuc return init_dfs_port(dfs_addr, dfs_div->index, mfi, mfn); 8754cd04c50SGhennadi Procopciuc } 8764cd04c50SGhennadi Procopciuc 8775300040bSGhennadi Procopciuc typedef int (*enable_clk_t)(struct s32cc_clk_obj *module, 8785300040bSGhennadi Procopciuc const struct s32cc_clk_drv *drv, 8795300040bSGhennadi Procopciuc unsigned int depth); 8805300040bSGhennadi Procopciuc 8818a4f840bSGhennadi Procopciuc static int enable_part(struct s32cc_clk_obj *module, 8828a4f840bSGhennadi Procopciuc const struct s32cc_clk_drv *drv, 8838a4f840bSGhennadi Procopciuc unsigned int depth) 8848a4f840bSGhennadi Procopciuc { 8858a4f840bSGhennadi Procopciuc const struct s32cc_part *part = s32cc_obj2part(module); 8868a4f840bSGhennadi Procopciuc uint32_t part_no = part->partition_id; 8878a4f840bSGhennadi Procopciuc 8888a4f840bSGhennadi Procopciuc if ((drv->mc_me == 0UL) || (drv->mc_rgm == 0UL) || (drv->rdc == 0UL)) { 8898a4f840bSGhennadi Procopciuc return -EINVAL; 8908a4f840bSGhennadi Procopciuc } 8918a4f840bSGhennadi Procopciuc 8928a4f840bSGhennadi Procopciuc return mc_me_enable_partition(drv->mc_me, drv->mc_rgm, drv->rdc, part_no); 8938a4f840bSGhennadi Procopciuc } 8948a4f840bSGhennadi Procopciuc 8958a4f840bSGhennadi Procopciuc static int enable_part_block(struct s32cc_clk_obj *module, 8968a4f840bSGhennadi Procopciuc const struct s32cc_clk_drv *drv, 8978a4f840bSGhennadi Procopciuc unsigned int depth) 8988a4f840bSGhennadi Procopciuc { 8998a4f840bSGhennadi Procopciuc const struct s32cc_part_block *block = s32cc_obj2partblock(module); 9008a4f840bSGhennadi Procopciuc const struct s32cc_part *part = block->part; 9018a4f840bSGhennadi Procopciuc uint32_t part_no = part->partition_id; 9028a4f840bSGhennadi Procopciuc unsigned int ldepth = depth; 9038a4f840bSGhennadi Procopciuc uint32_t cofb; 9048a4f840bSGhennadi Procopciuc int ret; 9058a4f840bSGhennadi Procopciuc 9068a4f840bSGhennadi Procopciuc ret = update_stack_depth(&ldepth); 9078a4f840bSGhennadi Procopciuc if (ret != 0) { 9088a4f840bSGhennadi Procopciuc return ret; 9098a4f840bSGhennadi Procopciuc } 9108a4f840bSGhennadi Procopciuc 9118a4f840bSGhennadi Procopciuc if ((block->block >= s32cc_part_block0) && 9128a4f840bSGhennadi Procopciuc (block->block <= s32cc_part_block15)) { 9138a4f840bSGhennadi Procopciuc cofb = (uint32_t)block->block - (uint32_t)s32cc_part_block0; 9148a4f840bSGhennadi Procopciuc mc_me_enable_part_cofb(drv->mc_me, part_no, cofb, block->status); 9158a4f840bSGhennadi Procopciuc } else { 9168a4f840bSGhennadi Procopciuc ERROR("Unknown partition block type: %d\n", block->block); 9178a4f840bSGhennadi Procopciuc return -EINVAL; 9188a4f840bSGhennadi Procopciuc } 9198a4f840bSGhennadi Procopciuc 9208a4f840bSGhennadi Procopciuc return 0; 9218a4f840bSGhennadi Procopciuc } 9228a4f840bSGhennadi Procopciuc 9238a4f840bSGhennadi Procopciuc static struct s32cc_clk_obj * 9248a4f840bSGhennadi Procopciuc get_part_block_parent(const struct s32cc_clk_obj *module) 9258a4f840bSGhennadi Procopciuc { 9268a4f840bSGhennadi Procopciuc const struct s32cc_part_block *block = s32cc_obj2partblock(module); 9278a4f840bSGhennadi Procopciuc 9288a4f840bSGhennadi Procopciuc return &block->part->desc; 9298a4f840bSGhennadi Procopciuc } 9308a4f840bSGhennadi Procopciuc 9318a4f840bSGhennadi Procopciuc static int enable_module_with_refcount(struct s32cc_clk_obj *module, 9328a4f840bSGhennadi Procopciuc const struct s32cc_clk_drv *drv, 9338a4f840bSGhennadi Procopciuc unsigned int depth); 9348a4f840bSGhennadi Procopciuc 9358a4f840bSGhennadi Procopciuc static int enable_part_block_link(struct s32cc_clk_obj *module, 9368a4f840bSGhennadi Procopciuc const struct s32cc_clk_drv *drv, 9378a4f840bSGhennadi Procopciuc unsigned int depth) 9388a4f840bSGhennadi Procopciuc { 9398a4f840bSGhennadi Procopciuc const struct s32cc_part_block_link *link = s32cc_obj2partblocklink(module); 9408a4f840bSGhennadi Procopciuc struct s32cc_part_block *block = link->block; 9418a4f840bSGhennadi Procopciuc unsigned int ldepth = depth; 9428a4f840bSGhennadi Procopciuc int ret; 9438a4f840bSGhennadi Procopciuc 9448a4f840bSGhennadi Procopciuc ret = update_stack_depth(&ldepth); 9458a4f840bSGhennadi Procopciuc if (ret != 0) { 9468a4f840bSGhennadi Procopciuc return ret; 9478a4f840bSGhennadi Procopciuc } 9488a4f840bSGhennadi Procopciuc 9498a4f840bSGhennadi Procopciuc /* Move the enablement algorithm to partition tree */ 9508a4f840bSGhennadi Procopciuc return enable_module_with_refcount(&block->desc, drv, ldepth); 9518a4f840bSGhennadi Procopciuc } 9528a4f840bSGhennadi Procopciuc 9538a4f840bSGhennadi Procopciuc static struct s32cc_clk_obj * 9548a4f840bSGhennadi Procopciuc get_part_block_link_parent(const struct s32cc_clk_obj *module) 9558a4f840bSGhennadi Procopciuc { 9568a4f840bSGhennadi Procopciuc const struct s32cc_part_block_link *link = s32cc_obj2partblocklink(module); 9578a4f840bSGhennadi Procopciuc 9588a4f840bSGhennadi Procopciuc return link->parent; 9598a4f840bSGhennadi Procopciuc } 9608a4f840bSGhennadi Procopciuc 9615300040bSGhennadi Procopciuc static int no_enable(struct s32cc_clk_obj *module, 9625300040bSGhennadi Procopciuc const struct s32cc_clk_drv *drv, 9635300040bSGhennadi Procopciuc unsigned int depth) 9648ab34357SGhennadi Procopciuc { 9655300040bSGhennadi Procopciuc return 0; 9665300040bSGhennadi Procopciuc } 9675300040bSGhennadi Procopciuc 9685300040bSGhennadi Procopciuc static int exec_cb_with_refcount(enable_clk_t en_cb, struct s32cc_clk_obj *mod, 9695300040bSGhennadi Procopciuc const struct s32cc_clk_drv *drv, bool leaf_node, 9705300040bSGhennadi Procopciuc unsigned int depth) 9715300040bSGhennadi Procopciuc { 9728ee0fc31SGhennadi Procopciuc unsigned int ldepth = depth; 9738ab34357SGhennadi Procopciuc int ret = 0; 9748ab34357SGhennadi Procopciuc 9755300040bSGhennadi Procopciuc if (mod == NULL) { 9765300040bSGhennadi Procopciuc return 0; 9775300040bSGhennadi Procopciuc } 9785300040bSGhennadi Procopciuc 9798ee0fc31SGhennadi Procopciuc ret = update_stack_depth(&ldepth); 9805300040bSGhennadi Procopciuc if (ret != 0) { 9815300040bSGhennadi Procopciuc return ret; 9825300040bSGhennadi Procopciuc } 9835300040bSGhennadi Procopciuc 9845300040bSGhennadi Procopciuc /* Refcount will be updated as part of the recursivity */ 9855300040bSGhennadi Procopciuc if (leaf_node) { 9868ee0fc31SGhennadi Procopciuc return en_cb(mod, drv, ldepth); 9875300040bSGhennadi Procopciuc } 9885300040bSGhennadi Procopciuc 9895300040bSGhennadi Procopciuc if (mod->refcount == 0U) { 9908ee0fc31SGhennadi Procopciuc ret = en_cb(mod, drv, ldepth); 9915300040bSGhennadi Procopciuc } 9925300040bSGhennadi Procopciuc 9935300040bSGhennadi Procopciuc if (ret == 0) { 9945300040bSGhennadi Procopciuc mod->refcount++; 9955300040bSGhennadi Procopciuc } 9965300040bSGhennadi Procopciuc 9975300040bSGhennadi Procopciuc return ret; 9985300040bSGhennadi Procopciuc } 9995300040bSGhennadi Procopciuc 10005300040bSGhennadi Procopciuc static struct s32cc_clk_obj *get_module_parent(const struct s32cc_clk_obj *module); 10015300040bSGhennadi Procopciuc 10025300040bSGhennadi Procopciuc static int enable_module(struct s32cc_clk_obj *module, 10035300040bSGhennadi Procopciuc const struct s32cc_clk_drv *drv, 10045300040bSGhennadi Procopciuc unsigned int depth) 10055300040bSGhennadi Procopciuc { 10065300040bSGhennadi Procopciuc struct s32cc_clk_obj *parent = get_module_parent(module); 10078a4f840bSGhennadi Procopciuc static const enable_clk_t enable_clbs[12] = { 10085300040bSGhennadi Procopciuc [s32cc_clk_t] = no_enable, 10095300040bSGhennadi Procopciuc [s32cc_osc_t] = enable_osc, 10105300040bSGhennadi Procopciuc [s32cc_pll_t] = enable_pll, 10115300040bSGhennadi Procopciuc [s32cc_pll_out_div_t] = enable_pll_div, 10125300040bSGhennadi Procopciuc [s32cc_clkmux_t] = enable_mux, 10135300040bSGhennadi Procopciuc [s32cc_shared_clkmux_t] = enable_mux, 10145300040bSGhennadi Procopciuc [s32cc_dfs_t] = enable_dfs, 10155300040bSGhennadi Procopciuc [s32cc_dfs_div_t] = enable_dfs_div, 10168a4f840bSGhennadi Procopciuc [s32cc_part_t] = enable_part, 10178a4f840bSGhennadi Procopciuc [s32cc_part_block_t] = enable_part_block, 10188a4f840bSGhennadi Procopciuc [s32cc_part_block_link_t] = enable_part_block_link, 10195300040bSGhennadi Procopciuc }; 10208ee0fc31SGhennadi Procopciuc unsigned int ldepth = depth; 10215300040bSGhennadi Procopciuc uint32_t index; 10225300040bSGhennadi Procopciuc int ret = 0; 10235300040bSGhennadi Procopciuc 10248ee0fc31SGhennadi Procopciuc ret = update_stack_depth(&ldepth); 10258ab34357SGhennadi Procopciuc if (ret != 0) { 10268ab34357SGhennadi Procopciuc return ret; 10278ab34357SGhennadi Procopciuc } 10288ab34357SGhennadi Procopciuc 10298ab34357SGhennadi Procopciuc if (drv == NULL) { 10308ab34357SGhennadi Procopciuc return -EINVAL; 10318ab34357SGhennadi Procopciuc } 10328ab34357SGhennadi Procopciuc 10335300040bSGhennadi Procopciuc index = (uint32_t)module->type; 10345300040bSGhennadi Procopciuc 10355300040bSGhennadi Procopciuc if (index >= ARRAY_SIZE(enable_clbs)) { 10365300040bSGhennadi Procopciuc ERROR("Undefined module type: %d\n", module->type); 10375300040bSGhennadi Procopciuc return -EINVAL; 10385300040bSGhennadi Procopciuc } 10395300040bSGhennadi Procopciuc 10405300040bSGhennadi Procopciuc if (enable_clbs[index] == NULL) { 10415300040bSGhennadi Procopciuc ERROR("Undefined callback for the clock type: %d\n", 10425300040bSGhennadi Procopciuc module->type); 10435300040bSGhennadi Procopciuc return -EINVAL; 10445300040bSGhennadi Procopciuc } 10455300040bSGhennadi Procopciuc 10465300040bSGhennadi Procopciuc parent = get_module_parent(module); 10475300040bSGhennadi Procopciuc 10485300040bSGhennadi Procopciuc ret = exec_cb_with_refcount(enable_module, parent, drv, 10498ee0fc31SGhennadi Procopciuc false, ldepth); 10505300040bSGhennadi Procopciuc if (ret != 0) { 10515300040bSGhennadi Procopciuc return ret; 10525300040bSGhennadi Procopciuc } 10535300040bSGhennadi Procopciuc 10545300040bSGhennadi Procopciuc ret = exec_cb_with_refcount(enable_clbs[index], module, drv, 10558ee0fc31SGhennadi Procopciuc true, ldepth); 10565300040bSGhennadi Procopciuc if (ret != 0) { 10575300040bSGhennadi Procopciuc return ret; 10588ab34357SGhennadi Procopciuc } 10598ab34357SGhennadi Procopciuc 10608ab34357SGhennadi Procopciuc return ret; 10618ab34357SGhennadi Procopciuc } 10628ab34357SGhennadi Procopciuc 10635300040bSGhennadi Procopciuc static int enable_module_with_refcount(struct s32cc_clk_obj *module, 10645300040bSGhennadi Procopciuc const struct s32cc_clk_drv *drv, 10655300040bSGhennadi Procopciuc unsigned int depth) 10665300040bSGhennadi Procopciuc { 10675300040bSGhennadi Procopciuc return exec_cb_with_refcount(enable_module, module, drv, false, depth); 10685300040bSGhennadi Procopciuc } 10695300040bSGhennadi Procopciuc 10703a580e9eSGhennadi Procopciuc static int s32cc_clk_enable(unsigned long id) 10713a580e9eSGhennadi Procopciuc { 10725300040bSGhennadi Procopciuc const struct s32cc_clk_drv *drv = get_drv(); 10738ab34357SGhennadi Procopciuc unsigned int depth = MAX_STACK_DEPTH; 10745300040bSGhennadi Procopciuc struct s32cc_clk *clk; 10758ab34357SGhennadi Procopciuc 10768ab34357SGhennadi Procopciuc clk = s32cc_get_arch_clk(id); 10778ab34357SGhennadi Procopciuc if (clk == NULL) { 10788ab34357SGhennadi Procopciuc return -EINVAL; 10798ab34357SGhennadi Procopciuc } 10808ab34357SGhennadi Procopciuc 10815300040bSGhennadi Procopciuc return enable_module_with_refcount(&clk->desc, drv, depth); 10823a580e9eSGhennadi Procopciuc } 10833a580e9eSGhennadi Procopciuc 10843a580e9eSGhennadi Procopciuc static void s32cc_clk_disable(unsigned long id) 10853a580e9eSGhennadi Procopciuc { 10863a580e9eSGhennadi Procopciuc } 10873a580e9eSGhennadi Procopciuc 10883a580e9eSGhennadi Procopciuc static bool s32cc_clk_is_enabled(unsigned long id) 10893a580e9eSGhennadi Procopciuc { 10903a580e9eSGhennadi Procopciuc return false; 10913a580e9eSGhennadi Procopciuc } 10923a580e9eSGhennadi Procopciuc 1093d9373519SGhennadi Procopciuc static int set_osc_freq(const struct s32cc_clk_obj *module, unsigned long rate, 1094d9373519SGhennadi Procopciuc unsigned long *orate, unsigned int *depth) 1095d9373519SGhennadi Procopciuc { 1096d9373519SGhennadi Procopciuc struct s32cc_osc *osc = s32cc_obj2osc(module); 1097d9373519SGhennadi Procopciuc int ret; 1098d9373519SGhennadi Procopciuc 1099d9373519SGhennadi Procopciuc ret = update_stack_depth(depth); 1100d9373519SGhennadi Procopciuc if (ret != 0) { 1101d9373519SGhennadi Procopciuc return ret; 1102d9373519SGhennadi Procopciuc } 1103d9373519SGhennadi Procopciuc 1104d9373519SGhennadi Procopciuc if ((osc->freq != 0UL) && (rate != osc->freq)) { 1105d9373519SGhennadi Procopciuc ERROR("Already initialized oscillator. freq = %lu\n", 1106d9373519SGhennadi Procopciuc osc->freq); 1107d9373519SGhennadi Procopciuc return -EINVAL; 1108d9373519SGhennadi Procopciuc } 1109d9373519SGhennadi Procopciuc 1110d9373519SGhennadi Procopciuc osc->freq = rate; 1111d9373519SGhennadi Procopciuc *orate = osc->freq; 1112d9373519SGhennadi Procopciuc 1113d9373519SGhennadi Procopciuc return 0; 1114d9373519SGhennadi Procopciuc } 1115d9373519SGhennadi Procopciuc 1116bd691136SGhennadi Procopciuc static int get_osc_freq(const struct s32cc_clk_obj *module, 1117bd691136SGhennadi Procopciuc const struct s32cc_clk_drv *drv, 1118bd691136SGhennadi Procopciuc unsigned long *rate, unsigned int depth) 1119bd691136SGhennadi Procopciuc { 1120bd691136SGhennadi Procopciuc const struct s32cc_osc *osc = s32cc_obj2osc(module); 1121bd691136SGhennadi Procopciuc unsigned int ldepth = depth; 1122bd691136SGhennadi Procopciuc int ret; 1123bd691136SGhennadi Procopciuc 1124bd691136SGhennadi Procopciuc ret = update_stack_depth(&ldepth); 1125bd691136SGhennadi Procopciuc if (ret != 0) { 1126bd691136SGhennadi Procopciuc return ret; 1127bd691136SGhennadi Procopciuc } 1128bd691136SGhennadi Procopciuc 1129bd691136SGhennadi Procopciuc if (osc->freq == 0UL) { 1130bd691136SGhennadi Procopciuc ERROR("Uninitialized oscillator\n"); 1131bd691136SGhennadi Procopciuc return -EINVAL; 1132bd691136SGhennadi Procopciuc } 1133bd691136SGhennadi Procopciuc 1134bd691136SGhennadi Procopciuc *rate = osc->freq; 1135bd691136SGhennadi Procopciuc 1136bd691136SGhennadi Procopciuc return 0; 1137bd691136SGhennadi Procopciuc } 1138bd691136SGhennadi Procopciuc 1139d9373519SGhennadi Procopciuc static int set_clk_freq(const struct s32cc_clk_obj *module, unsigned long rate, 1140d9373519SGhennadi Procopciuc unsigned long *orate, unsigned int *depth) 1141d9373519SGhennadi Procopciuc { 1142d9373519SGhennadi Procopciuc const struct s32cc_clk *clk = s32cc_obj2clk(module); 1143d9373519SGhennadi Procopciuc int ret; 1144d9373519SGhennadi Procopciuc 1145d9373519SGhennadi Procopciuc ret = update_stack_depth(depth); 1146d9373519SGhennadi Procopciuc if (ret != 0) { 1147d9373519SGhennadi Procopciuc return ret; 1148d9373519SGhennadi Procopciuc } 1149d9373519SGhennadi Procopciuc 1150d9373519SGhennadi Procopciuc if ((clk->min_freq != 0UL) && (clk->max_freq != 0UL) && 1151d9373519SGhennadi Procopciuc ((rate < clk->min_freq) || (rate > clk->max_freq))) { 1152d9373519SGhennadi Procopciuc ERROR("%lu frequency is out of the allowed range: [%lu:%lu]\n", 1153d9373519SGhennadi Procopciuc rate, clk->min_freq, clk->max_freq); 1154d9373519SGhennadi Procopciuc return -EINVAL; 1155d9373519SGhennadi Procopciuc } 1156d9373519SGhennadi Procopciuc 1157d9373519SGhennadi Procopciuc if (clk->module != NULL) { 1158d9373519SGhennadi Procopciuc return set_module_rate(clk->module, rate, orate, depth); 1159d9373519SGhennadi Procopciuc } 1160d9373519SGhennadi Procopciuc 1161d9373519SGhennadi Procopciuc if (clk->pclock != NULL) { 1162d9373519SGhennadi Procopciuc return set_clk_freq(&clk->pclock->desc, rate, orate, depth); 1163d9373519SGhennadi Procopciuc } 1164d9373519SGhennadi Procopciuc 1165d9373519SGhennadi Procopciuc return -EINVAL; 1166d9373519SGhennadi Procopciuc } 1167d9373519SGhennadi Procopciuc 116846de0b9cSGhennadi Procopciuc static int get_clk_freq(const struct s32cc_clk_obj *module, 116946de0b9cSGhennadi Procopciuc const struct s32cc_clk_drv *drv, unsigned long *rate, 117046de0b9cSGhennadi Procopciuc unsigned int depth) 117146de0b9cSGhennadi Procopciuc { 117246de0b9cSGhennadi Procopciuc const struct s32cc_clk *clk = s32cc_obj2clk(module); 117346de0b9cSGhennadi Procopciuc unsigned int ldepth = depth; 117446de0b9cSGhennadi Procopciuc int ret; 117546de0b9cSGhennadi Procopciuc 117646de0b9cSGhennadi Procopciuc ret = update_stack_depth(&ldepth); 117746de0b9cSGhennadi Procopciuc if (ret != 0) { 117846de0b9cSGhennadi Procopciuc return ret; 117946de0b9cSGhennadi Procopciuc } 118046de0b9cSGhennadi Procopciuc 118146de0b9cSGhennadi Procopciuc if (clk == NULL) { 118246de0b9cSGhennadi Procopciuc ERROR("Invalid clock\n"); 118346de0b9cSGhennadi Procopciuc return -EINVAL; 118446de0b9cSGhennadi Procopciuc } 118546de0b9cSGhennadi Procopciuc 118646de0b9cSGhennadi Procopciuc if (clk->module != NULL) { 118746de0b9cSGhennadi Procopciuc return get_module_rate(clk->module, drv, rate, ldepth); 118846de0b9cSGhennadi Procopciuc } 118946de0b9cSGhennadi Procopciuc 119046de0b9cSGhennadi Procopciuc if (clk->pclock == NULL) { 119146de0b9cSGhennadi Procopciuc ERROR("Invalid clock parent\n"); 119246de0b9cSGhennadi Procopciuc return -EINVAL; 119346de0b9cSGhennadi Procopciuc } 119446de0b9cSGhennadi Procopciuc 119546de0b9cSGhennadi Procopciuc return get_clk_freq(&clk->pclock->desc, drv, rate, ldepth); 119646de0b9cSGhennadi Procopciuc } 119746de0b9cSGhennadi Procopciuc 11987ad4e231SGhennadi Procopciuc static int set_pll_freq(const struct s32cc_clk_obj *module, unsigned long rate, 11997ad4e231SGhennadi Procopciuc unsigned long *orate, unsigned int *depth) 12007ad4e231SGhennadi Procopciuc { 12017ad4e231SGhennadi Procopciuc struct s32cc_pll *pll = s32cc_obj2pll(module); 12027ad4e231SGhennadi Procopciuc int ret; 12037ad4e231SGhennadi Procopciuc 12047ad4e231SGhennadi Procopciuc ret = update_stack_depth(depth); 12057ad4e231SGhennadi Procopciuc if (ret != 0) { 12067ad4e231SGhennadi Procopciuc return ret; 12077ad4e231SGhennadi Procopciuc } 12087ad4e231SGhennadi Procopciuc 12097ad4e231SGhennadi Procopciuc if ((pll->vco_freq != 0UL) && (pll->vco_freq != rate)) { 12107ad4e231SGhennadi Procopciuc ERROR("PLL frequency was already set\n"); 12117ad4e231SGhennadi Procopciuc return -EINVAL; 12127ad4e231SGhennadi Procopciuc } 12137ad4e231SGhennadi Procopciuc 12147ad4e231SGhennadi Procopciuc pll->vco_freq = rate; 12157ad4e231SGhennadi Procopciuc *orate = pll->vco_freq; 12167ad4e231SGhennadi Procopciuc 12177ad4e231SGhennadi Procopciuc return 0; 12187ad4e231SGhennadi Procopciuc } 12197ad4e231SGhennadi Procopciuc 1220fbebafa5SGhennadi Procopciuc static int get_pll_freq(const struct s32cc_clk_obj *module, 1221fbebafa5SGhennadi Procopciuc const struct s32cc_clk_drv *drv, 1222fbebafa5SGhennadi Procopciuc unsigned long *rate, unsigned int depth) 1223fbebafa5SGhennadi Procopciuc { 1224fbebafa5SGhennadi Procopciuc const struct s32cc_pll *pll = s32cc_obj2pll(module); 1225fbebafa5SGhennadi Procopciuc const struct s32cc_clk *source; 1226fbebafa5SGhennadi Procopciuc uint32_t mfi, mfn, rdiv, plldv; 1227fbebafa5SGhennadi Procopciuc unsigned long prate, clk_src; 1228fbebafa5SGhennadi Procopciuc unsigned int ldepth = depth; 1229fbebafa5SGhennadi Procopciuc uintptr_t pll_addr = 0UL; 1230fbebafa5SGhennadi Procopciuc uint64_t t1, t2; 1231fbebafa5SGhennadi Procopciuc uint32_t pllpd; 1232fbebafa5SGhennadi Procopciuc int ret; 1233fbebafa5SGhennadi Procopciuc 1234fbebafa5SGhennadi Procopciuc ret = update_stack_depth(&ldepth); 1235fbebafa5SGhennadi Procopciuc if (ret != 0) { 1236fbebafa5SGhennadi Procopciuc return ret; 1237fbebafa5SGhennadi Procopciuc } 1238fbebafa5SGhennadi Procopciuc 1239fbebafa5SGhennadi Procopciuc ret = get_base_addr(pll->instance, drv, &pll_addr); 1240fbebafa5SGhennadi Procopciuc if (ret != 0) { 1241fbebafa5SGhennadi Procopciuc ERROR("Failed to detect PLL instance\n"); 1242fbebafa5SGhennadi Procopciuc return ret; 1243fbebafa5SGhennadi Procopciuc } 1244fbebafa5SGhennadi Procopciuc 1245fbebafa5SGhennadi Procopciuc /* Disabled PLL */ 1246fbebafa5SGhennadi Procopciuc pllpd = mmio_read_32(PLLDIG_PLLCR(pll_addr)) & PLLDIG_PLLCR_PLLPD; 1247fbebafa5SGhennadi Procopciuc if (pllpd != 0U) { 1248fbebafa5SGhennadi Procopciuc *rate = pll->vco_freq; 1249fbebafa5SGhennadi Procopciuc return 0; 1250fbebafa5SGhennadi Procopciuc } 1251fbebafa5SGhennadi Procopciuc 1252fbebafa5SGhennadi Procopciuc clk_src = mmio_read_32(PLLDIG_PLLCLKMUX(pll_addr)); 1253fbebafa5SGhennadi Procopciuc switch (clk_src) { 1254fbebafa5SGhennadi Procopciuc case 0: 1255fbebafa5SGhennadi Procopciuc clk_src = S32CC_CLK_FIRC; 1256fbebafa5SGhennadi Procopciuc break; 1257fbebafa5SGhennadi Procopciuc case 1: 1258fbebafa5SGhennadi Procopciuc clk_src = S32CC_CLK_FXOSC; 1259fbebafa5SGhennadi Procopciuc break; 1260fbebafa5SGhennadi Procopciuc default: 1261fbebafa5SGhennadi Procopciuc ERROR("Failed to identify PLL source id %" PRIu64 "\n", clk_src); 1262fbebafa5SGhennadi Procopciuc return -EINVAL; 1263fbebafa5SGhennadi Procopciuc }; 1264fbebafa5SGhennadi Procopciuc 1265fbebafa5SGhennadi Procopciuc source = s32cc_get_arch_clk(clk_src); 1266fbebafa5SGhennadi Procopciuc if (source == NULL) { 1267fbebafa5SGhennadi Procopciuc ERROR("Failed to get PLL source clock\n"); 1268fbebafa5SGhennadi Procopciuc return -EINVAL; 1269fbebafa5SGhennadi Procopciuc } 1270fbebafa5SGhennadi Procopciuc 1271fbebafa5SGhennadi Procopciuc ret = get_module_rate(&source->desc, drv, &prate, ldepth); 1272fbebafa5SGhennadi Procopciuc if (ret != 0) { 1273fbebafa5SGhennadi Procopciuc ERROR("Failed to get PLL's parent frequency\n"); 1274fbebafa5SGhennadi Procopciuc return ret; 1275fbebafa5SGhennadi Procopciuc } 1276fbebafa5SGhennadi Procopciuc 1277fbebafa5SGhennadi Procopciuc plldv = mmio_read_32(PLLDIG_PLLDV(pll_addr)); 1278fbebafa5SGhennadi Procopciuc mfi = PLLDIG_PLLDV_MFI(plldv); 1279fbebafa5SGhennadi Procopciuc rdiv = PLLDIG_PLLDV_RDIV(plldv); 1280fbebafa5SGhennadi Procopciuc if (rdiv == 0U) { 1281fbebafa5SGhennadi Procopciuc rdiv = 1; 1282fbebafa5SGhennadi Procopciuc } 1283fbebafa5SGhennadi Procopciuc 1284fbebafa5SGhennadi Procopciuc /* Frac-N mode */ 1285fbebafa5SGhennadi Procopciuc mfn = PLLDIG_PLLFD_MFN_SET(mmio_read_32(PLLDIG_PLLFD(pll_addr))); 1286fbebafa5SGhennadi Procopciuc 1287fbebafa5SGhennadi Procopciuc /* PLL VCO frequency in Fractional mode when PLLDV[RDIV] is not 0 */ 1288fbebafa5SGhennadi Procopciuc t1 = prate / rdiv; 1289fbebafa5SGhennadi Procopciuc t2 = (mfi * FP_PRECISION) + (mfn * FP_PRECISION / 18432U); 1290fbebafa5SGhennadi Procopciuc 1291fbebafa5SGhennadi Procopciuc *rate = t1 * t2 / FP_PRECISION; 1292fbebafa5SGhennadi Procopciuc 1293fbebafa5SGhennadi Procopciuc return 0; 1294fbebafa5SGhennadi Procopciuc } 1295fbebafa5SGhennadi Procopciuc 1296de950ef0SGhennadi Procopciuc static int set_pll_div_freq(const struct s32cc_clk_obj *module, unsigned long rate, 1297de950ef0SGhennadi Procopciuc unsigned long *orate, unsigned int *depth) 1298de950ef0SGhennadi Procopciuc { 1299de950ef0SGhennadi Procopciuc struct s32cc_pll_out_div *pdiv = s32cc_obj2plldiv(module); 1300de950ef0SGhennadi Procopciuc const struct s32cc_pll *pll; 1301de950ef0SGhennadi Procopciuc unsigned long prate, dc; 1302de950ef0SGhennadi Procopciuc int ret; 1303de950ef0SGhennadi Procopciuc 1304de950ef0SGhennadi Procopciuc ret = update_stack_depth(depth); 1305de950ef0SGhennadi Procopciuc if (ret != 0) { 1306de950ef0SGhennadi Procopciuc return ret; 1307de950ef0SGhennadi Procopciuc } 1308de950ef0SGhennadi Procopciuc 1309de950ef0SGhennadi Procopciuc if (pdiv->parent == NULL) { 1310de950ef0SGhennadi Procopciuc ERROR("Failed to identify PLL divider's parent\n"); 1311de950ef0SGhennadi Procopciuc return -EINVAL; 1312de950ef0SGhennadi Procopciuc } 1313de950ef0SGhennadi Procopciuc 1314de950ef0SGhennadi Procopciuc pll = s32cc_obj2pll(pdiv->parent); 1315de950ef0SGhennadi Procopciuc if (pll == NULL) { 1316de950ef0SGhennadi Procopciuc ERROR("The parent of the PLL DIV is invalid\n"); 1317de950ef0SGhennadi Procopciuc return -EINVAL; 1318de950ef0SGhennadi Procopciuc } 1319de950ef0SGhennadi Procopciuc 1320de950ef0SGhennadi Procopciuc prate = pll->vco_freq; 1321de950ef0SGhennadi Procopciuc 1322de950ef0SGhennadi Procopciuc /** 1323de950ef0SGhennadi Procopciuc * The PLL is not initialized yet, so let's take a risk 1324de950ef0SGhennadi Procopciuc * and accept the proposed rate. 1325de950ef0SGhennadi Procopciuc */ 1326de950ef0SGhennadi Procopciuc if (prate == 0UL) { 1327de950ef0SGhennadi Procopciuc pdiv->freq = rate; 1328de950ef0SGhennadi Procopciuc *orate = rate; 1329de950ef0SGhennadi Procopciuc return 0; 1330de950ef0SGhennadi Procopciuc } 1331de950ef0SGhennadi Procopciuc 1332de950ef0SGhennadi Procopciuc /* Decline in case the rate cannot fit PLL's requirements. */ 1333de950ef0SGhennadi Procopciuc dc = prate / rate; 1334de950ef0SGhennadi Procopciuc if ((prate / dc) != rate) { 1335de950ef0SGhennadi Procopciuc return -EINVAL; 1336de950ef0SGhennadi Procopciuc } 1337de950ef0SGhennadi Procopciuc 1338de950ef0SGhennadi Procopciuc pdiv->freq = rate; 1339de950ef0SGhennadi Procopciuc *orate = pdiv->freq; 1340de950ef0SGhennadi Procopciuc 1341de950ef0SGhennadi Procopciuc return 0; 1342de950ef0SGhennadi Procopciuc } 1343de950ef0SGhennadi Procopciuc 1344*a762c505SGhennadi Procopciuc static int get_pll_div_freq(const struct s32cc_clk_obj *module, 1345*a762c505SGhennadi Procopciuc const struct s32cc_clk_drv *drv, 1346*a762c505SGhennadi Procopciuc unsigned long *rate, unsigned int depth) 1347*a762c505SGhennadi Procopciuc { 1348*a762c505SGhennadi Procopciuc const struct s32cc_pll_out_div *pdiv = s32cc_obj2plldiv(module); 1349*a762c505SGhennadi Procopciuc const struct s32cc_pll *pll; 1350*a762c505SGhennadi Procopciuc unsigned int ldepth = depth; 1351*a762c505SGhennadi Procopciuc uintptr_t pll_addr = 0UL; 1352*a762c505SGhennadi Procopciuc unsigned long pfreq; 1353*a762c505SGhennadi Procopciuc uint32_t pllodiv; 1354*a762c505SGhennadi Procopciuc uint32_t dc; 1355*a762c505SGhennadi Procopciuc int ret; 1356*a762c505SGhennadi Procopciuc 1357*a762c505SGhennadi Procopciuc ret = update_stack_depth(&ldepth); 1358*a762c505SGhennadi Procopciuc if (ret != 0) { 1359*a762c505SGhennadi Procopciuc return ret; 1360*a762c505SGhennadi Procopciuc } 1361*a762c505SGhennadi Procopciuc 1362*a762c505SGhennadi Procopciuc pll = get_div_pll(pdiv); 1363*a762c505SGhennadi Procopciuc if (pll == NULL) { 1364*a762c505SGhennadi Procopciuc ERROR("The parent of the PLL DIV is invalid\n"); 1365*a762c505SGhennadi Procopciuc return -EINVAL; 1366*a762c505SGhennadi Procopciuc } 1367*a762c505SGhennadi Procopciuc 1368*a762c505SGhennadi Procopciuc ret = get_base_addr(pll->instance, drv, &pll_addr); 1369*a762c505SGhennadi Procopciuc if (ret != 0) { 1370*a762c505SGhennadi Procopciuc ERROR("Failed to detect PLL instance\n"); 1371*a762c505SGhennadi Procopciuc return -EINVAL; 1372*a762c505SGhennadi Procopciuc } 1373*a762c505SGhennadi Procopciuc 1374*a762c505SGhennadi Procopciuc ret = get_module_rate(pdiv->parent, drv, &pfreq, ldepth); 1375*a762c505SGhennadi Procopciuc if (ret != 0) { 1376*a762c505SGhennadi Procopciuc ERROR("Failed to get the frequency of PLL %" PRIxPTR "\n", 1377*a762c505SGhennadi Procopciuc pll_addr); 1378*a762c505SGhennadi Procopciuc return ret; 1379*a762c505SGhennadi Procopciuc } 1380*a762c505SGhennadi Procopciuc 1381*a762c505SGhennadi Procopciuc pllodiv = mmio_read_32(PLLDIG_PLLODIV(pll_addr, pdiv->index)); 1382*a762c505SGhennadi Procopciuc 1383*a762c505SGhennadi Procopciuc /* Disabled module */ 1384*a762c505SGhennadi Procopciuc if ((pllodiv & PLLDIG_PLLODIV_DE) == 0U) { 1385*a762c505SGhennadi Procopciuc *rate = pdiv->freq; 1386*a762c505SGhennadi Procopciuc return 0; 1387*a762c505SGhennadi Procopciuc } 1388*a762c505SGhennadi Procopciuc 1389*a762c505SGhennadi Procopciuc dc = PLLDIG_PLLODIV_DIV(pllodiv); 1390*a762c505SGhennadi Procopciuc *rate = (pfreq * FP_PRECISION) / (dc + 1U) / FP_PRECISION; 1391*a762c505SGhennadi Procopciuc 1392*a762c505SGhennadi Procopciuc return 0; 1393*a762c505SGhennadi Procopciuc } 1394*a762c505SGhennadi Procopciuc 139565739db2SGhennadi Procopciuc static int set_fixed_div_freq(const struct s32cc_clk_obj *module, unsigned long rate, 139665739db2SGhennadi Procopciuc unsigned long *orate, unsigned int *depth) 139765739db2SGhennadi Procopciuc { 139865739db2SGhennadi Procopciuc const struct s32cc_fixed_div *fdiv = s32cc_obj2fixeddiv(module); 139965739db2SGhennadi Procopciuc int ret; 140065739db2SGhennadi Procopciuc 140165739db2SGhennadi Procopciuc ret = update_stack_depth(depth); 140265739db2SGhennadi Procopciuc if (ret != 0) { 140365739db2SGhennadi Procopciuc return ret; 140465739db2SGhennadi Procopciuc } 140565739db2SGhennadi Procopciuc 140665739db2SGhennadi Procopciuc if (fdiv->parent == NULL) { 140765739db2SGhennadi Procopciuc ERROR("The divider doesn't have a valid parent\b"); 140865739db2SGhennadi Procopciuc return -EINVAL; 140965739db2SGhennadi Procopciuc } 141065739db2SGhennadi Procopciuc 141165739db2SGhennadi Procopciuc ret = set_module_rate(fdiv->parent, rate * fdiv->rate_div, orate, depth); 141265739db2SGhennadi Procopciuc 141365739db2SGhennadi Procopciuc /* Update the output rate based on the parent's rate */ 141465739db2SGhennadi Procopciuc *orate /= fdiv->rate_div; 141565739db2SGhennadi Procopciuc 141665739db2SGhennadi Procopciuc return ret; 141765739db2SGhennadi Procopciuc } 141865739db2SGhennadi Procopciuc 14197c298ebcSGhennadi Procopciuc static int get_fixed_div_freq(const struct s32cc_clk_obj *module, 14207c298ebcSGhennadi Procopciuc const struct s32cc_clk_drv *drv, 14217c298ebcSGhennadi Procopciuc unsigned long *rate, unsigned int depth) 14227c298ebcSGhennadi Procopciuc { 14237c298ebcSGhennadi Procopciuc const struct s32cc_fixed_div *fdiv = s32cc_obj2fixeddiv(module); 14247c298ebcSGhennadi Procopciuc unsigned long pfreq; 14257c298ebcSGhennadi Procopciuc int ret; 14267c298ebcSGhennadi Procopciuc 14277c298ebcSGhennadi Procopciuc ret = get_module_rate(fdiv->parent, drv, &pfreq, depth); 14287c298ebcSGhennadi Procopciuc if (ret != 0) { 14297c298ebcSGhennadi Procopciuc return ret; 14307c298ebcSGhennadi Procopciuc } 14317c298ebcSGhennadi Procopciuc 14327c298ebcSGhennadi Procopciuc *rate = (pfreq * FP_PRECISION / fdiv->rate_div) / FP_PRECISION; 14337c298ebcSGhennadi Procopciuc return 0; 14347c298ebcSGhennadi Procopciuc } 14357c298ebcSGhennadi Procopciuc 143664e0c226SGhennadi Procopciuc static int set_mux_freq(const struct s32cc_clk_obj *module, unsigned long rate, 143764e0c226SGhennadi Procopciuc unsigned long *orate, unsigned int *depth) 143864e0c226SGhennadi Procopciuc { 143964e0c226SGhennadi Procopciuc const struct s32cc_clkmux *mux = s32cc_obj2clkmux(module); 144064e0c226SGhennadi Procopciuc const struct s32cc_clk *clk = s32cc_get_arch_clk(mux->source_id); 144164e0c226SGhennadi Procopciuc int ret; 144264e0c226SGhennadi Procopciuc 144364e0c226SGhennadi Procopciuc ret = update_stack_depth(depth); 144464e0c226SGhennadi Procopciuc if (ret != 0) { 144564e0c226SGhennadi Procopciuc return ret; 144664e0c226SGhennadi Procopciuc } 144764e0c226SGhennadi Procopciuc 144864e0c226SGhennadi Procopciuc if (clk == NULL) { 144964e0c226SGhennadi Procopciuc ERROR("Mux (id:%" PRIu8 ") without a valid source (%lu)\n", 145064e0c226SGhennadi Procopciuc mux->index, mux->source_id); 145164e0c226SGhennadi Procopciuc return -EINVAL; 145264e0c226SGhennadi Procopciuc } 145364e0c226SGhennadi Procopciuc 145464e0c226SGhennadi Procopciuc return set_module_rate(&clk->desc, rate, orate, depth); 145564e0c226SGhennadi Procopciuc } 145664e0c226SGhennadi Procopciuc 14574cd04c50SGhennadi Procopciuc static int set_dfs_div_freq(const struct s32cc_clk_obj *module, unsigned long rate, 14584cd04c50SGhennadi Procopciuc unsigned long *orate, unsigned int *depth) 14594cd04c50SGhennadi Procopciuc { 14604cd04c50SGhennadi Procopciuc struct s32cc_dfs_div *dfs_div = s32cc_obj2dfsdiv(module); 14614cd04c50SGhennadi Procopciuc const struct s32cc_dfs *dfs; 14624cd04c50SGhennadi Procopciuc int ret; 14634cd04c50SGhennadi Procopciuc 14644cd04c50SGhennadi Procopciuc ret = update_stack_depth(depth); 14654cd04c50SGhennadi Procopciuc if (ret != 0) { 14664cd04c50SGhennadi Procopciuc return ret; 14674cd04c50SGhennadi Procopciuc } 14684cd04c50SGhennadi Procopciuc 14694cd04c50SGhennadi Procopciuc if (dfs_div->parent == NULL) { 14704cd04c50SGhennadi Procopciuc ERROR("Failed to identify DFS divider's parent\n"); 14714cd04c50SGhennadi Procopciuc return -EINVAL; 14724cd04c50SGhennadi Procopciuc } 14734cd04c50SGhennadi Procopciuc 14744cd04c50SGhennadi Procopciuc /* Sanity check */ 14754cd04c50SGhennadi Procopciuc dfs = s32cc_obj2dfs(dfs_div->parent); 14764cd04c50SGhennadi Procopciuc if (dfs->parent == NULL) { 14774cd04c50SGhennadi Procopciuc ERROR("Failed to identify DFS's parent\n"); 14784cd04c50SGhennadi Procopciuc return -EINVAL; 14794cd04c50SGhennadi Procopciuc } 14804cd04c50SGhennadi Procopciuc 14814cd04c50SGhennadi Procopciuc if ((dfs_div->freq != 0U) && (dfs_div->freq != rate)) { 14824cd04c50SGhennadi Procopciuc ERROR("DFS DIV frequency was already set to %lu\n", 14834cd04c50SGhennadi Procopciuc dfs_div->freq); 14844cd04c50SGhennadi Procopciuc return -EINVAL; 14854cd04c50SGhennadi Procopciuc } 14864cd04c50SGhennadi Procopciuc 14874cd04c50SGhennadi Procopciuc dfs_div->freq = rate; 14884cd04c50SGhennadi Procopciuc *orate = rate; 14894cd04c50SGhennadi Procopciuc 14904cd04c50SGhennadi Procopciuc return ret; 14914cd04c50SGhennadi Procopciuc } 14924cd04c50SGhennadi Procopciuc 14938f23e76fSGhennadi Procopciuc static unsigned long compute_dfs_div_freq(unsigned long pfreq, uint32_t mfi, uint32_t mfn) 14948f23e76fSGhennadi Procopciuc { 14958f23e76fSGhennadi Procopciuc unsigned long freq; 14968f23e76fSGhennadi Procopciuc 14978f23e76fSGhennadi Procopciuc /** 14988f23e76fSGhennadi Procopciuc * Formula for input and output clocks of each port divider. 14998f23e76fSGhennadi Procopciuc * See 'Digital Frequency Synthesizer' chapter from Reference Manual. 15008f23e76fSGhennadi Procopciuc * 15018f23e76fSGhennadi Procopciuc * freq = pfreq / (2 * (mfi + mfn / 36.0)); 15028f23e76fSGhennadi Procopciuc */ 15038f23e76fSGhennadi Procopciuc freq = (mfi * FP_PRECISION) + (mfn * FP_PRECISION / 36UL); 15048f23e76fSGhennadi Procopciuc freq *= 2UL; 15058f23e76fSGhennadi Procopciuc freq = pfreq * FP_PRECISION / freq; 15068f23e76fSGhennadi Procopciuc 15078f23e76fSGhennadi Procopciuc return freq; 15088f23e76fSGhennadi Procopciuc } 15098f23e76fSGhennadi Procopciuc 15108f23e76fSGhennadi Procopciuc static int get_dfs_div_freq(const struct s32cc_clk_obj *module, 15118f23e76fSGhennadi Procopciuc const struct s32cc_clk_drv *drv, 15128f23e76fSGhennadi Procopciuc unsigned long *rate, unsigned int depth) 15138f23e76fSGhennadi Procopciuc { 15148f23e76fSGhennadi Procopciuc const struct s32cc_dfs_div *dfs_div = s32cc_obj2dfsdiv(module); 15158f23e76fSGhennadi Procopciuc unsigned int ldepth = depth; 15168f23e76fSGhennadi Procopciuc const struct s32cc_dfs *dfs; 15178f23e76fSGhennadi Procopciuc uint32_t dvport, mfi, mfn; 15188f23e76fSGhennadi Procopciuc uintptr_t dfs_addr = 0UL; 15198f23e76fSGhennadi Procopciuc unsigned long pfreq; 15208f23e76fSGhennadi Procopciuc int ret; 15218f23e76fSGhennadi Procopciuc 15228f23e76fSGhennadi Procopciuc ret = update_stack_depth(&ldepth); 15238f23e76fSGhennadi Procopciuc if (ret != 0) { 15248f23e76fSGhennadi Procopciuc return ret; 15258f23e76fSGhennadi Procopciuc } 15268f23e76fSGhennadi Procopciuc 15278f23e76fSGhennadi Procopciuc dfs = get_div_dfs(dfs_div); 15288f23e76fSGhennadi Procopciuc if (dfs == NULL) { 15298f23e76fSGhennadi Procopciuc return -EINVAL; 15308f23e76fSGhennadi Procopciuc } 15318f23e76fSGhennadi Procopciuc 15328f23e76fSGhennadi Procopciuc ret = get_module_rate(dfs_div->parent, drv, &pfreq, ldepth); 15338f23e76fSGhennadi Procopciuc if (ret != 0) { 15348f23e76fSGhennadi Procopciuc return ret; 15358f23e76fSGhennadi Procopciuc } 15368f23e76fSGhennadi Procopciuc 15378f23e76fSGhennadi Procopciuc ret = get_base_addr(dfs->instance, drv, &dfs_addr); 15388f23e76fSGhennadi Procopciuc if (ret != 0) { 15398f23e76fSGhennadi Procopciuc ERROR("Failed to detect the DFS instance\n"); 15408f23e76fSGhennadi Procopciuc return ret; 15418f23e76fSGhennadi Procopciuc } 15428f23e76fSGhennadi Procopciuc 15438f23e76fSGhennadi Procopciuc dvport = mmio_read_32(DFS_DVPORTn(dfs_addr, dfs_div->index)); 15448f23e76fSGhennadi Procopciuc 15458f23e76fSGhennadi Procopciuc mfi = DFS_DVPORTn_MFI(dvport); 15468f23e76fSGhennadi Procopciuc mfn = DFS_DVPORTn_MFN(dvport); 15478f23e76fSGhennadi Procopciuc 15488f23e76fSGhennadi Procopciuc /* Disabled port */ 15498f23e76fSGhennadi Procopciuc if ((mfi == 0U) && (mfn == 0U)) { 15508f23e76fSGhennadi Procopciuc *rate = dfs_div->freq; 15518f23e76fSGhennadi Procopciuc return 0; 15528f23e76fSGhennadi Procopciuc } 15538f23e76fSGhennadi Procopciuc 15548f23e76fSGhennadi Procopciuc *rate = compute_dfs_div_freq(pfreq, mfi, mfn); 15558f23e76fSGhennadi Procopciuc return 0; 15568f23e76fSGhennadi Procopciuc } 15578f23e76fSGhennadi Procopciuc 1558d9373519SGhennadi Procopciuc static int set_module_rate(const struct s32cc_clk_obj *module, 1559d9373519SGhennadi Procopciuc unsigned long rate, unsigned long *orate, 1560d9373519SGhennadi Procopciuc unsigned int *depth) 1561d9373519SGhennadi Procopciuc { 1562d9373519SGhennadi Procopciuc int ret = 0; 1563d9373519SGhennadi Procopciuc 1564d9373519SGhennadi Procopciuc ret = update_stack_depth(depth); 1565d9373519SGhennadi Procopciuc if (ret != 0) { 1566d9373519SGhennadi Procopciuc return ret; 1567d9373519SGhennadi Procopciuc } 1568d9373519SGhennadi Procopciuc 15694cd04c50SGhennadi Procopciuc ret = -EINVAL; 15704cd04c50SGhennadi Procopciuc 1571d9373519SGhennadi Procopciuc switch (module->type) { 1572d9373519SGhennadi Procopciuc case s32cc_clk_t: 1573d9373519SGhennadi Procopciuc ret = set_clk_freq(module, rate, orate, depth); 1574d9373519SGhennadi Procopciuc break; 1575d9373519SGhennadi Procopciuc case s32cc_osc_t: 1576d9373519SGhennadi Procopciuc ret = set_osc_freq(module, rate, orate, depth); 1577d9373519SGhennadi Procopciuc break; 15787ad4e231SGhennadi Procopciuc case s32cc_pll_t: 15797ad4e231SGhennadi Procopciuc ret = set_pll_freq(module, rate, orate, depth); 15807ad4e231SGhennadi Procopciuc break; 1581de950ef0SGhennadi Procopciuc case s32cc_pll_out_div_t: 1582de950ef0SGhennadi Procopciuc ret = set_pll_div_freq(module, rate, orate, depth); 1583de950ef0SGhennadi Procopciuc break; 158465739db2SGhennadi Procopciuc case s32cc_fixed_div_t: 158565739db2SGhennadi Procopciuc ret = set_fixed_div_freq(module, rate, orate, depth); 158665739db2SGhennadi Procopciuc break; 1587a8be748aSGhennadi Procopciuc case s32cc_clkmux_t: 158864e0c226SGhennadi Procopciuc ret = set_mux_freq(module, rate, orate, depth); 158964e0c226SGhennadi Procopciuc break; 15903fa91a94SGhennadi Procopciuc case s32cc_shared_clkmux_t: 159164e0c226SGhennadi Procopciuc ret = set_mux_freq(module, rate, orate, depth); 1592a8be748aSGhennadi Procopciuc break; 15934cd04c50SGhennadi Procopciuc case s32cc_dfs_t: 15944cd04c50SGhennadi Procopciuc ERROR("Setting the frequency of a DFS is not allowed!"); 15954cd04c50SGhennadi Procopciuc break; 15964cd04c50SGhennadi Procopciuc case s32cc_dfs_div_t: 15974cd04c50SGhennadi Procopciuc ret = set_dfs_div_freq(module, rate, orate, depth); 15984cd04c50SGhennadi Procopciuc break; 1599d9373519SGhennadi Procopciuc default: 1600d9373519SGhennadi Procopciuc break; 1601d9373519SGhennadi Procopciuc } 1602d9373519SGhennadi Procopciuc 1603d9373519SGhennadi Procopciuc return ret; 1604d9373519SGhennadi Procopciuc } 1605d9373519SGhennadi Procopciuc 1606bd691136SGhennadi Procopciuc static int get_module_rate(const struct s32cc_clk_obj *module, 1607bd691136SGhennadi Procopciuc const struct s32cc_clk_drv *drv, 1608bd691136SGhennadi Procopciuc unsigned long *rate, 1609bd691136SGhennadi Procopciuc unsigned int depth) 1610bd691136SGhennadi Procopciuc { 1611bd691136SGhennadi Procopciuc unsigned int ldepth = depth; 1612bd691136SGhennadi Procopciuc int ret = 0; 1613bd691136SGhennadi Procopciuc 1614bd691136SGhennadi Procopciuc ret = update_stack_depth(&ldepth); 1615bd691136SGhennadi Procopciuc if (ret != 0) { 1616bd691136SGhennadi Procopciuc return ret; 1617bd691136SGhennadi Procopciuc } 1618bd691136SGhennadi Procopciuc 1619bd691136SGhennadi Procopciuc switch (module->type) { 1620bd691136SGhennadi Procopciuc case s32cc_osc_t: 1621bd691136SGhennadi Procopciuc ret = get_osc_freq(module, drv, rate, ldepth); 1622bd691136SGhennadi Procopciuc break; 162346de0b9cSGhennadi Procopciuc case s32cc_clk_t: 162446de0b9cSGhennadi Procopciuc ret = get_clk_freq(module, drv, rate, ldepth); 162546de0b9cSGhennadi Procopciuc break; 1626fbebafa5SGhennadi Procopciuc case s32cc_pll_t: 1627fbebafa5SGhennadi Procopciuc ret = get_pll_freq(module, drv, rate, ldepth); 1628fbebafa5SGhennadi Procopciuc break; 16292fb25509SGhennadi Procopciuc case s32cc_dfs_t: 16302fb25509SGhennadi Procopciuc ret = get_dfs_freq(module, drv, rate, ldepth); 16312fb25509SGhennadi Procopciuc break; 16328f23e76fSGhennadi Procopciuc case s32cc_dfs_div_t: 16338f23e76fSGhennadi Procopciuc ret = get_dfs_div_freq(module, drv, rate, ldepth); 16348f23e76fSGhennadi Procopciuc break; 16357c298ebcSGhennadi Procopciuc case s32cc_fixed_div_t: 16367c298ebcSGhennadi Procopciuc ret = get_fixed_div_freq(module, drv, rate, ldepth); 16377c298ebcSGhennadi Procopciuc break; 1638*a762c505SGhennadi Procopciuc case s32cc_pll_out_div_t: 1639*a762c505SGhennadi Procopciuc ret = get_pll_div_freq(module, drv, rate, ldepth); 1640*a762c505SGhennadi Procopciuc break; 1641bd691136SGhennadi Procopciuc default: 1642bd691136SGhennadi Procopciuc ret = -EINVAL; 1643bd691136SGhennadi Procopciuc break; 1644bd691136SGhennadi Procopciuc } 1645bd691136SGhennadi Procopciuc 1646bd691136SGhennadi Procopciuc return ret; 1647bd691136SGhennadi Procopciuc } 1648bd691136SGhennadi Procopciuc 16493a580e9eSGhennadi Procopciuc static int s32cc_clk_set_rate(unsigned long id, unsigned long rate, 16503a580e9eSGhennadi Procopciuc unsigned long *orate) 16513a580e9eSGhennadi Procopciuc { 1652d9373519SGhennadi Procopciuc unsigned int depth = MAX_STACK_DEPTH; 1653d9373519SGhennadi Procopciuc const struct s32cc_clk *clk; 1654d9373519SGhennadi Procopciuc int ret; 1655d9373519SGhennadi Procopciuc 1656d9373519SGhennadi Procopciuc clk = s32cc_get_arch_clk(id); 1657d9373519SGhennadi Procopciuc if (clk == NULL) { 1658d9373519SGhennadi Procopciuc return -EINVAL; 1659d9373519SGhennadi Procopciuc } 1660d9373519SGhennadi Procopciuc 1661d9373519SGhennadi Procopciuc ret = set_module_rate(&clk->desc, rate, orate, &depth); 1662d9373519SGhennadi Procopciuc if (ret != 0) { 1663d9373519SGhennadi Procopciuc ERROR("Failed to set frequency (%lu MHz) for clock %lu\n", 1664d9373519SGhennadi Procopciuc rate, id); 1665d9373519SGhennadi Procopciuc } 1666d9373519SGhennadi Procopciuc 1667d9373519SGhennadi Procopciuc return ret; 16683a580e9eSGhennadi Procopciuc } 16693a580e9eSGhennadi Procopciuc 1670bd691136SGhennadi Procopciuc static unsigned long s32cc_clk_get_rate(unsigned long id) 1671bd691136SGhennadi Procopciuc { 1672bd691136SGhennadi Procopciuc const struct s32cc_clk_drv *drv = get_drv(); 1673bd691136SGhennadi Procopciuc unsigned int depth = MAX_STACK_DEPTH; 1674bd691136SGhennadi Procopciuc const struct s32cc_clk *clk; 1675bd691136SGhennadi Procopciuc unsigned long rate = 0UL; 1676bd691136SGhennadi Procopciuc int ret; 1677bd691136SGhennadi Procopciuc 1678bd691136SGhennadi Procopciuc clk = s32cc_get_arch_clk(id); 1679bd691136SGhennadi Procopciuc if (clk == NULL) { 1680bd691136SGhennadi Procopciuc return 0; 1681bd691136SGhennadi Procopciuc } 1682bd691136SGhennadi Procopciuc 1683bd691136SGhennadi Procopciuc ret = get_module_rate(&clk->desc, drv, &rate, depth); 1684bd691136SGhennadi Procopciuc if (ret != 0) { 1685bd691136SGhennadi Procopciuc ERROR("Failed to get frequency (%lu MHz) for clock %lu\n", 1686bd691136SGhennadi Procopciuc rate, id); 1687bd691136SGhennadi Procopciuc return 0; 1688bd691136SGhennadi Procopciuc } 1689bd691136SGhennadi Procopciuc 1690bd691136SGhennadi Procopciuc return rate; 1691bd691136SGhennadi Procopciuc } 1692bd691136SGhennadi Procopciuc 169396e069cbSGhennadi Procopciuc static struct s32cc_clk_obj *get_no_parent(const struct s32cc_clk_obj *module) 169496e069cbSGhennadi Procopciuc { 169596e069cbSGhennadi Procopciuc return NULL; 169696e069cbSGhennadi Procopciuc } 169796e069cbSGhennadi Procopciuc 169896e069cbSGhennadi Procopciuc typedef struct s32cc_clk_obj *(*get_parent_clb_t)(const struct s32cc_clk_obj *clk_obj); 169996e069cbSGhennadi Procopciuc 170096e069cbSGhennadi Procopciuc static struct s32cc_clk_obj *get_module_parent(const struct s32cc_clk_obj *module) 170196e069cbSGhennadi Procopciuc { 17028a4f840bSGhennadi Procopciuc static const get_parent_clb_t parents_clbs[12] = { 170396e069cbSGhennadi Procopciuc [s32cc_clk_t] = get_clk_parent, 170496e069cbSGhennadi Procopciuc [s32cc_osc_t] = get_no_parent, 170596e069cbSGhennadi Procopciuc [s32cc_pll_t] = get_pll_parent, 170696e069cbSGhennadi Procopciuc [s32cc_pll_out_div_t] = get_pll_div_parent, 170796e069cbSGhennadi Procopciuc [s32cc_clkmux_t] = get_mux_parent, 170896e069cbSGhennadi Procopciuc [s32cc_shared_clkmux_t] = get_mux_parent, 170996e069cbSGhennadi Procopciuc [s32cc_dfs_t] = get_dfs_parent, 171096e069cbSGhennadi Procopciuc [s32cc_dfs_div_t] = get_dfs_div_parent, 17118a4f840bSGhennadi Procopciuc [s32cc_part_t] = get_no_parent, 17128a4f840bSGhennadi Procopciuc [s32cc_part_block_t] = get_part_block_parent, 17138a4f840bSGhennadi Procopciuc [s32cc_part_block_link_t] = get_part_block_link_parent, 171496e069cbSGhennadi Procopciuc }; 171596e069cbSGhennadi Procopciuc uint32_t index; 171696e069cbSGhennadi Procopciuc 171796e069cbSGhennadi Procopciuc if (module == NULL) { 171896e069cbSGhennadi Procopciuc return NULL; 171996e069cbSGhennadi Procopciuc } 172096e069cbSGhennadi Procopciuc 172196e069cbSGhennadi Procopciuc index = (uint32_t)module->type; 172296e069cbSGhennadi Procopciuc 172396e069cbSGhennadi Procopciuc if (index >= ARRAY_SIZE(parents_clbs)) { 172496e069cbSGhennadi Procopciuc ERROR("Undefined module type: %d\n", module->type); 172596e069cbSGhennadi Procopciuc return NULL; 172696e069cbSGhennadi Procopciuc } 172796e069cbSGhennadi Procopciuc 172896e069cbSGhennadi Procopciuc if (parents_clbs[index] == NULL) { 172996e069cbSGhennadi Procopciuc ERROR("Undefined parent getter for type: %d\n", module->type); 173096e069cbSGhennadi Procopciuc return NULL; 173196e069cbSGhennadi Procopciuc } 173296e069cbSGhennadi Procopciuc 173396e069cbSGhennadi Procopciuc return parents_clbs[index](module); 173496e069cbSGhennadi Procopciuc } 173596e069cbSGhennadi Procopciuc 17363a580e9eSGhennadi Procopciuc static int s32cc_clk_get_parent(unsigned long id) 17373a580e9eSGhennadi Procopciuc { 173896e069cbSGhennadi Procopciuc struct s32cc_clk *parent_clk; 173996e069cbSGhennadi Procopciuc const struct s32cc_clk_obj *parent; 174096e069cbSGhennadi Procopciuc const struct s32cc_clk *clk; 174196e069cbSGhennadi Procopciuc unsigned long parent_id; 174296e069cbSGhennadi Procopciuc int ret; 174396e069cbSGhennadi Procopciuc 174496e069cbSGhennadi Procopciuc clk = s32cc_get_arch_clk(id); 174596e069cbSGhennadi Procopciuc if (clk == NULL) { 174696e069cbSGhennadi Procopciuc return -EINVAL; 174796e069cbSGhennadi Procopciuc } 174896e069cbSGhennadi Procopciuc 174996e069cbSGhennadi Procopciuc parent = get_module_parent(clk->module); 175096e069cbSGhennadi Procopciuc if (parent == NULL) { 175196e069cbSGhennadi Procopciuc return -EINVAL; 175296e069cbSGhennadi Procopciuc } 175396e069cbSGhennadi Procopciuc 175496e069cbSGhennadi Procopciuc parent_clk = s32cc_obj2clk(parent); 175596e069cbSGhennadi Procopciuc if (parent_clk == NULL) { 175696e069cbSGhennadi Procopciuc return -EINVAL; 175796e069cbSGhennadi Procopciuc } 175896e069cbSGhennadi Procopciuc 175996e069cbSGhennadi Procopciuc ret = s32cc_get_clk_id(parent_clk, &parent_id); 176096e069cbSGhennadi Procopciuc if (ret != 0) { 176196e069cbSGhennadi Procopciuc return ret; 176296e069cbSGhennadi Procopciuc } 176396e069cbSGhennadi Procopciuc 176496e069cbSGhennadi Procopciuc if (parent_id > (unsigned long)INT_MAX) { 176596e069cbSGhennadi Procopciuc return -E2BIG; 176696e069cbSGhennadi Procopciuc } 176796e069cbSGhennadi Procopciuc 176896e069cbSGhennadi Procopciuc return (int)parent_id; 17693a580e9eSGhennadi Procopciuc } 17703a580e9eSGhennadi Procopciuc 17713a580e9eSGhennadi Procopciuc static int s32cc_clk_set_parent(unsigned long id, unsigned long parent_id) 17723a580e9eSGhennadi Procopciuc { 177312e7a2cdSGhennadi Procopciuc const struct s32cc_clk *parent; 177412e7a2cdSGhennadi Procopciuc const struct s32cc_clk *clk; 177512e7a2cdSGhennadi Procopciuc bool valid_source = false; 177612e7a2cdSGhennadi Procopciuc struct s32cc_clkmux *mux; 177712e7a2cdSGhennadi Procopciuc uint8_t i; 177812e7a2cdSGhennadi Procopciuc 177912e7a2cdSGhennadi Procopciuc clk = s32cc_get_arch_clk(id); 178012e7a2cdSGhennadi Procopciuc if (clk == NULL) { 178112e7a2cdSGhennadi Procopciuc return -EINVAL; 178212e7a2cdSGhennadi Procopciuc } 178312e7a2cdSGhennadi Procopciuc 178412e7a2cdSGhennadi Procopciuc parent = s32cc_get_arch_clk(parent_id); 178512e7a2cdSGhennadi Procopciuc if (parent == NULL) { 178612e7a2cdSGhennadi Procopciuc return -EINVAL; 178712e7a2cdSGhennadi Procopciuc } 178812e7a2cdSGhennadi Procopciuc 178912e7a2cdSGhennadi Procopciuc if (!is_s32cc_clk_mux(clk)) { 179012e7a2cdSGhennadi Procopciuc ERROR("Clock %lu is not a mux\n", id); 179112e7a2cdSGhennadi Procopciuc return -EINVAL; 179212e7a2cdSGhennadi Procopciuc } 179312e7a2cdSGhennadi Procopciuc 179412e7a2cdSGhennadi Procopciuc mux = s32cc_clk2mux(clk); 179512e7a2cdSGhennadi Procopciuc if (mux == NULL) { 179612e7a2cdSGhennadi Procopciuc ERROR("Failed to cast clock %lu to clock mux\n", id); 179712e7a2cdSGhennadi Procopciuc return -EINVAL; 179812e7a2cdSGhennadi Procopciuc } 179912e7a2cdSGhennadi Procopciuc 180012e7a2cdSGhennadi Procopciuc for (i = 0; i < mux->nclks; i++) { 180112e7a2cdSGhennadi Procopciuc if (mux->clkids[i] == parent_id) { 180212e7a2cdSGhennadi Procopciuc valid_source = true; 180312e7a2cdSGhennadi Procopciuc break; 180412e7a2cdSGhennadi Procopciuc } 180512e7a2cdSGhennadi Procopciuc } 180612e7a2cdSGhennadi Procopciuc 180712e7a2cdSGhennadi Procopciuc if (!valid_source) { 180812e7a2cdSGhennadi Procopciuc ERROR("Clock %lu is not a valid clock for mux %lu\n", 180912e7a2cdSGhennadi Procopciuc parent_id, id); 181012e7a2cdSGhennadi Procopciuc return -EINVAL; 181112e7a2cdSGhennadi Procopciuc } 181212e7a2cdSGhennadi Procopciuc 181312e7a2cdSGhennadi Procopciuc mux->source_id = parent_id; 181412e7a2cdSGhennadi Procopciuc 181512e7a2cdSGhennadi Procopciuc return 0; 18163a580e9eSGhennadi Procopciuc } 18173a580e9eSGhennadi Procopciuc 1818514c7380SGhennadi Procopciuc static int s32cc_clk_mmap_regs(const struct s32cc_clk_drv *drv) 1819514c7380SGhennadi Procopciuc { 1820514c7380SGhennadi Procopciuc const uintptr_t base_addrs[11] = { 1821514c7380SGhennadi Procopciuc drv->fxosc_base, 1822514c7380SGhennadi Procopciuc drv->armpll_base, 1823514c7380SGhennadi Procopciuc drv->periphpll_base, 1824514c7380SGhennadi Procopciuc drv->armdfs_base, 1825514c7380SGhennadi Procopciuc drv->cgm0_base, 1826514c7380SGhennadi Procopciuc drv->cgm1_base, 1827514c7380SGhennadi Procopciuc drv->cgm5_base, 1828514c7380SGhennadi Procopciuc drv->ddrpll_base, 1829514c7380SGhennadi Procopciuc drv->mc_me, 1830514c7380SGhennadi Procopciuc drv->mc_rgm, 1831514c7380SGhennadi Procopciuc drv->rdc, 1832514c7380SGhennadi Procopciuc }; 1833514c7380SGhennadi Procopciuc size_t i; 1834514c7380SGhennadi Procopciuc int ret; 1835514c7380SGhennadi Procopciuc 1836514c7380SGhennadi Procopciuc for (i = 0U; i < ARRAY_SIZE(base_addrs); i++) { 1837514c7380SGhennadi Procopciuc ret = mmap_add_dynamic_region(base_addrs[i], base_addrs[i], 1838514c7380SGhennadi Procopciuc PAGE_SIZE, 1839514c7380SGhennadi Procopciuc MT_DEVICE | MT_RW | MT_SECURE); 1840514c7380SGhennadi Procopciuc if (ret != 0) { 1841514c7380SGhennadi Procopciuc ERROR("Failed to map clock module 0x%" PRIuPTR "\n", 1842514c7380SGhennadi Procopciuc base_addrs[i]); 1843514c7380SGhennadi Procopciuc return ret; 1844514c7380SGhennadi Procopciuc } 1845514c7380SGhennadi Procopciuc } 1846514c7380SGhennadi Procopciuc 1847514c7380SGhennadi Procopciuc return 0; 1848514c7380SGhennadi Procopciuc } 1849514c7380SGhennadi Procopciuc 185061b5ef21SGhennadi Procopciuc int s32cc_clk_register_drv(bool mmap_regs) 18513a580e9eSGhennadi Procopciuc { 18523a580e9eSGhennadi Procopciuc static const struct clk_ops s32cc_clk_ops = { 18533a580e9eSGhennadi Procopciuc .enable = s32cc_clk_enable, 18543a580e9eSGhennadi Procopciuc .disable = s32cc_clk_disable, 18553a580e9eSGhennadi Procopciuc .is_enabled = s32cc_clk_is_enabled, 18563a580e9eSGhennadi Procopciuc .get_rate = s32cc_clk_get_rate, 18573a580e9eSGhennadi Procopciuc .set_rate = s32cc_clk_set_rate, 18583a580e9eSGhennadi Procopciuc .get_parent = s32cc_clk_get_parent, 18593a580e9eSGhennadi Procopciuc .set_parent = s32cc_clk_set_parent, 18603a580e9eSGhennadi Procopciuc }; 1861514c7380SGhennadi Procopciuc const struct s32cc_clk_drv *drv; 18623a580e9eSGhennadi Procopciuc 18633a580e9eSGhennadi Procopciuc clk_register(&s32cc_clk_ops); 1864514c7380SGhennadi Procopciuc 1865514c7380SGhennadi Procopciuc drv = get_drv(); 1866514c7380SGhennadi Procopciuc if (drv == NULL) { 1867514c7380SGhennadi Procopciuc return -EINVAL; 1868514c7380SGhennadi Procopciuc } 1869514c7380SGhennadi Procopciuc 187061b5ef21SGhennadi Procopciuc if (mmap_regs) { 1871514c7380SGhennadi Procopciuc return s32cc_clk_mmap_regs(drv); 18723a580e9eSGhennadi Procopciuc } 18733a580e9eSGhennadi Procopciuc 187461b5ef21SGhennadi Procopciuc return 0; 187561b5ef21SGhennadi Procopciuc } 187661b5ef21SGhennadi Procopciuc 1877