13a580e9eSGhennadi Procopciuc /* 23a580e9eSGhennadi Procopciuc * Copyright 2024 NXP 33a580e9eSGhennadi Procopciuc * 43a580e9eSGhennadi Procopciuc * SPDX-License-Identifier: BSD-3-Clause 53a580e9eSGhennadi Procopciuc */ 63a580e9eSGhennadi Procopciuc #include <errno.h> 73a580e9eSGhennadi Procopciuc 88ab34357SGhennadi Procopciuc #include <s32cc-clk-regs.h> 98ab34357SGhennadi Procopciuc 10d9373519SGhennadi Procopciuc #include <common/debug.h> 113a580e9eSGhennadi Procopciuc #include <drivers/clk.h> 128ab34357SGhennadi Procopciuc #include <lib/mmio.h> 13b5101c45SGhennadi Procopciuc #include <s32cc-clk-ids.h> 14d9373519SGhennadi Procopciuc #include <s32cc-clk-modules.h> 15d9373519SGhennadi Procopciuc #include <s32cc-clk-utils.h> 16d9373519SGhennadi Procopciuc 17d9373519SGhennadi Procopciuc #define MAX_STACK_DEPTH (15U) 18d9373519SGhennadi Procopciuc 19b5101c45SGhennadi Procopciuc /* This is used for floating-point precision calculations. */ 20b5101c45SGhennadi Procopciuc #define FP_PRECISION (100000000UL) 21b5101c45SGhennadi Procopciuc 228ab34357SGhennadi Procopciuc struct s32cc_clk_drv { 238ab34357SGhennadi Procopciuc uintptr_t fxosc_base; 24b5101c45SGhennadi Procopciuc uintptr_t armpll_base; 25*8653352aSGhennadi Procopciuc uintptr_t periphpll_base; 264cd04c50SGhennadi Procopciuc uintptr_t armdfs_base; 279dbca85dSGhennadi Procopciuc uintptr_t cgm0_base; 287004f678SGhennadi Procopciuc uintptr_t cgm1_base; 298ab34357SGhennadi Procopciuc }; 308ab34357SGhennadi Procopciuc 31d9373519SGhennadi Procopciuc static int update_stack_depth(unsigned int *depth) 32d9373519SGhennadi Procopciuc { 33d9373519SGhennadi Procopciuc if (*depth == 0U) { 34d9373519SGhennadi Procopciuc return -ENOMEM; 35d9373519SGhennadi Procopciuc } 36d9373519SGhennadi Procopciuc 37d9373519SGhennadi Procopciuc (*depth)--; 38d9373519SGhennadi Procopciuc return 0; 39d9373519SGhennadi Procopciuc } 403a580e9eSGhennadi Procopciuc 418ab34357SGhennadi Procopciuc static struct s32cc_clk_drv *get_drv(void) 428ab34357SGhennadi Procopciuc { 438ab34357SGhennadi Procopciuc static struct s32cc_clk_drv driver = { 448ab34357SGhennadi Procopciuc .fxosc_base = FXOSC_BASE_ADDR, 45b5101c45SGhennadi Procopciuc .armpll_base = ARMPLL_BASE_ADDR, 46*8653352aSGhennadi Procopciuc .periphpll_base = PERIPHPLL_BASE_ADDR, 474cd04c50SGhennadi Procopciuc .armdfs_base = ARM_DFS_BASE_ADDR, 489dbca85dSGhennadi Procopciuc .cgm0_base = CGM0_BASE_ADDR, 497004f678SGhennadi Procopciuc .cgm1_base = CGM1_BASE_ADDR, 508ab34357SGhennadi Procopciuc }; 518ab34357SGhennadi Procopciuc 528ab34357SGhennadi Procopciuc return &driver; 538ab34357SGhennadi Procopciuc } 548ab34357SGhennadi Procopciuc 558ab34357SGhennadi Procopciuc static int enable_module(const struct s32cc_clk_obj *module, unsigned int *depth); 568ab34357SGhennadi Procopciuc 578ab34357SGhennadi Procopciuc static int enable_clk_module(const struct s32cc_clk_obj *module, 588ab34357SGhennadi Procopciuc const struct s32cc_clk_drv *drv, 598ab34357SGhennadi Procopciuc unsigned int *depth) 608ab34357SGhennadi Procopciuc { 618ab34357SGhennadi Procopciuc const struct s32cc_clk *clk = s32cc_obj2clk(module); 628ab34357SGhennadi Procopciuc int ret; 638ab34357SGhennadi Procopciuc 648ab34357SGhennadi Procopciuc ret = update_stack_depth(depth); 658ab34357SGhennadi Procopciuc if (ret != 0) { 668ab34357SGhennadi Procopciuc return ret; 678ab34357SGhennadi Procopciuc } 688ab34357SGhennadi Procopciuc 698ab34357SGhennadi Procopciuc if (clk == NULL) { 708ab34357SGhennadi Procopciuc return -EINVAL; 718ab34357SGhennadi Procopciuc } 728ab34357SGhennadi Procopciuc 738ab34357SGhennadi Procopciuc if (clk->module != NULL) { 748ab34357SGhennadi Procopciuc return enable_module(clk->module, depth); 758ab34357SGhennadi Procopciuc } 768ab34357SGhennadi Procopciuc 778ab34357SGhennadi Procopciuc if (clk->pclock != NULL) { 788ab34357SGhennadi Procopciuc return enable_clk_module(&clk->pclock->desc, drv, depth); 798ab34357SGhennadi Procopciuc } 808ab34357SGhennadi Procopciuc 818ab34357SGhennadi Procopciuc return -EINVAL; 828ab34357SGhennadi Procopciuc } 838ab34357SGhennadi Procopciuc 84b5101c45SGhennadi Procopciuc static int get_base_addr(enum s32cc_clk_source id, const struct s32cc_clk_drv *drv, 85b5101c45SGhennadi Procopciuc uintptr_t *base) 86b5101c45SGhennadi Procopciuc { 87b5101c45SGhennadi Procopciuc int ret = 0; 88b5101c45SGhennadi Procopciuc 89b5101c45SGhennadi Procopciuc switch (id) { 90b5101c45SGhennadi Procopciuc case S32CC_FXOSC: 91b5101c45SGhennadi Procopciuc *base = drv->fxosc_base; 92b5101c45SGhennadi Procopciuc break; 93b5101c45SGhennadi Procopciuc case S32CC_ARM_PLL: 94b5101c45SGhennadi Procopciuc *base = drv->armpll_base; 95b5101c45SGhennadi Procopciuc break; 96*8653352aSGhennadi Procopciuc case S32CC_PERIPH_PLL: 97*8653352aSGhennadi Procopciuc *base = drv->periphpll_base; 98*8653352aSGhennadi Procopciuc break; 994cd04c50SGhennadi Procopciuc case S32CC_ARM_DFS: 1004cd04c50SGhennadi Procopciuc *base = drv->armdfs_base; 1014cd04c50SGhennadi Procopciuc break; 1029dbca85dSGhennadi Procopciuc case S32CC_CGM0: 1039dbca85dSGhennadi Procopciuc *base = drv->cgm0_base; 1049dbca85dSGhennadi Procopciuc break; 105b5101c45SGhennadi Procopciuc case S32CC_CGM1: 1067004f678SGhennadi Procopciuc *base = drv->cgm1_base; 107b5101c45SGhennadi Procopciuc break; 108b5101c45SGhennadi Procopciuc case S32CC_FIRC: 109b5101c45SGhennadi Procopciuc break; 110b5101c45SGhennadi Procopciuc case S32CC_SIRC: 111b5101c45SGhennadi Procopciuc break; 112b5101c45SGhennadi Procopciuc default: 113b5101c45SGhennadi Procopciuc ret = -EINVAL; 114b5101c45SGhennadi Procopciuc break; 115b5101c45SGhennadi Procopciuc } 116b5101c45SGhennadi Procopciuc 117b5101c45SGhennadi Procopciuc if (ret != 0) { 118b5101c45SGhennadi Procopciuc ERROR("Unknown clock source id: %u\n", id); 119b5101c45SGhennadi Procopciuc } 120b5101c45SGhennadi Procopciuc 121b5101c45SGhennadi Procopciuc return ret; 122b5101c45SGhennadi Procopciuc } 123b5101c45SGhennadi Procopciuc 1248ab34357SGhennadi Procopciuc static void enable_fxosc(const struct s32cc_clk_drv *drv) 1258ab34357SGhennadi Procopciuc { 1268ab34357SGhennadi Procopciuc uintptr_t fxosc_base = drv->fxosc_base; 1278ab34357SGhennadi Procopciuc uint32_t ctrl; 1288ab34357SGhennadi Procopciuc 1298ab34357SGhennadi Procopciuc ctrl = mmio_read_32(FXOSC_CTRL(fxosc_base)); 1308ab34357SGhennadi Procopciuc if ((ctrl & FXOSC_CTRL_OSCON) != U(0)) { 1318ab34357SGhennadi Procopciuc return; 1328ab34357SGhennadi Procopciuc } 1338ab34357SGhennadi Procopciuc 1348ab34357SGhennadi Procopciuc ctrl = FXOSC_CTRL_COMP_EN; 1358ab34357SGhennadi Procopciuc ctrl &= ~FXOSC_CTRL_OSC_BYP; 1368ab34357SGhennadi Procopciuc ctrl |= FXOSC_CTRL_EOCV(0x1); 1378ab34357SGhennadi Procopciuc ctrl |= FXOSC_CTRL_GM_SEL(0x7); 1388ab34357SGhennadi Procopciuc mmio_write_32(FXOSC_CTRL(fxosc_base), ctrl); 1398ab34357SGhennadi Procopciuc 1408ab34357SGhennadi Procopciuc /* Switch ON the crystal oscillator. */ 1418ab34357SGhennadi Procopciuc mmio_setbits_32(FXOSC_CTRL(fxosc_base), FXOSC_CTRL_OSCON); 1428ab34357SGhennadi Procopciuc 1438ab34357SGhennadi Procopciuc /* Wait until the clock is stable. */ 1448ab34357SGhennadi Procopciuc while ((mmio_read_32(FXOSC_STAT(fxosc_base)) & FXOSC_STAT_OSC_STAT) == U(0)) { 1458ab34357SGhennadi Procopciuc } 1468ab34357SGhennadi Procopciuc } 1478ab34357SGhennadi Procopciuc 1488ab34357SGhennadi Procopciuc static int enable_osc(const struct s32cc_clk_obj *module, 1498ab34357SGhennadi Procopciuc const struct s32cc_clk_drv *drv, 1508ab34357SGhennadi Procopciuc unsigned int *depth) 1518ab34357SGhennadi Procopciuc { 1528ab34357SGhennadi Procopciuc const struct s32cc_osc *osc = s32cc_obj2osc(module); 1538ab34357SGhennadi Procopciuc int ret = 0; 1548ab34357SGhennadi Procopciuc 1558ab34357SGhennadi Procopciuc ret = update_stack_depth(depth); 1568ab34357SGhennadi Procopciuc if (ret != 0) { 1578ab34357SGhennadi Procopciuc return ret; 1588ab34357SGhennadi Procopciuc } 1598ab34357SGhennadi Procopciuc 1608ab34357SGhennadi Procopciuc switch (osc->source) { 1618ab34357SGhennadi Procopciuc case S32CC_FXOSC: 1628ab34357SGhennadi Procopciuc enable_fxosc(drv); 1638ab34357SGhennadi Procopciuc break; 1648ab34357SGhennadi Procopciuc /* FIRC and SIRC oscillators are enabled by default */ 1658ab34357SGhennadi Procopciuc case S32CC_FIRC: 1668ab34357SGhennadi Procopciuc break; 1678ab34357SGhennadi Procopciuc case S32CC_SIRC: 1688ab34357SGhennadi Procopciuc break; 1698ab34357SGhennadi Procopciuc default: 1708ab34357SGhennadi Procopciuc ERROR("Invalid oscillator %d\n", osc->source); 1718ab34357SGhennadi Procopciuc ret = -EINVAL; 1728ab34357SGhennadi Procopciuc break; 1738ab34357SGhennadi Procopciuc }; 1748ab34357SGhennadi Procopciuc 1758ab34357SGhennadi Procopciuc return ret; 1768ab34357SGhennadi Procopciuc } 1778ab34357SGhennadi Procopciuc 178b5101c45SGhennadi Procopciuc static int get_pll_mfi_mfn(unsigned long pll_vco, unsigned long ref_freq, 179b5101c45SGhennadi Procopciuc uint32_t *mfi, uint32_t *mfn) 180b5101c45SGhennadi Procopciuc 181b5101c45SGhennadi Procopciuc { 182b5101c45SGhennadi Procopciuc unsigned long vco; 183b5101c45SGhennadi Procopciuc unsigned long mfn64; 184b5101c45SGhennadi Procopciuc 185b5101c45SGhennadi Procopciuc /* FRAC-N mode */ 186b5101c45SGhennadi Procopciuc *mfi = (uint32_t)(pll_vco / ref_freq); 187b5101c45SGhennadi Procopciuc 188b5101c45SGhennadi Procopciuc /* MFN formula : (double)(pll_vco % ref_freq) / ref_freq * 18432.0 */ 189b5101c45SGhennadi Procopciuc mfn64 = pll_vco % ref_freq; 190b5101c45SGhennadi Procopciuc mfn64 *= FP_PRECISION; 191b5101c45SGhennadi Procopciuc mfn64 /= ref_freq; 192b5101c45SGhennadi Procopciuc mfn64 *= 18432UL; 193b5101c45SGhennadi Procopciuc mfn64 /= FP_PRECISION; 194b5101c45SGhennadi Procopciuc 195b5101c45SGhennadi Procopciuc if (mfn64 > UINT32_MAX) { 196b5101c45SGhennadi Procopciuc return -EINVAL; 197b5101c45SGhennadi Procopciuc } 198b5101c45SGhennadi Procopciuc 199b5101c45SGhennadi Procopciuc *mfn = (uint32_t)mfn64; 200b5101c45SGhennadi Procopciuc 201b5101c45SGhennadi Procopciuc vco = ((unsigned long)*mfn * FP_PRECISION) / 18432UL; 202b5101c45SGhennadi Procopciuc vco += (unsigned long)*mfi * FP_PRECISION; 203b5101c45SGhennadi Procopciuc vco *= ref_freq; 204b5101c45SGhennadi Procopciuc vco /= FP_PRECISION; 205b5101c45SGhennadi Procopciuc 206b5101c45SGhennadi Procopciuc if (vco != pll_vco) { 207b5101c45SGhennadi Procopciuc ERROR("Failed to find MFI and MFN settings for PLL freq %lu. Nearest freq = %lu\n", 208b5101c45SGhennadi Procopciuc pll_vco, vco); 209b5101c45SGhennadi Procopciuc return -EINVAL; 210b5101c45SGhennadi Procopciuc } 211b5101c45SGhennadi Procopciuc 212b5101c45SGhennadi Procopciuc return 0; 213b5101c45SGhennadi Procopciuc } 214b5101c45SGhennadi Procopciuc 215b5101c45SGhennadi Procopciuc static struct s32cc_clkmux *get_pll_mux(const struct s32cc_pll *pll) 216b5101c45SGhennadi Procopciuc { 217b5101c45SGhennadi Procopciuc const struct s32cc_clk_obj *source = pll->source; 218b5101c45SGhennadi Procopciuc const struct s32cc_clk *clk; 219b5101c45SGhennadi Procopciuc 220b5101c45SGhennadi Procopciuc if (source == NULL) { 221b5101c45SGhennadi Procopciuc ERROR("Failed to identify PLL's parent\n"); 222b5101c45SGhennadi Procopciuc return NULL; 223b5101c45SGhennadi Procopciuc } 224b5101c45SGhennadi Procopciuc 225b5101c45SGhennadi Procopciuc if (source->type != s32cc_clk_t) { 226b5101c45SGhennadi Procopciuc ERROR("The parent of the PLL isn't a clock\n"); 227b5101c45SGhennadi Procopciuc return NULL; 228b5101c45SGhennadi Procopciuc } 229b5101c45SGhennadi Procopciuc 230b5101c45SGhennadi Procopciuc clk = s32cc_obj2clk(source); 231b5101c45SGhennadi Procopciuc 232b5101c45SGhennadi Procopciuc if (clk->module == NULL) { 233b5101c45SGhennadi Procopciuc ERROR("The clock isn't connected to a module\n"); 234b5101c45SGhennadi Procopciuc return NULL; 235b5101c45SGhennadi Procopciuc } 236b5101c45SGhennadi Procopciuc 237b5101c45SGhennadi Procopciuc source = clk->module; 238b5101c45SGhennadi Procopciuc 239b5101c45SGhennadi Procopciuc if ((source->type != s32cc_clkmux_t) && 240b5101c45SGhennadi Procopciuc (source->type != s32cc_shared_clkmux_t)) { 241b5101c45SGhennadi Procopciuc ERROR("The parent of the PLL isn't a MUX\n"); 242b5101c45SGhennadi Procopciuc return NULL; 243b5101c45SGhennadi Procopciuc } 244b5101c45SGhennadi Procopciuc 245b5101c45SGhennadi Procopciuc return s32cc_obj2clkmux(source); 246b5101c45SGhennadi Procopciuc } 247b5101c45SGhennadi Procopciuc 248b5101c45SGhennadi Procopciuc static void disable_odiv(uintptr_t pll_addr, uint32_t div_index) 249b5101c45SGhennadi Procopciuc { 250b5101c45SGhennadi Procopciuc mmio_clrbits_32(PLLDIG_PLLODIV(pll_addr, div_index), PLLDIG_PLLODIV_DE); 251b5101c45SGhennadi Procopciuc } 252b5101c45SGhennadi Procopciuc 25384e82085SGhennadi Procopciuc static void enable_odiv(uintptr_t pll_addr, uint32_t div_index) 25484e82085SGhennadi Procopciuc { 25584e82085SGhennadi Procopciuc mmio_setbits_32(PLLDIG_PLLODIV(pll_addr, div_index), PLLDIG_PLLODIV_DE); 25684e82085SGhennadi Procopciuc } 25784e82085SGhennadi Procopciuc 258b5101c45SGhennadi Procopciuc static void disable_odivs(uintptr_t pll_addr, uint32_t ndivs) 259b5101c45SGhennadi Procopciuc { 260b5101c45SGhennadi Procopciuc uint32_t i; 261b5101c45SGhennadi Procopciuc 262b5101c45SGhennadi Procopciuc for (i = 0; i < ndivs; i++) { 263b5101c45SGhennadi Procopciuc disable_odiv(pll_addr, i); 264b5101c45SGhennadi Procopciuc } 265b5101c45SGhennadi Procopciuc } 266b5101c45SGhennadi Procopciuc 267b5101c45SGhennadi Procopciuc static void enable_pll_hw(uintptr_t pll_addr) 268b5101c45SGhennadi Procopciuc { 269b5101c45SGhennadi Procopciuc /* Enable the PLL. */ 270b5101c45SGhennadi Procopciuc mmio_write_32(PLLDIG_PLLCR(pll_addr), 0x0); 271b5101c45SGhennadi Procopciuc 272b5101c45SGhennadi Procopciuc /* Poll until PLL acquires lock. */ 273b5101c45SGhennadi Procopciuc while ((mmio_read_32(PLLDIG_PLLSR(pll_addr)) & PLLDIG_PLLSR_LOCK) == 0U) { 274b5101c45SGhennadi Procopciuc } 275b5101c45SGhennadi Procopciuc } 276b5101c45SGhennadi Procopciuc 277b5101c45SGhennadi Procopciuc static void disable_pll_hw(uintptr_t pll_addr) 278b5101c45SGhennadi Procopciuc { 279b5101c45SGhennadi Procopciuc mmio_write_32(PLLDIG_PLLCR(pll_addr), PLLDIG_PLLCR_PLLPD); 280b5101c45SGhennadi Procopciuc } 281b5101c45SGhennadi Procopciuc 282b5101c45SGhennadi Procopciuc static int program_pll(const struct s32cc_pll *pll, uintptr_t pll_addr, 283b5101c45SGhennadi Procopciuc const struct s32cc_clk_drv *drv, uint32_t sclk_id, 284b5101c45SGhennadi Procopciuc unsigned long sclk_freq) 285b5101c45SGhennadi Procopciuc { 286b5101c45SGhennadi Procopciuc uint32_t rdiv = 1, mfi, mfn; 287b5101c45SGhennadi Procopciuc int ret; 288b5101c45SGhennadi Procopciuc 289b5101c45SGhennadi Procopciuc ret = get_pll_mfi_mfn(pll->vco_freq, sclk_freq, &mfi, &mfn); 290b5101c45SGhennadi Procopciuc if (ret != 0) { 291b5101c45SGhennadi Procopciuc return -EINVAL; 292b5101c45SGhennadi Procopciuc } 293b5101c45SGhennadi Procopciuc 294b5101c45SGhennadi Procopciuc /* Disable ODIVs*/ 295b5101c45SGhennadi Procopciuc disable_odivs(pll_addr, pll->ndividers); 296b5101c45SGhennadi Procopciuc 297b5101c45SGhennadi Procopciuc /* Disable PLL */ 298b5101c45SGhennadi Procopciuc disable_pll_hw(pll_addr); 299b5101c45SGhennadi Procopciuc 300b5101c45SGhennadi Procopciuc /* Program PLLCLKMUX */ 301b5101c45SGhennadi Procopciuc mmio_write_32(PLLDIG_PLLCLKMUX(pll_addr), sclk_id); 302b5101c45SGhennadi Procopciuc 303b5101c45SGhennadi Procopciuc /* Program VCO */ 304b5101c45SGhennadi Procopciuc mmio_clrsetbits_32(PLLDIG_PLLDV(pll_addr), 305b5101c45SGhennadi Procopciuc PLLDIG_PLLDV_RDIV_MASK | PLLDIG_PLLDV_MFI_MASK, 306b5101c45SGhennadi Procopciuc PLLDIG_PLLDV_RDIV_SET(rdiv) | PLLDIG_PLLDV_MFI(mfi)); 307b5101c45SGhennadi Procopciuc 308b5101c45SGhennadi Procopciuc mmio_write_32(PLLDIG_PLLFD(pll_addr), 309b5101c45SGhennadi Procopciuc PLLDIG_PLLFD_MFN_SET(mfn) | PLLDIG_PLLFD_SMDEN); 310b5101c45SGhennadi Procopciuc 311b5101c45SGhennadi Procopciuc enable_pll_hw(pll_addr); 312b5101c45SGhennadi Procopciuc 313b5101c45SGhennadi Procopciuc return ret; 314b5101c45SGhennadi Procopciuc } 315b5101c45SGhennadi Procopciuc 316b5101c45SGhennadi Procopciuc static int enable_pll(const struct s32cc_clk_obj *module, 317b5101c45SGhennadi Procopciuc const struct s32cc_clk_drv *drv, 318b5101c45SGhennadi Procopciuc unsigned int *depth) 319b5101c45SGhennadi Procopciuc { 320b5101c45SGhennadi Procopciuc const struct s32cc_pll *pll = s32cc_obj2pll(module); 321b5101c45SGhennadi Procopciuc const struct s32cc_clkmux *mux; 322b5101c45SGhennadi Procopciuc uintptr_t pll_addr = UL(0x0); 323b5101c45SGhennadi Procopciuc unsigned long sclk_freq; 324b5101c45SGhennadi Procopciuc uint32_t sclk_id; 325b5101c45SGhennadi Procopciuc int ret; 326b5101c45SGhennadi Procopciuc 327b5101c45SGhennadi Procopciuc ret = update_stack_depth(depth); 328b5101c45SGhennadi Procopciuc if (ret != 0) { 329b5101c45SGhennadi Procopciuc return ret; 330b5101c45SGhennadi Procopciuc } 331b5101c45SGhennadi Procopciuc 332b5101c45SGhennadi Procopciuc mux = get_pll_mux(pll); 333b5101c45SGhennadi Procopciuc if (mux == NULL) { 334b5101c45SGhennadi Procopciuc return -EINVAL; 335b5101c45SGhennadi Procopciuc } 336b5101c45SGhennadi Procopciuc 337b5101c45SGhennadi Procopciuc if (pll->instance != mux->module) { 338b5101c45SGhennadi Procopciuc ERROR("MUX type is not in sync with PLL ID\n"); 339b5101c45SGhennadi Procopciuc return -EINVAL; 340b5101c45SGhennadi Procopciuc } 341b5101c45SGhennadi Procopciuc 342b5101c45SGhennadi Procopciuc ret = get_base_addr(pll->instance, drv, &pll_addr); 343b5101c45SGhennadi Procopciuc if (ret != 0) { 344b5101c45SGhennadi Procopciuc ERROR("Failed to detect PLL instance\n"); 345b5101c45SGhennadi Procopciuc return ret; 346b5101c45SGhennadi Procopciuc } 347b5101c45SGhennadi Procopciuc 348b5101c45SGhennadi Procopciuc switch (mux->source_id) { 349b5101c45SGhennadi Procopciuc case S32CC_CLK_FIRC: 350b5101c45SGhennadi Procopciuc sclk_freq = 48U * MHZ; 351b5101c45SGhennadi Procopciuc sclk_id = 0; 352b5101c45SGhennadi Procopciuc break; 353b5101c45SGhennadi Procopciuc case S32CC_CLK_FXOSC: 354b5101c45SGhennadi Procopciuc sclk_freq = 40U * MHZ; 355b5101c45SGhennadi Procopciuc sclk_id = 1; 356b5101c45SGhennadi Procopciuc break; 357b5101c45SGhennadi Procopciuc default: 358b5101c45SGhennadi Procopciuc ERROR("Invalid source selection for PLL 0x%lx\n", 359b5101c45SGhennadi Procopciuc pll_addr); 360b5101c45SGhennadi Procopciuc return -EINVAL; 361b5101c45SGhennadi Procopciuc }; 362b5101c45SGhennadi Procopciuc 363b5101c45SGhennadi Procopciuc return program_pll(pll, pll_addr, drv, sclk_id, sclk_freq); 364b5101c45SGhennadi Procopciuc } 365b5101c45SGhennadi Procopciuc 36684e82085SGhennadi Procopciuc static inline struct s32cc_pll *get_div_pll(const struct s32cc_pll_out_div *pdiv) 36784e82085SGhennadi Procopciuc { 36884e82085SGhennadi Procopciuc const struct s32cc_clk_obj *parent; 36984e82085SGhennadi Procopciuc 37084e82085SGhennadi Procopciuc parent = pdiv->parent; 37184e82085SGhennadi Procopciuc if (parent == NULL) { 37284e82085SGhennadi Procopciuc ERROR("Failed to identify PLL divider's parent\n"); 37384e82085SGhennadi Procopciuc return NULL; 37484e82085SGhennadi Procopciuc } 37584e82085SGhennadi Procopciuc 37684e82085SGhennadi Procopciuc if (parent->type != s32cc_pll_t) { 37784e82085SGhennadi Procopciuc ERROR("The parent of the divider is not a PLL instance\n"); 37884e82085SGhennadi Procopciuc return NULL; 37984e82085SGhennadi Procopciuc } 38084e82085SGhennadi Procopciuc 38184e82085SGhennadi Procopciuc return s32cc_obj2pll(parent); 38284e82085SGhennadi Procopciuc } 38384e82085SGhennadi Procopciuc 38484e82085SGhennadi Procopciuc static void config_pll_out_div(uintptr_t pll_addr, uint32_t div_index, uint32_t dc) 38584e82085SGhennadi Procopciuc { 38684e82085SGhennadi Procopciuc uint32_t pllodiv; 38784e82085SGhennadi Procopciuc uint32_t pdiv; 38884e82085SGhennadi Procopciuc 38984e82085SGhennadi Procopciuc pllodiv = mmio_read_32(PLLDIG_PLLODIV(pll_addr, div_index)); 39084e82085SGhennadi Procopciuc pdiv = PLLDIG_PLLODIV_DIV(pllodiv); 39184e82085SGhennadi Procopciuc 39284e82085SGhennadi Procopciuc if (((pdiv + 1U) == dc) && ((pllodiv & PLLDIG_PLLODIV_DE) != 0U)) { 39384e82085SGhennadi Procopciuc return; 39484e82085SGhennadi Procopciuc } 39584e82085SGhennadi Procopciuc 39684e82085SGhennadi Procopciuc if ((pllodiv & PLLDIG_PLLODIV_DE) != 0U) { 39784e82085SGhennadi Procopciuc disable_odiv(pll_addr, div_index); 39884e82085SGhennadi Procopciuc } 39984e82085SGhennadi Procopciuc 40084e82085SGhennadi Procopciuc pllodiv = PLLDIG_PLLODIV_DIV_SET(dc - 1U); 40184e82085SGhennadi Procopciuc mmio_write_32(PLLDIG_PLLODIV(pll_addr, div_index), pllodiv); 40284e82085SGhennadi Procopciuc 40384e82085SGhennadi Procopciuc enable_odiv(pll_addr, div_index); 40484e82085SGhennadi Procopciuc } 40584e82085SGhennadi Procopciuc 40684e82085SGhennadi Procopciuc static int enable_pll_div(const struct s32cc_clk_obj *module, 40784e82085SGhennadi Procopciuc const struct s32cc_clk_drv *drv, 40884e82085SGhennadi Procopciuc unsigned int *depth) 40984e82085SGhennadi Procopciuc { 41084e82085SGhennadi Procopciuc const struct s32cc_pll_out_div *pdiv = s32cc_obj2plldiv(module); 41184e82085SGhennadi Procopciuc uintptr_t pll_addr = 0x0ULL; 41284e82085SGhennadi Procopciuc const struct s32cc_pll *pll; 41384e82085SGhennadi Procopciuc uint32_t dc; 41484e82085SGhennadi Procopciuc int ret; 41584e82085SGhennadi Procopciuc 41684e82085SGhennadi Procopciuc ret = update_stack_depth(depth); 41784e82085SGhennadi Procopciuc if (ret != 0) { 41884e82085SGhennadi Procopciuc return ret; 41984e82085SGhennadi Procopciuc } 42084e82085SGhennadi Procopciuc 42184e82085SGhennadi Procopciuc pll = get_div_pll(pdiv); 42284e82085SGhennadi Procopciuc if (pll == NULL) { 42384e82085SGhennadi Procopciuc ERROR("The parent of the PLL DIV is invalid\n"); 42484e82085SGhennadi Procopciuc return 0; 42584e82085SGhennadi Procopciuc } 42684e82085SGhennadi Procopciuc 42784e82085SGhennadi Procopciuc ret = get_base_addr(pll->instance, drv, &pll_addr); 42884e82085SGhennadi Procopciuc if (ret != 0) { 42984e82085SGhennadi Procopciuc ERROR("Failed to detect PLL instance\n"); 43084e82085SGhennadi Procopciuc return -EINVAL; 43184e82085SGhennadi Procopciuc } 43284e82085SGhennadi Procopciuc 43384e82085SGhennadi Procopciuc dc = (uint32_t)(pll->vco_freq / pdiv->freq); 43484e82085SGhennadi Procopciuc 43584e82085SGhennadi Procopciuc config_pll_out_div(pll_addr, pdiv->index, dc); 43684e82085SGhennadi Procopciuc 43784e82085SGhennadi Procopciuc return 0; 43884e82085SGhennadi Procopciuc } 43984e82085SGhennadi Procopciuc 4407004f678SGhennadi Procopciuc static int cgm_mux_clk_config(uintptr_t cgm_addr, uint32_t mux, uint32_t source, 4417004f678SGhennadi Procopciuc bool safe_clk) 4427004f678SGhennadi Procopciuc { 4437004f678SGhennadi Procopciuc uint32_t css, csc; 4447004f678SGhennadi Procopciuc 4457004f678SGhennadi Procopciuc css = mmio_read_32(CGM_MUXn_CSS(cgm_addr, mux)); 4467004f678SGhennadi Procopciuc 4477004f678SGhennadi Procopciuc /* Already configured */ 4487004f678SGhennadi Procopciuc if ((MC_CGM_MUXn_CSS_SELSTAT(css) == source) && 4497004f678SGhennadi Procopciuc (MC_CGM_MUXn_CSS_SWTRG(css) == MC_CGM_MUXn_CSS_SWTRG_SUCCESS) && 4507004f678SGhennadi Procopciuc ((css & MC_CGM_MUXn_CSS_SWIP) == 0U) && !safe_clk) { 4517004f678SGhennadi Procopciuc return 0; 4527004f678SGhennadi Procopciuc } 4537004f678SGhennadi Procopciuc 4547004f678SGhennadi Procopciuc /* Ongoing clock switch? */ 4557004f678SGhennadi Procopciuc while ((mmio_read_32(CGM_MUXn_CSS(cgm_addr, mux)) & 4567004f678SGhennadi Procopciuc MC_CGM_MUXn_CSS_SWIP) != 0U) { 4577004f678SGhennadi Procopciuc } 4587004f678SGhennadi Procopciuc 4597004f678SGhennadi Procopciuc csc = mmio_read_32(CGM_MUXn_CSC(cgm_addr, mux)); 4607004f678SGhennadi Procopciuc 4617004f678SGhennadi Procopciuc /* Clear previous source. */ 4627004f678SGhennadi Procopciuc csc &= ~(MC_CGM_MUXn_CSC_SELCTL_MASK); 4637004f678SGhennadi Procopciuc 4647004f678SGhennadi Procopciuc if (!safe_clk) { 4657004f678SGhennadi Procopciuc /* Select the clock source and trigger the clock switch. */ 4667004f678SGhennadi Procopciuc csc |= MC_CGM_MUXn_CSC_SELCTL(source) | MC_CGM_MUXn_CSC_CLK_SW; 4677004f678SGhennadi Procopciuc } else { 4687004f678SGhennadi Procopciuc /* Switch to safe clock */ 4697004f678SGhennadi Procopciuc csc |= MC_CGM_MUXn_CSC_SAFE_SW; 4707004f678SGhennadi Procopciuc } 4717004f678SGhennadi Procopciuc 4727004f678SGhennadi Procopciuc mmio_write_32(CGM_MUXn_CSC(cgm_addr, mux), csc); 4737004f678SGhennadi Procopciuc 4747004f678SGhennadi Procopciuc /* Wait for configuration bit to auto-clear. */ 4757004f678SGhennadi Procopciuc while ((mmio_read_32(CGM_MUXn_CSC(cgm_addr, mux)) & 4767004f678SGhennadi Procopciuc MC_CGM_MUXn_CSC_CLK_SW) != 0U) { 4777004f678SGhennadi Procopciuc } 4787004f678SGhennadi Procopciuc 4797004f678SGhennadi Procopciuc /* Is the clock switch completed? */ 4807004f678SGhennadi Procopciuc while ((mmio_read_32(CGM_MUXn_CSS(cgm_addr, mux)) & 4817004f678SGhennadi Procopciuc MC_CGM_MUXn_CSS_SWIP) != 0U) { 4827004f678SGhennadi Procopciuc } 4837004f678SGhennadi Procopciuc 4847004f678SGhennadi Procopciuc /* 4857004f678SGhennadi Procopciuc * Check if the switch succeeded. 4867004f678SGhennadi Procopciuc * Check switch trigger cause and the source. 4877004f678SGhennadi Procopciuc */ 4887004f678SGhennadi Procopciuc css = mmio_read_32(CGM_MUXn_CSS(cgm_addr, mux)); 4897004f678SGhennadi Procopciuc if (!safe_clk) { 4907004f678SGhennadi Procopciuc if ((MC_CGM_MUXn_CSS_SWTRG(css) == MC_CGM_MUXn_CSS_SWTRG_SUCCESS) && 4917004f678SGhennadi Procopciuc (MC_CGM_MUXn_CSS_SELSTAT(css) == source)) { 4927004f678SGhennadi Procopciuc return 0; 4937004f678SGhennadi Procopciuc } 4947004f678SGhennadi Procopciuc 4957004f678SGhennadi Procopciuc ERROR("Failed to change the source of mux %" PRIu32 " to %" PRIu32 " (CGM=%lu)\n", 4967004f678SGhennadi Procopciuc mux, source, cgm_addr); 4977004f678SGhennadi Procopciuc } else { 4987004f678SGhennadi Procopciuc if (((MC_CGM_MUXn_CSS_SWTRG(css) == MC_CGM_MUXn_CSS_SWTRG_SAFE_CLK) || 4997004f678SGhennadi Procopciuc (MC_CGM_MUXn_CSS_SWTRG(css) == MC_CGM_MUXn_CSS_SWTRG_SAFE_CLK_INACTIVE)) && 5007004f678SGhennadi Procopciuc ((MC_CGM_MUXn_CSS_SAFE_SW & css) != 0U)) { 5017004f678SGhennadi Procopciuc return 0; 5027004f678SGhennadi Procopciuc } 5037004f678SGhennadi Procopciuc 5047004f678SGhennadi Procopciuc ERROR("The switch of mux %" PRIu32 " (CGM=%lu) to safe clock failed\n", 5057004f678SGhennadi Procopciuc mux, cgm_addr); 5067004f678SGhennadi Procopciuc } 5077004f678SGhennadi Procopciuc 5087004f678SGhennadi Procopciuc return -EINVAL; 5097004f678SGhennadi Procopciuc } 5107004f678SGhennadi Procopciuc 5117004f678SGhennadi Procopciuc static int enable_cgm_mux(const struct s32cc_clkmux *mux, 5127004f678SGhennadi Procopciuc const struct s32cc_clk_drv *drv) 5137004f678SGhennadi Procopciuc { 5147004f678SGhennadi Procopciuc uintptr_t cgm_addr = UL(0x0); 5157004f678SGhennadi Procopciuc uint32_t mux_hw_clk; 5167004f678SGhennadi Procopciuc int ret; 5177004f678SGhennadi Procopciuc 5187004f678SGhennadi Procopciuc ret = get_base_addr(mux->module, drv, &cgm_addr); 5197004f678SGhennadi Procopciuc if (ret != 0) { 5207004f678SGhennadi Procopciuc return ret; 5217004f678SGhennadi Procopciuc } 5227004f678SGhennadi Procopciuc 5237004f678SGhennadi Procopciuc mux_hw_clk = (uint32_t)S32CC_CLK_ID(mux->source_id); 5247004f678SGhennadi Procopciuc 5257004f678SGhennadi Procopciuc return cgm_mux_clk_config(cgm_addr, mux->index, 5267004f678SGhennadi Procopciuc mux_hw_clk, false); 5277004f678SGhennadi Procopciuc } 5287004f678SGhennadi Procopciuc 5297004f678SGhennadi Procopciuc static int enable_mux(const struct s32cc_clk_obj *module, 5307004f678SGhennadi Procopciuc const struct s32cc_clk_drv *drv, 5317004f678SGhennadi Procopciuc unsigned int *depth) 5327004f678SGhennadi Procopciuc { 5337004f678SGhennadi Procopciuc const struct s32cc_clkmux *mux = s32cc_obj2clkmux(module); 5347004f678SGhennadi Procopciuc const struct s32cc_clk *clk; 5357004f678SGhennadi Procopciuc int ret = 0; 5367004f678SGhennadi Procopciuc 5377004f678SGhennadi Procopciuc ret = update_stack_depth(depth); 5387004f678SGhennadi Procopciuc if (ret != 0) { 5397004f678SGhennadi Procopciuc return ret; 5407004f678SGhennadi Procopciuc } 5417004f678SGhennadi Procopciuc 5427004f678SGhennadi Procopciuc if (mux == NULL) { 5437004f678SGhennadi Procopciuc return -EINVAL; 5447004f678SGhennadi Procopciuc } 5457004f678SGhennadi Procopciuc 5467004f678SGhennadi Procopciuc clk = s32cc_get_arch_clk(mux->source_id); 5477004f678SGhennadi Procopciuc if (clk == NULL) { 5487004f678SGhennadi Procopciuc ERROR("Invalid parent (%lu) for mux %" PRIu8 "\n", 5497004f678SGhennadi Procopciuc mux->source_id, mux->index); 5507004f678SGhennadi Procopciuc return -EINVAL; 5517004f678SGhennadi Procopciuc } 5527004f678SGhennadi Procopciuc 5537004f678SGhennadi Procopciuc switch (mux->module) { 5547004f678SGhennadi Procopciuc /* PLL mux will be enabled by PLL setup */ 5557004f678SGhennadi Procopciuc case S32CC_ARM_PLL: 5567004f678SGhennadi Procopciuc break; 5577004f678SGhennadi Procopciuc case S32CC_CGM1: 5587004f678SGhennadi Procopciuc ret = enable_cgm_mux(mux, drv); 5597004f678SGhennadi Procopciuc break; 5609dbca85dSGhennadi Procopciuc case S32CC_CGM0: 5619dbca85dSGhennadi Procopciuc ret = enable_cgm_mux(mux, drv); 5629dbca85dSGhennadi Procopciuc break; 5637004f678SGhennadi Procopciuc default: 5647004f678SGhennadi Procopciuc ERROR("Unknown mux parent type: %d\n", mux->module); 5657004f678SGhennadi Procopciuc ret = -EINVAL; 5667004f678SGhennadi Procopciuc break; 5677004f678SGhennadi Procopciuc }; 5687004f678SGhennadi Procopciuc 5697004f678SGhennadi Procopciuc return ret; 5707004f678SGhennadi Procopciuc } 5717004f678SGhennadi Procopciuc 5724cd04c50SGhennadi Procopciuc static int enable_dfs(const struct s32cc_clk_obj *module, 5734cd04c50SGhennadi Procopciuc const struct s32cc_clk_drv *drv, 5744cd04c50SGhennadi Procopciuc unsigned int *depth) 5754cd04c50SGhennadi Procopciuc { 5764cd04c50SGhennadi Procopciuc int ret = 0; 5774cd04c50SGhennadi Procopciuc 5784cd04c50SGhennadi Procopciuc ret = update_stack_depth(depth); 5794cd04c50SGhennadi Procopciuc if (ret != 0) { 5804cd04c50SGhennadi Procopciuc return ret; 5814cd04c50SGhennadi Procopciuc } 5824cd04c50SGhennadi Procopciuc 5834cd04c50SGhennadi Procopciuc return 0; 5844cd04c50SGhennadi Procopciuc } 5854cd04c50SGhennadi Procopciuc 5864cd04c50SGhennadi Procopciuc static struct s32cc_dfs *get_div_dfs(const struct s32cc_dfs_div *dfs_div) 5874cd04c50SGhennadi Procopciuc { 5884cd04c50SGhennadi Procopciuc const struct s32cc_clk_obj *parent = dfs_div->parent; 5894cd04c50SGhennadi Procopciuc 5904cd04c50SGhennadi Procopciuc if (parent->type != s32cc_dfs_t) { 5914cd04c50SGhennadi Procopciuc ERROR("DFS DIV doesn't have a DFS as parent\n"); 5924cd04c50SGhennadi Procopciuc return NULL; 5934cd04c50SGhennadi Procopciuc } 5944cd04c50SGhennadi Procopciuc 5954cd04c50SGhennadi Procopciuc return s32cc_obj2dfs(parent); 5964cd04c50SGhennadi Procopciuc } 5974cd04c50SGhennadi Procopciuc 5984cd04c50SGhennadi Procopciuc static struct s32cc_pll *dfsdiv2pll(const struct s32cc_dfs_div *dfs_div) 5994cd04c50SGhennadi Procopciuc { 6004cd04c50SGhennadi Procopciuc const struct s32cc_clk_obj *parent; 6014cd04c50SGhennadi Procopciuc const struct s32cc_dfs *dfs; 6024cd04c50SGhennadi Procopciuc 6034cd04c50SGhennadi Procopciuc dfs = get_div_dfs(dfs_div); 6044cd04c50SGhennadi Procopciuc if (dfs == NULL) { 6054cd04c50SGhennadi Procopciuc return NULL; 6064cd04c50SGhennadi Procopciuc } 6074cd04c50SGhennadi Procopciuc 6084cd04c50SGhennadi Procopciuc parent = dfs->parent; 6094cd04c50SGhennadi Procopciuc if (parent->type != s32cc_pll_t) { 6104cd04c50SGhennadi Procopciuc return NULL; 6114cd04c50SGhennadi Procopciuc } 6124cd04c50SGhennadi Procopciuc 6134cd04c50SGhennadi Procopciuc return s32cc_obj2pll(parent); 6144cd04c50SGhennadi Procopciuc } 6154cd04c50SGhennadi Procopciuc 6164cd04c50SGhennadi Procopciuc static int get_dfs_mfi_mfn(unsigned long dfs_freq, const struct s32cc_dfs_div *dfs_div, 6174cd04c50SGhennadi Procopciuc uint32_t *mfi, uint32_t *mfn) 6184cd04c50SGhennadi Procopciuc { 6194cd04c50SGhennadi Procopciuc uint64_t factor64, tmp64, ofreq; 6204cd04c50SGhennadi Procopciuc uint32_t factor32; 6214cd04c50SGhennadi Procopciuc 6224cd04c50SGhennadi Procopciuc unsigned long in = dfs_freq; 6234cd04c50SGhennadi Procopciuc unsigned long out = dfs_div->freq; 6244cd04c50SGhennadi Procopciuc 6254cd04c50SGhennadi Procopciuc /** 6264cd04c50SGhennadi Procopciuc * factor = (IN / OUT) / 2 6274cd04c50SGhennadi Procopciuc * MFI = integer(factor) 6284cd04c50SGhennadi Procopciuc * MFN = (factor - MFI) * 36 6294cd04c50SGhennadi Procopciuc */ 6304cd04c50SGhennadi Procopciuc factor64 = ((((uint64_t)in) * FP_PRECISION) / ((uint64_t)out)) / 2ULL; 6314cd04c50SGhennadi Procopciuc tmp64 = factor64 / FP_PRECISION; 6324cd04c50SGhennadi Procopciuc if (tmp64 > UINT32_MAX) { 6334cd04c50SGhennadi Procopciuc return -EINVAL; 6344cd04c50SGhennadi Procopciuc } 6354cd04c50SGhennadi Procopciuc 6364cd04c50SGhennadi Procopciuc factor32 = (uint32_t)tmp64; 6374cd04c50SGhennadi Procopciuc *mfi = factor32; 6384cd04c50SGhennadi Procopciuc 6394cd04c50SGhennadi Procopciuc tmp64 = ((factor64 - ((uint64_t)*mfi * FP_PRECISION)) * 36UL) / FP_PRECISION; 6404cd04c50SGhennadi Procopciuc if (tmp64 > UINT32_MAX) { 6414cd04c50SGhennadi Procopciuc return -EINVAL; 6424cd04c50SGhennadi Procopciuc } 6434cd04c50SGhennadi Procopciuc 6444cd04c50SGhennadi Procopciuc *mfn = (uint32_t)tmp64; 6454cd04c50SGhennadi Procopciuc 6464cd04c50SGhennadi Procopciuc /* div_freq = in / (2 * (*mfi + *mfn / 36.0)) */ 6474cd04c50SGhennadi Procopciuc factor64 = (((uint64_t)*mfn) * FP_PRECISION) / 36ULL; 6484cd04c50SGhennadi Procopciuc factor64 += ((uint64_t)*mfi) * FP_PRECISION; 6494cd04c50SGhennadi Procopciuc factor64 *= 2ULL; 6504cd04c50SGhennadi Procopciuc ofreq = (((uint64_t)in) * FP_PRECISION) / factor64; 6514cd04c50SGhennadi Procopciuc 6524cd04c50SGhennadi Procopciuc if (ofreq != dfs_div->freq) { 6534cd04c50SGhennadi Procopciuc ERROR("Failed to find MFI and MFN settings for DFS DIV freq %lu\n", 6544cd04c50SGhennadi Procopciuc dfs_div->freq); 6554cd04c50SGhennadi Procopciuc ERROR("Nearest freq = %" PRIx64 "\n", ofreq); 6564cd04c50SGhennadi Procopciuc return -EINVAL; 6574cd04c50SGhennadi Procopciuc } 6584cd04c50SGhennadi Procopciuc 6594cd04c50SGhennadi Procopciuc return 0; 6604cd04c50SGhennadi Procopciuc } 6614cd04c50SGhennadi Procopciuc 6624cd04c50SGhennadi Procopciuc static int init_dfs_port(uintptr_t dfs_addr, uint32_t port, 6634cd04c50SGhennadi Procopciuc uint32_t mfi, uint32_t mfn) 6644cd04c50SGhennadi Procopciuc { 6654cd04c50SGhennadi Procopciuc uint32_t portsr, portolsr; 6664cd04c50SGhennadi Procopciuc uint32_t mask, old_mfi, old_mfn; 6674cd04c50SGhennadi Procopciuc uint32_t dvport; 6684cd04c50SGhennadi Procopciuc bool init_dfs; 6694cd04c50SGhennadi Procopciuc 6704cd04c50SGhennadi Procopciuc dvport = mmio_read_32(DFS_DVPORTn(dfs_addr, port)); 6714cd04c50SGhennadi Procopciuc 6724cd04c50SGhennadi Procopciuc old_mfi = DFS_DVPORTn_MFI(dvport); 6734cd04c50SGhennadi Procopciuc old_mfn = DFS_DVPORTn_MFN(dvport); 6744cd04c50SGhennadi Procopciuc 6754cd04c50SGhennadi Procopciuc portsr = mmio_read_32(DFS_PORTSR(dfs_addr)); 6764cd04c50SGhennadi Procopciuc portolsr = mmio_read_32(DFS_PORTOLSR(dfs_addr)); 6774cd04c50SGhennadi Procopciuc 6784cd04c50SGhennadi Procopciuc /* Skip configuration if it's not needed */ 6794cd04c50SGhennadi Procopciuc if (((portsr & BIT_32(port)) != 0U) && 6804cd04c50SGhennadi Procopciuc ((portolsr & BIT_32(port)) == 0U) && 6814cd04c50SGhennadi Procopciuc (mfi == old_mfi) && (mfn == old_mfn)) { 6824cd04c50SGhennadi Procopciuc return 0; 6834cd04c50SGhennadi Procopciuc } 6844cd04c50SGhennadi Procopciuc 6854cd04c50SGhennadi Procopciuc init_dfs = (portsr == 0U); 6864cd04c50SGhennadi Procopciuc 6874cd04c50SGhennadi Procopciuc if (init_dfs) { 6884cd04c50SGhennadi Procopciuc mask = DFS_PORTRESET_MASK; 6894cd04c50SGhennadi Procopciuc } else { 6904cd04c50SGhennadi Procopciuc mask = DFS_PORTRESET_SET(BIT_32(port)); 6914cd04c50SGhennadi Procopciuc } 6924cd04c50SGhennadi Procopciuc 6934cd04c50SGhennadi Procopciuc mmio_write_32(DFS_PORTOLSR(dfs_addr), mask); 6944cd04c50SGhennadi Procopciuc mmio_write_32(DFS_PORTRESET(dfs_addr), mask); 6954cd04c50SGhennadi Procopciuc 6964cd04c50SGhennadi Procopciuc while ((mmio_read_32(DFS_PORTSR(dfs_addr)) & mask) != 0U) { 6974cd04c50SGhennadi Procopciuc } 6984cd04c50SGhennadi Procopciuc 6994cd04c50SGhennadi Procopciuc if (init_dfs) { 7004cd04c50SGhennadi Procopciuc mmio_write_32(DFS_CTL(dfs_addr), DFS_CTL_RESET); 7014cd04c50SGhennadi Procopciuc } 7024cd04c50SGhennadi Procopciuc 7034cd04c50SGhennadi Procopciuc mmio_write_32(DFS_DVPORTn(dfs_addr, port), 7044cd04c50SGhennadi Procopciuc DFS_DVPORTn_MFI_SET(mfi) | DFS_DVPORTn_MFN_SET(mfn)); 7054cd04c50SGhennadi Procopciuc 7064cd04c50SGhennadi Procopciuc if (init_dfs) { 7074cd04c50SGhennadi Procopciuc /* DFS clk enable programming */ 7084cd04c50SGhennadi Procopciuc mmio_clrbits_32(DFS_CTL(dfs_addr), DFS_CTL_RESET); 7094cd04c50SGhennadi Procopciuc } 7104cd04c50SGhennadi Procopciuc 7114cd04c50SGhennadi Procopciuc mmio_clrbits_32(DFS_PORTRESET(dfs_addr), BIT_32(port)); 7124cd04c50SGhennadi Procopciuc 7134cd04c50SGhennadi Procopciuc while ((mmio_read_32(DFS_PORTSR(dfs_addr)) & BIT_32(port)) != BIT_32(port)) { 7144cd04c50SGhennadi Procopciuc } 7154cd04c50SGhennadi Procopciuc 7164cd04c50SGhennadi Procopciuc portolsr = mmio_read_32(DFS_PORTOLSR(dfs_addr)); 7174cd04c50SGhennadi Procopciuc if ((portolsr & DFS_PORTOLSR_LOL(port)) != 0U) { 7184cd04c50SGhennadi Procopciuc ERROR("Failed to lock DFS divider\n"); 7194cd04c50SGhennadi Procopciuc return -EINVAL; 7204cd04c50SGhennadi Procopciuc } 7214cd04c50SGhennadi Procopciuc 7224cd04c50SGhennadi Procopciuc return 0; 7234cd04c50SGhennadi Procopciuc } 7244cd04c50SGhennadi Procopciuc 7254cd04c50SGhennadi Procopciuc static int enable_dfs_div(const struct s32cc_clk_obj *module, 7264cd04c50SGhennadi Procopciuc const struct s32cc_clk_drv *drv, 7274cd04c50SGhennadi Procopciuc unsigned int *depth) 7284cd04c50SGhennadi Procopciuc { 7294cd04c50SGhennadi Procopciuc const struct s32cc_dfs_div *dfs_div = s32cc_obj2dfsdiv(module); 7304cd04c50SGhennadi Procopciuc const struct s32cc_pll *pll; 7314cd04c50SGhennadi Procopciuc const struct s32cc_dfs *dfs; 7324cd04c50SGhennadi Procopciuc uintptr_t dfs_addr = 0UL; 7334cd04c50SGhennadi Procopciuc uint32_t mfi, mfn; 7344cd04c50SGhennadi Procopciuc int ret = 0; 7354cd04c50SGhennadi Procopciuc 7364cd04c50SGhennadi Procopciuc ret = update_stack_depth(depth); 7374cd04c50SGhennadi Procopciuc if (ret != 0) { 7384cd04c50SGhennadi Procopciuc return ret; 7394cd04c50SGhennadi Procopciuc } 7404cd04c50SGhennadi Procopciuc 7414cd04c50SGhennadi Procopciuc dfs = get_div_dfs(dfs_div); 7424cd04c50SGhennadi Procopciuc if (dfs == NULL) { 7434cd04c50SGhennadi Procopciuc return -EINVAL; 7444cd04c50SGhennadi Procopciuc } 7454cd04c50SGhennadi Procopciuc 7464cd04c50SGhennadi Procopciuc pll = dfsdiv2pll(dfs_div); 7474cd04c50SGhennadi Procopciuc if (pll == NULL) { 7484cd04c50SGhennadi Procopciuc ERROR("Failed to identify DFS divider's parent\n"); 7494cd04c50SGhennadi Procopciuc return -EINVAL; 7504cd04c50SGhennadi Procopciuc } 7514cd04c50SGhennadi Procopciuc 7524cd04c50SGhennadi Procopciuc ret = get_base_addr(dfs->instance, drv, &dfs_addr); 7534cd04c50SGhennadi Procopciuc if ((ret != 0) || (dfs_addr == 0UL)) { 7544cd04c50SGhennadi Procopciuc return -EINVAL; 7554cd04c50SGhennadi Procopciuc } 7564cd04c50SGhennadi Procopciuc 7574cd04c50SGhennadi Procopciuc ret = get_dfs_mfi_mfn(pll->vco_freq, dfs_div, &mfi, &mfn); 7584cd04c50SGhennadi Procopciuc if (ret != 0) { 7594cd04c50SGhennadi Procopciuc return -EINVAL; 7604cd04c50SGhennadi Procopciuc } 7614cd04c50SGhennadi Procopciuc 7624cd04c50SGhennadi Procopciuc return init_dfs_port(dfs_addr, dfs_div->index, mfi, mfn); 7634cd04c50SGhennadi Procopciuc } 7644cd04c50SGhennadi Procopciuc 7658ab34357SGhennadi Procopciuc static int enable_module(const struct s32cc_clk_obj *module, unsigned int *depth) 7668ab34357SGhennadi Procopciuc { 7678ab34357SGhennadi Procopciuc const struct s32cc_clk_drv *drv = get_drv(); 7688ab34357SGhennadi Procopciuc int ret = 0; 7698ab34357SGhennadi Procopciuc 7708ab34357SGhennadi Procopciuc ret = update_stack_depth(depth); 7718ab34357SGhennadi Procopciuc if (ret != 0) { 7728ab34357SGhennadi Procopciuc return ret; 7738ab34357SGhennadi Procopciuc } 7748ab34357SGhennadi Procopciuc 7758ab34357SGhennadi Procopciuc if (drv == NULL) { 7768ab34357SGhennadi Procopciuc return -EINVAL; 7778ab34357SGhennadi Procopciuc } 7788ab34357SGhennadi Procopciuc 7798ab34357SGhennadi Procopciuc switch (module->type) { 7808ab34357SGhennadi Procopciuc case s32cc_osc_t: 7818ab34357SGhennadi Procopciuc ret = enable_osc(module, drv, depth); 7828ab34357SGhennadi Procopciuc break; 7838ab34357SGhennadi Procopciuc case s32cc_clk_t: 7848ab34357SGhennadi Procopciuc ret = enable_clk_module(module, drv, depth); 7858ab34357SGhennadi Procopciuc break; 786b5101c45SGhennadi Procopciuc case s32cc_pll_t: 787b5101c45SGhennadi Procopciuc ret = enable_pll(module, drv, depth); 788b5101c45SGhennadi Procopciuc break; 78984e82085SGhennadi Procopciuc case s32cc_pll_out_div_t: 79084e82085SGhennadi Procopciuc ret = enable_pll_div(module, drv, depth); 79184e82085SGhennadi Procopciuc break; 792a8be748aSGhennadi Procopciuc case s32cc_clkmux_t: 7937004f678SGhennadi Procopciuc ret = enable_mux(module, drv, depth); 794a8be748aSGhennadi Procopciuc break; 7953fa91a94SGhennadi Procopciuc case s32cc_shared_clkmux_t: 7967004f678SGhennadi Procopciuc ret = enable_mux(module, drv, depth); 7973fa91a94SGhennadi Procopciuc break; 79844e2130aSGhennadi Procopciuc case s32cc_fixed_div_t: 799a8be748aSGhennadi Procopciuc ret = -ENOTSUP; 800a8be748aSGhennadi Procopciuc break; 8014cd04c50SGhennadi Procopciuc case s32cc_dfs_t: 8024cd04c50SGhennadi Procopciuc ret = enable_dfs(module, drv, depth); 8034cd04c50SGhennadi Procopciuc break; 8044cd04c50SGhennadi Procopciuc case s32cc_dfs_div_t: 8054cd04c50SGhennadi Procopciuc ret = enable_dfs_div(module, drv, depth); 8064cd04c50SGhennadi Procopciuc break; 8078ab34357SGhennadi Procopciuc default: 8088ab34357SGhennadi Procopciuc ret = -EINVAL; 8098ab34357SGhennadi Procopciuc break; 8108ab34357SGhennadi Procopciuc } 8118ab34357SGhennadi Procopciuc 8128ab34357SGhennadi Procopciuc return ret; 8138ab34357SGhennadi Procopciuc } 8148ab34357SGhennadi Procopciuc 8153a580e9eSGhennadi Procopciuc static int s32cc_clk_enable(unsigned long id) 8163a580e9eSGhennadi Procopciuc { 8178ab34357SGhennadi Procopciuc unsigned int depth = MAX_STACK_DEPTH; 8188ab34357SGhennadi Procopciuc const struct s32cc_clk *clk; 8198ab34357SGhennadi Procopciuc 8208ab34357SGhennadi Procopciuc clk = s32cc_get_arch_clk(id); 8218ab34357SGhennadi Procopciuc if (clk == NULL) { 8228ab34357SGhennadi Procopciuc return -EINVAL; 8238ab34357SGhennadi Procopciuc } 8248ab34357SGhennadi Procopciuc 8258ab34357SGhennadi Procopciuc return enable_module(&clk->desc, &depth); 8263a580e9eSGhennadi Procopciuc } 8273a580e9eSGhennadi Procopciuc 8283a580e9eSGhennadi Procopciuc static void s32cc_clk_disable(unsigned long id) 8293a580e9eSGhennadi Procopciuc { 8303a580e9eSGhennadi Procopciuc } 8313a580e9eSGhennadi Procopciuc 8323a580e9eSGhennadi Procopciuc static bool s32cc_clk_is_enabled(unsigned long id) 8333a580e9eSGhennadi Procopciuc { 8343a580e9eSGhennadi Procopciuc return false; 8353a580e9eSGhennadi Procopciuc } 8363a580e9eSGhennadi Procopciuc 8373a580e9eSGhennadi Procopciuc static unsigned long s32cc_clk_get_rate(unsigned long id) 8383a580e9eSGhennadi Procopciuc { 8393a580e9eSGhennadi Procopciuc return 0; 8403a580e9eSGhennadi Procopciuc } 8413a580e9eSGhennadi Procopciuc 842d9373519SGhennadi Procopciuc static int set_module_rate(const struct s32cc_clk_obj *module, 843d9373519SGhennadi Procopciuc unsigned long rate, unsigned long *orate, 844d9373519SGhennadi Procopciuc unsigned int *depth); 845d9373519SGhennadi Procopciuc 846d9373519SGhennadi Procopciuc static int set_osc_freq(const struct s32cc_clk_obj *module, unsigned long rate, 847d9373519SGhennadi Procopciuc unsigned long *orate, unsigned int *depth) 848d9373519SGhennadi Procopciuc { 849d9373519SGhennadi Procopciuc struct s32cc_osc *osc = s32cc_obj2osc(module); 850d9373519SGhennadi Procopciuc int ret; 851d9373519SGhennadi Procopciuc 852d9373519SGhennadi Procopciuc ret = update_stack_depth(depth); 853d9373519SGhennadi Procopciuc if (ret != 0) { 854d9373519SGhennadi Procopciuc return ret; 855d9373519SGhennadi Procopciuc } 856d9373519SGhennadi Procopciuc 857d9373519SGhennadi Procopciuc if ((osc->freq != 0UL) && (rate != osc->freq)) { 858d9373519SGhennadi Procopciuc ERROR("Already initialized oscillator. freq = %lu\n", 859d9373519SGhennadi Procopciuc osc->freq); 860d9373519SGhennadi Procopciuc return -EINVAL; 861d9373519SGhennadi Procopciuc } 862d9373519SGhennadi Procopciuc 863d9373519SGhennadi Procopciuc osc->freq = rate; 864d9373519SGhennadi Procopciuc *orate = osc->freq; 865d9373519SGhennadi Procopciuc 866d9373519SGhennadi Procopciuc return 0; 867d9373519SGhennadi Procopciuc } 868d9373519SGhennadi Procopciuc 869d9373519SGhennadi Procopciuc static int set_clk_freq(const struct s32cc_clk_obj *module, unsigned long rate, 870d9373519SGhennadi Procopciuc unsigned long *orate, unsigned int *depth) 871d9373519SGhennadi Procopciuc { 872d9373519SGhennadi Procopciuc const struct s32cc_clk *clk = s32cc_obj2clk(module); 873d9373519SGhennadi Procopciuc int ret; 874d9373519SGhennadi Procopciuc 875d9373519SGhennadi Procopciuc ret = update_stack_depth(depth); 876d9373519SGhennadi Procopciuc if (ret != 0) { 877d9373519SGhennadi Procopciuc return ret; 878d9373519SGhennadi Procopciuc } 879d9373519SGhennadi Procopciuc 880d9373519SGhennadi Procopciuc if ((clk->min_freq != 0UL) && (clk->max_freq != 0UL) && 881d9373519SGhennadi Procopciuc ((rate < clk->min_freq) || (rate > clk->max_freq))) { 882d9373519SGhennadi Procopciuc ERROR("%lu frequency is out of the allowed range: [%lu:%lu]\n", 883d9373519SGhennadi Procopciuc rate, clk->min_freq, clk->max_freq); 884d9373519SGhennadi Procopciuc return -EINVAL; 885d9373519SGhennadi Procopciuc } 886d9373519SGhennadi Procopciuc 887d9373519SGhennadi Procopciuc if (clk->module != NULL) { 888d9373519SGhennadi Procopciuc return set_module_rate(clk->module, rate, orate, depth); 889d9373519SGhennadi Procopciuc } 890d9373519SGhennadi Procopciuc 891d9373519SGhennadi Procopciuc if (clk->pclock != NULL) { 892d9373519SGhennadi Procopciuc return set_clk_freq(&clk->pclock->desc, rate, orate, depth); 893d9373519SGhennadi Procopciuc } 894d9373519SGhennadi Procopciuc 895d9373519SGhennadi Procopciuc return -EINVAL; 896d9373519SGhennadi Procopciuc } 897d9373519SGhennadi Procopciuc 8987ad4e231SGhennadi Procopciuc static int set_pll_freq(const struct s32cc_clk_obj *module, unsigned long rate, 8997ad4e231SGhennadi Procopciuc unsigned long *orate, unsigned int *depth) 9007ad4e231SGhennadi Procopciuc { 9017ad4e231SGhennadi Procopciuc struct s32cc_pll *pll = s32cc_obj2pll(module); 9027ad4e231SGhennadi Procopciuc int ret; 9037ad4e231SGhennadi Procopciuc 9047ad4e231SGhennadi Procopciuc ret = update_stack_depth(depth); 9057ad4e231SGhennadi Procopciuc if (ret != 0) { 9067ad4e231SGhennadi Procopciuc return ret; 9077ad4e231SGhennadi Procopciuc } 9087ad4e231SGhennadi Procopciuc 9097ad4e231SGhennadi Procopciuc if ((pll->vco_freq != 0UL) && (pll->vco_freq != rate)) { 9107ad4e231SGhennadi Procopciuc ERROR("PLL frequency was already set\n"); 9117ad4e231SGhennadi Procopciuc return -EINVAL; 9127ad4e231SGhennadi Procopciuc } 9137ad4e231SGhennadi Procopciuc 9147ad4e231SGhennadi Procopciuc pll->vco_freq = rate; 9157ad4e231SGhennadi Procopciuc *orate = pll->vco_freq; 9167ad4e231SGhennadi Procopciuc 9177ad4e231SGhennadi Procopciuc return 0; 9187ad4e231SGhennadi Procopciuc } 9197ad4e231SGhennadi Procopciuc 920de950ef0SGhennadi Procopciuc static int set_pll_div_freq(const struct s32cc_clk_obj *module, unsigned long rate, 921de950ef0SGhennadi Procopciuc unsigned long *orate, unsigned int *depth) 922de950ef0SGhennadi Procopciuc { 923de950ef0SGhennadi Procopciuc struct s32cc_pll_out_div *pdiv = s32cc_obj2plldiv(module); 924de950ef0SGhennadi Procopciuc const struct s32cc_pll *pll; 925de950ef0SGhennadi Procopciuc unsigned long prate, dc; 926de950ef0SGhennadi Procopciuc int ret; 927de950ef0SGhennadi Procopciuc 928de950ef0SGhennadi Procopciuc ret = update_stack_depth(depth); 929de950ef0SGhennadi Procopciuc if (ret != 0) { 930de950ef0SGhennadi Procopciuc return ret; 931de950ef0SGhennadi Procopciuc } 932de950ef0SGhennadi Procopciuc 933de950ef0SGhennadi Procopciuc if (pdiv->parent == NULL) { 934de950ef0SGhennadi Procopciuc ERROR("Failed to identify PLL divider's parent\n"); 935de950ef0SGhennadi Procopciuc return -EINVAL; 936de950ef0SGhennadi Procopciuc } 937de950ef0SGhennadi Procopciuc 938de950ef0SGhennadi Procopciuc pll = s32cc_obj2pll(pdiv->parent); 939de950ef0SGhennadi Procopciuc if (pll == NULL) { 940de950ef0SGhennadi Procopciuc ERROR("The parent of the PLL DIV is invalid\n"); 941de950ef0SGhennadi Procopciuc return -EINVAL; 942de950ef0SGhennadi Procopciuc } 943de950ef0SGhennadi Procopciuc 944de950ef0SGhennadi Procopciuc prate = pll->vco_freq; 945de950ef0SGhennadi Procopciuc 946de950ef0SGhennadi Procopciuc /** 947de950ef0SGhennadi Procopciuc * The PLL is not initialized yet, so let's take a risk 948de950ef0SGhennadi Procopciuc * and accept the proposed rate. 949de950ef0SGhennadi Procopciuc */ 950de950ef0SGhennadi Procopciuc if (prate == 0UL) { 951de950ef0SGhennadi Procopciuc pdiv->freq = rate; 952de950ef0SGhennadi Procopciuc *orate = rate; 953de950ef0SGhennadi Procopciuc return 0; 954de950ef0SGhennadi Procopciuc } 955de950ef0SGhennadi Procopciuc 956de950ef0SGhennadi Procopciuc /* Decline in case the rate cannot fit PLL's requirements. */ 957de950ef0SGhennadi Procopciuc dc = prate / rate; 958de950ef0SGhennadi Procopciuc if ((prate / dc) != rate) { 959de950ef0SGhennadi Procopciuc return -EINVAL; 960de950ef0SGhennadi Procopciuc } 961de950ef0SGhennadi Procopciuc 962de950ef0SGhennadi Procopciuc pdiv->freq = rate; 963de950ef0SGhennadi Procopciuc *orate = pdiv->freq; 964de950ef0SGhennadi Procopciuc 965de950ef0SGhennadi Procopciuc return 0; 966de950ef0SGhennadi Procopciuc } 967de950ef0SGhennadi Procopciuc 96865739db2SGhennadi Procopciuc static int set_fixed_div_freq(const struct s32cc_clk_obj *module, unsigned long rate, 96965739db2SGhennadi Procopciuc unsigned long *orate, unsigned int *depth) 97065739db2SGhennadi Procopciuc { 97165739db2SGhennadi Procopciuc const struct s32cc_fixed_div *fdiv = s32cc_obj2fixeddiv(module); 97265739db2SGhennadi Procopciuc int ret; 97365739db2SGhennadi Procopciuc 97465739db2SGhennadi Procopciuc ret = update_stack_depth(depth); 97565739db2SGhennadi Procopciuc if (ret != 0) { 97665739db2SGhennadi Procopciuc return ret; 97765739db2SGhennadi Procopciuc } 97865739db2SGhennadi Procopciuc 97965739db2SGhennadi Procopciuc if (fdiv->parent == NULL) { 98065739db2SGhennadi Procopciuc ERROR("The divider doesn't have a valid parent\b"); 98165739db2SGhennadi Procopciuc return -EINVAL; 98265739db2SGhennadi Procopciuc } 98365739db2SGhennadi Procopciuc 98465739db2SGhennadi Procopciuc ret = set_module_rate(fdiv->parent, rate * fdiv->rate_div, orate, depth); 98565739db2SGhennadi Procopciuc 98665739db2SGhennadi Procopciuc /* Update the output rate based on the parent's rate */ 98765739db2SGhennadi Procopciuc *orate /= fdiv->rate_div; 98865739db2SGhennadi Procopciuc 98965739db2SGhennadi Procopciuc return ret; 99065739db2SGhennadi Procopciuc } 99165739db2SGhennadi Procopciuc 99264e0c226SGhennadi Procopciuc static int set_mux_freq(const struct s32cc_clk_obj *module, unsigned long rate, 99364e0c226SGhennadi Procopciuc unsigned long *orate, unsigned int *depth) 99464e0c226SGhennadi Procopciuc { 99564e0c226SGhennadi Procopciuc const struct s32cc_clkmux *mux = s32cc_obj2clkmux(module); 99664e0c226SGhennadi Procopciuc const struct s32cc_clk *clk = s32cc_get_arch_clk(mux->source_id); 99764e0c226SGhennadi Procopciuc int ret; 99864e0c226SGhennadi Procopciuc 99964e0c226SGhennadi Procopciuc ret = update_stack_depth(depth); 100064e0c226SGhennadi Procopciuc if (ret != 0) { 100164e0c226SGhennadi Procopciuc return ret; 100264e0c226SGhennadi Procopciuc } 100364e0c226SGhennadi Procopciuc 100464e0c226SGhennadi Procopciuc if (clk == NULL) { 100564e0c226SGhennadi Procopciuc ERROR("Mux (id:%" PRIu8 ") without a valid source (%lu)\n", 100664e0c226SGhennadi Procopciuc mux->index, mux->source_id); 100764e0c226SGhennadi Procopciuc return -EINVAL; 100864e0c226SGhennadi Procopciuc } 100964e0c226SGhennadi Procopciuc 101064e0c226SGhennadi Procopciuc return set_module_rate(&clk->desc, rate, orate, depth); 101164e0c226SGhennadi Procopciuc } 101264e0c226SGhennadi Procopciuc 10134cd04c50SGhennadi Procopciuc static int set_dfs_div_freq(const struct s32cc_clk_obj *module, unsigned long rate, 10144cd04c50SGhennadi Procopciuc unsigned long *orate, unsigned int *depth) 10154cd04c50SGhennadi Procopciuc { 10164cd04c50SGhennadi Procopciuc struct s32cc_dfs_div *dfs_div = s32cc_obj2dfsdiv(module); 10174cd04c50SGhennadi Procopciuc const struct s32cc_dfs *dfs; 10184cd04c50SGhennadi Procopciuc int ret; 10194cd04c50SGhennadi Procopciuc 10204cd04c50SGhennadi Procopciuc ret = update_stack_depth(depth); 10214cd04c50SGhennadi Procopciuc if (ret != 0) { 10224cd04c50SGhennadi Procopciuc return ret; 10234cd04c50SGhennadi Procopciuc } 10244cd04c50SGhennadi Procopciuc 10254cd04c50SGhennadi Procopciuc if (dfs_div->parent == NULL) { 10264cd04c50SGhennadi Procopciuc ERROR("Failed to identify DFS divider's parent\n"); 10274cd04c50SGhennadi Procopciuc return -EINVAL; 10284cd04c50SGhennadi Procopciuc } 10294cd04c50SGhennadi Procopciuc 10304cd04c50SGhennadi Procopciuc /* Sanity check */ 10314cd04c50SGhennadi Procopciuc dfs = s32cc_obj2dfs(dfs_div->parent); 10324cd04c50SGhennadi Procopciuc if (dfs->parent == NULL) { 10334cd04c50SGhennadi Procopciuc ERROR("Failed to identify DFS's parent\n"); 10344cd04c50SGhennadi Procopciuc return -EINVAL; 10354cd04c50SGhennadi Procopciuc } 10364cd04c50SGhennadi Procopciuc 10374cd04c50SGhennadi Procopciuc if ((dfs_div->freq != 0U) && (dfs_div->freq != rate)) { 10384cd04c50SGhennadi Procopciuc ERROR("DFS DIV frequency was already set to %lu\n", 10394cd04c50SGhennadi Procopciuc dfs_div->freq); 10404cd04c50SGhennadi Procopciuc return -EINVAL; 10414cd04c50SGhennadi Procopciuc } 10424cd04c50SGhennadi Procopciuc 10434cd04c50SGhennadi Procopciuc dfs_div->freq = rate; 10444cd04c50SGhennadi Procopciuc *orate = rate; 10454cd04c50SGhennadi Procopciuc 10464cd04c50SGhennadi Procopciuc return ret; 10474cd04c50SGhennadi Procopciuc } 10484cd04c50SGhennadi Procopciuc 1049d9373519SGhennadi Procopciuc static int set_module_rate(const struct s32cc_clk_obj *module, 1050d9373519SGhennadi Procopciuc unsigned long rate, unsigned long *orate, 1051d9373519SGhennadi Procopciuc unsigned int *depth) 1052d9373519SGhennadi Procopciuc { 1053d9373519SGhennadi Procopciuc int ret = 0; 1054d9373519SGhennadi Procopciuc 1055d9373519SGhennadi Procopciuc ret = update_stack_depth(depth); 1056d9373519SGhennadi Procopciuc if (ret != 0) { 1057d9373519SGhennadi Procopciuc return ret; 1058d9373519SGhennadi Procopciuc } 1059d9373519SGhennadi Procopciuc 10604cd04c50SGhennadi Procopciuc ret = -EINVAL; 10614cd04c50SGhennadi Procopciuc 1062d9373519SGhennadi Procopciuc switch (module->type) { 1063d9373519SGhennadi Procopciuc case s32cc_clk_t: 1064d9373519SGhennadi Procopciuc ret = set_clk_freq(module, rate, orate, depth); 1065d9373519SGhennadi Procopciuc break; 1066d9373519SGhennadi Procopciuc case s32cc_osc_t: 1067d9373519SGhennadi Procopciuc ret = set_osc_freq(module, rate, orate, depth); 1068d9373519SGhennadi Procopciuc break; 10697ad4e231SGhennadi Procopciuc case s32cc_pll_t: 10707ad4e231SGhennadi Procopciuc ret = set_pll_freq(module, rate, orate, depth); 10717ad4e231SGhennadi Procopciuc break; 1072de950ef0SGhennadi Procopciuc case s32cc_pll_out_div_t: 1073de950ef0SGhennadi Procopciuc ret = set_pll_div_freq(module, rate, orate, depth); 1074de950ef0SGhennadi Procopciuc break; 107565739db2SGhennadi Procopciuc case s32cc_fixed_div_t: 107665739db2SGhennadi Procopciuc ret = set_fixed_div_freq(module, rate, orate, depth); 107765739db2SGhennadi Procopciuc break; 1078a8be748aSGhennadi Procopciuc case s32cc_clkmux_t: 107964e0c226SGhennadi Procopciuc ret = set_mux_freq(module, rate, orate, depth); 108064e0c226SGhennadi Procopciuc break; 10813fa91a94SGhennadi Procopciuc case s32cc_shared_clkmux_t: 108264e0c226SGhennadi Procopciuc ret = set_mux_freq(module, rate, orate, depth); 1083a8be748aSGhennadi Procopciuc break; 10844cd04c50SGhennadi Procopciuc case s32cc_dfs_t: 10854cd04c50SGhennadi Procopciuc ERROR("Setting the frequency of a DFS is not allowed!"); 10864cd04c50SGhennadi Procopciuc break; 10874cd04c50SGhennadi Procopciuc case s32cc_dfs_div_t: 10884cd04c50SGhennadi Procopciuc ret = set_dfs_div_freq(module, rate, orate, depth); 10894cd04c50SGhennadi Procopciuc break; 1090d9373519SGhennadi Procopciuc default: 1091d9373519SGhennadi Procopciuc break; 1092d9373519SGhennadi Procopciuc } 1093d9373519SGhennadi Procopciuc 1094d9373519SGhennadi Procopciuc return ret; 1095d9373519SGhennadi Procopciuc } 1096d9373519SGhennadi Procopciuc 10973a580e9eSGhennadi Procopciuc static int s32cc_clk_set_rate(unsigned long id, unsigned long rate, 10983a580e9eSGhennadi Procopciuc unsigned long *orate) 10993a580e9eSGhennadi Procopciuc { 1100d9373519SGhennadi Procopciuc unsigned int depth = MAX_STACK_DEPTH; 1101d9373519SGhennadi Procopciuc const struct s32cc_clk *clk; 1102d9373519SGhennadi Procopciuc int ret; 1103d9373519SGhennadi Procopciuc 1104d9373519SGhennadi Procopciuc clk = s32cc_get_arch_clk(id); 1105d9373519SGhennadi Procopciuc if (clk == NULL) { 1106d9373519SGhennadi Procopciuc return -EINVAL; 1107d9373519SGhennadi Procopciuc } 1108d9373519SGhennadi Procopciuc 1109d9373519SGhennadi Procopciuc ret = set_module_rate(&clk->desc, rate, orate, &depth); 1110d9373519SGhennadi Procopciuc if (ret != 0) { 1111d9373519SGhennadi Procopciuc ERROR("Failed to set frequency (%lu MHz) for clock %lu\n", 1112d9373519SGhennadi Procopciuc rate, id); 1113d9373519SGhennadi Procopciuc } 1114d9373519SGhennadi Procopciuc 1115d9373519SGhennadi Procopciuc return ret; 11163a580e9eSGhennadi Procopciuc } 11173a580e9eSGhennadi Procopciuc 11183a580e9eSGhennadi Procopciuc static int s32cc_clk_get_parent(unsigned long id) 11193a580e9eSGhennadi Procopciuc { 11203a580e9eSGhennadi Procopciuc return -ENOTSUP; 11213a580e9eSGhennadi Procopciuc } 11223a580e9eSGhennadi Procopciuc 11233a580e9eSGhennadi Procopciuc static int s32cc_clk_set_parent(unsigned long id, unsigned long parent_id) 11243a580e9eSGhennadi Procopciuc { 112512e7a2cdSGhennadi Procopciuc const struct s32cc_clk *parent; 112612e7a2cdSGhennadi Procopciuc const struct s32cc_clk *clk; 112712e7a2cdSGhennadi Procopciuc bool valid_source = false; 112812e7a2cdSGhennadi Procopciuc struct s32cc_clkmux *mux; 112912e7a2cdSGhennadi Procopciuc uint8_t i; 113012e7a2cdSGhennadi Procopciuc 113112e7a2cdSGhennadi Procopciuc clk = s32cc_get_arch_clk(id); 113212e7a2cdSGhennadi Procopciuc if (clk == NULL) { 113312e7a2cdSGhennadi Procopciuc return -EINVAL; 113412e7a2cdSGhennadi Procopciuc } 113512e7a2cdSGhennadi Procopciuc 113612e7a2cdSGhennadi Procopciuc parent = s32cc_get_arch_clk(parent_id); 113712e7a2cdSGhennadi Procopciuc if (parent == NULL) { 113812e7a2cdSGhennadi Procopciuc return -EINVAL; 113912e7a2cdSGhennadi Procopciuc } 114012e7a2cdSGhennadi Procopciuc 114112e7a2cdSGhennadi Procopciuc if (!is_s32cc_clk_mux(clk)) { 114212e7a2cdSGhennadi Procopciuc ERROR("Clock %lu is not a mux\n", id); 114312e7a2cdSGhennadi Procopciuc return -EINVAL; 114412e7a2cdSGhennadi Procopciuc } 114512e7a2cdSGhennadi Procopciuc 114612e7a2cdSGhennadi Procopciuc mux = s32cc_clk2mux(clk); 114712e7a2cdSGhennadi Procopciuc if (mux == NULL) { 114812e7a2cdSGhennadi Procopciuc ERROR("Failed to cast clock %lu to clock mux\n", id); 114912e7a2cdSGhennadi Procopciuc return -EINVAL; 115012e7a2cdSGhennadi Procopciuc } 115112e7a2cdSGhennadi Procopciuc 115212e7a2cdSGhennadi Procopciuc for (i = 0; i < mux->nclks; i++) { 115312e7a2cdSGhennadi Procopciuc if (mux->clkids[i] == parent_id) { 115412e7a2cdSGhennadi Procopciuc valid_source = true; 115512e7a2cdSGhennadi Procopciuc break; 115612e7a2cdSGhennadi Procopciuc } 115712e7a2cdSGhennadi Procopciuc } 115812e7a2cdSGhennadi Procopciuc 115912e7a2cdSGhennadi Procopciuc if (!valid_source) { 116012e7a2cdSGhennadi Procopciuc ERROR("Clock %lu is not a valid clock for mux %lu\n", 116112e7a2cdSGhennadi Procopciuc parent_id, id); 116212e7a2cdSGhennadi Procopciuc return -EINVAL; 116312e7a2cdSGhennadi Procopciuc } 116412e7a2cdSGhennadi Procopciuc 116512e7a2cdSGhennadi Procopciuc mux->source_id = parent_id; 116612e7a2cdSGhennadi Procopciuc 116712e7a2cdSGhennadi Procopciuc return 0; 11683a580e9eSGhennadi Procopciuc } 11693a580e9eSGhennadi Procopciuc 11703a580e9eSGhennadi Procopciuc void s32cc_clk_register_drv(void) 11713a580e9eSGhennadi Procopciuc { 11723a580e9eSGhennadi Procopciuc static const struct clk_ops s32cc_clk_ops = { 11733a580e9eSGhennadi Procopciuc .enable = s32cc_clk_enable, 11743a580e9eSGhennadi Procopciuc .disable = s32cc_clk_disable, 11753a580e9eSGhennadi Procopciuc .is_enabled = s32cc_clk_is_enabled, 11763a580e9eSGhennadi Procopciuc .get_rate = s32cc_clk_get_rate, 11773a580e9eSGhennadi Procopciuc .set_rate = s32cc_clk_set_rate, 11783a580e9eSGhennadi Procopciuc .get_parent = s32cc_clk_get_parent, 11793a580e9eSGhennadi Procopciuc .set_parent = s32cc_clk_set_parent, 11803a580e9eSGhennadi Procopciuc }; 11813a580e9eSGhennadi Procopciuc 11823a580e9eSGhennadi Procopciuc clk_register(&s32cc_clk_ops); 11833a580e9eSGhennadi Procopciuc } 11843a580e9eSGhennadi Procopciuc 1185