13a580e9eSGhennadi Procopciuc /* 23a580e9eSGhennadi Procopciuc * Copyright 2024 NXP 33a580e9eSGhennadi Procopciuc * 43a580e9eSGhennadi Procopciuc * SPDX-License-Identifier: BSD-3-Clause 53a580e9eSGhennadi Procopciuc */ 63a580e9eSGhennadi Procopciuc #include <errno.h> 7d9373519SGhennadi Procopciuc #include <common/debug.h> 83a580e9eSGhennadi Procopciuc #include <drivers/clk.h> 98ab34357SGhennadi Procopciuc #include <lib/mmio.h> 10*514c7380SGhennadi Procopciuc #include <lib/xlat_tables/xlat_tables_v2.h> 11b5101c45SGhennadi Procopciuc #include <s32cc-clk-ids.h> 12d9373519SGhennadi Procopciuc #include <s32cc-clk-modules.h> 138a4f840bSGhennadi Procopciuc #include <s32cc-clk-regs.h> 14d9373519SGhennadi Procopciuc #include <s32cc-clk-utils.h> 158a4f840bSGhennadi Procopciuc #include <s32cc-mc-me.h> 16d9373519SGhennadi Procopciuc 175300040bSGhennadi Procopciuc #define MAX_STACK_DEPTH (40U) 18d9373519SGhennadi Procopciuc 19b5101c45SGhennadi Procopciuc /* This is used for floating-point precision calculations. */ 20b5101c45SGhennadi Procopciuc #define FP_PRECISION (100000000UL) 21b5101c45SGhennadi Procopciuc 228ab34357SGhennadi Procopciuc struct s32cc_clk_drv { 238ab34357SGhennadi Procopciuc uintptr_t fxosc_base; 24b5101c45SGhennadi Procopciuc uintptr_t armpll_base; 258653352aSGhennadi Procopciuc uintptr_t periphpll_base; 264cd04c50SGhennadi Procopciuc uintptr_t armdfs_base; 279dbca85dSGhennadi Procopciuc uintptr_t cgm0_base; 287004f678SGhennadi Procopciuc uintptr_t cgm1_base; 298a4f840bSGhennadi Procopciuc uintptr_t cgm5_base; 3018c2b137SGhennadi Procopciuc uintptr_t ddrpll_base; 318a4f840bSGhennadi Procopciuc uintptr_t mc_me; 328a4f840bSGhennadi Procopciuc uintptr_t mc_rgm; 338a4f840bSGhennadi Procopciuc uintptr_t rdc; 348ab34357SGhennadi Procopciuc }; 358ab34357SGhennadi Procopciuc 36d9373519SGhennadi Procopciuc static int update_stack_depth(unsigned int *depth) 37d9373519SGhennadi Procopciuc { 38d9373519SGhennadi Procopciuc if (*depth == 0U) { 39d9373519SGhennadi Procopciuc return -ENOMEM; 40d9373519SGhennadi Procopciuc } 41d9373519SGhennadi Procopciuc 42d9373519SGhennadi Procopciuc (*depth)--; 43d9373519SGhennadi Procopciuc return 0; 44d9373519SGhennadi Procopciuc } 453a580e9eSGhennadi Procopciuc 468ab34357SGhennadi Procopciuc static struct s32cc_clk_drv *get_drv(void) 478ab34357SGhennadi Procopciuc { 488ab34357SGhennadi Procopciuc static struct s32cc_clk_drv driver = { 498ab34357SGhennadi Procopciuc .fxosc_base = FXOSC_BASE_ADDR, 50b5101c45SGhennadi Procopciuc .armpll_base = ARMPLL_BASE_ADDR, 518653352aSGhennadi Procopciuc .periphpll_base = PERIPHPLL_BASE_ADDR, 524cd04c50SGhennadi Procopciuc .armdfs_base = ARM_DFS_BASE_ADDR, 539dbca85dSGhennadi Procopciuc .cgm0_base = CGM0_BASE_ADDR, 547004f678SGhennadi Procopciuc .cgm1_base = CGM1_BASE_ADDR, 558a4f840bSGhennadi Procopciuc .cgm5_base = MC_CGM5_BASE_ADDR, 5618c2b137SGhennadi Procopciuc .ddrpll_base = DDRPLL_BASE_ADDR, 578a4f840bSGhennadi Procopciuc .mc_me = MC_ME_BASE_ADDR, 588a4f840bSGhennadi Procopciuc .mc_rgm = MC_RGM_BASE_ADDR, 598a4f840bSGhennadi Procopciuc .rdc = RDC_BASE_ADDR, 608ab34357SGhennadi Procopciuc }; 618ab34357SGhennadi Procopciuc 628ab34357SGhennadi Procopciuc return &driver; 638ab34357SGhennadi Procopciuc } 648ab34357SGhennadi Procopciuc 655300040bSGhennadi Procopciuc static int enable_module(struct s32cc_clk_obj *module, 665300040bSGhennadi Procopciuc const struct s32cc_clk_drv *drv, 675300040bSGhennadi Procopciuc unsigned int depth); 688ab34357SGhennadi Procopciuc 6996e069cbSGhennadi Procopciuc static struct s32cc_clk_obj *get_clk_parent(const struct s32cc_clk_obj *module) 7096e069cbSGhennadi Procopciuc { 7196e069cbSGhennadi Procopciuc const struct s32cc_clk *clk = s32cc_obj2clk(module); 7296e069cbSGhennadi Procopciuc 7396e069cbSGhennadi Procopciuc if (clk->module != NULL) { 7496e069cbSGhennadi Procopciuc return clk->module; 7596e069cbSGhennadi Procopciuc } 7696e069cbSGhennadi Procopciuc 7796e069cbSGhennadi Procopciuc if (clk->pclock != NULL) { 7896e069cbSGhennadi Procopciuc return &clk->pclock->desc; 7996e069cbSGhennadi Procopciuc } 8096e069cbSGhennadi Procopciuc 8196e069cbSGhennadi Procopciuc return NULL; 8296e069cbSGhennadi Procopciuc } 8396e069cbSGhennadi Procopciuc 84b5101c45SGhennadi Procopciuc static int get_base_addr(enum s32cc_clk_source id, const struct s32cc_clk_drv *drv, 85b5101c45SGhennadi Procopciuc uintptr_t *base) 86b5101c45SGhennadi Procopciuc { 87b5101c45SGhennadi Procopciuc int ret = 0; 88b5101c45SGhennadi Procopciuc 89b5101c45SGhennadi Procopciuc switch (id) { 90b5101c45SGhennadi Procopciuc case S32CC_FXOSC: 91b5101c45SGhennadi Procopciuc *base = drv->fxosc_base; 92b5101c45SGhennadi Procopciuc break; 93b5101c45SGhennadi Procopciuc case S32CC_ARM_PLL: 94b5101c45SGhennadi Procopciuc *base = drv->armpll_base; 95b5101c45SGhennadi Procopciuc break; 968653352aSGhennadi Procopciuc case S32CC_PERIPH_PLL: 978653352aSGhennadi Procopciuc *base = drv->periphpll_base; 988653352aSGhennadi Procopciuc break; 9918c2b137SGhennadi Procopciuc case S32CC_DDR_PLL: 10018c2b137SGhennadi Procopciuc *base = drv->ddrpll_base; 10118c2b137SGhennadi Procopciuc break; 1024cd04c50SGhennadi Procopciuc case S32CC_ARM_DFS: 1034cd04c50SGhennadi Procopciuc *base = drv->armdfs_base; 1044cd04c50SGhennadi Procopciuc break; 1059dbca85dSGhennadi Procopciuc case S32CC_CGM0: 1069dbca85dSGhennadi Procopciuc *base = drv->cgm0_base; 1079dbca85dSGhennadi Procopciuc break; 108b5101c45SGhennadi Procopciuc case S32CC_CGM1: 1097004f678SGhennadi Procopciuc *base = drv->cgm1_base; 110b5101c45SGhennadi Procopciuc break; 1118a4f840bSGhennadi Procopciuc case S32CC_CGM5: 1128a4f840bSGhennadi Procopciuc *base = drv->cgm5_base; 1138a4f840bSGhennadi Procopciuc break; 114b5101c45SGhennadi Procopciuc case S32CC_FIRC: 115b5101c45SGhennadi Procopciuc break; 116b5101c45SGhennadi Procopciuc case S32CC_SIRC: 117b5101c45SGhennadi Procopciuc break; 118b5101c45SGhennadi Procopciuc default: 119b5101c45SGhennadi Procopciuc ret = -EINVAL; 120b5101c45SGhennadi Procopciuc break; 121b5101c45SGhennadi Procopciuc } 122b5101c45SGhennadi Procopciuc 123b5101c45SGhennadi Procopciuc if (ret != 0) { 124b5101c45SGhennadi Procopciuc ERROR("Unknown clock source id: %u\n", id); 125b5101c45SGhennadi Procopciuc } 126b5101c45SGhennadi Procopciuc 127b5101c45SGhennadi Procopciuc return ret; 128b5101c45SGhennadi Procopciuc } 129b5101c45SGhennadi Procopciuc 1308ab34357SGhennadi Procopciuc static void enable_fxosc(const struct s32cc_clk_drv *drv) 1318ab34357SGhennadi Procopciuc { 1328ab34357SGhennadi Procopciuc uintptr_t fxosc_base = drv->fxosc_base; 1338ab34357SGhennadi Procopciuc uint32_t ctrl; 1348ab34357SGhennadi Procopciuc 1358ab34357SGhennadi Procopciuc ctrl = mmio_read_32(FXOSC_CTRL(fxosc_base)); 1368ab34357SGhennadi Procopciuc if ((ctrl & FXOSC_CTRL_OSCON) != U(0)) { 1378ab34357SGhennadi Procopciuc return; 1388ab34357SGhennadi Procopciuc } 1398ab34357SGhennadi Procopciuc 1408ab34357SGhennadi Procopciuc ctrl = FXOSC_CTRL_COMP_EN; 1418ab34357SGhennadi Procopciuc ctrl &= ~FXOSC_CTRL_OSC_BYP; 1428ab34357SGhennadi Procopciuc ctrl |= FXOSC_CTRL_EOCV(0x1); 1438ab34357SGhennadi Procopciuc ctrl |= FXOSC_CTRL_GM_SEL(0x7); 1448ab34357SGhennadi Procopciuc mmio_write_32(FXOSC_CTRL(fxosc_base), ctrl); 1458ab34357SGhennadi Procopciuc 1468ab34357SGhennadi Procopciuc /* Switch ON the crystal oscillator. */ 1478ab34357SGhennadi Procopciuc mmio_setbits_32(FXOSC_CTRL(fxosc_base), FXOSC_CTRL_OSCON); 1488ab34357SGhennadi Procopciuc 1498ab34357SGhennadi Procopciuc /* Wait until the clock is stable. */ 1508ab34357SGhennadi Procopciuc while ((mmio_read_32(FXOSC_STAT(fxosc_base)) & FXOSC_STAT_OSC_STAT) == U(0)) { 1518ab34357SGhennadi Procopciuc } 1528ab34357SGhennadi Procopciuc } 1538ab34357SGhennadi Procopciuc 1545300040bSGhennadi Procopciuc static int enable_osc(struct s32cc_clk_obj *module, 1558ab34357SGhennadi Procopciuc const struct s32cc_clk_drv *drv, 1565300040bSGhennadi Procopciuc unsigned int depth) 1578ab34357SGhennadi Procopciuc { 1588ab34357SGhennadi Procopciuc const struct s32cc_osc *osc = s32cc_obj2osc(module); 1598ee0fc31SGhennadi Procopciuc unsigned int ldepth = depth; 1608ab34357SGhennadi Procopciuc int ret = 0; 1618ab34357SGhennadi Procopciuc 1628ee0fc31SGhennadi Procopciuc ret = update_stack_depth(&ldepth); 1638ab34357SGhennadi Procopciuc if (ret != 0) { 1648ab34357SGhennadi Procopciuc return ret; 1658ab34357SGhennadi Procopciuc } 1668ab34357SGhennadi Procopciuc 1678ab34357SGhennadi Procopciuc switch (osc->source) { 1688ab34357SGhennadi Procopciuc case S32CC_FXOSC: 1698ab34357SGhennadi Procopciuc enable_fxosc(drv); 1708ab34357SGhennadi Procopciuc break; 1718ab34357SGhennadi Procopciuc /* FIRC and SIRC oscillators are enabled by default */ 1728ab34357SGhennadi Procopciuc case S32CC_FIRC: 1738ab34357SGhennadi Procopciuc break; 1748ab34357SGhennadi Procopciuc case S32CC_SIRC: 1758ab34357SGhennadi Procopciuc break; 1768ab34357SGhennadi Procopciuc default: 1778ab34357SGhennadi Procopciuc ERROR("Invalid oscillator %d\n", osc->source); 1788ab34357SGhennadi Procopciuc ret = -EINVAL; 1798ab34357SGhennadi Procopciuc break; 1808ab34357SGhennadi Procopciuc }; 1818ab34357SGhennadi Procopciuc 1828ab34357SGhennadi Procopciuc return ret; 1838ab34357SGhennadi Procopciuc } 1848ab34357SGhennadi Procopciuc 18596e069cbSGhennadi Procopciuc static struct s32cc_clk_obj *get_pll_parent(const struct s32cc_clk_obj *module) 18696e069cbSGhennadi Procopciuc { 18796e069cbSGhennadi Procopciuc const struct s32cc_pll *pll = s32cc_obj2pll(module); 18896e069cbSGhennadi Procopciuc 18996e069cbSGhennadi Procopciuc if (pll->source == NULL) { 19096e069cbSGhennadi Procopciuc ERROR("Failed to identify PLL's parent\n"); 19196e069cbSGhennadi Procopciuc } 19296e069cbSGhennadi Procopciuc 19396e069cbSGhennadi Procopciuc return pll->source; 19496e069cbSGhennadi Procopciuc } 19596e069cbSGhennadi Procopciuc 196b5101c45SGhennadi Procopciuc static int get_pll_mfi_mfn(unsigned long pll_vco, unsigned long ref_freq, 197b5101c45SGhennadi Procopciuc uint32_t *mfi, uint32_t *mfn) 198b5101c45SGhennadi Procopciuc 199b5101c45SGhennadi Procopciuc { 200b5101c45SGhennadi Procopciuc unsigned long vco; 201b5101c45SGhennadi Procopciuc unsigned long mfn64; 202b5101c45SGhennadi Procopciuc 203b5101c45SGhennadi Procopciuc /* FRAC-N mode */ 204b5101c45SGhennadi Procopciuc *mfi = (uint32_t)(pll_vco / ref_freq); 205b5101c45SGhennadi Procopciuc 206b5101c45SGhennadi Procopciuc /* MFN formula : (double)(pll_vco % ref_freq) / ref_freq * 18432.0 */ 207b5101c45SGhennadi Procopciuc mfn64 = pll_vco % ref_freq; 208b5101c45SGhennadi Procopciuc mfn64 *= FP_PRECISION; 209b5101c45SGhennadi Procopciuc mfn64 /= ref_freq; 210b5101c45SGhennadi Procopciuc mfn64 *= 18432UL; 211b5101c45SGhennadi Procopciuc mfn64 /= FP_PRECISION; 212b5101c45SGhennadi Procopciuc 213b5101c45SGhennadi Procopciuc if (mfn64 > UINT32_MAX) { 214b5101c45SGhennadi Procopciuc return -EINVAL; 215b5101c45SGhennadi Procopciuc } 216b5101c45SGhennadi Procopciuc 217b5101c45SGhennadi Procopciuc *mfn = (uint32_t)mfn64; 218b5101c45SGhennadi Procopciuc 219b5101c45SGhennadi Procopciuc vco = ((unsigned long)*mfn * FP_PRECISION) / 18432UL; 220b5101c45SGhennadi Procopciuc vco += (unsigned long)*mfi * FP_PRECISION; 221b5101c45SGhennadi Procopciuc vco *= ref_freq; 222b5101c45SGhennadi Procopciuc vco /= FP_PRECISION; 223b5101c45SGhennadi Procopciuc 224b5101c45SGhennadi Procopciuc if (vco != pll_vco) { 225b5101c45SGhennadi Procopciuc ERROR("Failed to find MFI and MFN settings for PLL freq %lu. Nearest freq = %lu\n", 226b5101c45SGhennadi Procopciuc pll_vco, vco); 227b5101c45SGhennadi Procopciuc return -EINVAL; 228b5101c45SGhennadi Procopciuc } 229b5101c45SGhennadi Procopciuc 230b5101c45SGhennadi Procopciuc return 0; 231b5101c45SGhennadi Procopciuc } 232b5101c45SGhennadi Procopciuc 233b5101c45SGhennadi Procopciuc static struct s32cc_clkmux *get_pll_mux(const struct s32cc_pll *pll) 234b5101c45SGhennadi Procopciuc { 235b5101c45SGhennadi Procopciuc const struct s32cc_clk_obj *source = pll->source; 236b5101c45SGhennadi Procopciuc const struct s32cc_clk *clk; 237b5101c45SGhennadi Procopciuc 238b5101c45SGhennadi Procopciuc if (source == NULL) { 239b5101c45SGhennadi Procopciuc ERROR("Failed to identify PLL's parent\n"); 240b5101c45SGhennadi Procopciuc return NULL; 241b5101c45SGhennadi Procopciuc } 242b5101c45SGhennadi Procopciuc 243b5101c45SGhennadi Procopciuc if (source->type != s32cc_clk_t) { 244b5101c45SGhennadi Procopciuc ERROR("The parent of the PLL isn't a clock\n"); 245b5101c45SGhennadi Procopciuc return NULL; 246b5101c45SGhennadi Procopciuc } 247b5101c45SGhennadi Procopciuc 248b5101c45SGhennadi Procopciuc clk = s32cc_obj2clk(source); 249b5101c45SGhennadi Procopciuc 250b5101c45SGhennadi Procopciuc if (clk->module == NULL) { 251b5101c45SGhennadi Procopciuc ERROR("The clock isn't connected to a module\n"); 252b5101c45SGhennadi Procopciuc return NULL; 253b5101c45SGhennadi Procopciuc } 254b5101c45SGhennadi Procopciuc 255b5101c45SGhennadi Procopciuc source = clk->module; 256b5101c45SGhennadi Procopciuc 257b5101c45SGhennadi Procopciuc if ((source->type != s32cc_clkmux_t) && 258b5101c45SGhennadi Procopciuc (source->type != s32cc_shared_clkmux_t)) { 259b5101c45SGhennadi Procopciuc ERROR("The parent of the PLL isn't a MUX\n"); 260b5101c45SGhennadi Procopciuc return NULL; 261b5101c45SGhennadi Procopciuc } 262b5101c45SGhennadi Procopciuc 263b5101c45SGhennadi Procopciuc return s32cc_obj2clkmux(source); 264b5101c45SGhennadi Procopciuc } 265b5101c45SGhennadi Procopciuc 266b5101c45SGhennadi Procopciuc static void disable_odiv(uintptr_t pll_addr, uint32_t div_index) 267b5101c45SGhennadi Procopciuc { 268b5101c45SGhennadi Procopciuc mmio_clrbits_32(PLLDIG_PLLODIV(pll_addr, div_index), PLLDIG_PLLODIV_DE); 269b5101c45SGhennadi Procopciuc } 270b5101c45SGhennadi Procopciuc 27184e82085SGhennadi Procopciuc static void enable_odiv(uintptr_t pll_addr, uint32_t div_index) 27284e82085SGhennadi Procopciuc { 27384e82085SGhennadi Procopciuc mmio_setbits_32(PLLDIG_PLLODIV(pll_addr, div_index), PLLDIG_PLLODIV_DE); 27484e82085SGhennadi Procopciuc } 27584e82085SGhennadi Procopciuc 276b5101c45SGhennadi Procopciuc static void disable_odivs(uintptr_t pll_addr, uint32_t ndivs) 277b5101c45SGhennadi Procopciuc { 278b5101c45SGhennadi Procopciuc uint32_t i; 279b5101c45SGhennadi Procopciuc 280b5101c45SGhennadi Procopciuc for (i = 0; i < ndivs; i++) { 281b5101c45SGhennadi Procopciuc disable_odiv(pll_addr, i); 282b5101c45SGhennadi Procopciuc } 283b5101c45SGhennadi Procopciuc } 284b5101c45SGhennadi Procopciuc 285b5101c45SGhennadi Procopciuc static void enable_pll_hw(uintptr_t pll_addr) 286b5101c45SGhennadi Procopciuc { 287b5101c45SGhennadi Procopciuc /* Enable the PLL. */ 288b5101c45SGhennadi Procopciuc mmio_write_32(PLLDIG_PLLCR(pll_addr), 0x0); 289b5101c45SGhennadi Procopciuc 290b5101c45SGhennadi Procopciuc /* Poll until PLL acquires lock. */ 291b5101c45SGhennadi Procopciuc while ((mmio_read_32(PLLDIG_PLLSR(pll_addr)) & PLLDIG_PLLSR_LOCK) == 0U) { 292b5101c45SGhennadi Procopciuc } 293b5101c45SGhennadi Procopciuc } 294b5101c45SGhennadi Procopciuc 295b5101c45SGhennadi Procopciuc static void disable_pll_hw(uintptr_t pll_addr) 296b5101c45SGhennadi Procopciuc { 297b5101c45SGhennadi Procopciuc mmio_write_32(PLLDIG_PLLCR(pll_addr), PLLDIG_PLLCR_PLLPD); 298b5101c45SGhennadi Procopciuc } 299b5101c45SGhennadi Procopciuc 300b5101c45SGhennadi Procopciuc static int program_pll(const struct s32cc_pll *pll, uintptr_t pll_addr, 301b5101c45SGhennadi Procopciuc const struct s32cc_clk_drv *drv, uint32_t sclk_id, 302b5101c45SGhennadi Procopciuc unsigned long sclk_freq) 303b5101c45SGhennadi Procopciuc { 304b5101c45SGhennadi Procopciuc uint32_t rdiv = 1, mfi, mfn; 305b5101c45SGhennadi Procopciuc int ret; 306b5101c45SGhennadi Procopciuc 307b5101c45SGhennadi Procopciuc ret = get_pll_mfi_mfn(pll->vco_freq, sclk_freq, &mfi, &mfn); 308b5101c45SGhennadi Procopciuc if (ret != 0) { 309b5101c45SGhennadi Procopciuc return -EINVAL; 310b5101c45SGhennadi Procopciuc } 311b5101c45SGhennadi Procopciuc 312b5101c45SGhennadi Procopciuc /* Disable ODIVs*/ 313b5101c45SGhennadi Procopciuc disable_odivs(pll_addr, pll->ndividers); 314b5101c45SGhennadi Procopciuc 315b5101c45SGhennadi Procopciuc /* Disable PLL */ 316b5101c45SGhennadi Procopciuc disable_pll_hw(pll_addr); 317b5101c45SGhennadi Procopciuc 318b5101c45SGhennadi Procopciuc /* Program PLLCLKMUX */ 319b5101c45SGhennadi Procopciuc mmio_write_32(PLLDIG_PLLCLKMUX(pll_addr), sclk_id); 320b5101c45SGhennadi Procopciuc 321b5101c45SGhennadi Procopciuc /* Program VCO */ 322b5101c45SGhennadi Procopciuc mmio_clrsetbits_32(PLLDIG_PLLDV(pll_addr), 323b5101c45SGhennadi Procopciuc PLLDIG_PLLDV_RDIV_MASK | PLLDIG_PLLDV_MFI_MASK, 324b5101c45SGhennadi Procopciuc PLLDIG_PLLDV_RDIV_SET(rdiv) | PLLDIG_PLLDV_MFI(mfi)); 325b5101c45SGhennadi Procopciuc 326b5101c45SGhennadi Procopciuc mmio_write_32(PLLDIG_PLLFD(pll_addr), 327b5101c45SGhennadi Procopciuc PLLDIG_PLLFD_MFN_SET(mfn) | PLLDIG_PLLFD_SMDEN); 328b5101c45SGhennadi Procopciuc 329b5101c45SGhennadi Procopciuc enable_pll_hw(pll_addr); 330b5101c45SGhennadi Procopciuc 331b5101c45SGhennadi Procopciuc return ret; 332b5101c45SGhennadi Procopciuc } 333b5101c45SGhennadi Procopciuc 3345300040bSGhennadi Procopciuc static int enable_pll(struct s32cc_clk_obj *module, 335b5101c45SGhennadi Procopciuc const struct s32cc_clk_drv *drv, 3365300040bSGhennadi Procopciuc unsigned int depth) 337b5101c45SGhennadi Procopciuc { 338b5101c45SGhennadi Procopciuc const struct s32cc_pll *pll = s32cc_obj2pll(module); 339b5101c45SGhennadi Procopciuc const struct s32cc_clkmux *mux; 340b5101c45SGhennadi Procopciuc uintptr_t pll_addr = UL(0x0); 3418ee0fc31SGhennadi Procopciuc unsigned int ldepth = depth; 342b5101c45SGhennadi Procopciuc unsigned long sclk_freq; 343b5101c45SGhennadi Procopciuc uint32_t sclk_id; 344b5101c45SGhennadi Procopciuc int ret; 345b5101c45SGhennadi Procopciuc 3468ee0fc31SGhennadi Procopciuc ret = update_stack_depth(&ldepth); 347b5101c45SGhennadi Procopciuc if (ret != 0) { 348b5101c45SGhennadi Procopciuc return ret; 349b5101c45SGhennadi Procopciuc } 350b5101c45SGhennadi Procopciuc 351b5101c45SGhennadi Procopciuc mux = get_pll_mux(pll); 352b5101c45SGhennadi Procopciuc if (mux == NULL) { 353b5101c45SGhennadi Procopciuc return -EINVAL; 354b5101c45SGhennadi Procopciuc } 355b5101c45SGhennadi Procopciuc 356b5101c45SGhennadi Procopciuc if (pll->instance != mux->module) { 357b5101c45SGhennadi Procopciuc ERROR("MUX type is not in sync with PLL ID\n"); 358b5101c45SGhennadi Procopciuc return -EINVAL; 359b5101c45SGhennadi Procopciuc } 360b5101c45SGhennadi Procopciuc 361b5101c45SGhennadi Procopciuc ret = get_base_addr(pll->instance, drv, &pll_addr); 362b5101c45SGhennadi Procopciuc if (ret != 0) { 363b5101c45SGhennadi Procopciuc ERROR("Failed to detect PLL instance\n"); 364b5101c45SGhennadi Procopciuc return ret; 365b5101c45SGhennadi Procopciuc } 366b5101c45SGhennadi Procopciuc 367b5101c45SGhennadi Procopciuc switch (mux->source_id) { 368b5101c45SGhennadi Procopciuc case S32CC_CLK_FIRC: 369b5101c45SGhennadi Procopciuc sclk_freq = 48U * MHZ; 370b5101c45SGhennadi Procopciuc sclk_id = 0; 371b5101c45SGhennadi Procopciuc break; 372b5101c45SGhennadi Procopciuc case S32CC_CLK_FXOSC: 373b5101c45SGhennadi Procopciuc sclk_freq = 40U * MHZ; 374b5101c45SGhennadi Procopciuc sclk_id = 1; 375b5101c45SGhennadi Procopciuc break; 376b5101c45SGhennadi Procopciuc default: 377b5101c45SGhennadi Procopciuc ERROR("Invalid source selection for PLL 0x%lx\n", 378b5101c45SGhennadi Procopciuc pll_addr); 379b5101c45SGhennadi Procopciuc return -EINVAL; 380b5101c45SGhennadi Procopciuc }; 381b5101c45SGhennadi Procopciuc 382b5101c45SGhennadi Procopciuc return program_pll(pll, pll_addr, drv, sclk_id, sclk_freq); 383b5101c45SGhennadi Procopciuc } 384b5101c45SGhennadi Procopciuc 38584e82085SGhennadi Procopciuc static inline struct s32cc_pll *get_div_pll(const struct s32cc_pll_out_div *pdiv) 38684e82085SGhennadi Procopciuc { 38784e82085SGhennadi Procopciuc const struct s32cc_clk_obj *parent; 38884e82085SGhennadi Procopciuc 38984e82085SGhennadi Procopciuc parent = pdiv->parent; 39084e82085SGhennadi Procopciuc if (parent == NULL) { 39184e82085SGhennadi Procopciuc ERROR("Failed to identify PLL divider's parent\n"); 39284e82085SGhennadi Procopciuc return NULL; 39384e82085SGhennadi Procopciuc } 39484e82085SGhennadi Procopciuc 39584e82085SGhennadi Procopciuc if (parent->type != s32cc_pll_t) { 39684e82085SGhennadi Procopciuc ERROR("The parent of the divider is not a PLL instance\n"); 39784e82085SGhennadi Procopciuc return NULL; 39884e82085SGhennadi Procopciuc } 39984e82085SGhennadi Procopciuc 40084e82085SGhennadi Procopciuc return s32cc_obj2pll(parent); 40184e82085SGhennadi Procopciuc } 40284e82085SGhennadi Procopciuc 40384e82085SGhennadi Procopciuc static void config_pll_out_div(uintptr_t pll_addr, uint32_t div_index, uint32_t dc) 40484e82085SGhennadi Procopciuc { 40584e82085SGhennadi Procopciuc uint32_t pllodiv; 40684e82085SGhennadi Procopciuc uint32_t pdiv; 40784e82085SGhennadi Procopciuc 40884e82085SGhennadi Procopciuc pllodiv = mmio_read_32(PLLDIG_PLLODIV(pll_addr, div_index)); 40984e82085SGhennadi Procopciuc pdiv = PLLDIG_PLLODIV_DIV(pllodiv); 41084e82085SGhennadi Procopciuc 41184e82085SGhennadi Procopciuc if (((pdiv + 1U) == dc) && ((pllodiv & PLLDIG_PLLODIV_DE) != 0U)) { 41284e82085SGhennadi Procopciuc return; 41384e82085SGhennadi Procopciuc } 41484e82085SGhennadi Procopciuc 41584e82085SGhennadi Procopciuc if ((pllodiv & PLLDIG_PLLODIV_DE) != 0U) { 41684e82085SGhennadi Procopciuc disable_odiv(pll_addr, div_index); 41784e82085SGhennadi Procopciuc } 41884e82085SGhennadi Procopciuc 41984e82085SGhennadi Procopciuc pllodiv = PLLDIG_PLLODIV_DIV_SET(dc - 1U); 42084e82085SGhennadi Procopciuc mmio_write_32(PLLDIG_PLLODIV(pll_addr, div_index), pllodiv); 42184e82085SGhennadi Procopciuc 42284e82085SGhennadi Procopciuc enable_odiv(pll_addr, div_index); 42384e82085SGhennadi Procopciuc } 42484e82085SGhennadi Procopciuc 42596e069cbSGhennadi Procopciuc static struct s32cc_clk_obj *get_pll_div_parent(const struct s32cc_clk_obj *module) 42696e069cbSGhennadi Procopciuc { 42796e069cbSGhennadi Procopciuc const struct s32cc_pll_out_div *pdiv = s32cc_obj2plldiv(module); 42896e069cbSGhennadi Procopciuc 42996e069cbSGhennadi Procopciuc if (pdiv->parent == NULL) { 43096e069cbSGhennadi Procopciuc ERROR("Failed to identify PLL DIV's parent\n"); 43196e069cbSGhennadi Procopciuc } 43296e069cbSGhennadi Procopciuc 43396e069cbSGhennadi Procopciuc return pdiv->parent; 43496e069cbSGhennadi Procopciuc } 43596e069cbSGhennadi Procopciuc 4365300040bSGhennadi Procopciuc static int enable_pll_div(struct s32cc_clk_obj *module, 43784e82085SGhennadi Procopciuc const struct s32cc_clk_drv *drv, 4385300040bSGhennadi Procopciuc unsigned int depth) 43984e82085SGhennadi Procopciuc { 44084e82085SGhennadi Procopciuc const struct s32cc_pll_out_div *pdiv = s32cc_obj2plldiv(module); 44184e82085SGhennadi Procopciuc uintptr_t pll_addr = 0x0ULL; 4428ee0fc31SGhennadi Procopciuc unsigned int ldepth = depth; 44384e82085SGhennadi Procopciuc const struct s32cc_pll *pll; 44484e82085SGhennadi Procopciuc uint32_t dc; 44584e82085SGhennadi Procopciuc int ret; 44684e82085SGhennadi Procopciuc 4478ee0fc31SGhennadi Procopciuc ret = update_stack_depth(&ldepth); 44884e82085SGhennadi Procopciuc if (ret != 0) { 44984e82085SGhennadi Procopciuc return ret; 45084e82085SGhennadi Procopciuc } 45184e82085SGhennadi Procopciuc 45284e82085SGhennadi Procopciuc pll = get_div_pll(pdiv); 45384e82085SGhennadi Procopciuc if (pll == NULL) { 45484e82085SGhennadi Procopciuc ERROR("The parent of the PLL DIV is invalid\n"); 45584e82085SGhennadi Procopciuc return 0; 45684e82085SGhennadi Procopciuc } 45784e82085SGhennadi Procopciuc 45884e82085SGhennadi Procopciuc ret = get_base_addr(pll->instance, drv, &pll_addr); 45984e82085SGhennadi Procopciuc if (ret != 0) { 46084e82085SGhennadi Procopciuc ERROR("Failed to detect PLL instance\n"); 46184e82085SGhennadi Procopciuc return -EINVAL; 46284e82085SGhennadi Procopciuc } 46384e82085SGhennadi Procopciuc 46484e82085SGhennadi Procopciuc dc = (uint32_t)(pll->vco_freq / pdiv->freq); 46584e82085SGhennadi Procopciuc 46684e82085SGhennadi Procopciuc config_pll_out_div(pll_addr, pdiv->index, dc); 46784e82085SGhennadi Procopciuc 46884e82085SGhennadi Procopciuc return 0; 46984e82085SGhennadi Procopciuc } 47084e82085SGhennadi Procopciuc 4717004f678SGhennadi Procopciuc static int cgm_mux_clk_config(uintptr_t cgm_addr, uint32_t mux, uint32_t source, 4727004f678SGhennadi Procopciuc bool safe_clk) 4737004f678SGhennadi Procopciuc { 4747004f678SGhennadi Procopciuc uint32_t css, csc; 4757004f678SGhennadi Procopciuc 4767004f678SGhennadi Procopciuc css = mmio_read_32(CGM_MUXn_CSS(cgm_addr, mux)); 4777004f678SGhennadi Procopciuc 4787004f678SGhennadi Procopciuc /* Already configured */ 4797004f678SGhennadi Procopciuc if ((MC_CGM_MUXn_CSS_SELSTAT(css) == source) && 4807004f678SGhennadi Procopciuc (MC_CGM_MUXn_CSS_SWTRG(css) == MC_CGM_MUXn_CSS_SWTRG_SUCCESS) && 4817004f678SGhennadi Procopciuc ((css & MC_CGM_MUXn_CSS_SWIP) == 0U) && !safe_clk) { 4827004f678SGhennadi Procopciuc return 0; 4837004f678SGhennadi Procopciuc } 4847004f678SGhennadi Procopciuc 4857004f678SGhennadi Procopciuc /* Ongoing clock switch? */ 4867004f678SGhennadi Procopciuc while ((mmio_read_32(CGM_MUXn_CSS(cgm_addr, mux)) & 4877004f678SGhennadi Procopciuc MC_CGM_MUXn_CSS_SWIP) != 0U) { 4887004f678SGhennadi Procopciuc } 4897004f678SGhennadi Procopciuc 4907004f678SGhennadi Procopciuc csc = mmio_read_32(CGM_MUXn_CSC(cgm_addr, mux)); 4917004f678SGhennadi Procopciuc 4927004f678SGhennadi Procopciuc /* Clear previous source. */ 4937004f678SGhennadi Procopciuc csc &= ~(MC_CGM_MUXn_CSC_SELCTL_MASK); 4947004f678SGhennadi Procopciuc 4957004f678SGhennadi Procopciuc if (!safe_clk) { 4967004f678SGhennadi Procopciuc /* Select the clock source and trigger the clock switch. */ 4977004f678SGhennadi Procopciuc csc |= MC_CGM_MUXn_CSC_SELCTL(source) | MC_CGM_MUXn_CSC_CLK_SW; 4987004f678SGhennadi Procopciuc } else { 4997004f678SGhennadi Procopciuc /* Switch to safe clock */ 5007004f678SGhennadi Procopciuc csc |= MC_CGM_MUXn_CSC_SAFE_SW; 5017004f678SGhennadi Procopciuc } 5027004f678SGhennadi Procopciuc 5037004f678SGhennadi Procopciuc mmio_write_32(CGM_MUXn_CSC(cgm_addr, mux), csc); 5047004f678SGhennadi Procopciuc 5057004f678SGhennadi Procopciuc /* Wait for configuration bit to auto-clear. */ 5067004f678SGhennadi Procopciuc while ((mmio_read_32(CGM_MUXn_CSC(cgm_addr, mux)) & 5077004f678SGhennadi Procopciuc MC_CGM_MUXn_CSC_CLK_SW) != 0U) { 5087004f678SGhennadi Procopciuc } 5097004f678SGhennadi Procopciuc 5107004f678SGhennadi Procopciuc /* Is the clock switch completed? */ 5117004f678SGhennadi Procopciuc while ((mmio_read_32(CGM_MUXn_CSS(cgm_addr, mux)) & 5127004f678SGhennadi Procopciuc MC_CGM_MUXn_CSS_SWIP) != 0U) { 5137004f678SGhennadi Procopciuc } 5147004f678SGhennadi Procopciuc 5157004f678SGhennadi Procopciuc /* 5167004f678SGhennadi Procopciuc * Check if the switch succeeded. 5177004f678SGhennadi Procopciuc * Check switch trigger cause and the source. 5187004f678SGhennadi Procopciuc */ 5197004f678SGhennadi Procopciuc css = mmio_read_32(CGM_MUXn_CSS(cgm_addr, mux)); 5207004f678SGhennadi Procopciuc if (!safe_clk) { 5217004f678SGhennadi Procopciuc if ((MC_CGM_MUXn_CSS_SWTRG(css) == MC_CGM_MUXn_CSS_SWTRG_SUCCESS) && 5227004f678SGhennadi Procopciuc (MC_CGM_MUXn_CSS_SELSTAT(css) == source)) { 5237004f678SGhennadi Procopciuc return 0; 5247004f678SGhennadi Procopciuc } 5257004f678SGhennadi Procopciuc 5267004f678SGhennadi Procopciuc ERROR("Failed to change the source of mux %" PRIu32 " to %" PRIu32 " (CGM=%lu)\n", 5277004f678SGhennadi Procopciuc mux, source, cgm_addr); 5287004f678SGhennadi Procopciuc } else { 5297004f678SGhennadi Procopciuc if (((MC_CGM_MUXn_CSS_SWTRG(css) == MC_CGM_MUXn_CSS_SWTRG_SAFE_CLK) || 5307004f678SGhennadi Procopciuc (MC_CGM_MUXn_CSS_SWTRG(css) == MC_CGM_MUXn_CSS_SWTRG_SAFE_CLK_INACTIVE)) && 5317004f678SGhennadi Procopciuc ((MC_CGM_MUXn_CSS_SAFE_SW & css) != 0U)) { 5327004f678SGhennadi Procopciuc return 0; 5337004f678SGhennadi Procopciuc } 5347004f678SGhennadi Procopciuc 5357004f678SGhennadi Procopciuc ERROR("The switch of mux %" PRIu32 " (CGM=%lu) to safe clock failed\n", 5367004f678SGhennadi Procopciuc mux, cgm_addr); 5377004f678SGhennadi Procopciuc } 5387004f678SGhennadi Procopciuc 5397004f678SGhennadi Procopciuc return -EINVAL; 5407004f678SGhennadi Procopciuc } 5417004f678SGhennadi Procopciuc 5427004f678SGhennadi Procopciuc static int enable_cgm_mux(const struct s32cc_clkmux *mux, 5437004f678SGhennadi Procopciuc const struct s32cc_clk_drv *drv) 5447004f678SGhennadi Procopciuc { 5457004f678SGhennadi Procopciuc uintptr_t cgm_addr = UL(0x0); 5467004f678SGhennadi Procopciuc uint32_t mux_hw_clk; 5477004f678SGhennadi Procopciuc int ret; 5487004f678SGhennadi Procopciuc 5497004f678SGhennadi Procopciuc ret = get_base_addr(mux->module, drv, &cgm_addr); 5507004f678SGhennadi Procopciuc if (ret != 0) { 5517004f678SGhennadi Procopciuc return ret; 5527004f678SGhennadi Procopciuc } 5537004f678SGhennadi Procopciuc 5547004f678SGhennadi Procopciuc mux_hw_clk = (uint32_t)S32CC_CLK_ID(mux->source_id); 5557004f678SGhennadi Procopciuc 5567004f678SGhennadi Procopciuc return cgm_mux_clk_config(cgm_addr, mux->index, 5577004f678SGhennadi Procopciuc mux_hw_clk, false); 5587004f678SGhennadi Procopciuc } 5597004f678SGhennadi Procopciuc 56096e069cbSGhennadi Procopciuc static struct s32cc_clk_obj *get_mux_parent(const struct s32cc_clk_obj *module) 56196e069cbSGhennadi Procopciuc { 56296e069cbSGhennadi Procopciuc const struct s32cc_clkmux *mux = s32cc_obj2clkmux(module); 56396e069cbSGhennadi Procopciuc struct s32cc_clk *clk; 56496e069cbSGhennadi Procopciuc 56596e069cbSGhennadi Procopciuc if (mux == NULL) { 56696e069cbSGhennadi Procopciuc return NULL; 56796e069cbSGhennadi Procopciuc } 56896e069cbSGhennadi Procopciuc 56996e069cbSGhennadi Procopciuc clk = s32cc_get_arch_clk(mux->source_id); 57096e069cbSGhennadi Procopciuc if (clk == NULL) { 57196e069cbSGhennadi Procopciuc ERROR("Invalid parent (%lu) for mux %" PRIu8 "\n", 57296e069cbSGhennadi Procopciuc mux->source_id, mux->index); 57396e069cbSGhennadi Procopciuc return NULL; 57496e069cbSGhennadi Procopciuc } 57596e069cbSGhennadi Procopciuc 57696e069cbSGhennadi Procopciuc return &clk->desc; 57796e069cbSGhennadi Procopciuc } 57896e069cbSGhennadi Procopciuc 5795300040bSGhennadi Procopciuc static int enable_mux(struct s32cc_clk_obj *module, 5807004f678SGhennadi Procopciuc const struct s32cc_clk_drv *drv, 5815300040bSGhennadi Procopciuc unsigned int depth) 5827004f678SGhennadi Procopciuc { 5837004f678SGhennadi Procopciuc const struct s32cc_clkmux *mux = s32cc_obj2clkmux(module); 5848ee0fc31SGhennadi Procopciuc unsigned int ldepth = depth; 5857004f678SGhennadi Procopciuc const struct s32cc_clk *clk; 5867004f678SGhennadi Procopciuc int ret = 0; 5877004f678SGhennadi Procopciuc 5888ee0fc31SGhennadi Procopciuc ret = update_stack_depth(&ldepth); 5897004f678SGhennadi Procopciuc if (ret != 0) { 5907004f678SGhennadi Procopciuc return ret; 5917004f678SGhennadi Procopciuc } 5927004f678SGhennadi Procopciuc 5937004f678SGhennadi Procopciuc if (mux == NULL) { 5947004f678SGhennadi Procopciuc return -EINVAL; 5957004f678SGhennadi Procopciuc } 5967004f678SGhennadi Procopciuc 5977004f678SGhennadi Procopciuc clk = s32cc_get_arch_clk(mux->source_id); 5987004f678SGhennadi Procopciuc if (clk == NULL) { 5997004f678SGhennadi Procopciuc ERROR("Invalid parent (%lu) for mux %" PRIu8 "\n", 6007004f678SGhennadi Procopciuc mux->source_id, mux->index); 6017004f678SGhennadi Procopciuc return -EINVAL; 6027004f678SGhennadi Procopciuc } 6037004f678SGhennadi Procopciuc 6047004f678SGhennadi Procopciuc switch (mux->module) { 6057004f678SGhennadi Procopciuc /* PLL mux will be enabled by PLL setup */ 6067004f678SGhennadi Procopciuc case S32CC_ARM_PLL: 607f8490b85SGhennadi Procopciuc case S32CC_PERIPH_PLL: 60818c2b137SGhennadi Procopciuc case S32CC_DDR_PLL: 6097004f678SGhennadi Procopciuc break; 6107004f678SGhennadi Procopciuc case S32CC_CGM1: 6117004f678SGhennadi Procopciuc ret = enable_cgm_mux(mux, drv); 6127004f678SGhennadi Procopciuc break; 6139dbca85dSGhennadi Procopciuc case S32CC_CGM0: 6149dbca85dSGhennadi Procopciuc ret = enable_cgm_mux(mux, drv); 6159dbca85dSGhennadi Procopciuc break; 6168a4f840bSGhennadi Procopciuc case S32CC_CGM5: 6178a4f840bSGhennadi Procopciuc ret = enable_cgm_mux(mux, drv); 6188a4f840bSGhennadi Procopciuc break; 6197004f678SGhennadi Procopciuc default: 6207004f678SGhennadi Procopciuc ERROR("Unknown mux parent type: %d\n", mux->module); 6217004f678SGhennadi Procopciuc ret = -EINVAL; 6227004f678SGhennadi Procopciuc break; 6237004f678SGhennadi Procopciuc }; 6247004f678SGhennadi Procopciuc 6257004f678SGhennadi Procopciuc return ret; 6267004f678SGhennadi Procopciuc } 6277004f678SGhennadi Procopciuc 62896e069cbSGhennadi Procopciuc static struct s32cc_clk_obj *get_dfs_parent(const struct s32cc_clk_obj *module) 62996e069cbSGhennadi Procopciuc { 63096e069cbSGhennadi Procopciuc const struct s32cc_dfs *dfs = s32cc_obj2dfs(module); 63196e069cbSGhennadi Procopciuc 63296e069cbSGhennadi Procopciuc if (dfs->parent == NULL) { 63396e069cbSGhennadi Procopciuc ERROR("Failed to identify DFS's parent\n"); 63496e069cbSGhennadi Procopciuc } 63596e069cbSGhennadi Procopciuc 63696e069cbSGhennadi Procopciuc return dfs->parent; 63796e069cbSGhennadi Procopciuc } 63896e069cbSGhennadi Procopciuc 6395300040bSGhennadi Procopciuc static int enable_dfs(struct s32cc_clk_obj *module, 6404cd04c50SGhennadi Procopciuc const struct s32cc_clk_drv *drv, 6415300040bSGhennadi Procopciuc unsigned int depth) 6424cd04c50SGhennadi Procopciuc { 6438ee0fc31SGhennadi Procopciuc unsigned int ldepth = depth; 6444cd04c50SGhennadi Procopciuc int ret = 0; 6454cd04c50SGhennadi Procopciuc 6468ee0fc31SGhennadi Procopciuc ret = update_stack_depth(&ldepth); 6474cd04c50SGhennadi Procopciuc if (ret != 0) { 6484cd04c50SGhennadi Procopciuc return ret; 6494cd04c50SGhennadi Procopciuc } 6504cd04c50SGhennadi Procopciuc 6514cd04c50SGhennadi Procopciuc return 0; 6524cd04c50SGhennadi Procopciuc } 6534cd04c50SGhennadi Procopciuc 6544cd04c50SGhennadi Procopciuc static struct s32cc_dfs *get_div_dfs(const struct s32cc_dfs_div *dfs_div) 6554cd04c50SGhennadi Procopciuc { 6564cd04c50SGhennadi Procopciuc const struct s32cc_clk_obj *parent = dfs_div->parent; 6574cd04c50SGhennadi Procopciuc 6584cd04c50SGhennadi Procopciuc if (parent->type != s32cc_dfs_t) { 6594cd04c50SGhennadi Procopciuc ERROR("DFS DIV doesn't have a DFS as parent\n"); 6604cd04c50SGhennadi Procopciuc return NULL; 6614cd04c50SGhennadi Procopciuc } 6624cd04c50SGhennadi Procopciuc 6634cd04c50SGhennadi Procopciuc return s32cc_obj2dfs(parent); 6644cd04c50SGhennadi Procopciuc } 6654cd04c50SGhennadi Procopciuc 6664cd04c50SGhennadi Procopciuc static struct s32cc_pll *dfsdiv2pll(const struct s32cc_dfs_div *dfs_div) 6674cd04c50SGhennadi Procopciuc { 6684cd04c50SGhennadi Procopciuc const struct s32cc_clk_obj *parent; 6694cd04c50SGhennadi Procopciuc const struct s32cc_dfs *dfs; 6704cd04c50SGhennadi Procopciuc 6714cd04c50SGhennadi Procopciuc dfs = get_div_dfs(dfs_div); 6724cd04c50SGhennadi Procopciuc if (dfs == NULL) { 6734cd04c50SGhennadi Procopciuc return NULL; 6744cd04c50SGhennadi Procopciuc } 6754cd04c50SGhennadi Procopciuc 6764cd04c50SGhennadi Procopciuc parent = dfs->parent; 6774cd04c50SGhennadi Procopciuc if (parent->type != s32cc_pll_t) { 6784cd04c50SGhennadi Procopciuc return NULL; 6794cd04c50SGhennadi Procopciuc } 6804cd04c50SGhennadi Procopciuc 6814cd04c50SGhennadi Procopciuc return s32cc_obj2pll(parent); 6824cd04c50SGhennadi Procopciuc } 6834cd04c50SGhennadi Procopciuc 6844cd04c50SGhennadi Procopciuc static int get_dfs_mfi_mfn(unsigned long dfs_freq, const struct s32cc_dfs_div *dfs_div, 6854cd04c50SGhennadi Procopciuc uint32_t *mfi, uint32_t *mfn) 6864cd04c50SGhennadi Procopciuc { 6874cd04c50SGhennadi Procopciuc uint64_t factor64, tmp64, ofreq; 6884cd04c50SGhennadi Procopciuc uint32_t factor32; 6894cd04c50SGhennadi Procopciuc 6904cd04c50SGhennadi Procopciuc unsigned long in = dfs_freq; 6914cd04c50SGhennadi Procopciuc unsigned long out = dfs_div->freq; 6924cd04c50SGhennadi Procopciuc 6934cd04c50SGhennadi Procopciuc /** 6944cd04c50SGhennadi Procopciuc * factor = (IN / OUT) / 2 6954cd04c50SGhennadi Procopciuc * MFI = integer(factor) 6964cd04c50SGhennadi Procopciuc * MFN = (factor - MFI) * 36 6974cd04c50SGhennadi Procopciuc */ 6984cd04c50SGhennadi Procopciuc factor64 = ((((uint64_t)in) * FP_PRECISION) / ((uint64_t)out)) / 2ULL; 6994cd04c50SGhennadi Procopciuc tmp64 = factor64 / FP_PRECISION; 7004cd04c50SGhennadi Procopciuc if (tmp64 > UINT32_MAX) { 7014cd04c50SGhennadi Procopciuc return -EINVAL; 7024cd04c50SGhennadi Procopciuc } 7034cd04c50SGhennadi Procopciuc 7044cd04c50SGhennadi Procopciuc factor32 = (uint32_t)tmp64; 7054cd04c50SGhennadi Procopciuc *mfi = factor32; 7064cd04c50SGhennadi Procopciuc 7074cd04c50SGhennadi Procopciuc tmp64 = ((factor64 - ((uint64_t)*mfi * FP_PRECISION)) * 36UL) / FP_PRECISION; 7084cd04c50SGhennadi Procopciuc if (tmp64 > UINT32_MAX) { 7094cd04c50SGhennadi Procopciuc return -EINVAL; 7104cd04c50SGhennadi Procopciuc } 7114cd04c50SGhennadi Procopciuc 7124cd04c50SGhennadi Procopciuc *mfn = (uint32_t)tmp64; 7134cd04c50SGhennadi Procopciuc 7144cd04c50SGhennadi Procopciuc /* div_freq = in / (2 * (*mfi + *mfn / 36.0)) */ 7154cd04c50SGhennadi Procopciuc factor64 = (((uint64_t)*mfn) * FP_PRECISION) / 36ULL; 7164cd04c50SGhennadi Procopciuc factor64 += ((uint64_t)*mfi) * FP_PRECISION; 7174cd04c50SGhennadi Procopciuc factor64 *= 2ULL; 7184cd04c50SGhennadi Procopciuc ofreq = (((uint64_t)in) * FP_PRECISION) / factor64; 7194cd04c50SGhennadi Procopciuc 7204cd04c50SGhennadi Procopciuc if (ofreq != dfs_div->freq) { 7214cd04c50SGhennadi Procopciuc ERROR("Failed to find MFI and MFN settings for DFS DIV freq %lu\n", 7224cd04c50SGhennadi Procopciuc dfs_div->freq); 7234cd04c50SGhennadi Procopciuc ERROR("Nearest freq = %" PRIx64 "\n", ofreq); 7244cd04c50SGhennadi Procopciuc return -EINVAL; 7254cd04c50SGhennadi Procopciuc } 7264cd04c50SGhennadi Procopciuc 7274cd04c50SGhennadi Procopciuc return 0; 7284cd04c50SGhennadi Procopciuc } 7294cd04c50SGhennadi Procopciuc 7304cd04c50SGhennadi Procopciuc static int init_dfs_port(uintptr_t dfs_addr, uint32_t port, 7314cd04c50SGhennadi Procopciuc uint32_t mfi, uint32_t mfn) 7324cd04c50SGhennadi Procopciuc { 7334cd04c50SGhennadi Procopciuc uint32_t portsr, portolsr; 7344cd04c50SGhennadi Procopciuc uint32_t mask, old_mfi, old_mfn; 7354cd04c50SGhennadi Procopciuc uint32_t dvport; 7364cd04c50SGhennadi Procopciuc bool init_dfs; 7374cd04c50SGhennadi Procopciuc 7384cd04c50SGhennadi Procopciuc dvport = mmio_read_32(DFS_DVPORTn(dfs_addr, port)); 7394cd04c50SGhennadi Procopciuc 7404cd04c50SGhennadi Procopciuc old_mfi = DFS_DVPORTn_MFI(dvport); 7414cd04c50SGhennadi Procopciuc old_mfn = DFS_DVPORTn_MFN(dvport); 7424cd04c50SGhennadi Procopciuc 7434cd04c50SGhennadi Procopciuc portsr = mmio_read_32(DFS_PORTSR(dfs_addr)); 7444cd04c50SGhennadi Procopciuc portolsr = mmio_read_32(DFS_PORTOLSR(dfs_addr)); 7454cd04c50SGhennadi Procopciuc 7464cd04c50SGhennadi Procopciuc /* Skip configuration if it's not needed */ 7474cd04c50SGhennadi Procopciuc if (((portsr & BIT_32(port)) != 0U) && 7484cd04c50SGhennadi Procopciuc ((portolsr & BIT_32(port)) == 0U) && 7494cd04c50SGhennadi Procopciuc (mfi == old_mfi) && (mfn == old_mfn)) { 7504cd04c50SGhennadi Procopciuc return 0; 7514cd04c50SGhennadi Procopciuc } 7524cd04c50SGhennadi Procopciuc 7534cd04c50SGhennadi Procopciuc init_dfs = (portsr == 0U); 7544cd04c50SGhennadi Procopciuc 7554cd04c50SGhennadi Procopciuc if (init_dfs) { 7564cd04c50SGhennadi Procopciuc mask = DFS_PORTRESET_MASK; 7574cd04c50SGhennadi Procopciuc } else { 7584cd04c50SGhennadi Procopciuc mask = DFS_PORTRESET_SET(BIT_32(port)); 7594cd04c50SGhennadi Procopciuc } 7604cd04c50SGhennadi Procopciuc 7614cd04c50SGhennadi Procopciuc mmio_write_32(DFS_PORTOLSR(dfs_addr), mask); 7624cd04c50SGhennadi Procopciuc mmio_write_32(DFS_PORTRESET(dfs_addr), mask); 7634cd04c50SGhennadi Procopciuc 7644cd04c50SGhennadi Procopciuc while ((mmio_read_32(DFS_PORTSR(dfs_addr)) & mask) != 0U) { 7654cd04c50SGhennadi Procopciuc } 7664cd04c50SGhennadi Procopciuc 7674cd04c50SGhennadi Procopciuc if (init_dfs) { 7684cd04c50SGhennadi Procopciuc mmio_write_32(DFS_CTL(dfs_addr), DFS_CTL_RESET); 7694cd04c50SGhennadi Procopciuc } 7704cd04c50SGhennadi Procopciuc 7714cd04c50SGhennadi Procopciuc mmio_write_32(DFS_DVPORTn(dfs_addr, port), 7724cd04c50SGhennadi Procopciuc DFS_DVPORTn_MFI_SET(mfi) | DFS_DVPORTn_MFN_SET(mfn)); 7734cd04c50SGhennadi Procopciuc 7744cd04c50SGhennadi Procopciuc if (init_dfs) { 7754cd04c50SGhennadi Procopciuc /* DFS clk enable programming */ 7764cd04c50SGhennadi Procopciuc mmio_clrbits_32(DFS_CTL(dfs_addr), DFS_CTL_RESET); 7774cd04c50SGhennadi Procopciuc } 7784cd04c50SGhennadi Procopciuc 7794cd04c50SGhennadi Procopciuc mmio_clrbits_32(DFS_PORTRESET(dfs_addr), BIT_32(port)); 7804cd04c50SGhennadi Procopciuc 7814cd04c50SGhennadi Procopciuc while ((mmio_read_32(DFS_PORTSR(dfs_addr)) & BIT_32(port)) != BIT_32(port)) { 7824cd04c50SGhennadi Procopciuc } 7834cd04c50SGhennadi Procopciuc 7844cd04c50SGhennadi Procopciuc portolsr = mmio_read_32(DFS_PORTOLSR(dfs_addr)); 7854cd04c50SGhennadi Procopciuc if ((portolsr & DFS_PORTOLSR_LOL(port)) != 0U) { 7864cd04c50SGhennadi Procopciuc ERROR("Failed to lock DFS divider\n"); 7874cd04c50SGhennadi Procopciuc return -EINVAL; 7884cd04c50SGhennadi Procopciuc } 7894cd04c50SGhennadi Procopciuc 7904cd04c50SGhennadi Procopciuc return 0; 7914cd04c50SGhennadi Procopciuc } 7924cd04c50SGhennadi Procopciuc 79396e069cbSGhennadi Procopciuc static struct s32cc_clk_obj * 79496e069cbSGhennadi Procopciuc get_dfs_div_parent(const struct s32cc_clk_obj *module) 79596e069cbSGhennadi Procopciuc { 79696e069cbSGhennadi Procopciuc const struct s32cc_dfs_div *dfs_div = s32cc_obj2dfsdiv(module); 79796e069cbSGhennadi Procopciuc 79896e069cbSGhennadi Procopciuc if (dfs_div->parent == NULL) { 79996e069cbSGhennadi Procopciuc ERROR("Failed to identify DFS divider's parent\n"); 80096e069cbSGhennadi Procopciuc } 80196e069cbSGhennadi Procopciuc 80296e069cbSGhennadi Procopciuc return dfs_div->parent; 80396e069cbSGhennadi Procopciuc } 80496e069cbSGhennadi Procopciuc 8055300040bSGhennadi Procopciuc static int enable_dfs_div(struct s32cc_clk_obj *module, 8064cd04c50SGhennadi Procopciuc const struct s32cc_clk_drv *drv, 8075300040bSGhennadi Procopciuc unsigned int depth) 8084cd04c50SGhennadi Procopciuc { 8094cd04c50SGhennadi Procopciuc const struct s32cc_dfs_div *dfs_div = s32cc_obj2dfsdiv(module); 8108ee0fc31SGhennadi Procopciuc unsigned int ldepth = depth; 8114cd04c50SGhennadi Procopciuc const struct s32cc_pll *pll; 8124cd04c50SGhennadi Procopciuc const struct s32cc_dfs *dfs; 8134cd04c50SGhennadi Procopciuc uintptr_t dfs_addr = 0UL; 8144cd04c50SGhennadi Procopciuc uint32_t mfi, mfn; 8154cd04c50SGhennadi Procopciuc int ret = 0; 8164cd04c50SGhennadi Procopciuc 8178ee0fc31SGhennadi Procopciuc ret = update_stack_depth(&ldepth); 8184cd04c50SGhennadi Procopciuc if (ret != 0) { 8194cd04c50SGhennadi Procopciuc return ret; 8204cd04c50SGhennadi Procopciuc } 8214cd04c50SGhennadi Procopciuc 8224cd04c50SGhennadi Procopciuc dfs = get_div_dfs(dfs_div); 8234cd04c50SGhennadi Procopciuc if (dfs == NULL) { 8244cd04c50SGhennadi Procopciuc return -EINVAL; 8254cd04c50SGhennadi Procopciuc } 8264cd04c50SGhennadi Procopciuc 8274cd04c50SGhennadi Procopciuc pll = dfsdiv2pll(dfs_div); 8284cd04c50SGhennadi Procopciuc if (pll == NULL) { 8294cd04c50SGhennadi Procopciuc ERROR("Failed to identify DFS divider's parent\n"); 8304cd04c50SGhennadi Procopciuc return -EINVAL; 8314cd04c50SGhennadi Procopciuc } 8324cd04c50SGhennadi Procopciuc 8334cd04c50SGhennadi Procopciuc ret = get_base_addr(dfs->instance, drv, &dfs_addr); 8344cd04c50SGhennadi Procopciuc if ((ret != 0) || (dfs_addr == 0UL)) { 8354cd04c50SGhennadi Procopciuc return -EINVAL; 8364cd04c50SGhennadi Procopciuc } 8374cd04c50SGhennadi Procopciuc 8384cd04c50SGhennadi Procopciuc ret = get_dfs_mfi_mfn(pll->vco_freq, dfs_div, &mfi, &mfn); 8394cd04c50SGhennadi Procopciuc if (ret != 0) { 8404cd04c50SGhennadi Procopciuc return -EINVAL; 8414cd04c50SGhennadi Procopciuc } 8424cd04c50SGhennadi Procopciuc 8434cd04c50SGhennadi Procopciuc return init_dfs_port(dfs_addr, dfs_div->index, mfi, mfn); 8444cd04c50SGhennadi Procopciuc } 8454cd04c50SGhennadi Procopciuc 8465300040bSGhennadi Procopciuc typedef int (*enable_clk_t)(struct s32cc_clk_obj *module, 8475300040bSGhennadi Procopciuc const struct s32cc_clk_drv *drv, 8485300040bSGhennadi Procopciuc unsigned int depth); 8495300040bSGhennadi Procopciuc 8508a4f840bSGhennadi Procopciuc static int enable_part(struct s32cc_clk_obj *module, 8518a4f840bSGhennadi Procopciuc const struct s32cc_clk_drv *drv, 8528a4f840bSGhennadi Procopciuc unsigned int depth) 8538a4f840bSGhennadi Procopciuc { 8548a4f840bSGhennadi Procopciuc const struct s32cc_part *part = s32cc_obj2part(module); 8558a4f840bSGhennadi Procopciuc uint32_t part_no = part->partition_id; 8568a4f840bSGhennadi Procopciuc 8578a4f840bSGhennadi Procopciuc if ((drv->mc_me == 0UL) || (drv->mc_rgm == 0UL) || (drv->rdc == 0UL)) { 8588a4f840bSGhennadi Procopciuc return -EINVAL; 8598a4f840bSGhennadi Procopciuc } 8608a4f840bSGhennadi Procopciuc 8618a4f840bSGhennadi Procopciuc return mc_me_enable_partition(drv->mc_me, drv->mc_rgm, drv->rdc, part_no); 8628a4f840bSGhennadi Procopciuc } 8638a4f840bSGhennadi Procopciuc 8648a4f840bSGhennadi Procopciuc static int enable_part_block(struct s32cc_clk_obj *module, 8658a4f840bSGhennadi Procopciuc const struct s32cc_clk_drv *drv, 8668a4f840bSGhennadi Procopciuc unsigned int depth) 8678a4f840bSGhennadi Procopciuc { 8688a4f840bSGhennadi Procopciuc const struct s32cc_part_block *block = s32cc_obj2partblock(module); 8698a4f840bSGhennadi Procopciuc const struct s32cc_part *part = block->part; 8708a4f840bSGhennadi Procopciuc uint32_t part_no = part->partition_id; 8718a4f840bSGhennadi Procopciuc unsigned int ldepth = depth; 8728a4f840bSGhennadi Procopciuc uint32_t cofb; 8738a4f840bSGhennadi Procopciuc int ret; 8748a4f840bSGhennadi Procopciuc 8758a4f840bSGhennadi Procopciuc ret = update_stack_depth(&ldepth); 8768a4f840bSGhennadi Procopciuc if (ret != 0) { 8778a4f840bSGhennadi Procopciuc return ret; 8788a4f840bSGhennadi Procopciuc } 8798a4f840bSGhennadi Procopciuc 8808a4f840bSGhennadi Procopciuc if ((block->block >= s32cc_part_block0) && 8818a4f840bSGhennadi Procopciuc (block->block <= s32cc_part_block15)) { 8828a4f840bSGhennadi Procopciuc cofb = (uint32_t)block->block - (uint32_t)s32cc_part_block0; 8838a4f840bSGhennadi Procopciuc mc_me_enable_part_cofb(drv->mc_me, part_no, cofb, block->status); 8848a4f840bSGhennadi Procopciuc } else { 8858a4f840bSGhennadi Procopciuc ERROR("Unknown partition block type: %d\n", block->block); 8868a4f840bSGhennadi Procopciuc return -EINVAL; 8878a4f840bSGhennadi Procopciuc } 8888a4f840bSGhennadi Procopciuc 8898a4f840bSGhennadi Procopciuc return 0; 8908a4f840bSGhennadi Procopciuc } 8918a4f840bSGhennadi Procopciuc 8928a4f840bSGhennadi Procopciuc static struct s32cc_clk_obj * 8938a4f840bSGhennadi Procopciuc get_part_block_parent(const struct s32cc_clk_obj *module) 8948a4f840bSGhennadi Procopciuc { 8958a4f840bSGhennadi Procopciuc const struct s32cc_part_block *block = s32cc_obj2partblock(module); 8968a4f840bSGhennadi Procopciuc 8978a4f840bSGhennadi Procopciuc return &block->part->desc; 8988a4f840bSGhennadi Procopciuc } 8998a4f840bSGhennadi Procopciuc 9008a4f840bSGhennadi Procopciuc static int enable_module_with_refcount(struct s32cc_clk_obj *module, 9018a4f840bSGhennadi Procopciuc const struct s32cc_clk_drv *drv, 9028a4f840bSGhennadi Procopciuc unsigned int depth); 9038a4f840bSGhennadi Procopciuc 9048a4f840bSGhennadi Procopciuc static int enable_part_block_link(struct s32cc_clk_obj *module, 9058a4f840bSGhennadi Procopciuc const struct s32cc_clk_drv *drv, 9068a4f840bSGhennadi Procopciuc unsigned int depth) 9078a4f840bSGhennadi Procopciuc { 9088a4f840bSGhennadi Procopciuc const struct s32cc_part_block_link *link = s32cc_obj2partblocklink(module); 9098a4f840bSGhennadi Procopciuc struct s32cc_part_block *block = link->block; 9108a4f840bSGhennadi Procopciuc unsigned int ldepth = depth; 9118a4f840bSGhennadi Procopciuc int ret; 9128a4f840bSGhennadi Procopciuc 9138a4f840bSGhennadi Procopciuc ret = update_stack_depth(&ldepth); 9148a4f840bSGhennadi Procopciuc if (ret != 0) { 9158a4f840bSGhennadi Procopciuc return ret; 9168a4f840bSGhennadi Procopciuc } 9178a4f840bSGhennadi Procopciuc 9188a4f840bSGhennadi Procopciuc /* Move the enablement algorithm to partition tree */ 9198a4f840bSGhennadi Procopciuc return enable_module_with_refcount(&block->desc, drv, ldepth); 9208a4f840bSGhennadi Procopciuc } 9218a4f840bSGhennadi Procopciuc 9228a4f840bSGhennadi Procopciuc static struct s32cc_clk_obj * 9238a4f840bSGhennadi Procopciuc get_part_block_link_parent(const struct s32cc_clk_obj *module) 9248a4f840bSGhennadi Procopciuc { 9258a4f840bSGhennadi Procopciuc const struct s32cc_part_block_link *link = s32cc_obj2partblocklink(module); 9268a4f840bSGhennadi Procopciuc 9278a4f840bSGhennadi Procopciuc return link->parent; 9288a4f840bSGhennadi Procopciuc } 9298a4f840bSGhennadi Procopciuc 9305300040bSGhennadi Procopciuc static int no_enable(struct s32cc_clk_obj *module, 9315300040bSGhennadi Procopciuc const struct s32cc_clk_drv *drv, 9325300040bSGhennadi Procopciuc unsigned int depth) 9338ab34357SGhennadi Procopciuc { 9345300040bSGhennadi Procopciuc return 0; 9355300040bSGhennadi Procopciuc } 9365300040bSGhennadi Procopciuc 9375300040bSGhennadi Procopciuc static int exec_cb_with_refcount(enable_clk_t en_cb, struct s32cc_clk_obj *mod, 9385300040bSGhennadi Procopciuc const struct s32cc_clk_drv *drv, bool leaf_node, 9395300040bSGhennadi Procopciuc unsigned int depth) 9405300040bSGhennadi Procopciuc { 9418ee0fc31SGhennadi Procopciuc unsigned int ldepth = depth; 9428ab34357SGhennadi Procopciuc int ret = 0; 9438ab34357SGhennadi Procopciuc 9445300040bSGhennadi Procopciuc if (mod == NULL) { 9455300040bSGhennadi Procopciuc return 0; 9465300040bSGhennadi Procopciuc } 9475300040bSGhennadi Procopciuc 9488ee0fc31SGhennadi Procopciuc ret = update_stack_depth(&ldepth); 9495300040bSGhennadi Procopciuc if (ret != 0) { 9505300040bSGhennadi Procopciuc return ret; 9515300040bSGhennadi Procopciuc } 9525300040bSGhennadi Procopciuc 9535300040bSGhennadi Procopciuc /* Refcount will be updated as part of the recursivity */ 9545300040bSGhennadi Procopciuc if (leaf_node) { 9558ee0fc31SGhennadi Procopciuc return en_cb(mod, drv, ldepth); 9565300040bSGhennadi Procopciuc } 9575300040bSGhennadi Procopciuc 9585300040bSGhennadi Procopciuc if (mod->refcount == 0U) { 9598ee0fc31SGhennadi Procopciuc ret = en_cb(mod, drv, ldepth); 9605300040bSGhennadi Procopciuc } 9615300040bSGhennadi Procopciuc 9625300040bSGhennadi Procopciuc if (ret == 0) { 9635300040bSGhennadi Procopciuc mod->refcount++; 9645300040bSGhennadi Procopciuc } 9655300040bSGhennadi Procopciuc 9665300040bSGhennadi Procopciuc return ret; 9675300040bSGhennadi Procopciuc } 9685300040bSGhennadi Procopciuc 9695300040bSGhennadi Procopciuc static struct s32cc_clk_obj *get_module_parent(const struct s32cc_clk_obj *module); 9705300040bSGhennadi Procopciuc 9715300040bSGhennadi Procopciuc static int enable_module(struct s32cc_clk_obj *module, 9725300040bSGhennadi Procopciuc const struct s32cc_clk_drv *drv, 9735300040bSGhennadi Procopciuc unsigned int depth) 9745300040bSGhennadi Procopciuc { 9755300040bSGhennadi Procopciuc struct s32cc_clk_obj *parent = get_module_parent(module); 9768a4f840bSGhennadi Procopciuc static const enable_clk_t enable_clbs[12] = { 9775300040bSGhennadi Procopciuc [s32cc_clk_t] = no_enable, 9785300040bSGhennadi Procopciuc [s32cc_osc_t] = enable_osc, 9795300040bSGhennadi Procopciuc [s32cc_pll_t] = enable_pll, 9805300040bSGhennadi Procopciuc [s32cc_pll_out_div_t] = enable_pll_div, 9815300040bSGhennadi Procopciuc [s32cc_clkmux_t] = enable_mux, 9825300040bSGhennadi Procopciuc [s32cc_shared_clkmux_t] = enable_mux, 9835300040bSGhennadi Procopciuc [s32cc_dfs_t] = enable_dfs, 9845300040bSGhennadi Procopciuc [s32cc_dfs_div_t] = enable_dfs_div, 9858a4f840bSGhennadi Procopciuc [s32cc_part_t] = enable_part, 9868a4f840bSGhennadi Procopciuc [s32cc_part_block_t] = enable_part_block, 9878a4f840bSGhennadi Procopciuc [s32cc_part_block_link_t] = enable_part_block_link, 9885300040bSGhennadi Procopciuc }; 9898ee0fc31SGhennadi Procopciuc unsigned int ldepth = depth; 9905300040bSGhennadi Procopciuc uint32_t index; 9915300040bSGhennadi Procopciuc int ret = 0; 9925300040bSGhennadi Procopciuc 9938ee0fc31SGhennadi Procopciuc ret = update_stack_depth(&ldepth); 9948ab34357SGhennadi Procopciuc if (ret != 0) { 9958ab34357SGhennadi Procopciuc return ret; 9968ab34357SGhennadi Procopciuc } 9978ab34357SGhennadi Procopciuc 9988ab34357SGhennadi Procopciuc if (drv == NULL) { 9998ab34357SGhennadi Procopciuc return -EINVAL; 10008ab34357SGhennadi Procopciuc } 10018ab34357SGhennadi Procopciuc 10025300040bSGhennadi Procopciuc index = (uint32_t)module->type; 10035300040bSGhennadi Procopciuc 10045300040bSGhennadi Procopciuc if (index >= ARRAY_SIZE(enable_clbs)) { 10055300040bSGhennadi Procopciuc ERROR("Undefined module type: %d\n", module->type); 10065300040bSGhennadi Procopciuc return -EINVAL; 10075300040bSGhennadi Procopciuc } 10085300040bSGhennadi Procopciuc 10095300040bSGhennadi Procopciuc if (enable_clbs[index] == NULL) { 10105300040bSGhennadi Procopciuc ERROR("Undefined callback for the clock type: %d\n", 10115300040bSGhennadi Procopciuc module->type); 10125300040bSGhennadi Procopciuc return -EINVAL; 10135300040bSGhennadi Procopciuc } 10145300040bSGhennadi Procopciuc 10155300040bSGhennadi Procopciuc parent = get_module_parent(module); 10165300040bSGhennadi Procopciuc 10175300040bSGhennadi Procopciuc ret = exec_cb_with_refcount(enable_module, parent, drv, 10188ee0fc31SGhennadi Procopciuc false, ldepth); 10195300040bSGhennadi Procopciuc if (ret != 0) { 10205300040bSGhennadi Procopciuc return ret; 10215300040bSGhennadi Procopciuc } 10225300040bSGhennadi Procopciuc 10235300040bSGhennadi Procopciuc ret = exec_cb_with_refcount(enable_clbs[index], module, drv, 10248ee0fc31SGhennadi Procopciuc true, ldepth); 10255300040bSGhennadi Procopciuc if (ret != 0) { 10265300040bSGhennadi Procopciuc return ret; 10278ab34357SGhennadi Procopciuc } 10288ab34357SGhennadi Procopciuc 10298ab34357SGhennadi Procopciuc return ret; 10308ab34357SGhennadi Procopciuc } 10318ab34357SGhennadi Procopciuc 10325300040bSGhennadi Procopciuc static int enable_module_with_refcount(struct s32cc_clk_obj *module, 10335300040bSGhennadi Procopciuc const struct s32cc_clk_drv *drv, 10345300040bSGhennadi Procopciuc unsigned int depth) 10355300040bSGhennadi Procopciuc { 10365300040bSGhennadi Procopciuc return exec_cb_with_refcount(enable_module, module, drv, false, depth); 10375300040bSGhennadi Procopciuc } 10385300040bSGhennadi Procopciuc 10393a580e9eSGhennadi Procopciuc static int s32cc_clk_enable(unsigned long id) 10403a580e9eSGhennadi Procopciuc { 10415300040bSGhennadi Procopciuc const struct s32cc_clk_drv *drv = get_drv(); 10428ab34357SGhennadi Procopciuc unsigned int depth = MAX_STACK_DEPTH; 10435300040bSGhennadi Procopciuc struct s32cc_clk *clk; 10448ab34357SGhennadi Procopciuc 10458ab34357SGhennadi Procopciuc clk = s32cc_get_arch_clk(id); 10468ab34357SGhennadi Procopciuc if (clk == NULL) { 10478ab34357SGhennadi Procopciuc return -EINVAL; 10488ab34357SGhennadi Procopciuc } 10498ab34357SGhennadi Procopciuc 10505300040bSGhennadi Procopciuc return enable_module_with_refcount(&clk->desc, drv, depth); 10513a580e9eSGhennadi Procopciuc } 10523a580e9eSGhennadi Procopciuc 10533a580e9eSGhennadi Procopciuc static void s32cc_clk_disable(unsigned long id) 10543a580e9eSGhennadi Procopciuc { 10553a580e9eSGhennadi Procopciuc } 10563a580e9eSGhennadi Procopciuc 10573a580e9eSGhennadi Procopciuc static bool s32cc_clk_is_enabled(unsigned long id) 10583a580e9eSGhennadi Procopciuc { 10593a580e9eSGhennadi Procopciuc return false; 10603a580e9eSGhennadi Procopciuc } 10613a580e9eSGhennadi Procopciuc 10623a580e9eSGhennadi Procopciuc static unsigned long s32cc_clk_get_rate(unsigned long id) 10633a580e9eSGhennadi Procopciuc { 10643a580e9eSGhennadi Procopciuc return 0; 10653a580e9eSGhennadi Procopciuc } 10663a580e9eSGhennadi Procopciuc 1067d9373519SGhennadi Procopciuc static int set_module_rate(const struct s32cc_clk_obj *module, 1068d9373519SGhennadi Procopciuc unsigned long rate, unsigned long *orate, 1069d9373519SGhennadi Procopciuc unsigned int *depth); 1070d9373519SGhennadi Procopciuc 1071d9373519SGhennadi Procopciuc static int set_osc_freq(const struct s32cc_clk_obj *module, unsigned long rate, 1072d9373519SGhennadi Procopciuc unsigned long *orate, unsigned int *depth) 1073d9373519SGhennadi Procopciuc { 1074d9373519SGhennadi Procopciuc struct s32cc_osc *osc = s32cc_obj2osc(module); 1075d9373519SGhennadi Procopciuc int ret; 1076d9373519SGhennadi Procopciuc 1077d9373519SGhennadi Procopciuc ret = update_stack_depth(depth); 1078d9373519SGhennadi Procopciuc if (ret != 0) { 1079d9373519SGhennadi Procopciuc return ret; 1080d9373519SGhennadi Procopciuc } 1081d9373519SGhennadi Procopciuc 1082d9373519SGhennadi Procopciuc if ((osc->freq != 0UL) && (rate != osc->freq)) { 1083d9373519SGhennadi Procopciuc ERROR("Already initialized oscillator. freq = %lu\n", 1084d9373519SGhennadi Procopciuc osc->freq); 1085d9373519SGhennadi Procopciuc return -EINVAL; 1086d9373519SGhennadi Procopciuc } 1087d9373519SGhennadi Procopciuc 1088d9373519SGhennadi Procopciuc osc->freq = rate; 1089d9373519SGhennadi Procopciuc *orate = osc->freq; 1090d9373519SGhennadi Procopciuc 1091d9373519SGhennadi Procopciuc return 0; 1092d9373519SGhennadi Procopciuc } 1093d9373519SGhennadi Procopciuc 1094d9373519SGhennadi Procopciuc static int set_clk_freq(const struct s32cc_clk_obj *module, unsigned long rate, 1095d9373519SGhennadi Procopciuc unsigned long *orate, unsigned int *depth) 1096d9373519SGhennadi Procopciuc { 1097d9373519SGhennadi Procopciuc const struct s32cc_clk *clk = s32cc_obj2clk(module); 1098d9373519SGhennadi Procopciuc int ret; 1099d9373519SGhennadi Procopciuc 1100d9373519SGhennadi Procopciuc ret = update_stack_depth(depth); 1101d9373519SGhennadi Procopciuc if (ret != 0) { 1102d9373519SGhennadi Procopciuc return ret; 1103d9373519SGhennadi Procopciuc } 1104d9373519SGhennadi Procopciuc 1105d9373519SGhennadi Procopciuc if ((clk->min_freq != 0UL) && (clk->max_freq != 0UL) && 1106d9373519SGhennadi Procopciuc ((rate < clk->min_freq) || (rate > clk->max_freq))) { 1107d9373519SGhennadi Procopciuc ERROR("%lu frequency is out of the allowed range: [%lu:%lu]\n", 1108d9373519SGhennadi Procopciuc rate, clk->min_freq, clk->max_freq); 1109d9373519SGhennadi Procopciuc return -EINVAL; 1110d9373519SGhennadi Procopciuc } 1111d9373519SGhennadi Procopciuc 1112d9373519SGhennadi Procopciuc if (clk->module != NULL) { 1113d9373519SGhennadi Procopciuc return set_module_rate(clk->module, rate, orate, depth); 1114d9373519SGhennadi Procopciuc } 1115d9373519SGhennadi Procopciuc 1116d9373519SGhennadi Procopciuc if (clk->pclock != NULL) { 1117d9373519SGhennadi Procopciuc return set_clk_freq(&clk->pclock->desc, rate, orate, depth); 1118d9373519SGhennadi Procopciuc } 1119d9373519SGhennadi Procopciuc 1120d9373519SGhennadi Procopciuc return -EINVAL; 1121d9373519SGhennadi Procopciuc } 1122d9373519SGhennadi Procopciuc 11237ad4e231SGhennadi Procopciuc static int set_pll_freq(const struct s32cc_clk_obj *module, unsigned long rate, 11247ad4e231SGhennadi Procopciuc unsigned long *orate, unsigned int *depth) 11257ad4e231SGhennadi Procopciuc { 11267ad4e231SGhennadi Procopciuc struct s32cc_pll *pll = s32cc_obj2pll(module); 11277ad4e231SGhennadi Procopciuc int ret; 11287ad4e231SGhennadi Procopciuc 11297ad4e231SGhennadi Procopciuc ret = update_stack_depth(depth); 11307ad4e231SGhennadi Procopciuc if (ret != 0) { 11317ad4e231SGhennadi Procopciuc return ret; 11327ad4e231SGhennadi Procopciuc } 11337ad4e231SGhennadi Procopciuc 11347ad4e231SGhennadi Procopciuc if ((pll->vco_freq != 0UL) && (pll->vco_freq != rate)) { 11357ad4e231SGhennadi Procopciuc ERROR("PLL frequency was already set\n"); 11367ad4e231SGhennadi Procopciuc return -EINVAL; 11377ad4e231SGhennadi Procopciuc } 11387ad4e231SGhennadi Procopciuc 11397ad4e231SGhennadi Procopciuc pll->vco_freq = rate; 11407ad4e231SGhennadi Procopciuc *orate = pll->vco_freq; 11417ad4e231SGhennadi Procopciuc 11427ad4e231SGhennadi Procopciuc return 0; 11437ad4e231SGhennadi Procopciuc } 11447ad4e231SGhennadi Procopciuc 1145de950ef0SGhennadi Procopciuc static int set_pll_div_freq(const struct s32cc_clk_obj *module, unsigned long rate, 1146de950ef0SGhennadi Procopciuc unsigned long *orate, unsigned int *depth) 1147de950ef0SGhennadi Procopciuc { 1148de950ef0SGhennadi Procopciuc struct s32cc_pll_out_div *pdiv = s32cc_obj2plldiv(module); 1149de950ef0SGhennadi Procopciuc const struct s32cc_pll *pll; 1150de950ef0SGhennadi Procopciuc unsigned long prate, dc; 1151de950ef0SGhennadi Procopciuc int ret; 1152de950ef0SGhennadi Procopciuc 1153de950ef0SGhennadi Procopciuc ret = update_stack_depth(depth); 1154de950ef0SGhennadi Procopciuc if (ret != 0) { 1155de950ef0SGhennadi Procopciuc return ret; 1156de950ef0SGhennadi Procopciuc } 1157de950ef0SGhennadi Procopciuc 1158de950ef0SGhennadi Procopciuc if (pdiv->parent == NULL) { 1159de950ef0SGhennadi Procopciuc ERROR("Failed to identify PLL divider's parent\n"); 1160de950ef0SGhennadi Procopciuc return -EINVAL; 1161de950ef0SGhennadi Procopciuc } 1162de950ef0SGhennadi Procopciuc 1163de950ef0SGhennadi Procopciuc pll = s32cc_obj2pll(pdiv->parent); 1164de950ef0SGhennadi Procopciuc if (pll == NULL) { 1165de950ef0SGhennadi Procopciuc ERROR("The parent of the PLL DIV is invalid\n"); 1166de950ef0SGhennadi Procopciuc return -EINVAL; 1167de950ef0SGhennadi Procopciuc } 1168de950ef0SGhennadi Procopciuc 1169de950ef0SGhennadi Procopciuc prate = pll->vco_freq; 1170de950ef0SGhennadi Procopciuc 1171de950ef0SGhennadi Procopciuc /** 1172de950ef0SGhennadi Procopciuc * The PLL is not initialized yet, so let's take a risk 1173de950ef0SGhennadi Procopciuc * and accept the proposed rate. 1174de950ef0SGhennadi Procopciuc */ 1175de950ef0SGhennadi Procopciuc if (prate == 0UL) { 1176de950ef0SGhennadi Procopciuc pdiv->freq = rate; 1177de950ef0SGhennadi Procopciuc *orate = rate; 1178de950ef0SGhennadi Procopciuc return 0; 1179de950ef0SGhennadi Procopciuc } 1180de950ef0SGhennadi Procopciuc 1181de950ef0SGhennadi Procopciuc /* Decline in case the rate cannot fit PLL's requirements. */ 1182de950ef0SGhennadi Procopciuc dc = prate / rate; 1183de950ef0SGhennadi Procopciuc if ((prate / dc) != rate) { 1184de950ef0SGhennadi Procopciuc return -EINVAL; 1185de950ef0SGhennadi Procopciuc } 1186de950ef0SGhennadi Procopciuc 1187de950ef0SGhennadi Procopciuc pdiv->freq = rate; 1188de950ef0SGhennadi Procopciuc *orate = pdiv->freq; 1189de950ef0SGhennadi Procopciuc 1190de950ef0SGhennadi Procopciuc return 0; 1191de950ef0SGhennadi Procopciuc } 1192de950ef0SGhennadi Procopciuc 119365739db2SGhennadi Procopciuc static int set_fixed_div_freq(const struct s32cc_clk_obj *module, unsigned long rate, 119465739db2SGhennadi Procopciuc unsigned long *orate, unsigned int *depth) 119565739db2SGhennadi Procopciuc { 119665739db2SGhennadi Procopciuc const struct s32cc_fixed_div *fdiv = s32cc_obj2fixeddiv(module); 119765739db2SGhennadi Procopciuc int ret; 119865739db2SGhennadi Procopciuc 119965739db2SGhennadi Procopciuc ret = update_stack_depth(depth); 120065739db2SGhennadi Procopciuc if (ret != 0) { 120165739db2SGhennadi Procopciuc return ret; 120265739db2SGhennadi Procopciuc } 120365739db2SGhennadi Procopciuc 120465739db2SGhennadi Procopciuc if (fdiv->parent == NULL) { 120565739db2SGhennadi Procopciuc ERROR("The divider doesn't have a valid parent\b"); 120665739db2SGhennadi Procopciuc return -EINVAL; 120765739db2SGhennadi Procopciuc } 120865739db2SGhennadi Procopciuc 120965739db2SGhennadi Procopciuc ret = set_module_rate(fdiv->parent, rate * fdiv->rate_div, orate, depth); 121065739db2SGhennadi Procopciuc 121165739db2SGhennadi Procopciuc /* Update the output rate based on the parent's rate */ 121265739db2SGhennadi Procopciuc *orate /= fdiv->rate_div; 121365739db2SGhennadi Procopciuc 121465739db2SGhennadi Procopciuc return ret; 121565739db2SGhennadi Procopciuc } 121665739db2SGhennadi Procopciuc 121764e0c226SGhennadi Procopciuc static int set_mux_freq(const struct s32cc_clk_obj *module, unsigned long rate, 121864e0c226SGhennadi Procopciuc unsigned long *orate, unsigned int *depth) 121964e0c226SGhennadi Procopciuc { 122064e0c226SGhennadi Procopciuc const struct s32cc_clkmux *mux = s32cc_obj2clkmux(module); 122164e0c226SGhennadi Procopciuc const struct s32cc_clk *clk = s32cc_get_arch_clk(mux->source_id); 122264e0c226SGhennadi Procopciuc int ret; 122364e0c226SGhennadi Procopciuc 122464e0c226SGhennadi Procopciuc ret = update_stack_depth(depth); 122564e0c226SGhennadi Procopciuc if (ret != 0) { 122664e0c226SGhennadi Procopciuc return ret; 122764e0c226SGhennadi Procopciuc } 122864e0c226SGhennadi Procopciuc 122964e0c226SGhennadi Procopciuc if (clk == NULL) { 123064e0c226SGhennadi Procopciuc ERROR("Mux (id:%" PRIu8 ") without a valid source (%lu)\n", 123164e0c226SGhennadi Procopciuc mux->index, mux->source_id); 123264e0c226SGhennadi Procopciuc return -EINVAL; 123364e0c226SGhennadi Procopciuc } 123464e0c226SGhennadi Procopciuc 123564e0c226SGhennadi Procopciuc return set_module_rate(&clk->desc, rate, orate, depth); 123664e0c226SGhennadi Procopciuc } 123764e0c226SGhennadi Procopciuc 12384cd04c50SGhennadi Procopciuc static int set_dfs_div_freq(const struct s32cc_clk_obj *module, unsigned long rate, 12394cd04c50SGhennadi Procopciuc unsigned long *orate, unsigned int *depth) 12404cd04c50SGhennadi Procopciuc { 12414cd04c50SGhennadi Procopciuc struct s32cc_dfs_div *dfs_div = s32cc_obj2dfsdiv(module); 12424cd04c50SGhennadi Procopciuc const struct s32cc_dfs *dfs; 12434cd04c50SGhennadi Procopciuc int ret; 12444cd04c50SGhennadi Procopciuc 12454cd04c50SGhennadi Procopciuc ret = update_stack_depth(depth); 12464cd04c50SGhennadi Procopciuc if (ret != 0) { 12474cd04c50SGhennadi Procopciuc return ret; 12484cd04c50SGhennadi Procopciuc } 12494cd04c50SGhennadi Procopciuc 12504cd04c50SGhennadi Procopciuc if (dfs_div->parent == NULL) { 12514cd04c50SGhennadi Procopciuc ERROR("Failed to identify DFS divider's parent\n"); 12524cd04c50SGhennadi Procopciuc return -EINVAL; 12534cd04c50SGhennadi Procopciuc } 12544cd04c50SGhennadi Procopciuc 12554cd04c50SGhennadi Procopciuc /* Sanity check */ 12564cd04c50SGhennadi Procopciuc dfs = s32cc_obj2dfs(dfs_div->parent); 12574cd04c50SGhennadi Procopciuc if (dfs->parent == NULL) { 12584cd04c50SGhennadi Procopciuc ERROR("Failed to identify DFS's parent\n"); 12594cd04c50SGhennadi Procopciuc return -EINVAL; 12604cd04c50SGhennadi Procopciuc } 12614cd04c50SGhennadi Procopciuc 12624cd04c50SGhennadi Procopciuc if ((dfs_div->freq != 0U) && (dfs_div->freq != rate)) { 12634cd04c50SGhennadi Procopciuc ERROR("DFS DIV frequency was already set to %lu\n", 12644cd04c50SGhennadi Procopciuc dfs_div->freq); 12654cd04c50SGhennadi Procopciuc return -EINVAL; 12664cd04c50SGhennadi Procopciuc } 12674cd04c50SGhennadi Procopciuc 12684cd04c50SGhennadi Procopciuc dfs_div->freq = rate; 12694cd04c50SGhennadi Procopciuc *orate = rate; 12704cd04c50SGhennadi Procopciuc 12714cd04c50SGhennadi Procopciuc return ret; 12724cd04c50SGhennadi Procopciuc } 12734cd04c50SGhennadi Procopciuc 1274d9373519SGhennadi Procopciuc static int set_module_rate(const struct s32cc_clk_obj *module, 1275d9373519SGhennadi Procopciuc unsigned long rate, unsigned long *orate, 1276d9373519SGhennadi Procopciuc unsigned int *depth) 1277d9373519SGhennadi Procopciuc { 1278d9373519SGhennadi Procopciuc int ret = 0; 1279d9373519SGhennadi Procopciuc 1280d9373519SGhennadi Procopciuc ret = update_stack_depth(depth); 1281d9373519SGhennadi Procopciuc if (ret != 0) { 1282d9373519SGhennadi Procopciuc return ret; 1283d9373519SGhennadi Procopciuc } 1284d9373519SGhennadi Procopciuc 12854cd04c50SGhennadi Procopciuc ret = -EINVAL; 12864cd04c50SGhennadi Procopciuc 1287d9373519SGhennadi Procopciuc switch (module->type) { 1288d9373519SGhennadi Procopciuc case s32cc_clk_t: 1289d9373519SGhennadi Procopciuc ret = set_clk_freq(module, rate, orate, depth); 1290d9373519SGhennadi Procopciuc break; 1291d9373519SGhennadi Procopciuc case s32cc_osc_t: 1292d9373519SGhennadi Procopciuc ret = set_osc_freq(module, rate, orate, depth); 1293d9373519SGhennadi Procopciuc break; 12947ad4e231SGhennadi Procopciuc case s32cc_pll_t: 12957ad4e231SGhennadi Procopciuc ret = set_pll_freq(module, rate, orate, depth); 12967ad4e231SGhennadi Procopciuc break; 1297de950ef0SGhennadi Procopciuc case s32cc_pll_out_div_t: 1298de950ef0SGhennadi Procopciuc ret = set_pll_div_freq(module, rate, orate, depth); 1299de950ef0SGhennadi Procopciuc break; 130065739db2SGhennadi Procopciuc case s32cc_fixed_div_t: 130165739db2SGhennadi Procopciuc ret = set_fixed_div_freq(module, rate, orate, depth); 130265739db2SGhennadi Procopciuc break; 1303a8be748aSGhennadi Procopciuc case s32cc_clkmux_t: 130464e0c226SGhennadi Procopciuc ret = set_mux_freq(module, rate, orate, depth); 130564e0c226SGhennadi Procopciuc break; 13063fa91a94SGhennadi Procopciuc case s32cc_shared_clkmux_t: 130764e0c226SGhennadi Procopciuc ret = set_mux_freq(module, rate, orate, depth); 1308a8be748aSGhennadi Procopciuc break; 13094cd04c50SGhennadi Procopciuc case s32cc_dfs_t: 13104cd04c50SGhennadi Procopciuc ERROR("Setting the frequency of a DFS is not allowed!"); 13114cd04c50SGhennadi Procopciuc break; 13124cd04c50SGhennadi Procopciuc case s32cc_dfs_div_t: 13134cd04c50SGhennadi Procopciuc ret = set_dfs_div_freq(module, rate, orate, depth); 13144cd04c50SGhennadi Procopciuc break; 1315d9373519SGhennadi Procopciuc default: 1316d9373519SGhennadi Procopciuc break; 1317d9373519SGhennadi Procopciuc } 1318d9373519SGhennadi Procopciuc 1319d9373519SGhennadi Procopciuc return ret; 1320d9373519SGhennadi Procopciuc } 1321d9373519SGhennadi Procopciuc 13223a580e9eSGhennadi Procopciuc static int s32cc_clk_set_rate(unsigned long id, unsigned long rate, 13233a580e9eSGhennadi Procopciuc unsigned long *orate) 13243a580e9eSGhennadi Procopciuc { 1325d9373519SGhennadi Procopciuc unsigned int depth = MAX_STACK_DEPTH; 1326d9373519SGhennadi Procopciuc const struct s32cc_clk *clk; 1327d9373519SGhennadi Procopciuc int ret; 1328d9373519SGhennadi Procopciuc 1329d9373519SGhennadi Procopciuc clk = s32cc_get_arch_clk(id); 1330d9373519SGhennadi Procopciuc if (clk == NULL) { 1331d9373519SGhennadi Procopciuc return -EINVAL; 1332d9373519SGhennadi Procopciuc } 1333d9373519SGhennadi Procopciuc 1334d9373519SGhennadi Procopciuc ret = set_module_rate(&clk->desc, rate, orate, &depth); 1335d9373519SGhennadi Procopciuc if (ret != 0) { 1336d9373519SGhennadi Procopciuc ERROR("Failed to set frequency (%lu MHz) for clock %lu\n", 1337d9373519SGhennadi Procopciuc rate, id); 1338d9373519SGhennadi Procopciuc } 1339d9373519SGhennadi Procopciuc 1340d9373519SGhennadi Procopciuc return ret; 13413a580e9eSGhennadi Procopciuc } 13423a580e9eSGhennadi Procopciuc 134396e069cbSGhennadi Procopciuc static struct s32cc_clk_obj *get_no_parent(const struct s32cc_clk_obj *module) 134496e069cbSGhennadi Procopciuc { 134596e069cbSGhennadi Procopciuc return NULL; 134696e069cbSGhennadi Procopciuc } 134796e069cbSGhennadi Procopciuc 134896e069cbSGhennadi Procopciuc typedef struct s32cc_clk_obj *(*get_parent_clb_t)(const struct s32cc_clk_obj *clk_obj); 134996e069cbSGhennadi Procopciuc 135096e069cbSGhennadi Procopciuc static struct s32cc_clk_obj *get_module_parent(const struct s32cc_clk_obj *module) 135196e069cbSGhennadi Procopciuc { 13528a4f840bSGhennadi Procopciuc static const get_parent_clb_t parents_clbs[12] = { 135396e069cbSGhennadi Procopciuc [s32cc_clk_t] = get_clk_parent, 135496e069cbSGhennadi Procopciuc [s32cc_osc_t] = get_no_parent, 135596e069cbSGhennadi Procopciuc [s32cc_pll_t] = get_pll_parent, 135696e069cbSGhennadi Procopciuc [s32cc_pll_out_div_t] = get_pll_div_parent, 135796e069cbSGhennadi Procopciuc [s32cc_clkmux_t] = get_mux_parent, 135896e069cbSGhennadi Procopciuc [s32cc_shared_clkmux_t] = get_mux_parent, 135996e069cbSGhennadi Procopciuc [s32cc_dfs_t] = get_dfs_parent, 136096e069cbSGhennadi Procopciuc [s32cc_dfs_div_t] = get_dfs_div_parent, 13618a4f840bSGhennadi Procopciuc [s32cc_part_t] = get_no_parent, 13628a4f840bSGhennadi Procopciuc [s32cc_part_block_t] = get_part_block_parent, 13638a4f840bSGhennadi Procopciuc [s32cc_part_block_link_t] = get_part_block_link_parent, 136496e069cbSGhennadi Procopciuc }; 136596e069cbSGhennadi Procopciuc uint32_t index; 136696e069cbSGhennadi Procopciuc 136796e069cbSGhennadi Procopciuc if (module == NULL) { 136896e069cbSGhennadi Procopciuc return NULL; 136996e069cbSGhennadi Procopciuc } 137096e069cbSGhennadi Procopciuc 137196e069cbSGhennadi Procopciuc index = (uint32_t)module->type; 137296e069cbSGhennadi Procopciuc 137396e069cbSGhennadi Procopciuc if (index >= ARRAY_SIZE(parents_clbs)) { 137496e069cbSGhennadi Procopciuc ERROR("Undefined module type: %d\n", module->type); 137596e069cbSGhennadi Procopciuc return NULL; 137696e069cbSGhennadi Procopciuc } 137796e069cbSGhennadi Procopciuc 137896e069cbSGhennadi Procopciuc if (parents_clbs[index] == NULL) { 137996e069cbSGhennadi Procopciuc ERROR("Undefined parent getter for type: %d\n", module->type); 138096e069cbSGhennadi Procopciuc return NULL; 138196e069cbSGhennadi Procopciuc } 138296e069cbSGhennadi Procopciuc 138396e069cbSGhennadi Procopciuc return parents_clbs[index](module); 138496e069cbSGhennadi Procopciuc } 138596e069cbSGhennadi Procopciuc 13863a580e9eSGhennadi Procopciuc static int s32cc_clk_get_parent(unsigned long id) 13873a580e9eSGhennadi Procopciuc { 138896e069cbSGhennadi Procopciuc struct s32cc_clk *parent_clk; 138996e069cbSGhennadi Procopciuc const struct s32cc_clk_obj *parent; 139096e069cbSGhennadi Procopciuc const struct s32cc_clk *clk; 139196e069cbSGhennadi Procopciuc unsigned long parent_id; 139296e069cbSGhennadi Procopciuc int ret; 139396e069cbSGhennadi Procopciuc 139496e069cbSGhennadi Procopciuc clk = s32cc_get_arch_clk(id); 139596e069cbSGhennadi Procopciuc if (clk == NULL) { 139696e069cbSGhennadi Procopciuc return -EINVAL; 139796e069cbSGhennadi Procopciuc } 139896e069cbSGhennadi Procopciuc 139996e069cbSGhennadi Procopciuc parent = get_module_parent(clk->module); 140096e069cbSGhennadi Procopciuc if (parent == NULL) { 140196e069cbSGhennadi Procopciuc return -EINVAL; 140296e069cbSGhennadi Procopciuc } 140396e069cbSGhennadi Procopciuc 140496e069cbSGhennadi Procopciuc parent_clk = s32cc_obj2clk(parent); 140596e069cbSGhennadi Procopciuc if (parent_clk == NULL) { 140696e069cbSGhennadi Procopciuc return -EINVAL; 140796e069cbSGhennadi Procopciuc } 140896e069cbSGhennadi Procopciuc 140996e069cbSGhennadi Procopciuc ret = s32cc_get_clk_id(parent_clk, &parent_id); 141096e069cbSGhennadi Procopciuc if (ret != 0) { 141196e069cbSGhennadi Procopciuc return ret; 141296e069cbSGhennadi Procopciuc } 141396e069cbSGhennadi Procopciuc 141496e069cbSGhennadi Procopciuc if (parent_id > (unsigned long)INT_MAX) { 141596e069cbSGhennadi Procopciuc return -E2BIG; 141696e069cbSGhennadi Procopciuc } 141796e069cbSGhennadi Procopciuc 141896e069cbSGhennadi Procopciuc return (int)parent_id; 14193a580e9eSGhennadi Procopciuc } 14203a580e9eSGhennadi Procopciuc 14213a580e9eSGhennadi Procopciuc static int s32cc_clk_set_parent(unsigned long id, unsigned long parent_id) 14223a580e9eSGhennadi Procopciuc { 142312e7a2cdSGhennadi Procopciuc const struct s32cc_clk *parent; 142412e7a2cdSGhennadi Procopciuc const struct s32cc_clk *clk; 142512e7a2cdSGhennadi Procopciuc bool valid_source = false; 142612e7a2cdSGhennadi Procopciuc struct s32cc_clkmux *mux; 142712e7a2cdSGhennadi Procopciuc uint8_t i; 142812e7a2cdSGhennadi Procopciuc 142912e7a2cdSGhennadi Procopciuc clk = s32cc_get_arch_clk(id); 143012e7a2cdSGhennadi Procopciuc if (clk == NULL) { 143112e7a2cdSGhennadi Procopciuc return -EINVAL; 143212e7a2cdSGhennadi Procopciuc } 143312e7a2cdSGhennadi Procopciuc 143412e7a2cdSGhennadi Procopciuc parent = s32cc_get_arch_clk(parent_id); 143512e7a2cdSGhennadi Procopciuc if (parent == NULL) { 143612e7a2cdSGhennadi Procopciuc return -EINVAL; 143712e7a2cdSGhennadi Procopciuc } 143812e7a2cdSGhennadi Procopciuc 143912e7a2cdSGhennadi Procopciuc if (!is_s32cc_clk_mux(clk)) { 144012e7a2cdSGhennadi Procopciuc ERROR("Clock %lu is not a mux\n", id); 144112e7a2cdSGhennadi Procopciuc return -EINVAL; 144212e7a2cdSGhennadi Procopciuc } 144312e7a2cdSGhennadi Procopciuc 144412e7a2cdSGhennadi Procopciuc mux = s32cc_clk2mux(clk); 144512e7a2cdSGhennadi Procopciuc if (mux == NULL) { 144612e7a2cdSGhennadi Procopciuc ERROR("Failed to cast clock %lu to clock mux\n", id); 144712e7a2cdSGhennadi Procopciuc return -EINVAL; 144812e7a2cdSGhennadi Procopciuc } 144912e7a2cdSGhennadi Procopciuc 145012e7a2cdSGhennadi Procopciuc for (i = 0; i < mux->nclks; i++) { 145112e7a2cdSGhennadi Procopciuc if (mux->clkids[i] == parent_id) { 145212e7a2cdSGhennadi Procopciuc valid_source = true; 145312e7a2cdSGhennadi Procopciuc break; 145412e7a2cdSGhennadi Procopciuc } 145512e7a2cdSGhennadi Procopciuc } 145612e7a2cdSGhennadi Procopciuc 145712e7a2cdSGhennadi Procopciuc if (!valid_source) { 145812e7a2cdSGhennadi Procopciuc ERROR("Clock %lu is not a valid clock for mux %lu\n", 145912e7a2cdSGhennadi Procopciuc parent_id, id); 146012e7a2cdSGhennadi Procopciuc return -EINVAL; 146112e7a2cdSGhennadi Procopciuc } 146212e7a2cdSGhennadi Procopciuc 146312e7a2cdSGhennadi Procopciuc mux->source_id = parent_id; 146412e7a2cdSGhennadi Procopciuc 146512e7a2cdSGhennadi Procopciuc return 0; 14663a580e9eSGhennadi Procopciuc } 14673a580e9eSGhennadi Procopciuc 1468*514c7380SGhennadi Procopciuc static int s32cc_clk_mmap_regs(const struct s32cc_clk_drv *drv) 1469*514c7380SGhennadi Procopciuc { 1470*514c7380SGhennadi Procopciuc const uintptr_t base_addrs[11] = { 1471*514c7380SGhennadi Procopciuc drv->fxosc_base, 1472*514c7380SGhennadi Procopciuc drv->armpll_base, 1473*514c7380SGhennadi Procopciuc drv->periphpll_base, 1474*514c7380SGhennadi Procopciuc drv->armdfs_base, 1475*514c7380SGhennadi Procopciuc drv->cgm0_base, 1476*514c7380SGhennadi Procopciuc drv->cgm1_base, 1477*514c7380SGhennadi Procopciuc drv->cgm5_base, 1478*514c7380SGhennadi Procopciuc drv->ddrpll_base, 1479*514c7380SGhennadi Procopciuc drv->mc_me, 1480*514c7380SGhennadi Procopciuc drv->mc_rgm, 1481*514c7380SGhennadi Procopciuc drv->rdc, 1482*514c7380SGhennadi Procopciuc }; 1483*514c7380SGhennadi Procopciuc size_t i; 1484*514c7380SGhennadi Procopciuc int ret; 1485*514c7380SGhennadi Procopciuc 1486*514c7380SGhennadi Procopciuc for (i = 0U; i < ARRAY_SIZE(base_addrs); i++) { 1487*514c7380SGhennadi Procopciuc ret = mmap_add_dynamic_region(base_addrs[i], base_addrs[i], 1488*514c7380SGhennadi Procopciuc PAGE_SIZE, 1489*514c7380SGhennadi Procopciuc MT_DEVICE | MT_RW | MT_SECURE); 1490*514c7380SGhennadi Procopciuc if (ret != 0) { 1491*514c7380SGhennadi Procopciuc ERROR("Failed to map clock module 0x%" PRIuPTR "\n", 1492*514c7380SGhennadi Procopciuc base_addrs[i]); 1493*514c7380SGhennadi Procopciuc return ret; 1494*514c7380SGhennadi Procopciuc } 1495*514c7380SGhennadi Procopciuc } 1496*514c7380SGhennadi Procopciuc 1497*514c7380SGhennadi Procopciuc return 0; 1498*514c7380SGhennadi Procopciuc } 1499*514c7380SGhennadi Procopciuc 1500*514c7380SGhennadi Procopciuc int s32cc_clk_register_drv(void) 15013a580e9eSGhennadi Procopciuc { 15023a580e9eSGhennadi Procopciuc static const struct clk_ops s32cc_clk_ops = { 15033a580e9eSGhennadi Procopciuc .enable = s32cc_clk_enable, 15043a580e9eSGhennadi Procopciuc .disable = s32cc_clk_disable, 15053a580e9eSGhennadi Procopciuc .is_enabled = s32cc_clk_is_enabled, 15063a580e9eSGhennadi Procopciuc .get_rate = s32cc_clk_get_rate, 15073a580e9eSGhennadi Procopciuc .set_rate = s32cc_clk_set_rate, 15083a580e9eSGhennadi Procopciuc .get_parent = s32cc_clk_get_parent, 15093a580e9eSGhennadi Procopciuc .set_parent = s32cc_clk_set_parent, 15103a580e9eSGhennadi Procopciuc }; 1511*514c7380SGhennadi Procopciuc const struct s32cc_clk_drv *drv; 15123a580e9eSGhennadi Procopciuc 15133a580e9eSGhennadi Procopciuc clk_register(&s32cc_clk_ops); 1514*514c7380SGhennadi Procopciuc 1515*514c7380SGhennadi Procopciuc drv = get_drv(); 1516*514c7380SGhennadi Procopciuc if (drv == NULL) { 1517*514c7380SGhennadi Procopciuc return -EINVAL; 1518*514c7380SGhennadi Procopciuc } 1519*514c7380SGhennadi Procopciuc 1520*514c7380SGhennadi Procopciuc return s32cc_clk_mmap_regs(drv); 15213a580e9eSGhennadi Procopciuc } 15223a580e9eSGhennadi Procopciuc 1523