13a580e9eSGhennadi Procopciuc /* 23a580e9eSGhennadi Procopciuc * Copyright 2024 NXP 33a580e9eSGhennadi Procopciuc * 43a580e9eSGhennadi Procopciuc * SPDX-License-Identifier: BSD-3-Clause 53a580e9eSGhennadi Procopciuc */ 63a580e9eSGhennadi Procopciuc #include <errno.h> 73a580e9eSGhennadi Procopciuc 88ab34357SGhennadi Procopciuc #include <s32cc-clk-regs.h> 98ab34357SGhennadi Procopciuc 10d9373519SGhennadi Procopciuc #include <common/debug.h> 113a580e9eSGhennadi Procopciuc #include <drivers/clk.h> 128ab34357SGhennadi Procopciuc #include <lib/mmio.h> 13b5101c45SGhennadi Procopciuc #include <s32cc-clk-ids.h> 14d9373519SGhennadi Procopciuc #include <s32cc-clk-modules.h> 15d9373519SGhennadi Procopciuc #include <s32cc-clk-utils.h> 16d9373519SGhennadi Procopciuc 175300040bSGhennadi Procopciuc #define MAX_STACK_DEPTH (40U) 18d9373519SGhennadi Procopciuc 19b5101c45SGhennadi Procopciuc /* This is used for floating-point precision calculations. */ 20b5101c45SGhennadi Procopciuc #define FP_PRECISION (100000000UL) 21b5101c45SGhennadi Procopciuc 228ab34357SGhennadi Procopciuc struct s32cc_clk_drv { 238ab34357SGhennadi Procopciuc uintptr_t fxosc_base; 24b5101c45SGhennadi Procopciuc uintptr_t armpll_base; 258653352aSGhennadi Procopciuc uintptr_t periphpll_base; 264cd04c50SGhennadi Procopciuc uintptr_t armdfs_base; 279dbca85dSGhennadi Procopciuc uintptr_t cgm0_base; 287004f678SGhennadi Procopciuc uintptr_t cgm1_base; 29*18c2b137SGhennadi Procopciuc uintptr_t ddrpll_base; 308ab34357SGhennadi Procopciuc }; 318ab34357SGhennadi Procopciuc 32d9373519SGhennadi Procopciuc static int update_stack_depth(unsigned int *depth) 33d9373519SGhennadi Procopciuc { 34d9373519SGhennadi Procopciuc if (*depth == 0U) { 35d9373519SGhennadi Procopciuc return -ENOMEM; 36d9373519SGhennadi Procopciuc } 37d9373519SGhennadi Procopciuc 38d9373519SGhennadi Procopciuc (*depth)--; 39d9373519SGhennadi Procopciuc return 0; 40d9373519SGhennadi Procopciuc } 413a580e9eSGhennadi Procopciuc 428ab34357SGhennadi Procopciuc static struct s32cc_clk_drv *get_drv(void) 438ab34357SGhennadi Procopciuc { 448ab34357SGhennadi Procopciuc static struct s32cc_clk_drv driver = { 458ab34357SGhennadi Procopciuc .fxosc_base = FXOSC_BASE_ADDR, 46b5101c45SGhennadi Procopciuc .armpll_base = ARMPLL_BASE_ADDR, 478653352aSGhennadi Procopciuc .periphpll_base = PERIPHPLL_BASE_ADDR, 484cd04c50SGhennadi Procopciuc .armdfs_base = ARM_DFS_BASE_ADDR, 499dbca85dSGhennadi Procopciuc .cgm0_base = CGM0_BASE_ADDR, 507004f678SGhennadi Procopciuc .cgm1_base = CGM1_BASE_ADDR, 51*18c2b137SGhennadi Procopciuc .ddrpll_base = DDRPLL_BASE_ADDR, 528ab34357SGhennadi Procopciuc }; 538ab34357SGhennadi Procopciuc 548ab34357SGhennadi Procopciuc return &driver; 558ab34357SGhennadi Procopciuc } 568ab34357SGhennadi Procopciuc 575300040bSGhennadi Procopciuc static int enable_module(struct s32cc_clk_obj *module, 585300040bSGhennadi Procopciuc const struct s32cc_clk_drv *drv, 595300040bSGhennadi Procopciuc unsigned int depth); 608ab34357SGhennadi Procopciuc 6196e069cbSGhennadi Procopciuc static struct s32cc_clk_obj *get_clk_parent(const struct s32cc_clk_obj *module) 6296e069cbSGhennadi Procopciuc { 6396e069cbSGhennadi Procopciuc const struct s32cc_clk *clk = s32cc_obj2clk(module); 6496e069cbSGhennadi Procopciuc 6596e069cbSGhennadi Procopciuc if (clk->module != NULL) { 6696e069cbSGhennadi Procopciuc return clk->module; 6796e069cbSGhennadi Procopciuc } 6896e069cbSGhennadi Procopciuc 6996e069cbSGhennadi Procopciuc if (clk->pclock != NULL) { 7096e069cbSGhennadi Procopciuc return &clk->pclock->desc; 7196e069cbSGhennadi Procopciuc } 7296e069cbSGhennadi Procopciuc 7396e069cbSGhennadi Procopciuc return NULL; 7496e069cbSGhennadi Procopciuc } 7596e069cbSGhennadi Procopciuc 76b5101c45SGhennadi Procopciuc static int get_base_addr(enum s32cc_clk_source id, const struct s32cc_clk_drv *drv, 77b5101c45SGhennadi Procopciuc uintptr_t *base) 78b5101c45SGhennadi Procopciuc { 79b5101c45SGhennadi Procopciuc int ret = 0; 80b5101c45SGhennadi Procopciuc 81b5101c45SGhennadi Procopciuc switch (id) { 82b5101c45SGhennadi Procopciuc case S32CC_FXOSC: 83b5101c45SGhennadi Procopciuc *base = drv->fxosc_base; 84b5101c45SGhennadi Procopciuc break; 85b5101c45SGhennadi Procopciuc case S32CC_ARM_PLL: 86b5101c45SGhennadi Procopciuc *base = drv->armpll_base; 87b5101c45SGhennadi Procopciuc break; 888653352aSGhennadi Procopciuc case S32CC_PERIPH_PLL: 898653352aSGhennadi Procopciuc *base = drv->periphpll_base; 908653352aSGhennadi Procopciuc break; 91*18c2b137SGhennadi Procopciuc case S32CC_DDR_PLL: 92*18c2b137SGhennadi Procopciuc *base = drv->ddrpll_base; 93*18c2b137SGhennadi Procopciuc break; 944cd04c50SGhennadi Procopciuc case S32CC_ARM_DFS: 954cd04c50SGhennadi Procopciuc *base = drv->armdfs_base; 964cd04c50SGhennadi Procopciuc break; 979dbca85dSGhennadi Procopciuc case S32CC_CGM0: 989dbca85dSGhennadi Procopciuc *base = drv->cgm0_base; 999dbca85dSGhennadi Procopciuc break; 100b5101c45SGhennadi Procopciuc case S32CC_CGM1: 1017004f678SGhennadi Procopciuc *base = drv->cgm1_base; 102b5101c45SGhennadi Procopciuc break; 103b5101c45SGhennadi Procopciuc case S32CC_FIRC: 104b5101c45SGhennadi Procopciuc break; 105b5101c45SGhennadi Procopciuc case S32CC_SIRC: 106b5101c45SGhennadi Procopciuc break; 107b5101c45SGhennadi Procopciuc default: 108b5101c45SGhennadi Procopciuc ret = -EINVAL; 109b5101c45SGhennadi Procopciuc break; 110b5101c45SGhennadi Procopciuc } 111b5101c45SGhennadi Procopciuc 112b5101c45SGhennadi Procopciuc if (ret != 0) { 113b5101c45SGhennadi Procopciuc ERROR("Unknown clock source id: %u\n", id); 114b5101c45SGhennadi Procopciuc } 115b5101c45SGhennadi Procopciuc 116b5101c45SGhennadi Procopciuc return ret; 117b5101c45SGhennadi Procopciuc } 118b5101c45SGhennadi Procopciuc 1198ab34357SGhennadi Procopciuc static void enable_fxosc(const struct s32cc_clk_drv *drv) 1208ab34357SGhennadi Procopciuc { 1218ab34357SGhennadi Procopciuc uintptr_t fxosc_base = drv->fxosc_base; 1228ab34357SGhennadi Procopciuc uint32_t ctrl; 1238ab34357SGhennadi Procopciuc 1248ab34357SGhennadi Procopciuc ctrl = mmio_read_32(FXOSC_CTRL(fxosc_base)); 1258ab34357SGhennadi Procopciuc if ((ctrl & FXOSC_CTRL_OSCON) != U(0)) { 1268ab34357SGhennadi Procopciuc return; 1278ab34357SGhennadi Procopciuc } 1288ab34357SGhennadi Procopciuc 1298ab34357SGhennadi Procopciuc ctrl = FXOSC_CTRL_COMP_EN; 1308ab34357SGhennadi Procopciuc ctrl &= ~FXOSC_CTRL_OSC_BYP; 1318ab34357SGhennadi Procopciuc ctrl |= FXOSC_CTRL_EOCV(0x1); 1328ab34357SGhennadi Procopciuc ctrl |= FXOSC_CTRL_GM_SEL(0x7); 1338ab34357SGhennadi Procopciuc mmio_write_32(FXOSC_CTRL(fxosc_base), ctrl); 1348ab34357SGhennadi Procopciuc 1358ab34357SGhennadi Procopciuc /* Switch ON the crystal oscillator. */ 1368ab34357SGhennadi Procopciuc mmio_setbits_32(FXOSC_CTRL(fxosc_base), FXOSC_CTRL_OSCON); 1378ab34357SGhennadi Procopciuc 1388ab34357SGhennadi Procopciuc /* Wait until the clock is stable. */ 1398ab34357SGhennadi Procopciuc while ((mmio_read_32(FXOSC_STAT(fxosc_base)) & FXOSC_STAT_OSC_STAT) == U(0)) { 1408ab34357SGhennadi Procopciuc } 1418ab34357SGhennadi Procopciuc } 1428ab34357SGhennadi Procopciuc 1435300040bSGhennadi Procopciuc static int enable_osc(struct s32cc_clk_obj *module, 1448ab34357SGhennadi Procopciuc const struct s32cc_clk_drv *drv, 1455300040bSGhennadi Procopciuc unsigned int depth) 1468ab34357SGhennadi Procopciuc { 1478ab34357SGhennadi Procopciuc const struct s32cc_osc *osc = s32cc_obj2osc(module); 1488ab34357SGhennadi Procopciuc int ret = 0; 1498ab34357SGhennadi Procopciuc 1505300040bSGhennadi Procopciuc ret = update_stack_depth(&depth); 1518ab34357SGhennadi Procopciuc if (ret != 0) { 1528ab34357SGhennadi Procopciuc return ret; 1538ab34357SGhennadi Procopciuc } 1548ab34357SGhennadi Procopciuc 1558ab34357SGhennadi Procopciuc switch (osc->source) { 1568ab34357SGhennadi Procopciuc case S32CC_FXOSC: 1578ab34357SGhennadi Procopciuc enable_fxosc(drv); 1588ab34357SGhennadi Procopciuc break; 1598ab34357SGhennadi Procopciuc /* FIRC and SIRC oscillators are enabled by default */ 1608ab34357SGhennadi Procopciuc case S32CC_FIRC: 1618ab34357SGhennadi Procopciuc break; 1628ab34357SGhennadi Procopciuc case S32CC_SIRC: 1638ab34357SGhennadi Procopciuc break; 1648ab34357SGhennadi Procopciuc default: 1658ab34357SGhennadi Procopciuc ERROR("Invalid oscillator %d\n", osc->source); 1668ab34357SGhennadi Procopciuc ret = -EINVAL; 1678ab34357SGhennadi Procopciuc break; 1688ab34357SGhennadi Procopciuc }; 1698ab34357SGhennadi Procopciuc 1708ab34357SGhennadi Procopciuc return ret; 1718ab34357SGhennadi Procopciuc } 1728ab34357SGhennadi Procopciuc 17396e069cbSGhennadi Procopciuc static struct s32cc_clk_obj *get_pll_parent(const struct s32cc_clk_obj *module) 17496e069cbSGhennadi Procopciuc { 17596e069cbSGhennadi Procopciuc const struct s32cc_pll *pll = s32cc_obj2pll(module); 17696e069cbSGhennadi Procopciuc 17796e069cbSGhennadi Procopciuc if (pll->source == NULL) { 17896e069cbSGhennadi Procopciuc ERROR("Failed to identify PLL's parent\n"); 17996e069cbSGhennadi Procopciuc } 18096e069cbSGhennadi Procopciuc 18196e069cbSGhennadi Procopciuc return pll->source; 18296e069cbSGhennadi Procopciuc } 18396e069cbSGhennadi Procopciuc 184b5101c45SGhennadi Procopciuc static int get_pll_mfi_mfn(unsigned long pll_vco, unsigned long ref_freq, 185b5101c45SGhennadi Procopciuc uint32_t *mfi, uint32_t *mfn) 186b5101c45SGhennadi Procopciuc 187b5101c45SGhennadi Procopciuc { 188b5101c45SGhennadi Procopciuc unsigned long vco; 189b5101c45SGhennadi Procopciuc unsigned long mfn64; 190b5101c45SGhennadi Procopciuc 191b5101c45SGhennadi Procopciuc /* FRAC-N mode */ 192b5101c45SGhennadi Procopciuc *mfi = (uint32_t)(pll_vco / ref_freq); 193b5101c45SGhennadi Procopciuc 194b5101c45SGhennadi Procopciuc /* MFN formula : (double)(pll_vco % ref_freq) / ref_freq * 18432.0 */ 195b5101c45SGhennadi Procopciuc mfn64 = pll_vco % ref_freq; 196b5101c45SGhennadi Procopciuc mfn64 *= FP_PRECISION; 197b5101c45SGhennadi Procopciuc mfn64 /= ref_freq; 198b5101c45SGhennadi Procopciuc mfn64 *= 18432UL; 199b5101c45SGhennadi Procopciuc mfn64 /= FP_PRECISION; 200b5101c45SGhennadi Procopciuc 201b5101c45SGhennadi Procopciuc if (mfn64 > UINT32_MAX) { 202b5101c45SGhennadi Procopciuc return -EINVAL; 203b5101c45SGhennadi Procopciuc } 204b5101c45SGhennadi Procopciuc 205b5101c45SGhennadi Procopciuc *mfn = (uint32_t)mfn64; 206b5101c45SGhennadi Procopciuc 207b5101c45SGhennadi Procopciuc vco = ((unsigned long)*mfn * FP_PRECISION) / 18432UL; 208b5101c45SGhennadi Procopciuc vco += (unsigned long)*mfi * FP_PRECISION; 209b5101c45SGhennadi Procopciuc vco *= ref_freq; 210b5101c45SGhennadi Procopciuc vco /= FP_PRECISION; 211b5101c45SGhennadi Procopciuc 212b5101c45SGhennadi Procopciuc if (vco != pll_vco) { 213b5101c45SGhennadi Procopciuc ERROR("Failed to find MFI and MFN settings for PLL freq %lu. Nearest freq = %lu\n", 214b5101c45SGhennadi Procopciuc pll_vco, vco); 215b5101c45SGhennadi Procopciuc return -EINVAL; 216b5101c45SGhennadi Procopciuc } 217b5101c45SGhennadi Procopciuc 218b5101c45SGhennadi Procopciuc return 0; 219b5101c45SGhennadi Procopciuc } 220b5101c45SGhennadi Procopciuc 221b5101c45SGhennadi Procopciuc static struct s32cc_clkmux *get_pll_mux(const struct s32cc_pll *pll) 222b5101c45SGhennadi Procopciuc { 223b5101c45SGhennadi Procopciuc const struct s32cc_clk_obj *source = pll->source; 224b5101c45SGhennadi Procopciuc const struct s32cc_clk *clk; 225b5101c45SGhennadi Procopciuc 226b5101c45SGhennadi Procopciuc if (source == NULL) { 227b5101c45SGhennadi Procopciuc ERROR("Failed to identify PLL's parent\n"); 228b5101c45SGhennadi Procopciuc return NULL; 229b5101c45SGhennadi Procopciuc } 230b5101c45SGhennadi Procopciuc 231b5101c45SGhennadi Procopciuc if (source->type != s32cc_clk_t) { 232b5101c45SGhennadi Procopciuc ERROR("The parent of the PLL isn't a clock\n"); 233b5101c45SGhennadi Procopciuc return NULL; 234b5101c45SGhennadi Procopciuc } 235b5101c45SGhennadi Procopciuc 236b5101c45SGhennadi Procopciuc clk = s32cc_obj2clk(source); 237b5101c45SGhennadi Procopciuc 238b5101c45SGhennadi Procopciuc if (clk->module == NULL) { 239b5101c45SGhennadi Procopciuc ERROR("The clock isn't connected to a module\n"); 240b5101c45SGhennadi Procopciuc return NULL; 241b5101c45SGhennadi Procopciuc } 242b5101c45SGhennadi Procopciuc 243b5101c45SGhennadi Procopciuc source = clk->module; 244b5101c45SGhennadi Procopciuc 245b5101c45SGhennadi Procopciuc if ((source->type != s32cc_clkmux_t) && 246b5101c45SGhennadi Procopciuc (source->type != s32cc_shared_clkmux_t)) { 247b5101c45SGhennadi Procopciuc ERROR("The parent of the PLL isn't a MUX\n"); 248b5101c45SGhennadi Procopciuc return NULL; 249b5101c45SGhennadi Procopciuc } 250b5101c45SGhennadi Procopciuc 251b5101c45SGhennadi Procopciuc return s32cc_obj2clkmux(source); 252b5101c45SGhennadi Procopciuc } 253b5101c45SGhennadi Procopciuc 254b5101c45SGhennadi Procopciuc static void disable_odiv(uintptr_t pll_addr, uint32_t div_index) 255b5101c45SGhennadi Procopciuc { 256b5101c45SGhennadi Procopciuc mmio_clrbits_32(PLLDIG_PLLODIV(pll_addr, div_index), PLLDIG_PLLODIV_DE); 257b5101c45SGhennadi Procopciuc } 258b5101c45SGhennadi Procopciuc 25984e82085SGhennadi Procopciuc static void enable_odiv(uintptr_t pll_addr, uint32_t div_index) 26084e82085SGhennadi Procopciuc { 26184e82085SGhennadi Procopciuc mmio_setbits_32(PLLDIG_PLLODIV(pll_addr, div_index), PLLDIG_PLLODIV_DE); 26284e82085SGhennadi Procopciuc } 26384e82085SGhennadi Procopciuc 264b5101c45SGhennadi Procopciuc static void disable_odivs(uintptr_t pll_addr, uint32_t ndivs) 265b5101c45SGhennadi Procopciuc { 266b5101c45SGhennadi Procopciuc uint32_t i; 267b5101c45SGhennadi Procopciuc 268b5101c45SGhennadi Procopciuc for (i = 0; i < ndivs; i++) { 269b5101c45SGhennadi Procopciuc disable_odiv(pll_addr, i); 270b5101c45SGhennadi Procopciuc } 271b5101c45SGhennadi Procopciuc } 272b5101c45SGhennadi Procopciuc 273b5101c45SGhennadi Procopciuc static void enable_pll_hw(uintptr_t pll_addr) 274b5101c45SGhennadi Procopciuc { 275b5101c45SGhennadi Procopciuc /* Enable the PLL. */ 276b5101c45SGhennadi Procopciuc mmio_write_32(PLLDIG_PLLCR(pll_addr), 0x0); 277b5101c45SGhennadi Procopciuc 278b5101c45SGhennadi Procopciuc /* Poll until PLL acquires lock. */ 279b5101c45SGhennadi Procopciuc while ((mmio_read_32(PLLDIG_PLLSR(pll_addr)) & PLLDIG_PLLSR_LOCK) == 0U) { 280b5101c45SGhennadi Procopciuc } 281b5101c45SGhennadi Procopciuc } 282b5101c45SGhennadi Procopciuc 283b5101c45SGhennadi Procopciuc static void disable_pll_hw(uintptr_t pll_addr) 284b5101c45SGhennadi Procopciuc { 285b5101c45SGhennadi Procopciuc mmio_write_32(PLLDIG_PLLCR(pll_addr), PLLDIG_PLLCR_PLLPD); 286b5101c45SGhennadi Procopciuc } 287b5101c45SGhennadi Procopciuc 288b5101c45SGhennadi Procopciuc static int program_pll(const struct s32cc_pll *pll, uintptr_t pll_addr, 289b5101c45SGhennadi Procopciuc const struct s32cc_clk_drv *drv, uint32_t sclk_id, 290b5101c45SGhennadi Procopciuc unsigned long sclk_freq) 291b5101c45SGhennadi Procopciuc { 292b5101c45SGhennadi Procopciuc uint32_t rdiv = 1, mfi, mfn; 293b5101c45SGhennadi Procopciuc int ret; 294b5101c45SGhennadi Procopciuc 295b5101c45SGhennadi Procopciuc ret = get_pll_mfi_mfn(pll->vco_freq, sclk_freq, &mfi, &mfn); 296b5101c45SGhennadi Procopciuc if (ret != 0) { 297b5101c45SGhennadi Procopciuc return -EINVAL; 298b5101c45SGhennadi Procopciuc } 299b5101c45SGhennadi Procopciuc 300b5101c45SGhennadi Procopciuc /* Disable ODIVs*/ 301b5101c45SGhennadi Procopciuc disable_odivs(pll_addr, pll->ndividers); 302b5101c45SGhennadi Procopciuc 303b5101c45SGhennadi Procopciuc /* Disable PLL */ 304b5101c45SGhennadi Procopciuc disable_pll_hw(pll_addr); 305b5101c45SGhennadi Procopciuc 306b5101c45SGhennadi Procopciuc /* Program PLLCLKMUX */ 307b5101c45SGhennadi Procopciuc mmio_write_32(PLLDIG_PLLCLKMUX(pll_addr), sclk_id); 308b5101c45SGhennadi Procopciuc 309b5101c45SGhennadi Procopciuc /* Program VCO */ 310b5101c45SGhennadi Procopciuc mmio_clrsetbits_32(PLLDIG_PLLDV(pll_addr), 311b5101c45SGhennadi Procopciuc PLLDIG_PLLDV_RDIV_MASK | PLLDIG_PLLDV_MFI_MASK, 312b5101c45SGhennadi Procopciuc PLLDIG_PLLDV_RDIV_SET(rdiv) | PLLDIG_PLLDV_MFI(mfi)); 313b5101c45SGhennadi Procopciuc 314b5101c45SGhennadi Procopciuc mmio_write_32(PLLDIG_PLLFD(pll_addr), 315b5101c45SGhennadi Procopciuc PLLDIG_PLLFD_MFN_SET(mfn) | PLLDIG_PLLFD_SMDEN); 316b5101c45SGhennadi Procopciuc 317b5101c45SGhennadi Procopciuc enable_pll_hw(pll_addr); 318b5101c45SGhennadi Procopciuc 319b5101c45SGhennadi Procopciuc return ret; 320b5101c45SGhennadi Procopciuc } 321b5101c45SGhennadi Procopciuc 3225300040bSGhennadi Procopciuc static int enable_pll(struct s32cc_clk_obj *module, 323b5101c45SGhennadi Procopciuc const struct s32cc_clk_drv *drv, 3245300040bSGhennadi Procopciuc unsigned int depth) 325b5101c45SGhennadi Procopciuc { 326b5101c45SGhennadi Procopciuc const struct s32cc_pll *pll = s32cc_obj2pll(module); 327b5101c45SGhennadi Procopciuc const struct s32cc_clkmux *mux; 328b5101c45SGhennadi Procopciuc uintptr_t pll_addr = UL(0x0); 329b5101c45SGhennadi Procopciuc unsigned long sclk_freq; 330b5101c45SGhennadi Procopciuc uint32_t sclk_id; 331b5101c45SGhennadi Procopciuc int ret; 332b5101c45SGhennadi Procopciuc 3335300040bSGhennadi Procopciuc ret = update_stack_depth(&depth); 334b5101c45SGhennadi Procopciuc if (ret != 0) { 335b5101c45SGhennadi Procopciuc return ret; 336b5101c45SGhennadi Procopciuc } 337b5101c45SGhennadi Procopciuc 338b5101c45SGhennadi Procopciuc mux = get_pll_mux(pll); 339b5101c45SGhennadi Procopciuc if (mux == NULL) { 340b5101c45SGhennadi Procopciuc return -EINVAL; 341b5101c45SGhennadi Procopciuc } 342b5101c45SGhennadi Procopciuc 343b5101c45SGhennadi Procopciuc if (pll->instance != mux->module) { 344b5101c45SGhennadi Procopciuc ERROR("MUX type is not in sync with PLL ID\n"); 345b5101c45SGhennadi Procopciuc return -EINVAL; 346b5101c45SGhennadi Procopciuc } 347b5101c45SGhennadi Procopciuc 348b5101c45SGhennadi Procopciuc ret = get_base_addr(pll->instance, drv, &pll_addr); 349b5101c45SGhennadi Procopciuc if (ret != 0) { 350b5101c45SGhennadi Procopciuc ERROR("Failed to detect PLL instance\n"); 351b5101c45SGhennadi Procopciuc return ret; 352b5101c45SGhennadi Procopciuc } 353b5101c45SGhennadi Procopciuc 354b5101c45SGhennadi Procopciuc switch (mux->source_id) { 355b5101c45SGhennadi Procopciuc case S32CC_CLK_FIRC: 356b5101c45SGhennadi Procopciuc sclk_freq = 48U * MHZ; 357b5101c45SGhennadi Procopciuc sclk_id = 0; 358b5101c45SGhennadi Procopciuc break; 359b5101c45SGhennadi Procopciuc case S32CC_CLK_FXOSC: 360b5101c45SGhennadi Procopciuc sclk_freq = 40U * MHZ; 361b5101c45SGhennadi Procopciuc sclk_id = 1; 362b5101c45SGhennadi Procopciuc break; 363b5101c45SGhennadi Procopciuc default: 364b5101c45SGhennadi Procopciuc ERROR("Invalid source selection for PLL 0x%lx\n", 365b5101c45SGhennadi Procopciuc pll_addr); 366b5101c45SGhennadi Procopciuc return -EINVAL; 367b5101c45SGhennadi Procopciuc }; 368b5101c45SGhennadi Procopciuc 369b5101c45SGhennadi Procopciuc return program_pll(pll, pll_addr, drv, sclk_id, sclk_freq); 370b5101c45SGhennadi Procopciuc } 371b5101c45SGhennadi Procopciuc 37284e82085SGhennadi Procopciuc static inline struct s32cc_pll *get_div_pll(const struct s32cc_pll_out_div *pdiv) 37384e82085SGhennadi Procopciuc { 37484e82085SGhennadi Procopciuc const struct s32cc_clk_obj *parent; 37584e82085SGhennadi Procopciuc 37684e82085SGhennadi Procopciuc parent = pdiv->parent; 37784e82085SGhennadi Procopciuc if (parent == NULL) { 37884e82085SGhennadi Procopciuc ERROR("Failed to identify PLL divider's parent\n"); 37984e82085SGhennadi Procopciuc return NULL; 38084e82085SGhennadi Procopciuc } 38184e82085SGhennadi Procopciuc 38284e82085SGhennadi Procopciuc if (parent->type != s32cc_pll_t) { 38384e82085SGhennadi Procopciuc ERROR("The parent of the divider is not a PLL instance\n"); 38484e82085SGhennadi Procopciuc return NULL; 38584e82085SGhennadi Procopciuc } 38684e82085SGhennadi Procopciuc 38784e82085SGhennadi Procopciuc return s32cc_obj2pll(parent); 38884e82085SGhennadi Procopciuc } 38984e82085SGhennadi Procopciuc 39084e82085SGhennadi Procopciuc static void config_pll_out_div(uintptr_t pll_addr, uint32_t div_index, uint32_t dc) 39184e82085SGhennadi Procopciuc { 39284e82085SGhennadi Procopciuc uint32_t pllodiv; 39384e82085SGhennadi Procopciuc uint32_t pdiv; 39484e82085SGhennadi Procopciuc 39584e82085SGhennadi Procopciuc pllodiv = mmio_read_32(PLLDIG_PLLODIV(pll_addr, div_index)); 39684e82085SGhennadi Procopciuc pdiv = PLLDIG_PLLODIV_DIV(pllodiv); 39784e82085SGhennadi Procopciuc 39884e82085SGhennadi Procopciuc if (((pdiv + 1U) == dc) && ((pllodiv & PLLDIG_PLLODIV_DE) != 0U)) { 39984e82085SGhennadi Procopciuc return; 40084e82085SGhennadi Procopciuc } 40184e82085SGhennadi Procopciuc 40284e82085SGhennadi Procopciuc if ((pllodiv & PLLDIG_PLLODIV_DE) != 0U) { 40384e82085SGhennadi Procopciuc disable_odiv(pll_addr, div_index); 40484e82085SGhennadi Procopciuc } 40584e82085SGhennadi Procopciuc 40684e82085SGhennadi Procopciuc pllodiv = PLLDIG_PLLODIV_DIV_SET(dc - 1U); 40784e82085SGhennadi Procopciuc mmio_write_32(PLLDIG_PLLODIV(pll_addr, div_index), pllodiv); 40884e82085SGhennadi Procopciuc 40984e82085SGhennadi Procopciuc enable_odiv(pll_addr, div_index); 41084e82085SGhennadi Procopciuc } 41184e82085SGhennadi Procopciuc 41296e069cbSGhennadi Procopciuc static struct s32cc_clk_obj *get_pll_div_parent(const struct s32cc_clk_obj *module) 41396e069cbSGhennadi Procopciuc { 41496e069cbSGhennadi Procopciuc const struct s32cc_pll_out_div *pdiv = s32cc_obj2plldiv(module); 41596e069cbSGhennadi Procopciuc 41696e069cbSGhennadi Procopciuc if (pdiv->parent == NULL) { 41796e069cbSGhennadi Procopciuc ERROR("Failed to identify PLL DIV's parent\n"); 41896e069cbSGhennadi Procopciuc } 41996e069cbSGhennadi Procopciuc 42096e069cbSGhennadi Procopciuc return pdiv->parent; 42196e069cbSGhennadi Procopciuc } 42296e069cbSGhennadi Procopciuc 4235300040bSGhennadi Procopciuc static int enable_pll_div(struct s32cc_clk_obj *module, 42484e82085SGhennadi Procopciuc const struct s32cc_clk_drv *drv, 4255300040bSGhennadi Procopciuc unsigned int depth) 42684e82085SGhennadi Procopciuc { 42784e82085SGhennadi Procopciuc const struct s32cc_pll_out_div *pdiv = s32cc_obj2plldiv(module); 42884e82085SGhennadi Procopciuc uintptr_t pll_addr = 0x0ULL; 42984e82085SGhennadi Procopciuc const struct s32cc_pll *pll; 43084e82085SGhennadi Procopciuc uint32_t dc; 43184e82085SGhennadi Procopciuc int ret; 43284e82085SGhennadi Procopciuc 4335300040bSGhennadi Procopciuc ret = update_stack_depth(&depth); 43484e82085SGhennadi Procopciuc if (ret != 0) { 43584e82085SGhennadi Procopciuc return ret; 43684e82085SGhennadi Procopciuc } 43784e82085SGhennadi Procopciuc 43884e82085SGhennadi Procopciuc pll = get_div_pll(pdiv); 43984e82085SGhennadi Procopciuc if (pll == NULL) { 44084e82085SGhennadi Procopciuc ERROR("The parent of the PLL DIV is invalid\n"); 44184e82085SGhennadi Procopciuc return 0; 44284e82085SGhennadi Procopciuc } 44384e82085SGhennadi Procopciuc 44484e82085SGhennadi Procopciuc ret = get_base_addr(pll->instance, drv, &pll_addr); 44584e82085SGhennadi Procopciuc if (ret != 0) { 44684e82085SGhennadi Procopciuc ERROR("Failed to detect PLL instance\n"); 44784e82085SGhennadi Procopciuc return -EINVAL; 44884e82085SGhennadi Procopciuc } 44984e82085SGhennadi Procopciuc 45084e82085SGhennadi Procopciuc dc = (uint32_t)(pll->vco_freq / pdiv->freq); 45184e82085SGhennadi Procopciuc 45284e82085SGhennadi Procopciuc config_pll_out_div(pll_addr, pdiv->index, dc); 45384e82085SGhennadi Procopciuc 45484e82085SGhennadi Procopciuc return 0; 45584e82085SGhennadi Procopciuc } 45684e82085SGhennadi Procopciuc 4577004f678SGhennadi Procopciuc static int cgm_mux_clk_config(uintptr_t cgm_addr, uint32_t mux, uint32_t source, 4587004f678SGhennadi Procopciuc bool safe_clk) 4597004f678SGhennadi Procopciuc { 4607004f678SGhennadi Procopciuc uint32_t css, csc; 4617004f678SGhennadi Procopciuc 4627004f678SGhennadi Procopciuc css = mmio_read_32(CGM_MUXn_CSS(cgm_addr, mux)); 4637004f678SGhennadi Procopciuc 4647004f678SGhennadi Procopciuc /* Already configured */ 4657004f678SGhennadi Procopciuc if ((MC_CGM_MUXn_CSS_SELSTAT(css) == source) && 4667004f678SGhennadi Procopciuc (MC_CGM_MUXn_CSS_SWTRG(css) == MC_CGM_MUXn_CSS_SWTRG_SUCCESS) && 4677004f678SGhennadi Procopciuc ((css & MC_CGM_MUXn_CSS_SWIP) == 0U) && !safe_clk) { 4687004f678SGhennadi Procopciuc return 0; 4697004f678SGhennadi Procopciuc } 4707004f678SGhennadi Procopciuc 4717004f678SGhennadi Procopciuc /* Ongoing clock switch? */ 4727004f678SGhennadi Procopciuc while ((mmio_read_32(CGM_MUXn_CSS(cgm_addr, mux)) & 4737004f678SGhennadi Procopciuc MC_CGM_MUXn_CSS_SWIP) != 0U) { 4747004f678SGhennadi Procopciuc } 4757004f678SGhennadi Procopciuc 4767004f678SGhennadi Procopciuc csc = mmio_read_32(CGM_MUXn_CSC(cgm_addr, mux)); 4777004f678SGhennadi Procopciuc 4787004f678SGhennadi Procopciuc /* Clear previous source. */ 4797004f678SGhennadi Procopciuc csc &= ~(MC_CGM_MUXn_CSC_SELCTL_MASK); 4807004f678SGhennadi Procopciuc 4817004f678SGhennadi Procopciuc if (!safe_clk) { 4827004f678SGhennadi Procopciuc /* Select the clock source and trigger the clock switch. */ 4837004f678SGhennadi Procopciuc csc |= MC_CGM_MUXn_CSC_SELCTL(source) | MC_CGM_MUXn_CSC_CLK_SW; 4847004f678SGhennadi Procopciuc } else { 4857004f678SGhennadi Procopciuc /* Switch to safe clock */ 4867004f678SGhennadi Procopciuc csc |= MC_CGM_MUXn_CSC_SAFE_SW; 4877004f678SGhennadi Procopciuc } 4887004f678SGhennadi Procopciuc 4897004f678SGhennadi Procopciuc mmio_write_32(CGM_MUXn_CSC(cgm_addr, mux), csc); 4907004f678SGhennadi Procopciuc 4917004f678SGhennadi Procopciuc /* Wait for configuration bit to auto-clear. */ 4927004f678SGhennadi Procopciuc while ((mmio_read_32(CGM_MUXn_CSC(cgm_addr, mux)) & 4937004f678SGhennadi Procopciuc MC_CGM_MUXn_CSC_CLK_SW) != 0U) { 4947004f678SGhennadi Procopciuc } 4957004f678SGhennadi Procopciuc 4967004f678SGhennadi Procopciuc /* Is the clock switch completed? */ 4977004f678SGhennadi Procopciuc while ((mmio_read_32(CGM_MUXn_CSS(cgm_addr, mux)) & 4987004f678SGhennadi Procopciuc MC_CGM_MUXn_CSS_SWIP) != 0U) { 4997004f678SGhennadi Procopciuc } 5007004f678SGhennadi Procopciuc 5017004f678SGhennadi Procopciuc /* 5027004f678SGhennadi Procopciuc * Check if the switch succeeded. 5037004f678SGhennadi Procopciuc * Check switch trigger cause and the source. 5047004f678SGhennadi Procopciuc */ 5057004f678SGhennadi Procopciuc css = mmio_read_32(CGM_MUXn_CSS(cgm_addr, mux)); 5067004f678SGhennadi Procopciuc if (!safe_clk) { 5077004f678SGhennadi Procopciuc if ((MC_CGM_MUXn_CSS_SWTRG(css) == MC_CGM_MUXn_CSS_SWTRG_SUCCESS) && 5087004f678SGhennadi Procopciuc (MC_CGM_MUXn_CSS_SELSTAT(css) == source)) { 5097004f678SGhennadi Procopciuc return 0; 5107004f678SGhennadi Procopciuc } 5117004f678SGhennadi Procopciuc 5127004f678SGhennadi Procopciuc ERROR("Failed to change the source of mux %" PRIu32 " to %" PRIu32 " (CGM=%lu)\n", 5137004f678SGhennadi Procopciuc mux, source, cgm_addr); 5147004f678SGhennadi Procopciuc } else { 5157004f678SGhennadi Procopciuc if (((MC_CGM_MUXn_CSS_SWTRG(css) == MC_CGM_MUXn_CSS_SWTRG_SAFE_CLK) || 5167004f678SGhennadi Procopciuc (MC_CGM_MUXn_CSS_SWTRG(css) == MC_CGM_MUXn_CSS_SWTRG_SAFE_CLK_INACTIVE)) && 5177004f678SGhennadi Procopciuc ((MC_CGM_MUXn_CSS_SAFE_SW & css) != 0U)) { 5187004f678SGhennadi Procopciuc return 0; 5197004f678SGhennadi Procopciuc } 5207004f678SGhennadi Procopciuc 5217004f678SGhennadi Procopciuc ERROR("The switch of mux %" PRIu32 " (CGM=%lu) to safe clock failed\n", 5227004f678SGhennadi Procopciuc mux, cgm_addr); 5237004f678SGhennadi Procopciuc } 5247004f678SGhennadi Procopciuc 5257004f678SGhennadi Procopciuc return -EINVAL; 5267004f678SGhennadi Procopciuc } 5277004f678SGhennadi Procopciuc 5287004f678SGhennadi Procopciuc static int enable_cgm_mux(const struct s32cc_clkmux *mux, 5297004f678SGhennadi Procopciuc const struct s32cc_clk_drv *drv) 5307004f678SGhennadi Procopciuc { 5317004f678SGhennadi Procopciuc uintptr_t cgm_addr = UL(0x0); 5327004f678SGhennadi Procopciuc uint32_t mux_hw_clk; 5337004f678SGhennadi Procopciuc int ret; 5347004f678SGhennadi Procopciuc 5357004f678SGhennadi Procopciuc ret = get_base_addr(mux->module, drv, &cgm_addr); 5367004f678SGhennadi Procopciuc if (ret != 0) { 5377004f678SGhennadi Procopciuc return ret; 5387004f678SGhennadi Procopciuc } 5397004f678SGhennadi Procopciuc 5407004f678SGhennadi Procopciuc mux_hw_clk = (uint32_t)S32CC_CLK_ID(mux->source_id); 5417004f678SGhennadi Procopciuc 5427004f678SGhennadi Procopciuc return cgm_mux_clk_config(cgm_addr, mux->index, 5437004f678SGhennadi Procopciuc mux_hw_clk, false); 5447004f678SGhennadi Procopciuc } 5457004f678SGhennadi Procopciuc 54696e069cbSGhennadi Procopciuc static struct s32cc_clk_obj *get_mux_parent(const struct s32cc_clk_obj *module) 54796e069cbSGhennadi Procopciuc { 54896e069cbSGhennadi Procopciuc const struct s32cc_clkmux *mux = s32cc_obj2clkmux(module); 54996e069cbSGhennadi Procopciuc struct s32cc_clk *clk; 55096e069cbSGhennadi Procopciuc 55196e069cbSGhennadi Procopciuc if (mux == NULL) { 55296e069cbSGhennadi Procopciuc return NULL; 55396e069cbSGhennadi Procopciuc } 55496e069cbSGhennadi Procopciuc 55596e069cbSGhennadi Procopciuc clk = s32cc_get_arch_clk(mux->source_id); 55696e069cbSGhennadi Procopciuc if (clk == NULL) { 55796e069cbSGhennadi Procopciuc ERROR("Invalid parent (%lu) for mux %" PRIu8 "\n", 55896e069cbSGhennadi Procopciuc mux->source_id, mux->index); 55996e069cbSGhennadi Procopciuc return NULL; 56096e069cbSGhennadi Procopciuc } 56196e069cbSGhennadi Procopciuc 56296e069cbSGhennadi Procopciuc return &clk->desc; 56396e069cbSGhennadi Procopciuc } 56496e069cbSGhennadi Procopciuc 5655300040bSGhennadi Procopciuc static int enable_mux(struct s32cc_clk_obj *module, 5667004f678SGhennadi Procopciuc const struct s32cc_clk_drv *drv, 5675300040bSGhennadi Procopciuc unsigned int depth) 5687004f678SGhennadi Procopciuc { 5697004f678SGhennadi Procopciuc const struct s32cc_clkmux *mux = s32cc_obj2clkmux(module); 5707004f678SGhennadi Procopciuc const struct s32cc_clk *clk; 5717004f678SGhennadi Procopciuc int ret = 0; 5727004f678SGhennadi Procopciuc 5735300040bSGhennadi Procopciuc ret = update_stack_depth(&depth); 5747004f678SGhennadi Procopciuc if (ret != 0) { 5757004f678SGhennadi Procopciuc return ret; 5767004f678SGhennadi Procopciuc } 5777004f678SGhennadi Procopciuc 5787004f678SGhennadi Procopciuc if (mux == NULL) { 5797004f678SGhennadi Procopciuc return -EINVAL; 5807004f678SGhennadi Procopciuc } 5817004f678SGhennadi Procopciuc 5827004f678SGhennadi Procopciuc clk = s32cc_get_arch_clk(mux->source_id); 5837004f678SGhennadi Procopciuc if (clk == NULL) { 5847004f678SGhennadi Procopciuc ERROR("Invalid parent (%lu) for mux %" PRIu8 "\n", 5857004f678SGhennadi Procopciuc mux->source_id, mux->index); 5867004f678SGhennadi Procopciuc return -EINVAL; 5877004f678SGhennadi Procopciuc } 5887004f678SGhennadi Procopciuc 5897004f678SGhennadi Procopciuc switch (mux->module) { 5907004f678SGhennadi Procopciuc /* PLL mux will be enabled by PLL setup */ 5917004f678SGhennadi Procopciuc case S32CC_ARM_PLL: 592f8490b85SGhennadi Procopciuc case S32CC_PERIPH_PLL: 593*18c2b137SGhennadi Procopciuc case S32CC_DDR_PLL: 5947004f678SGhennadi Procopciuc break; 5957004f678SGhennadi Procopciuc case S32CC_CGM1: 5967004f678SGhennadi Procopciuc ret = enable_cgm_mux(mux, drv); 5977004f678SGhennadi Procopciuc break; 5989dbca85dSGhennadi Procopciuc case S32CC_CGM0: 5999dbca85dSGhennadi Procopciuc ret = enable_cgm_mux(mux, drv); 6009dbca85dSGhennadi Procopciuc break; 6017004f678SGhennadi Procopciuc default: 6027004f678SGhennadi Procopciuc ERROR("Unknown mux parent type: %d\n", mux->module); 6037004f678SGhennadi Procopciuc ret = -EINVAL; 6047004f678SGhennadi Procopciuc break; 6057004f678SGhennadi Procopciuc }; 6067004f678SGhennadi Procopciuc 6077004f678SGhennadi Procopciuc return ret; 6087004f678SGhennadi Procopciuc } 6097004f678SGhennadi Procopciuc 61096e069cbSGhennadi Procopciuc static struct s32cc_clk_obj *get_dfs_parent(const struct s32cc_clk_obj *module) 61196e069cbSGhennadi Procopciuc { 61296e069cbSGhennadi Procopciuc const struct s32cc_dfs *dfs = s32cc_obj2dfs(module); 61396e069cbSGhennadi Procopciuc 61496e069cbSGhennadi Procopciuc if (dfs->parent == NULL) { 61596e069cbSGhennadi Procopciuc ERROR("Failed to identify DFS's parent\n"); 61696e069cbSGhennadi Procopciuc } 61796e069cbSGhennadi Procopciuc 61896e069cbSGhennadi Procopciuc return dfs->parent; 61996e069cbSGhennadi Procopciuc } 62096e069cbSGhennadi Procopciuc 6215300040bSGhennadi Procopciuc static int enable_dfs(struct s32cc_clk_obj *module, 6224cd04c50SGhennadi Procopciuc const struct s32cc_clk_drv *drv, 6235300040bSGhennadi Procopciuc unsigned int depth) 6244cd04c50SGhennadi Procopciuc { 6254cd04c50SGhennadi Procopciuc int ret = 0; 6264cd04c50SGhennadi Procopciuc 6275300040bSGhennadi Procopciuc ret = update_stack_depth(&depth); 6284cd04c50SGhennadi Procopciuc if (ret != 0) { 6294cd04c50SGhennadi Procopciuc return ret; 6304cd04c50SGhennadi Procopciuc } 6314cd04c50SGhennadi Procopciuc 6324cd04c50SGhennadi Procopciuc return 0; 6334cd04c50SGhennadi Procopciuc } 6344cd04c50SGhennadi Procopciuc 6354cd04c50SGhennadi Procopciuc static struct s32cc_dfs *get_div_dfs(const struct s32cc_dfs_div *dfs_div) 6364cd04c50SGhennadi Procopciuc { 6374cd04c50SGhennadi Procopciuc const struct s32cc_clk_obj *parent = dfs_div->parent; 6384cd04c50SGhennadi Procopciuc 6394cd04c50SGhennadi Procopciuc if (parent->type != s32cc_dfs_t) { 6404cd04c50SGhennadi Procopciuc ERROR("DFS DIV doesn't have a DFS as parent\n"); 6414cd04c50SGhennadi Procopciuc return NULL; 6424cd04c50SGhennadi Procopciuc } 6434cd04c50SGhennadi Procopciuc 6444cd04c50SGhennadi Procopciuc return s32cc_obj2dfs(parent); 6454cd04c50SGhennadi Procopciuc } 6464cd04c50SGhennadi Procopciuc 6474cd04c50SGhennadi Procopciuc static struct s32cc_pll *dfsdiv2pll(const struct s32cc_dfs_div *dfs_div) 6484cd04c50SGhennadi Procopciuc { 6494cd04c50SGhennadi Procopciuc const struct s32cc_clk_obj *parent; 6504cd04c50SGhennadi Procopciuc const struct s32cc_dfs *dfs; 6514cd04c50SGhennadi Procopciuc 6524cd04c50SGhennadi Procopciuc dfs = get_div_dfs(dfs_div); 6534cd04c50SGhennadi Procopciuc if (dfs == NULL) { 6544cd04c50SGhennadi Procopciuc return NULL; 6554cd04c50SGhennadi Procopciuc } 6564cd04c50SGhennadi Procopciuc 6574cd04c50SGhennadi Procopciuc parent = dfs->parent; 6584cd04c50SGhennadi Procopciuc if (parent->type != s32cc_pll_t) { 6594cd04c50SGhennadi Procopciuc return NULL; 6604cd04c50SGhennadi Procopciuc } 6614cd04c50SGhennadi Procopciuc 6624cd04c50SGhennadi Procopciuc return s32cc_obj2pll(parent); 6634cd04c50SGhennadi Procopciuc } 6644cd04c50SGhennadi Procopciuc 6654cd04c50SGhennadi Procopciuc static int get_dfs_mfi_mfn(unsigned long dfs_freq, const struct s32cc_dfs_div *dfs_div, 6664cd04c50SGhennadi Procopciuc uint32_t *mfi, uint32_t *mfn) 6674cd04c50SGhennadi Procopciuc { 6684cd04c50SGhennadi Procopciuc uint64_t factor64, tmp64, ofreq; 6694cd04c50SGhennadi Procopciuc uint32_t factor32; 6704cd04c50SGhennadi Procopciuc 6714cd04c50SGhennadi Procopciuc unsigned long in = dfs_freq; 6724cd04c50SGhennadi Procopciuc unsigned long out = dfs_div->freq; 6734cd04c50SGhennadi Procopciuc 6744cd04c50SGhennadi Procopciuc /** 6754cd04c50SGhennadi Procopciuc * factor = (IN / OUT) / 2 6764cd04c50SGhennadi Procopciuc * MFI = integer(factor) 6774cd04c50SGhennadi Procopciuc * MFN = (factor - MFI) * 36 6784cd04c50SGhennadi Procopciuc */ 6794cd04c50SGhennadi Procopciuc factor64 = ((((uint64_t)in) * FP_PRECISION) / ((uint64_t)out)) / 2ULL; 6804cd04c50SGhennadi Procopciuc tmp64 = factor64 / FP_PRECISION; 6814cd04c50SGhennadi Procopciuc if (tmp64 > UINT32_MAX) { 6824cd04c50SGhennadi Procopciuc return -EINVAL; 6834cd04c50SGhennadi Procopciuc } 6844cd04c50SGhennadi Procopciuc 6854cd04c50SGhennadi Procopciuc factor32 = (uint32_t)tmp64; 6864cd04c50SGhennadi Procopciuc *mfi = factor32; 6874cd04c50SGhennadi Procopciuc 6884cd04c50SGhennadi Procopciuc tmp64 = ((factor64 - ((uint64_t)*mfi * FP_PRECISION)) * 36UL) / FP_PRECISION; 6894cd04c50SGhennadi Procopciuc if (tmp64 > UINT32_MAX) { 6904cd04c50SGhennadi Procopciuc return -EINVAL; 6914cd04c50SGhennadi Procopciuc } 6924cd04c50SGhennadi Procopciuc 6934cd04c50SGhennadi Procopciuc *mfn = (uint32_t)tmp64; 6944cd04c50SGhennadi Procopciuc 6954cd04c50SGhennadi Procopciuc /* div_freq = in / (2 * (*mfi + *mfn / 36.0)) */ 6964cd04c50SGhennadi Procopciuc factor64 = (((uint64_t)*mfn) * FP_PRECISION) / 36ULL; 6974cd04c50SGhennadi Procopciuc factor64 += ((uint64_t)*mfi) * FP_PRECISION; 6984cd04c50SGhennadi Procopciuc factor64 *= 2ULL; 6994cd04c50SGhennadi Procopciuc ofreq = (((uint64_t)in) * FP_PRECISION) / factor64; 7004cd04c50SGhennadi Procopciuc 7014cd04c50SGhennadi Procopciuc if (ofreq != dfs_div->freq) { 7024cd04c50SGhennadi Procopciuc ERROR("Failed to find MFI and MFN settings for DFS DIV freq %lu\n", 7034cd04c50SGhennadi Procopciuc dfs_div->freq); 7044cd04c50SGhennadi Procopciuc ERROR("Nearest freq = %" PRIx64 "\n", ofreq); 7054cd04c50SGhennadi Procopciuc return -EINVAL; 7064cd04c50SGhennadi Procopciuc } 7074cd04c50SGhennadi Procopciuc 7084cd04c50SGhennadi Procopciuc return 0; 7094cd04c50SGhennadi Procopciuc } 7104cd04c50SGhennadi Procopciuc 7114cd04c50SGhennadi Procopciuc static int init_dfs_port(uintptr_t dfs_addr, uint32_t port, 7124cd04c50SGhennadi Procopciuc uint32_t mfi, uint32_t mfn) 7134cd04c50SGhennadi Procopciuc { 7144cd04c50SGhennadi Procopciuc uint32_t portsr, portolsr; 7154cd04c50SGhennadi Procopciuc uint32_t mask, old_mfi, old_mfn; 7164cd04c50SGhennadi Procopciuc uint32_t dvport; 7174cd04c50SGhennadi Procopciuc bool init_dfs; 7184cd04c50SGhennadi Procopciuc 7194cd04c50SGhennadi Procopciuc dvport = mmio_read_32(DFS_DVPORTn(dfs_addr, port)); 7204cd04c50SGhennadi Procopciuc 7214cd04c50SGhennadi Procopciuc old_mfi = DFS_DVPORTn_MFI(dvport); 7224cd04c50SGhennadi Procopciuc old_mfn = DFS_DVPORTn_MFN(dvport); 7234cd04c50SGhennadi Procopciuc 7244cd04c50SGhennadi Procopciuc portsr = mmio_read_32(DFS_PORTSR(dfs_addr)); 7254cd04c50SGhennadi Procopciuc portolsr = mmio_read_32(DFS_PORTOLSR(dfs_addr)); 7264cd04c50SGhennadi Procopciuc 7274cd04c50SGhennadi Procopciuc /* Skip configuration if it's not needed */ 7284cd04c50SGhennadi Procopciuc if (((portsr & BIT_32(port)) != 0U) && 7294cd04c50SGhennadi Procopciuc ((portolsr & BIT_32(port)) == 0U) && 7304cd04c50SGhennadi Procopciuc (mfi == old_mfi) && (mfn == old_mfn)) { 7314cd04c50SGhennadi Procopciuc return 0; 7324cd04c50SGhennadi Procopciuc } 7334cd04c50SGhennadi Procopciuc 7344cd04c50SGhennadi Procopciuc init_dfs = (portsr == 0U); 7354cd04c50SGhennadi Procopciuc 7364cd04c50SGhennadi Procopciuc if (init_dfs) { 7374cd04c50SGhennadi Procopciuc mask = DFS_PORTRESET_MASK; 7384cd04c50SGhennadi Procopciuc } else { 7394cd04c50SGhennadi Procopciuc mask = DFS_PORTRESET_SET(BIT_32(port)); 7404cd04c50SGhennadi Procopciuc } 7414cd04c50SGhennadi Procopciuc 7424cd04c50SGhennadi Procopciuc mmio_write_32(DFS_PORTOLSR(dfs_addr), mask); 7434cd04c50SGhennadi Procopciuc mmio_write_32(DFS_PORTRESET(dfs_addr), mask); 7444cd04c50SGhennadi Procopciuc 7454cd04c50SGhennadi Procopciuc while ((mmio_read_32(DFS_PORTSR(dfs_addr)) & mask) != 0U) { 7464cd04c50SGhennadi Procopciuc } 7474cd04c50SGhennadi Procopciuc 7484cd04c50SGhennadi Procopciuc if (init_dfs) { 7494cd04c50SGhennadi Procopciuc mmio_write_32(DFS_CTL(dfs_addr), DFS_CTL_RESET); 7504cd04c50SGhennadi Procopciuc } 7514cd04c50SGhennadi Procopciuc 7524cd04c50SGhennadi Procopciuc mmio_write_32(DFS_DVPORTn(dfs_addr, port), 7534cd04c50SGhennadi Procopciuc DFS_DVPORTn_MFI_SET(mfi) | DFS_DVPORTn_MFN_SET(mfn)); 7544cd04c50SGhennadi Procopciuc 7554cd04c50SGhennadi Procopciuc if (init_dfs) { 7564cd04c50SGhennadi Procopciuc /* DFS clk enable programming */ 7574cd04c50SGhennadi Procopciuc mmio_clrbits_32(DFS_CTL(dfs_addr), DFS_CTL_RESET); 7584cd04c50SGhennadi Procopciuc } 7594cd04c50SGhennadi Procopciuc 7604cd04c50SGhennadi Procopciuc mmio_clrbits_32(DFS_PORTRESET(dfs_addr), BIT_32(port)); 7614cd04c50SGhennadi Procopciuc 7624cd04c50SGhennadi Procopciuc while ((mmio_read_32(DFS_PORTSR(dfs_addr)) & BIT_32(port)) != BIT_32(port)) { 7634cd04c50SGhennadi Procopciuc } 7644cd04c50SGhennadi Procopciuc 7654cd04c50SGhennadi Procopciuc portolsr = mmio_read_32(DFS_PORTOLSR(dfs_addr)); 7664cd04c50SGhennadi Procopciuc if ((portolsr & DFS_PORTOLSR_LOL(port)) != 0U) { 7674cd04c50SGhennadi Procopciuc ERROR("Failed to lock DFS divider\n"); 7684cd04c50SGhennadi Procopciuc return -EINVAL; 7694cd04c50SGhennadi Procopciuc } 7704cd04c50SGhennadi Procopciuc 7714cd04c50SGhennadi Procopciuc return 0; 7724cd04c50SGhennadi Procopciuc } 7734cd04c50SGhennadi Procopciuc 77496e069cbSGhennadi Procopciuc static struct s32cc_clk_obj * 77596e069cbSGhennadi Procopciuc get_dfs_div_parent(const struct s32cc_clk_obj *module) 77696e069cbSGhennadi Procopciuc { 77796e069cbSGhennadi Procopciuc const struct s32cc_dfs_div *dfs_div = s32cc_obj2dfsdiv(module); 77896e069cbSGhennadi Procopciuc 77996e069cbSGhennadi Procopciuc if (dfs_div->parent == NULL) { 78096e069cbSGhennadi Procopciuc ERROR("Failed to identify DFS divider's parent\n"); 78196e069cbSGhennadi Procopciuc } 78296e069cbSGhennadi Procopciuc 78396e069cbSGhennadi Procopciuc return dfs_div->parent; 78496e069cbSGhennadi Procopciuc } 78596e069cbSGhennadi Procopciuc 7865300040bSGhennadi Procopciuc static int enable_dfs_div(struct s32cc_clk_obj *module, 7874cd04c50SGhennadi Procopciuc const struct s32cc_clk_drv *drv, 7885300040bSGhennadi Procopciuc unsigned int depth) 7894cd04c50SGhennadi Procopciuc { 7904cd04c50SGhennadi Procopciuc const struct s32cc_dfs_div *dfs_div = s32cc_obj2dfsdiv(module); 7914cd04c50SGhennadi Procopciuc const struct s32cc_pll *pll; 7924cd04c50SGhennadi Procopciuc const struct s32cc_dfs *dfs; 7934cd04c50SGhennadi Procopciuc uintptr_t dfs_addr = 0UL; 7944cd04c50SGhennadi Procopciuc uint32_t mfi, mfn; 7954cd04c50SGhennadi Procopciuc int ret = 0; 7964cd04c50SGhennadi Procopciuc 7975300040bSGhennadi Procopciuc ret = update_stack_depth(&depth); 7984cd04c50SGhennadi Procopciuc if (ret != 0) { 7994cd04c50SGhennadi Procopciuc return ret; 8004cd04c50SGhennadi Procopciuc } 8014cd04c50SGhennadi Procopciuc 8024cd04c50SGhennadi Procopciuc dfs = get_div_dfs(dfs_div); 8034cd04c50SGhennadi Procopciuc if (dfs == NULL) { 8044cd04c50SGhennadi Procopciuc return -EINVAL; 8054cd04c50SGhennadi Procopciuc } 8064cd04c50SGhennadi Procopciuc 8074cd04c50SGhennadi Procopciuc pll = dfsdiv2pll(dfs_div); 8084cd04c50SGhennadi Procopciuc if (pll == NULL) { 8094cd04c50SGhennadi Procopciuc ERROR("Failed to identify DFS divider's parent\n"); 8104cd04c50SGhennadi Procopciuc return -EINVAL; 8114cd04c50SGhennadi Procopciuc } 8124cd04c50SGhennadi Procopciuc 8134cd04c50SGhennadi Procopciuc ret = get_base_addr(dfs->instance, drv, &dfs_addr); 8144cd04c50SGhennadi Procopciuc if ((ret != 0) || (dfs_addr == 0UL)) { 8154cd04c50SGhennadi Procopciuc return -EINVAL; 8164cd04c50SGhennadi Procopciuc } 8174cd04c50SGhennadi Procopciuc 8184cd04c50SGhennadi Procopciuc ret = get_dfs_mfi_mfn(pll->vco_freq, dfs_div, &mfi, &mfn); 8194cd04c50SGhennadi Procopciuc if (ret != 0) { 8204cd04c50SGhennadi Procopciuc return -EINVAL; 8214cd04c50SGhennadi Procopciuc } 8224cd04c50SGhennadi Procopciuc 8234cd04c50SGhennadi Procopciuc return init_dfs_port(dfs_addr, dfs_div->index, mfi, mfn); 8244cd04c50SGhennadi Procopciuc } 8254cd04c50SGhennadi Procopciuc 8265300040bSGhennadi Procopciuc typedef int (*enable_clk_t)(struct s32cc_clk_obj *module, 8275300040bSGhennadi Procopciuc const struct s32cc_clk_drv *drv, 8285300040bSGhennadi Procopciuc unsigned int depth); 8295300040bSGhennadi Procopciuc 8305300040bSGhennadi Procopciuc static int no_enable(struct s32cc_clk_obj *module, 8315300040bSGhennadi Procopciuc const struct s32cc_clk_drv *drv, 8325300040bSGhennadi Procopciuc unsigned int depth) 8338ab34357SGhennadi Procopciuc { 8345300040bSGhennadi Procopciuc return 0; 8355300040bSGhennadi Procopciuc } 8365300040bSGhennadi Procopciuc 8375300040bSGhennadi Procopciuc static int exec_cb_with_refcount(enable_clk_t en_cb, struct s32cc_clk_obj *mod, 8385300040bSGhennadi Procopciuc const struct s32cc_clk_drv *drv, bool leaf_node, 8395300040bSGhennadi Procopciuc unsigned int depth) 8405300040bSGhennadi Procopciuc { 8418ab34357SGhennadi Procopciuc int ret = 0; 8428ab34357SGhennadi Procopciuc 8435300040bSGhennadi Procopciuc if (mod == NULL) { 8445300040bSGhennadi Procopciuc return 0; 8455300040bSGhennadi Procopciuc } 8465300040bSGhennadi Procopciuc 8475300040bSGhennadi Procopciuc ret = update_stack_depth(&depth); 8485300040bSGhennadi Procopciuc if (ret != 0) { 8495300040bSGhennadi Procopciuc return ret; 8505300040bSGhennadi Procopciuc } 8515300040bSGhennadi Procopciuc 8525300040bSGhennadi Procopciuc /* Refcount will be updated as part of the recursivity */ 8535300040bSGhennadi Procopciuc if (leaf_node) { 8545300040bSGhennadi Procopciuc return en_cb(mod, drv, depth); 8555300040bSGhennadi Procopciuc } 8565300040bSGhennadi Procopciuc 8575300040bSGhennadi Procopciuc if (mod->refcount == 0U) { 8585300040bSGhennadi Procopciuc ret = en_cb(mod, drv, depth); 8595300040bSGhennadi Procopciuc } 8605300040bSGhennadi Procopciuc 8615300040bSGhennadi Procopciuc if (ret == 0) { 8625300040bSGhennadi Procopciuc mod->refcount++; 8635300040bSGhennadi Procopciuc } 8645300040bSGhennadi Procopciuc 8655300040bSGhennadi Procopciuc return ret; 8665300040bSGhennadi Procopciuc } 8675300040bSGhennadi Procopciuc 8685300040bSGhennadi Procopciuc static struct s32cc_clk_obj *get_module_parent(const struct s32cc_clk_obj *module); 8695300040bSGhennadi Procopciuc 8705300040bSGhennadi Procopciuc static int enable_module(struct s32cc_clk_obj *module, 8715300040bSGhennadi Procopciuc const struct s32cc_clk_drv *drv, 8725300040bSGhennadi Procopciuc unsigned int depth) 8735300040bSGhennadi Procopciuc { 8745300040bSGhennadi Procopciuc struct s32cc_clk_obj *parent = get_module_parent(module); 8755300040bSGhennadi Procopciuc static const enable_clk_t enable_clbs[8] = { 8765300040bSGhennadi Procopciuc [s32cc_clk_t] = no_enable, 8775300040bSGhennadi Procopciuc [s32cc_osc_t] = enable_osc, 8785300040bSGhennadi Procopciuc [s32cc_pll_t] = enable_pll, 8795300040bSGhennadi Procopciuc [s32cc_pll_out_div_t] = enable_pll_div, 8805300040bSGhennadi Procopciuc [s32cc_clkmux_t] = enable_mux, 8815300040bSGhennadi Procopciuc [s32cc_shared_clkmux_t] = enable_mux, 8825300040bSGhennadi Procopciuc [s32cc_dfs_t] = enable_dfs, 8835300040bSGhennadi Procopciuc [s32cc_dfs_div_t] = enable_dfs_div, 8845300040bSGhennadi Procopciuc }; 8855300040bSGhennadi Procopciuc uint32_t index; 8865300040bSGhennadi Procopciuc int ret = 0; 8875300040bSGhennadi Procopciuc 8885300040bSGhennadi Procopciuc ret = update_stack_depth(&depth); 8898ab34357SGhennadi Procopciuc if (ret != 0) { 8908ab34357SGhennadi Procopciuc return ret; 8918ab34357SGhennadi Procopciuc } 8928ab34357SGhennadi Procopciuc 8938ab34357SGhennadi Procopciuc if (drv == NULL) { 8948ab34357SGhennadi Procopciuc return -EINVAL; 8958ab34357SGhennadi Procopciuc } 8968ab34357SGhennadi Procopciuc 8975300040bSGhennadi Procopciuc index = (uint32_t)module->type; 8985300040bSGhennadi Procopciuc 8995300040bSGhennadi Procopciuc if (index >= ARRAY_SIZE(enable_clbs)) { 9005300040bSGhennadi Procopciuc ERROR("Undefined module type: %d\n", module->type); 9015300040bSGhennadi Procopciuc return -EINVAL; 9025300040bSGhennadi Procopciuc } 9035300040bSGhennadi Procopciuc 9045300040bSGhennadi Procopciuc if (enable_clbs[index] == NULL) { 9055300040bSGhennadi Procopciuc ERROR("Undefined callback for the clock type: %d\n", 9065300040bSGhennadi Procopciuc module->type); 9075300040bSGhennadi Procopciuc return -EINVAL; 9085300040bSGhennadi Procopciuc } 9095300040bSGhennadi Procopciuc 9105300040bSGhennadi Procopciuc parent = get_module_parent(module); 9115300040bSGhennadi Procopciuc 9125300040bSGhennadi Procopciuc ret = exec_cb_with_refcount(enable_module, parent, drv, 9135300040bSGhennadi Procopciuc false, depth); 9145300040bSGhennadi Procopciuc if (ret != 0) { 9155300040bSGhennadi Procopciuc return ret; 9165300040bSGhennadi Procopciuc } 9175300040bSGhennadi Procopciuc 9185300040bSGhennadi Procopciuc ret = exec_cb_with_refcount(enable_clbs[index], module, drv, 9195300040bSGhennadi Procopciuc true, depth); 9205300040bSGhennadi Procopciuc if (ret != 0) { 9215300040bSGhennadi Procopciuc return ret; 9228ab34357SGhennadi Procopciuc } 9238ab34357SGhennadi Procopciuc 9248ab34357SGhennadi Procopciuc return ret; 9258ab34357SGhennadi Procopciuc } 9268ab34357SGhennadi Procopciuc 9275300040bSGhennadi Procopciuc static int enable_module_with_refcount(struct s32cc_clk_obj *module, 9285300040bSGhennadi Procopciuc const struct s32cc_clk_drv *drv, 9295300040bSGhennadi Procopciuc unsigned int depth) 9305300040bSGhennadi Procopciuc { 9315300040bSGhennadi Procopciuc return exec_cb_with_refcount(enable_module, module, drv, false, depth); 9325300040bSGhennadi Procopciuc } 9335300040bSGhennadi Procopciuc 9343a580e9eSGhennadi Procopciuc static int s32cc_clk_enable(unsigned long id) 9353a580e9eSGhennadi Procopciuc { 9365300040bSGhennadi Procopciuc const struct s32cc_clk_drv *drv = get_drv(); 9378ab34357SGhennadi Procopciuc unsigned int depth = MAX_STACK_DEPTH; 9385300040bSGhennadi Procopciuc struct s32cc_clk *clk; 9398ab34357SGhennadi Procopciuc 9408ab34357SGhennadi Procopciuc clk = s32cc_get_arch_clk(id); 9418ab34357SGhennadi Procopciuc if (clk == NULL) { 9428ab34357SGhennadi Procopciuc return -EINVAL; 9438ab34357SGhennadi Procopciuc } 9448ab34357SGhennadi Procopciuc 9455300040bSGhennadi Procopciuc return enable_module_with_refcount(&clk->desc, drv, depth); 9463a580e9eSGhennadi Procopciuc } 9473a580e9eSGhennadi Procopciuc 9483a580e9eSGhennadi Procopciuc static void s32cc_clk_disable(unsigned long id) 9493a580e9eSGhennadi Procopciuc { 9503a580e9eSGhennadi Procopciuc } 9513a580e9eSGhennadi Procopciuc 9523a580e9eSGhennadi Procopciuc static bool s32cc_clk_is_enabled(unsigned long id) 9533a580e9eSGhennadi Procopciuc { 9543a580e9eSGhennadi Procopciuc return false; 9553a580e9eSGhennadi Procopciuc } 9563a580e9eSGhennadi Procopciuc 9573a580e9eSGhennadi Procopciuc static unsigned long s32cc_clk_get_rate(unsigned long id) 9583a580e9eSGhennadi Procopciuc { 9593a580e9eSGhennadi Procopciuc return 0; 9603a580e9eSGhennadi Procopciuc } 9613a580e9eSGhennadi Procopciuc 962d9373519SGhennadi Procopciuc static int set_module_rate(const struct s32cc_clk_obj *module, 963d9373519SGhennadi Procopciuc unsigned long rate, unsigned long *orate, 964d9373519SGhennadi Procopciuc unsigned int *depth); 965d9373519SGhennadi Procopciuc 966d9373519SGhennadi Procopciuc static int set_osc_freq(const struct s32cc_clk_obj *module, unsigned long rate, 967d9373519SGhennadi Procopciuc unsigned long *orate, unsigned int *depth) 968d9373519SGhennadi Procopciuc { 969d9373519SGhennadi Procopciuc struct s32cc_osc *osc = s32cc_obj2osc(module); 970d9373519SGhennadi Procopciuc int ret; 971d9373519SGhennadi Procopciuc 972d9373519SGhennadi Procopciuc ret = update_stack_depth(depth); 973d9373519SGhennadi Procopciuc if (ret != 0) { 974d9373519SGhennadi Procopciuc return ret; 975d9373519SGhennadi Procopciuc } 976d9373519SGhennadi Procopciuc 977d9373519SGhennadi Procopciuc if ((osc->freq != 0UL) && (rate != osc->freq)) { 978d9373519SGhennadi Procopciuc ERROR("Already initialized oscillator. freq = %lu\n", 979d9373519SGhennadi Procopciuc osc->freq); 980d9373519SGhennadi Procopciuc return -EINVAL; 981d9373519SGhennadi Procopciuc } 982d9373519SGhennadi Procopciuc 983d9373519SGhennadi Procopciuc osc->freq = rate; 984d9373519SGhennadi Procopciuc *orate = osc->freq; 985d9373519SGhennadi Procopciuc 986d9373519SGhennadi Procopciuc return 0; 987d9373519SGhennadi Procopciuc } 988d9373519SGhennadi Procopciuc 989d9373519SGhennadi Procopciuc static int set_clk_freq(const struct s32cc_clk_obj *module, unsigned long rate, 990d9373519SGhennadi Procopciuc unsigned long *orate, unsigned int *depth) 991d9373519SGhennadi Procopciuc { 992d9373519SGhennadi Procopciuc const struct s32cc_clk *clk = s32cc_obj2clk(module); 993d9373519SGhennadi Procopciuc int ret; 994d9373519SGhennadi Procopciuc 995d9373519SGhennadi Procopciuc ret = update_stack_depth(depth); 996d9373519SGhennadi Procopciuc if (ret != 0) { 997d9373519SGhennadi Procopciuc return ret; 998d9373519SGhennadi Procopciuc } 999d9373519SGhennadi Procopciuc 1000d9373519SGhennadi Procopciuc if ((clk->min_freq != 0UL) && (clk->max_freq != 0UL) && 1001d9373519SGhennadi Procopciuc ((rate < clk->min_freq) || (rate > clk->max_freq))) { 1002d9373519SGhennadi Procopciuc ERROR("%lu frequency is out of the allowed range: [%lu:%lu]\n", 1003d9373519SGhennadi Procopciuc rate, clk->min_freq, clk->max_freq); 1004d9373519SGhennadi Procopciuc return -EINVAL; 1005d9373519SGhennadi Procopciuc } 1006d9373519SGhennadi Procopciuc 1007d9373519SGhennadi Procopciuc if (clk->module != NULL) { 1008d9373519SGhennadi Procopciuc return set_module_rate(clk->module, rate, orate, depth); 1009d9373519SGhennadi Procopciuc } 1010d9373519SGhennadi Procopciuc 1011d9373519SGhennadi Procopciuc if (clk->pclock != NULL) { 1012d9373519SGhennadi Procopciuc return set_clk_freq(&clk->pclock->desc, rate, orate, depth); 1013d9373519SGhennadi Procopciuc } 1014d9373519SGhennadi Procopciuc 1015d9373519SGhennadi Procopciuc return -EINVAL; 1016d9373519SGhennadi Procopciuc } 1017d9373519SGhennadi Procopciuc 10187ad4e231SGhennadi Procopciuc static int set_pll_freq(const struct s32cc_clk_obj *module, unsigned long rate, 10197ad4e231SGhennadi Procopciuc unsigned long *orate, unsigned int *depth) 10207ad4e231SGhennadi Procopciuc { 10217ad4e231SGhennadi Procopciuc struct s32cc_pll *pll = s32cc_obj2pll(module); 10227ad4e231SGhennadi Procopciuc int ret; 10237ad4e231SGhennadi Procopciuc 10247ad4e231SGhennadi Procopciuc ret = update_stack_depth(depth); 10257ad4e231SGhennadi Procopciuc if (ret != 0) { 10267ad4e231SGhennadi Procopciuc return ret; 10277ad4e231SGhennadi Procopciuc } 10287ad4e231SGhennadi Procopciuc 10297ad4e231SGhennadi Procopciuc if ((pll->vco_freq != 0UL) && (pll->vco_freq != rate)) { 10307ad4e231SGhennadi Procopciuc ERROR("PLL frequency was already set\n"); 10317ad4e231SGhennadi Procopciuc return -EINVAL; 10327ad4e231SGhennadi Procopciuc } 10337ad4e231SGhennadi Procopciuc 10347ad4e231SGhennadi Procopciuc pll->vco_freq = rate; 10357ad4e231SGhennadi Procopciuc *orate = pll->vco_freq; 10367ad4e231SGhennadi Procopciuc 10377ad4e231SGhennadi Procopciuc return 0; 10387ad4e231SGhennadi Procopciuc } 10397ad4e231SGhennadi Procopciuc 1040de950ef0SGhennadi Procopciuc static int set_pll_div_freq(const struct s32cc_clk_obj *module, unsigned long rate, 1041de950ef0SGhennadi Procopciuc unsigned long *orate, unsigned int *depth) 1042de950ef0SGhennadi Procopciuc { 1043de950ef0SGhennadi Procopciuc struct s32cc_pll_out_div *pdiv = s32cc_obj2plldiv(module); 1044de950ef0SGhennadi Procopciuc const struct s32cc_pll *pll; 1045de950ef0SGhennadi Procopciuc unsigned long prate, dc; 1046de950ef0SGhennadi Procopciuc int ret; 1047de950ef0SGhennadi Procopciuc 1048de950ef0SGhennadi Procopciuc ret = update_stack_depth(depth); 1049de950ef0SGhennadi Procopciuc if (ret != 0) { 1050de950ef0SGhennadi Procopciuc return ret; 1051de950ef0SGhennadi Procopciuc } 1052de950ef0SGhennadi Procopciuc 1053de950ef0SGhennadi Procopciuc if (pdiv->parent == NULL) { 1054de950ef0SGhennadi Procopciuc ERROR("Failed to identify PLL divider's parent\n"); 1055de950ef0SGhennadi Procopciuc return -EINVAL; 1056de950ef0SGhennadi Procopciuc } 1057de950ef0SGhennadi Procopciuc 1058de950ef0SGhennadi Procopciuc pll = s32cc_obj2pll(pdiv->parent); 1059de950ef0SGhennadi Procopciuc if (pll == NULL) { 1060de950ef0SGhennadi Procopciuc ERROR("The parent of the PLL DIV is invalid\n"); 1061de950ef0SGhennadi Procopciuc return -EINVAL; 1062de950ef0SGhennadi Procopciuc } 1063de950ef0SGhennadi Procopciuc 1064de950ef0SGhennadi Procopciuc prate = pll->vco_freq; 1065de950ef0SGhennadi Procopciuc 1066de950ef0SGhennadi Procopciuc /** 1067de950ef0SGhennadi Procopciuc * The PLL is not initialized yet, so let's take a risk 1068de950ef0SGhennadi Procopciuc * and accept the proposed rate. 1069de950ef0SGhennadi Procopciuc */ 1070de950ef0SGhennadi Procopciuc if (prate == 0UL) { 1071de950ef0SGhennadi Procopciuc pdiv->freq = rate; 1072de950ef0SGhennadi Procopciuc *orate = rate; 1073de950ef0SGhennadi Procopciuc return 0; 1074de950ef0SGhennadi Procopciuc } 1075de950ef0SGhennadi Procopciuc 1076de950ef0SGhennadi Procopciuc /* Decline in case the rate cannot fit PLL's requirements. */ 1077de950ef0SGhennadi Procopciuc dc = prate / rate; 1078de950ef0SGhennadi Procopciuc if ((prate / dc) != rate) { 1079de950ef0SGhennadi Procopciuc return -EINVAL; 1080de950ef0SGhennadi Procopciuc } 1081de950ef0SGhennadi Procopciuc 1082de950ef0SGhennadi Procopciuc pdiv->freq = rate; 1083de950ef0SGhennadi Procopciuc *orate = pdiv->freq; 1084de950ef0SGhennadi Procopciuc 1085de950ef0SGhennadi Procopciuc return 0; 1086de950ef0SGhennadi Procopciuc } 1087de950ef0SGhennadi Procopciuc 108865739db2SGhennadi Procopciuc static int set_fixed_div_freq(const struct s32cc_clk_obj *module, unsigned long rate, 108965739db2SGhennadi Procopciuc unsigned long *orate, unsigned int *depth) 109065739db2SGhennadi Procopciuc { 109165739db2SGhennadi Procopciuc const struct s32cc_fixed_div *fdiv = s32cc_obj2fixeddiv(module); 109265739db2SGhennadi Procopciuc int ret; 109365739db2SGhennadi Procopciuc 109465739db2SGhennadi Procopciuc ret = update_stack_depth(depth); 109565739db2SGhennadi Procopciuc if (ret != 0) { 109665739db2SGhennadi Procopciuc return ret; 109765739db2SGhennadi Procopciuc } 109865739db2SGhennadi Procopciuc 109965739db2SGhennadi Procopciuc if (fdiv->parent == NULL) { 110065739db2SGhennadi Procopciuc ERROR("The divider doesn't have a valid parent\b"); 110165739db2SGhennadi Procopciuc return -EINVAL; 110265739db2SGhennadi Procopciuc } 110365739db2SGhennadi Procopciuc 110465739db2SGhennadi Procopciuc ret = set_module_rate(fdiv->parent, rate * fdiv->rate_div, orate, depth); 110565739db2SGhennadi Procopciuc 110665739db2SGhennadi Procopciuc /* Update the output rate based on the parent's rate */ 110765739db2SGhennadi Procopciuc *orate /= fdiv->rate_div; 110865739db2SGhennadi Procopciuc 110965739db2SGhennadi Procopciuc return ret; 111065739db2SGhennadi Procopciuc } 111165739db2SGhennadi Procopciuc 111264e0c226SGhennadi Procopciuc static int set_mux_freq(const struct s32cc_clk_obj *module, unsigned long rate, 111364e0c226SGhennadi Procopciuc unsigned long *orate, unsigned int *depth) 111464e0c226SGhennadi Procopciuc { 111564e0c226SGhennadi Procopciuc const struct s32cc_clkmux *mux = s32cc_obj2clkmux(module); 111664e0c226SGhennadi Procopciuc const struct s32cc_clk *clk = s32cc_get_arch_clk(mux->source_id); 111764e0c226SGhennadi Procopciuc int ret; 111864e0c226SGhennadi Procopciuc 111964e0c226SGhennadi Procopciuc ret = update_stack_depth(depth); 112064e0c226SGhennadi Procopciuc if (ret != 0) { 112164e0c226SGhennadi Procopciuc return ret; 112264e0c226SGhennadi Procopciuc } 112364e0c226SGhennadi Procopciuc 112464e0c226SGhennadi Procopciuc if (clk == NULL) { 112564e0c226SGhennadi Procopciuc ERROR("Mux (id:%" PRIu8 ") without a valid source (%lu)\n", 112664e0c226SGhennadi Procopciuc mux->index, mux->source_id); 112764e0c226SGhennadi Procopciuc return -EINVAL; 112864e0c226SGhennadi Procopciuc } 112964e0c226SGhennadi Procopciuc 113064e0c226SGhennadi Procopciuc return set_module_rate(&clk->desc, rate, orate, depth); 113164e0c226SGhennadi Procopciuc } 113264e0c226SGhennadi Procopciuc 11334cd04c50SGhennadi Procopciuc static int set_dfs_div_freq(const struct s32cc_clk_obj *module, unsigned long rate, 11344cd04c50SGhennadi Procopciuc unsigned long *orate, unsigned int *depth) 11354cd04c50SGhennadi Procopciuc { 11364cd04c50SGhennadi Procopciuc struct s32cc_dfs_div *dfs_div = s32cc_obj2dfsdiv(module); 11374cd04c50SGhennadi Procopciuc const struct s32cc_dfs *dfs; 11384cd04c50SGhennadi Procopciuc int ret; 11394cd04c50SGhennadi Procopciuc 11404cd04c50SGhennadi Procopciuc ret = update_stack_depth(depth); 11414cd04c50SGhennadi Procopciuc if (ret != 0) { 11424cd04c50SGhennadi Procopciuc return ret; 11434cd04c50SGhennadi Procopciuc } 11444cd04c50SGhennadi Procopciuc 11454cd04c50SGhennadi Procopciuc if (dfs_div->parent == NULL) { 11464cd04c50SGhennadi Procopciuc ERROR("Failed to identify DFS divider's parent\n"); 11474cd04c50SGhennadi Procopciuc return -EINVAL; 11484cd04c50SGhennadi Procopciuc } 11494cd04c50SGhennadi Procopciuc 11504cd04c50SGhennadi Procopciuc /* Sanity check */ 11514cd04c50SGhennadi Procopciuc dfs = s32cc_obj2dfs(dfs_div->parent); 11524cd04c50SGhennadi Procopciuc if (dfs->parent == NULL) { 11534cd04c50SGhennadi Procopciuc ERROR("Failed to identify DFS's parent\n"); 11544cd04c50SGhennadi Procopciuc return -EINVAL; 11554cd04c50SGhennadi Procopciuc } 11564cd04c50SGhennadi Procopciuc 11574cd04c50SGhennadi Procopciuc if ((dfs_div->freq != 0U) && (dfs_div->freq != rate)) { 11584cd04c50SGhennadi Procopciuc ERROR("DFS DIV frequency was already set to %lu\n", 11594cd04c50SGhennadi Procopciuc dfs_div->freq); 11604cd04c50SGhennadi Procopciuc return -EINVAL; 11614cd04c50SGhennadi Procopciuc } 11624cd04c50SGhennadi Procopciuc 11634cd04c50SGhennadi Procopciuc dfs_div->freq = rate; 11644cd04c50SGhennadi Procopciuc *orate = rate; 11654cd04c50SGhennadi Procopciuc 11664cd04c50SGhennadi Procopciuc return ret; 11674cd04c50SGhennadi Procopciuc } 11684cd04c50SGhennadi Procopciuc 1169d9373519SGhennadi Procopciuc static int set_module_rate(const struct s32cc_clk_obj *module, 1170d9373519SGhennadi Procopciuc unsigned long rate, unsigned long *orate, 1171d9373519SGhennadi Procopciuc unsigned int *depth) 1172d9373519SGhennadi Procopciuc { 1173d9373519SGhennadi Procopciuc int ret = 0; 1174d9373519SGhennadi Procopciuc 1175d9373519SGhennadi Procopciuc ret = update_stack_depth(depth); 1176d9373519SGhennadi Procopciuc if (ret != 0) { 1177d9373519SGhennadi Procopciuc return ret; 1178d9373519SGhennadi Procopciuc } 1179d9373519SGhennadi Procopciuc 11804cd04c50SGhennadi Procopciuc ret = -EINVAL; 11814cd04c50SGhennadi Procopciuc 1182d9373519SGhennadi Procopciuc switch (module->type) { 1183d9373519SGhennadi Procopciuc case s32cc_clk_t: 1184d9373519SGhennadi Procopciuc ret = set_clk_freq(module, rate, orate, depth); 1185d9373519SGhennadi Procopciuc break; 1186d9373519SGhennadi Procopciuc case s32cc_osc_t: 1187d9373519SGhennadi Procopciuc ret = set_osc_freq(module, rate, orate, depth); 1188d9373519SGhennadi Procopciuc break; 11897ad4e231SGhennadi Procopciuc case s32cc_pll_t: 11907ad4e231SGhennadi Procopciuc ret = set_pll_freq(module, rate, orate, depth); 11917ad4e231SGhennadi Procopciuc break; 1192de950ef0SGhennadi Procopciuc case s32cc_pll_out_div_t: 1193de950ef0SGhennadi Procopciuc ret = set_pll_div_freq(module, rate, orate, depth); 1194de950ef0SGhennadi Procopciuc break; 119565739db2SGhennadi Procopciuc case s32cc_fixed_div_t: 119665739db2SGhennadi Procopciuc ret = set_fixed_div_freq(module, rate, orate, depth); 119765739db2SGhennadi Procopciuc break; 1198a8be748aSGhennadi Procopciuc case s32cc_clkmux_t: 119964e0c226SGhennadi Procopciuc ret = set_mux_freq(module, rate, orate, depth); 120064e0c226SGhennadi Procopciuc break; 12013fa91a94SGhennadi Procopciuc case s32cc_shared_clkmux_t: 120264e0c226SGhennadi Procopciuc ret = set_mux_freq(module, rate, orate, depth); 1203a8be748aSGhennadi Procopciuc break; 12044cd04c50SGhennadi Procopciuc case s32cc_dfs_t: 12054cd04c50SGhennadi Procopciuc ERROR("Setting the frequency of a DFS is not allowed!"); 12064cd04c50SGhennadi Procopciuc break; 12074cd04c50SGhennadi Procopciuc case s32cc_dfs_div_t: 12084cd04c50SGhennadi Procopciuc ret = set_dfs_div_freq(module, rate, orate, depth); 12094cd04c50SGhennadi Procopciuc break; 1210d9373519SGhennadi Procopciuc default: 1211d9373519SGhennadi Procopciuc break; 1212d9373519SGhennadi Procopciuc } 1213d9373519SGhennadi Procopciuc 1214d9373519SGhennadi Procopciuc return ret; 1215d9373519SGhennadi Procopciuc } 1216d9373519SGhennadi Procopciuc 12173a580e9eSGhennadi Procopciuc static int s32cc_clk_set_rate(unsigned long id, unsigned long rate, 12183a580e9eSGhennadi Procopciuc unsigned long *orate) 12193a580e9eSGhennadi Procopciuc { 1220d9373519SGhennadi Procopciuc unsigned int depth = MAX_STACK_DEPTH; 1221d9373519SGhennadi Procopciuc const struct s32cc_clk *clk; 1222d9373519SGhennadi Procopciuc int ret; 1223d9373519SGhennadi Procopciuc 1224d9373519SGhennadi Procopciuc clk = s32cc_get_arch_clk(id); 1225d9373519SGhennadi Procopciuc if (clk == NULL) { 1226d9373519SGhennadi Procopciuc return -EINVAL; 1227d9373519SGhennadi Procopciuc } 1228d9373519SGhennadi Procopciuc 1229d9373519SGhennadi Procopciuc ret = set_module_rate(&clk->desc, rate, orate, &depth); 1230d9373519SGhennadi Procopciuc if (ret != 0) { 1231d9373519SGhennadi Procopciuc ERROR("Failed to set frequency (%lu MHz) for clock %lu\n", 1232d9373519SGhennadi Procopciuc rate, id); 1233d9373519SGhennadi Procopciuc } 1234d9373519SGhennadi Procopciuc 1235d9373519SGhennadi Procopciuc return ret; 12363a580e9eSGhennadi Procopciuc } 12373a580e9eSGhennadi Procopciuc 123896e069cbSGhennadi Procopciuc static struct s32cc_clk_obj *get_no_parent(const struct s32cc_clk_obj *module) 123996e069cbSGhennadi Procopciuc { 124096e069cbSGhennadi Procopciuc return NULL; 124196e069cbSGhennadi Procopciuc } 124296e069cbSGhennadi Procopciuc 124396e069cbSGhennadi Procopciuc typedef struct s32cc_clk_obj *(*get_parent_clb_t)(const struct s32cc_clk_obj *clk_obj); 124496e069cbSGhennadi Procopciuc 124596e069cbSGhennadi Procopciuc static struct s32cc_clk_obj *get_module_parent(const struct s32cc_clk_obj *module) 124696e069cbSGhennadi Procopciuc { 124796e069cbSGhennadi Procopciuc static const get_parent_clb_t parents_clbs[8] = { 124896e069cbSGhennadi Procopciuc [s32cc_clk_t] = get_clk_parent, 124996e069cbSGhennadi Procopciuc [s32cc_osc_t] = get_no_parent, 125096e069cbSGhennadi Procopciuc [s32cc_pll_t] = get_pll_parent, 125196e069cbSGhennadi Procopciuc [s32cc_pll_out_div_t] = get_pll_div_parent, 125296e069cbSGhennadi Procopciuc [s32cc_clkmux_t] = get_mux_parent, 125396e069cbSGhennadi Procopciuc [s32cc_shared_clkmux_t] = get_mux_parent, 125496e069cbSGhennadi Procopciuc [s32cc_dfs_t] = get_dfs_parent, 125596e069cbSGhennadi Procopciuc [s32cc_dfs_div_t] = get_dfs_div_parent, 125696e069cbSGhennadi Procopciuc }; 125796e069cbSGhennadi Procopciuc uint32_t index; 125896e069cbSGhennadi Procopciuc 125996e069cbSGhennadi Procopciuc if (module == NULL) { 126096e069cbSGhennadi Procopciuc return NULL; 126196e069cbSGhennadi Procopciuc } 126296e069cbSGhennadi Procopciuc 126396e069cbSGhennadi Procopciuc index = (uint32_t)module->type; 126496e069cbSGhennadi Procopciuc 126596e069cbSGhennadi Procopciuc if (index >= ARRAY_SIZE(parents_clbs)) { 126696e069cbSGhennadi Procopciuc ERROR("Undefined module type: %d\n", module->type); 126796e069cbSGhennadi Procopciuc return NULL; 126896e069cbSGhennadi Procopciuc } 126996e069cbSGhennadi Procopciuc 127096e069cbSGhennadi Procopciuc if (parents_clbs[index] == NULL) { 127196e069cbSGhennadi Procopciuc ERROR("Undefined parent getter for type: %d\n", module->type); 127296e069cbSGhennadi Procopciuc return NULL; 127396e069cbSGhennadi Procopciuc } 127496e069cbSGhennadi Procopciuc 127596e069cbSGhennadi Procopciuc return parents_clbs[index](module); 127696e069cbSGhennadi Procopciuc } 127796e069cbSGhennadi Procopciuc 12783a580e9eSGhennadi Procopciuc static int s32cc_clk_get_parent(unsigned long id) 12793a580e9eSGhennadi Procopciuc { 128096e069cbSGhennadi Procopciuc struct s32cc_clk *parent_clk; 128196e069cbSGhennadi Procopciuc const struct s32cc_clk_obj *parent; 128296e069cbSGhennadi Procopciuc const struct s32cc_clk *clk; 128396e069cbSGhennadi Procopciuc unsigned long parent_id; 128496e069cbSGhennadi Procopciuc int ret; 128596e069cbSGhennadi Procopciuc 128696e069cbSGhennadi Procopciuc clk = s32cc_get_arch_clk(id); 128796e069cbSGhennadi Procopciuc if (clk == NULL) { 128896e069cbSGhennadi Procopciuc return -EINVAL; 128996e069cbSGhennadi Procopciuc } 129096e069cbSGhennadi Procopciuc 129196e069cbSGhennadi Procopciuc parent = get_module_parent(clk->module); 129296e069cbSGhennadi Procopciuc if (parent == NULL) { 129396e069cbSGhennadi Procopciuc return -EINVAL; 129496e069cbSGhennadi Procopciuc } 129596e069cbSGhennadi Procopciuc 129696e069cbSGhennadi Procopciuc parent_clk = s32cc_obj2clk(parent); 129796e069cbSGhennadi Procopciuc if (parent_clk == NULL) { 129896e069cbSGhennadi Procopciuc return -EINVAL; 129996e069cbSGhennadi Procopciuc } 130096e069cbSGhennadi Procopciuc 130196e069cbSGhennadi Procopciuc ret = s32cc_get_clk_id(parent_clk, &parent_id); 130296e069cbSGhennadi Procopciuc if (ret != 0) { 130396e069cbSGhennadi Procopciuc return ret; 130496e069cbSGhennadi Procopciuc } 130596e069cbSGhennadi Procopciuc 130696e069cbSGhennadi Procopciuc if (parent_id > (unsigned long)INT_MAX) { 130796e069cbSGhennadi Procopciuc return -E2BIG; 130896e069cbSGhennadi Procopciuc } 130996e069cbSGhennadi Procopciuc 131096e069cbSGhennadi Procopciuc return (int)parent_id; 13113a580e9eSGhennadi Procopciuc } 13123a580e9eSGhennadi Procopciuc 13133a580e9eSGhennadi Procopciuc static int s32cc_clk_set_parent(unsigned long id, unsigned long parent_id) 13143a580e9eSGhennadi Procopciuc { 131512e7a2cdSGhennadi Procopciuc const struct s32cc_clk *parent; 131612e7a2cdSGhennadi Procopciuc const struct s32cc_clk *clk; 131712e7a2cdSGhennadi Procopciuc bool valid_source = false; 131812e7a2cdSGhennadi Procopciuc struct s32cc_clkmux *mux; 131912e7a2cdSGhennadi Procopciuc uint8_t i; 132012e7a2cdSGhennadi Procopciuc 132112e7a2cdSGhennadi Procopciuc clk = s32cc_get_arch_clk(id); 132212e7a2cdSGhennadi Procopciuc if (clk == NULL) { 132312e7a2cdSGhennadi Procopciuc return -EINVAL; 132412e7a2cdSGhennadi Procopciuc } 132512e7a2cdSGhennadi Procopciuc 132612e7a2cdSGhennadi Procopciuc parent = s32cc_get_arch_clk(parent_id); 132712e7a2cdSGhennadi Procopciuc if (parent == NULL) { 132812e7a2cdSGhennadi Procopciuc return -EINVAL; 132912e7a2cdSGhennadi Procopciuc } 133012e7a2cdSGhennadi Procopciuc 133112e7a2cdSGhennadi Procopciuc if (!is_s32cc_clk_mux(clk)) { 133212e7a2cdSGhennadi Procopciuc ERROR("Clock %lu is not a mux\n", id); 133312e7a2cdSGhennadi Procopciuc return -EINVAL; 133412e7a2cdSGhennadi Procopciuc } 133512e7a2cdSGhennadi Procopciuc 133612e7a2cdSGhennadi Procopciuc mux = s32cc_clk2mux(clk); 133712e7a2cdSGhennadi Procopciuc if (mux == NULL) { 133812e7a2cdSGhennadi Procopciuc ERROR("Failed to cast clock %lu to clock mux\n", id); 133912e7a2cdSGhennadi Procopciuc return -EINVAL; 134012e7a2cdSGhennadi Procopciuc } 134112e7a2cdSGhennadi Procopciuc 134212e7a2cdSGhennadi Procopciuc for (i = 0; i < mux->nclks; i++) { 134312e7a2cdSGhennadi Procopciuc if (mux->clkids[i] == parent_id) { 134412e7a2cdSGhennadi Procopciuc valid_source = true; 134512e7a2cdSGhennadi Procopciuc break; 134612e7a2cdSGhennadi Procopciuc } 134712e7a2cdSGhennadi Procopciuc } 134812e7a2cdSGhennadi Procopciuc 134912e7a2cdSGhennadi Procopciuc if (!valid_source) { 135012e7a2cdSGhennadi Procopciuc ERROR("Clock %lu is not a valid clock for mux %lu\n", 135112e7a2cdSGhennadi Procopciuc parent_id, id); 135212e7a2cdSGhennadi Procopciuc return -EINVAL; 135312e7a2cdSGhennadi Procopciuc } 135412e7a2cdSGhennadi Procopciuc 135512e7a2cdSGhennadi Procopciuc mux->source_id = parent_id; 135612e7a2cdSGhennadi Procopciuc 135712e7a2cdSGhennadi Procopciuc return 0; 13583a580e9eSGhennadi Procopciuc } 13593a580e9eSGhennadi Procopciuc 13603a580e9eSGhennadi Procopciuc void s32cc_clk_register_drv(void) 13613a580e9eSGhennadi Procopciuc { 13623a580e9eSGhennadi Procopciuc static const struct clk_ops s32cc_clk_ops = { 13633a580e9eSGhennadi Procopciuc .enable = s32cc_clk_enable, 13643a580e9eSGhennadi Procopciuc .disable = s32cc_clk_disable, 13653a580e9eSGhennadi Procopciuc .is_enabled = s32cc_clk_is_enabled, 13663a580e9eSGhennadi Procopciuc .get_rate = s32cc_clk_get_rate, 13673a580e9eSGhennadi Procopciuc .set_rate = s32cc_clk_set_rate, 13683a580e9eSGhennadi Procopciuc .get_parent = s32cc_clk_get_parent, 13693a580e9eSGhennadi Procopciuc .set_parent = s32cc_clk_set_parent, 13703a580e9eSGhennadi Procopciuc }; 13713a580e9eSGhennadi Procopciuc 13723a580e9eSGhennadi Procopciuc clk_register(&s32cc_clk_ops); 13733a580e9eSGhennadi Procopciuc } 13743a580e9eSGhennadi Procopciuc 1375