18b659130SJun Nie /* 28b659130SJun Nie * Copyright (c) 2018, ARM Limited and Contributors. All rights reserved. 3*26fd0688SGhennadi Procopciuc * Copyright 2025 NXP 48b659130SJun Nie * 58b659130SJun Nie * SPDX-License-Identifier: BSD-3-Clause 68b659130SJun Nie */ 78b659130SJun Nie 8c3cf06f1SAntonio Nino Diaz #ifndef IMX_USDHC_H 9c3cf06f1SAntonio Nino Diaz #define IMX_USDHC_H 108b659130SJun Nie 1109d40e0eSAntonio Nino Diaz #include <drivers/mmc.h> 128b659130SJun Nie 138b659130SJun Nie typedef struct imx_usdhc_params { 148b659130SJun Nie uintptr_t reg_base; 158b659130SJun Nie int clk_rate; 168b659130SJun Nie int bus_width; 178b659130SJun Nie unsigned int flags; 188b659130SJun Nie } imx_usdhc_params_t; 198b659130SJun Nie 208b659130SJun Nie void imx_usdhc_init(imx_usdhc_params_t *params, 218b659130SJun Nie struct mmc_device_info *mmc_dev_info); 228b659130SJun Nie 238b659130SJun Nie /* iMX MMC registers definition */ 24*26fd0688SGhennadi Procopciuc #define DSADDR 0x000U 25*26fd0688SGhennadi Procopciuc #define BLKATT 0x004U 26*26fd0688SGhennadi Procopciuc #define CMDARG 0x008U 27*26fd0688SGhennadi Procopciuc #define CMDRSP0 0x010U 28*26fd0688SGhennadi Procopciuc #define CMDRSP1 0x014U 29*26fd0688SGhennadi Procopciuc #define CMDRSP2 0x018U 30*26fd0688SGhennadi Procopciuc #define CMDRSP3 0x01cU 318b659130SJun Nie 32*26fd0688SGhennadi Procopciuc #define XFERTYPE 0x00cU 33*26fd0688SGhennadi Procopciuc #define XFERTYPE_CMD(x) (((x) & 0x3fU) << 24U) 34*26fd0688SGhennadi Procopciuc #define XFERTYPE_CMDTYP_ABORT (3U << 22U) 35*26fd0688SGhennadi Procopciuc #define XFERTYPE_DPSEL BIT_32(21U) 36*26fd0688SGhennadi Procopciuc #define XFERTYPE_CICEN BIT_32(20U) 37*26fd0688SGhennadi Procopciuc #define XFERTYPE_CCCEN BIT_32(19U) 38*26fd0688SGhennadi Procopciuc #define XFERTYPE_RSPTYP_136 BIT_32(16U) 39*26fd0688SGhennadi Procopciuc #define XFERTYPE_RSPTYP_48 BIT_32(17U) 40*26fd0688SGhennadi Procopciuc #define XFERTYPE_RSPTYP_48_BUSY (BIT_32(16U) | BIT_32(17U)) 418b659130SJun Nie 42*26fd0688SGhennadi Procopciuc #define PSTATE 0x024U 43*26fd0688SGhennadi Procopciuc #define PSTATE_DAT0 BIT_32(24U) 44*26fd0688SGhennadi Procopciuc #define PSTATE_DLA BIT_32(2U) 45*26fd0688SGhennadi Procopciuc #define PSTATE_CDIHB BIT_32(1U) 46*26fd0688SGhennadi Procopciuc #define PSTATE_CIHB BIT_32(0U) 478b659130SJun Nie 48*26fd0688SGhennadi Procopciuc #define PROTCTRL 0x028U 49*26fd0688SGhennadi Procopciuc #define PROTCTRL_LE BIT_32(5U) 50*26fd0688SGhennadi Procopciuc #define PROTCTRL_WIDTH_4 BIT_32(1U) 51*26fd0688SGhennadi Procopciuc #define PROTCTRL_WIDTH_8 BIT_32(2U) 52*26fd0688SGhennadi Procopciuc #define PROTCTRL_WIDTH_MASK 0x6U 538b659130SJun Nie 54*26fd0688SGhennadi Procopciuc #define SYSCTRL 0x02cU 55*26fd0688SGhennadi Procopciuc #define SYSCTRL_RSTD BIT_32(26U) 56*26fd0688SGhennadi Procopciuc #define SYSCTRL_RSTC BIT_32(25U) 57*26fd0688SGhennadi Procopciuc #define SYSCTRL_RSTA BIT_32(24U) 58*26fd0688SGhennadi Procopciuc #define SYSCTRL_CLOCK_MASK GENMASK_32(15U, 4U) 59*26fd0688SGhennadi Procopciuc #define SYSCTRL_TIMEOUT_MASK GENMASK_32(19U, 16U) 60*26fd0688SGhennadi Procopciuc #define SYSCTRL_TIMEOUT(x) ((0xfU & (x)) << 16U) 618b659130SJun Nie 62*26fd0688SGhennadi Procopciuc #define INTSTAT 0x030U 63*26fd0688SGhennadi Procopciuc #define INTSTAT_DMAE BIT_32(28U) 64*26fd0688SGhennadi Procopciuc #define INTSTAT_DEBE BIT_32(22U) 65*26fd0688SGhennadi Procopciuc #define INTSTAT_DCE BIT_32(21U) 66*26fd0688SGhennadi Procopciuc #define INTSTAT_DTOE BIT_32(20U) 67*26fd0688SGhennadi Procopciuc #define INTSTAT_CIE BIT_32(19U) 68*26fd0688SGhennadi Procopciuc #define INTSTAT_CEBE BIT_32(18U) 69*26fd0688SGhennadi Procopciuc #define INTSTAT_CCE BIT_32(17U) 70*26fd0688SGhennadi Procopciuc #define INTSTAT_DINT BIT_32(3U) 71*26fd0688SGhennadi Procopciuc #define INTSTAT_BGE BIT_32(2U) 72*26fd0688SGhennadi Procopciuc #define INTSTAT_TC BIT_32(1U) 73*26fd0688SGhennadi Procopciuc #define INTSTAT_CC BIT_32(0U) 748b659130SJun Nie #define CMD_ERR (INTSTAT_CIE | INTSTAT_CEBE | INTSTAT_CCE) 758b659130SJun Nie #define DATA_ERR (INTSTAT_DMAE | INTSTAT_DEBE | INTSTAT_DCE | \ 768b659130SJun Nie INTSTAT_DTOE) 778b659130SJun Nie #define DATA_COMPLETE (INTSTAT_DINT | INTSTAT_TC) 788b659130SJun Nie 79*26fd0688SGhennadi Procopciuc #define INTSTATEN 0x034U 80*26fd0688SGhennadi Procopciuc #define INTSTATEN_DEBE BIT_32(22U) 81*26fd0688SGhennadi Procopciuc #define INTSTATEN_DCE BIT_32(21U) 82*26fd0688SGhennadi Procopciuc #define INTSTATEN_DTOE BIT_32(20U) 83*26fd0688SGhennadi Procopciuc #define INTSTATEN_CIE BIT_32(19U) 84*26fd0688SGhennadi Procopciuc #define INTSTATEN_CEBE BIT_32(18U) 85*26fd0688SGhennadi Procopciuc #define INTSTATEN_CCE BIT_32(17U) 86*26fd0688SGhennadi Procopciuc #define INTSTATEN_CTOE BIT_32(16U) 87*26fd0688SGhennadi Procopciuc #define INTSTATEN_CINT BIT_32(8U) 88*26fd0688SGhennadi Procopciuc #define INTSTATEN_BRR BIT_32(5U) 89*26fd0688SGhennadi Procopciuc #define INTSTATEN_BWR BIT_32(4U) 90*26fd0688SGhennadi Procopciuc #define INTSTATEN_DINT BIT_32(3U) 91*26fd0688SGhennadi Procopciuc #define INTSTATEN_TC BIT_32(1U) 92*26fd0688SGhennadi Procopciuc #define INTSTATEN_CC BIT_32(0U) 938b659130SJun Nie #define EMMC_INTSTATEN_BITS (INTSTATEN_CC | INTSTATEN_TC | INTSTATEN_DINT | \ 948b659130SJun Nie INTSTATEN_BWR | INTSTATEN_BRR | INTSTATEN_CINT | \ 958b659130SJun Nie INTSTATEN_CTOE | INTSTATEN_CCE | INTSTATEN_CEBE | \ 968b659130SJun Nie INTSTATEN_CIE | INTSTATEN_DTOE | INTSTATEN_DCE | \ 978b659130SJun Nie INTSTATEN_DEBE) 988b659130SJun Nie 99*26fd0688SGhennadi Procopciuc #define INTSIGEN 0x038U 1008b659130SJun Nie 101*26fd0688SGhennadi Procopciuc #define WATERMARKLEV 0x044U 102*26fd0688SGhennadi Procopciuc #define WMKLV_RD_MASK GENMASK_32(7U, 0U) 103*26fd0688SGhennadi Procopciuc #define WMKLV_WR_MASK GENMASK_32(23U, 16U) 1048b659130SJun Nie #define WMKLV_MASK (WMKLV_RD_MASK | WMKLV_WR_MASK) 1058b659130SJun Nie 106*26fd0688SGhennadi Procopciuc #define MIXCTRL 0x048U 107*26fd0688SGhennadi Procopciuc #define MIXCTRL_MSBSEL BIT_32(5U) 108*26fd0688SGhennadi Procopciuc #define MIXCTRL_DTDSEL BIT_32(4U) 109*26fd0688SGhennadi Procopciuc #define MIXCTRL_DDREN BIT_32(3U) 110*26fd0688SGhennadi Procopciuc #define MIXCTRL_AC12EN BIT_32(2U) 111*26fd0688SGhennadi Procopciuc #define MIXCTRL_BCEN BIT_32(1U) 112*26fd0688SGhennadi Procopciuc #define MIXCTRL_DMAEN BIT_32(0U) 113*26fd0688SGhennadi Procopciuc #define MIXCTRL_DATMASK 0x7fU 1148b659130SJun Nie 115*26fd0688SGhennadi Procopciuc #define DLLCTRL 0x060U 1168b659130SJun Nie 117*26fd0688SGhennadi Procopciuc #define CLKTUNECTRLSTS 0x068U 1188b659130SJun Nie 119*26fd0688SGhennadi Procopciuc #define VENDSPEC 0x0c0U 120*26fd0688SGhennadi Procopciuc #define VENDSPEC_RSRV1 BIT_32(29U) 121*26fd0688SGhennadi Procopciuc #define VENDSPEC_CARD_CLKEN BIT_32(14U) 122*26fd0688SGhennadi Procopciuc #define VENDSPEC_PER_CLKEN BIT_32(13U) 123*26fd0688SGhennadi Procopciuc #define VENDSPEC_AHB_CLKEN BIT_32(12U) 124*26fd0688SGhennadi Procopciuc #define VENDSPEC_IPG_CLKEN BIT_32(11U) 125*26fd0688SGhennadi Procopciuc #define VENDSPEC_AC12_CHKBUSY BIT_32(3U) 126*26fd0688SGhennadi Procopciuc #define VENDSPEC_EXTDMA BIT_32(0U) 1278b659130SJun Nie #define VENDSPEC_INIT (VENDSPEC_RSRV1 | VENDSPEC_CARD_CLKEN | \ 1288b659130SJun Nie VENDSPEC_PER_CLKEN | VENDSPEC_AHB_CLKEN | \ 1298b659130SJun Nie VENDSPEC_IPG_CLKEN | VENDSPEC_AC12_CHKBUSY | \ 1308b659130SJun Nie VENDSPEC_EXTDMA) 1318b659130SJun Nie 132*26fd0688SGhennadi Procopciuc #define MMCBOOT 0x0c4U 1338b659130SJun Nie 1348b659130SJun Nie #define mmio_clrsetbits32(addr, clear, set) mmio_write_32(addr, (mmio_read_32(addr) & ~(clear)) | (set)) 1358b659130SJun Nie #define mmio_clrbits32(addr, clear) mmio_write_32(addr, mmio_read_32(addr) & ~(clear)) 1368b659130SJun Nie #define mmio_setbits32(addr, set) mmio_write_32(addr, mmio_read_32(addr) | (set)) 1378b659130SJun Nie 138c3cf06f1SAntonio Nino Diaz #endif /* IMX_USDHC_H */ 139