18b659130SJun Nie /* 28b659130SJun Nie * Copyright (c) 2018, ARM Limited and Contributors. All rights reserved. 3*a59d43fcSGhennadi Procopciuc * Copyright 2025 NXP 48b659130SJun Nie * 58b659130SJun Nie * SPDX-License-Identifier: BSD-3-Clause 68b659130SJun Nie */ 78b659130SJun Nie 809d40e0eSAntonio Nino Diaz #include <assert.h> 909d40e0eSAntonio Nino Diaz #include <errno.h> 1009d40e0eSAntonio Nino Diaz #include <string.h> 1109d40e0eSAntonio Nino Diaz 128b659130SJun Nie #include <arch.h> 138b659130SJun Nie #include <arch_helpers.h> 1409d40e0eSAntonio Nino Diaz #include <common/debug.h> 1509d40e0eSAntonio Nino Diaz #include <drivers/delay_timer.h> 1609d40e0eSAntonio Nino Diaz #include <drivers/mmc.h> 1709d40e0eSAntonio Nino Diaz #include <lib/mmio.h> 1809d40e0eSAntonio Nino Diaz 198b659130SJun Nie #include <imx_usdhc.h> 208b659130SJun Nie 21*a59d43fcSGhennadi Procopciuc /* These masks represent the commands which involve a data transfer. */ 22*a59d43fcSGhennadi Procopciuc #define ADTC_MASK_SD (BIT_32(6U) | BIT_32(17U) | BIT_32(18U) |\ 23*a59d43fcSGhennadi Procopciuc BIT_32(24U) | BIT_32(25U)) 24*a59d43fcSGhennadi Procopciuc #define ADTC_MASK_ACMD (BIT_64(51U)) 25*a59d43fcSGhennadi Procopciuc 268b659130SJun Nie static void imx_usdhc_initialize(void); 278b659130SJun Nie static int imx_usdhc_send_cmd(struct mmc_cmd *cmd); 288b659130SJun Nie static int imx_usdhc_set_ios(unsigned int clk, unsigned int width); 298b659130SJun Nie static int imx_usdhc_prepare(int lba, uintptr_t buf, size_t size); 308b659130SJun Nie static int imx_usdhc_read(int lba, uintptr_t buf, size_t size); 318b659130SJun Nie static int imx_usdhc_write(int lba, uintptr_t buf, size_t size); 328b659130SJun Nie 338b659130SJun Nie static const struct mmc_ops imx_usdhc_ops = { 348b659130SJun Nie .init = imx_usdhc_initialize, 358b659130SJun Nie .send_cmd = imx_usdhc_send_cmd, 368b659130SJun Nie .set_ios = imx_usdhc_set_ios, 378b659130SJun Nie .prepare = imx_usdhc_prepare, 388b659130SJun Nie .read = imx_usdhc_read, 398b659130SJun Nie .write = imx_usdhc_write, 408b659130SJun Nie }; 418b659130SJun Nie 428b659130SJun Nie static imx_usdhc_params_t imx_usdhc_params; 438b659130SJun Nie 448b659130SJun Nie #define IMX7_MMC_SRC_CLK_RATE (200 * 1000 * 1000) 458b659130SJun Nie static void imx_usdhc_set_clk(int clk) 468b659130SJun Nie { 478b659130SJun Nie int div = 1; 488b659130SJun Nie int pre_div = 1; 498b659130SJun Nie unsigned int sdhc_clk = IMX7_MMC_SRC_CLK_RATE; 508b659130SJun Nie uintptr_t reg_base = imx_usdhc_params.reg_base; 518b659130SJun Nie 528b659130SJun Nie assert(clk > 0); 538b659130SJun Nie 548b659130SJun Nie while (sdhc_clk / (16 * pre_div) > clk && pre_div < 256) 558b659130SJun Nie pre_div *= 2; 568b659130SJun Nie 578b659130SJun Nie while (sdhc_clk / div > clk && div < 16) 588b659130SJun Nie div++; 598b659130SJun Nie 608b659130SJun Nie pre_div >>= 1; 618b659130SJun Nie div -= 1; 628b659130SJun Nie clk = (pre_div << 8) | (div << 4); 638b659130SJun Nie 648b659130SJun Nie mmio_clrbits32(reg_base + VENDSPEC, VENDSPEC_CARD_CLKEN); 658b659130SJun Nie mmio_clrsetbits32(reg_base + SYSCTRL, SYSCTRL_CLOCK_MASK, clk); 668b659130SJun Nie udelay(10000); 678b659130SJun Nie 688b659130SJun Nie mmio_setbits32(reg_base + VENDSPEC, VENDSPEC_PER_CLKEN | VENDSPEC_CARD_CLKEN); 698b659130SJun Nie } 708b659130SJun Nie 718b659130SJun Nie static void imx_usdhc_initialize(void) 728b659130SJun Nie { 738b659130SJun Nie unsigned int timeout = 10000; 748b659130SJun Nie uintptr_t reg_base = imx_usdhc_params.reg_base; 758b659130SJun Nie 768b659130SJun Nie assert((imx_usdhc_params.reg_base & MMC_BLOCK_MASK) == 0); 778b659130SJun Nie 788b659130SJun Nie /* reset the controller */ 798b659130SJun Nie mmio_setbits32(reg_base + SYSCTRL, SYSCTRL_RSTA); 808b659130SJun Nie 818b659130SJun Nie /* wait for reset done */ 828b659130SJun Nie while ((mmio_read_32(reg_base + SYSCTRL) & SYSCTRL_RSTA)) { 838b659130SJun Nie if (!timeout) 848b659130SJun Nie ERROR("IMX MMC reset timeout.\n"); 858b659130SJun Nie timeout--; 868b659130SJun Nie } 878b659130SJun Nie 888b659130SJun Nie mmio_write_32(reg_base + MMCBOOT, 0); 898b659130SJun Nie mmio_write_32(reg_base + MIXCTRL, 0); 908b659130SJun Nie mmio_write_32(reg_base + CLKTUNECTRLSTS, 0); 918b659130SJun Nie 928b659130SJun Nie mmio_write_32(reg_base + VENDSPEC, VENDSPEC_INIT); 938b659130SJun Nie mmio_write_32(reg_base + DLLCTRL, 0); 948b659130SJun Nie mmio_setbits32(reg_base + VENDSPEC, VENDSPEC_IPG_CLKEN | VENDSPEC_PER_CLKEN); 958b659130SJun Nie 968b659130SJun Nie /* Set the initial boot clock rate */ 978b659130SJun Nie imx_usdhc_set_clk(MMC_BOOT_CLK_RATE); 988b659130SJun Nie udelay(100); 998b659130SJun Nie 1008b659130SJun Nie /* Clear read/write ready status */ 1018b659130SJun Nie mmio_clrbits32(reg_base + INTSTATEN, INTSTATEN_BRR | INTSTATEN_BWR); 1028b659130SJun Nie 1038b659130SJun Nie /* configure as little endian */ 1048b659130SJun Nie mmio_write_32(reg_base + PROTCTRL, PROTCTRL_LE); 1058b659130SJun Nie 1068b659130SJun Nie /* Set timeout to the maximum value */ 1078b659130SJun Nie mmio_clrsetbits32(reg_base + SYSCTRL, SYSCTRL_TIMEOUT_MASK, 1088b659130SJun Nie SYSCTRL_TIMEOUT(15)); 1098b659130SJun Nie 1108b659130SJun Nie /* set wartermark level as 16 for safe for MMC */ 1118b659130SJun Nie mmio_clrsetbits32(reg_base + WATERMARKLEV, WMKLV_MASK, 16 | (16 << 16)); 1128b659130SJun Nie } 1138b659130SJun Nie 1148b659130SJun Nie #define FSL_CMD_RETRIES 1000 1158b659130SJun Nie 116*a59d43fcSGhennadi Procopciuc static bool is_data_transfer_cmd(const struct mmc_cmd *cmd) 117*a59d43fcSGhennadi Procopciuc { 118*a59d43fcSGhennadi Procopciuc uintptr_t reg_base = imx_usdhc_params.reg_base; 119*a59d43fcSGhennadi Procopciuc unsigned int cmd_idx = cmd->cmd_idx; 120*a59d43fcSGhennadi Procopciuc uint32_t xfer_type; 121*a59d43fcSGhennadi Procopciuc 122*a59d43fcSGhennadi Procopciuc xfer_type = mmio_read_32(reg_base + XFERTYPE); 123*a59d43fcSGhennadi Procopciuc 124*a59d43fcSGhennadi Procopciuc if (XFERTYPE_GET_CMD(xfer_type) == MMC_CMD(55)) { 125*a59d43fcSGhennadi Procopciuc return (ADTC_MASK_ACMD & BIT_64(cmd_idx)) != 0ULL; 126*a59d43fcSGhennadi Procopciuc } 127*a59d43fcSGhennadi Procopciuc 128*a59d43fcSGhennadi Procopciuc if ((ADTC_MASK_SD & BIT_32(cmd->cmd_idx)) != 0U) { 129*a59d43fcSGhennadi Procopciuc return true; 130*a59d43fcSGhennadi Procopciuc } 131*a59d43fcSGhennadi Procopciuc 132*a59d43fcSGhennadi Procopciuc return false; 133*a59d43fcSGhennadi Procopciuc } 134*a59d43fcSGhennadi Procopciuc 135*a59d43fcSGhennadi Procopciuc static int get_xfr_type(const struct mmc_cmd *cmd, bool data, uint32_t *xfertype) 136*a59d43fcSGhennadi Procopciuc { 137*a59d43fcSGhennadi Procopciuc *xfertype = XFERTYPE_CMD(cmd->cmd_idx); 138*a59d43fcSGhennadi Procopciuc 139*a59d43fcSGhennadi Procopciuc switch (cmd->resp_type) { 140*a59d43fcSGhennadi Procopciuc case MMC_RESPONSE_R2: 141*a59d43fcSGhennadi Procopciuc *xfertype |= XFERTYPE_RSPTYP_136; 142*a59d43fcSGhennadi Procopciuc *xfertype |= XFERTYPE_CCCEN; 143*a59d43fcSGhennadi Procopciuc break; 144*a59d43fcSGhennadi Procopciuc case MMC_RESPONSE_R4: 145*a59d43fcSGhennadi Procopciuc *xfertype |= XFERTYPE_RSPTYP_48; 146*a59d43fcSGhennadi Procopciuc break; 147*a59d43fcSGhennadi Procopciuc case MMC_RESPONSE_R6: 148*a59d43fcSGhennadi Procopciuc *xfertype |= XFERTYPE_RSPTYP_48; 149*a59d43fcSGhennadi Procopciuc *xfertype |= XFERTYPE_CICEN; 150*a59d43fcSGhennadi Procopciuc *xfertype |= XFERTYPE_CCCEN; 151*a59d43fcSGhennadi Procopciuc break; 152*a59d43fcSGhennadi Procopciuc case MMC_RESPONSE_R1B: 153*a59d43fcSGhennadi Procopciuc *xfertype |= XFERTYPE_RSPTYP_48_BUSY; 154*a59d43fcSGhennadi Procopciuc *xfertype |= XFERTYPE_CICEN; 155*a59d43fcSGhennadi Procopciuc *xfertype |= XFERTYPE_CCCEN; 156*a59d43fcSGhennadi Procopciuc break; 157*a59d43fcSGhennadi Procopciuc default: 158*a59d43fcSGhennadi Procopciuc ERROR("Invalid CMD response: %u\n", cmd->resp_type); 159*a59d43fcSGhennadi Procopciuc return -EINVAL; 160*a59d43fcSGhennadi Procopciuc } 161*a59d43fcSGhennadi Procopciuc 162*a59d43fcSGhennadi Procopciuc if (data) { 163*a59d43fcSGhennadi Procopciuc *xfertype |= XFERTYPE_DPSEL; 164*a59d43fcSGhennadi Procopciuc } 165*a59d43fcSGhennadi Procopciuc 166*a59d43fcSGhennadi Procopciuc return 0; 167*a59d43fcSGhennadi Procopciuc } 168*a59d43fcSGhennadi Procopciuc 1698b659130SJun Nie static int imx_usdhc_send_cmd(struct mmc_cmd *cmd) 1708b659130SJun Nie { 1718b659130SJun Nie uintptr_t reg_base = imx_usdhc_params.reg_base; 1728b659130SJun Nie unsigned int state, flags = INTSTATEN_CC | INTSTATEN_CTOE; 173*a59d43fcSGhennadi Procopciuc unsigned int mixctl = 0, multiple = 0; 1748b659130SJun Nie unsigned int cmd_retries = 0; 175*a59d43fcSGhennadi Procopciuc uint32_t xfertype; 176*a59d43fcSGhennadi Procopciuc bool data; 177*a59d43fcSGhennadi Procopciuc int err = 0; 1788b659130SJun Nie 1798b659130SJun Nie assert(cmd); 1808b659130SJun Nie 181*a59d43fcSGhennadi Procopciuc data = is_data_transfer_cmd(cmd); 182*a59d43fcSGhennadi Procopciuc 183*a59d43fcSGhennadi Procopciuc err = get_xfr_type(cmd, data, &xfertype); 184*a59d43fcSGhennadi Procopciuc if (err != 0) { 185*a59d43fcSGhennadi Procopciuc return err; 186*a59d43fcSGhennadi Procopciuc } 187*a59d43fcSGhennadi Procopciuc 1888b659130SJun Nie /* clear all irq status */ 1898b659130SJun Nie mmio_write_32(reg_base + INTSTAT, 0xffffffff); 1908b659130SJun Nie 1918b659130SJun Nie /* Wait for the bus to be idle */ 1928b659130SJun Nie do { 1938b659130SJun Nie state = mmio_read_32(reg_base + PSTATE); 1948b659130SJun Nie } while (state & (PSTATE_CDIHB | PSTATE_CIHB)); 1958b659130SJun Nie 1968b659130SJun Nie while (mmio_read_32(reg_base + PSTATE) & PSTATE_DLA) 1978b659130SJun Nie ; 1988b659130SJun Nie 1998b659130SJun Nie mmio_write_32(reg_base + INTSIGEN, 0); 2008b659130SJun Nie udelay(1000); 2018b659130SJun Nie 2028b659130SJun Nie switch (cmd->cmd_idx) { 2038b659130SJun Nie case MMC_CMD(18): 2048b659130SJun Nie multiple = 1; 205e138400dSBoyan Karatotev /* for read op */ 206e138400dSBoyan Karatotev /* fallthrough */ 2078b659130SJun Nie case MMC_CMD(17): 2088b659130SJun Nie case MMC_CMD(8): 2098b659130SJun Nie mixctl |= MIXCTRL_DTDSEL; 2108b659130SJun Nie break; 2118b659130SJun Nie case MMC_CMD(25): 2128b659130SJun Nie multiple = 1; 213e138400dSBoyan Karatotev /* for data op flag */ 214e138400dSBoyan Karatotev /* fallthrough */ 2158b659130SJun Nie break; 2168b659130SJun Nie default: 2178b659130SJun Nie break; 2188b659130SJun Nie } 2198b659130SJun Nie 2208b659130SJun Nie if (multiple) { 2218b659130SJun Nie mixctl |= MIXCTRL_MSBSEL; 2228b659130SJun Nie mixctl |= MIXCTRL_BCEN; 2238b659130SJun Nie } 2248b659130SJun Nie 2258b659130SJun Nie if (data) { 2268b659130SJun Nie mixctl |= MIXCTRL_DMAEN; 2278b659130SJun Nie } 2288b659130SJun Nie 2298b659130SJun Nie /* Send the command */ 2308b659130SJun Nie mmio_write_32(reg_base + CMDARG, cmd->cmd_arg); 2318b659130SJun Nie mmio_clrsetbits32(reg_base + MIXCTRL, MIXCTRL_DATMASK, mixctl); 2328b659130SJun Nie mmio_write_32(reg_base + XFERTYPE, xfertype); 2338b659130SJun Nie 2348b659130SJun Nie /* Wait for the command done */ 2358b659130SJun Nie do { 2368b659130SJun Nie state = mmio_read_32(reg_base + INTSTAT); 2378b659130SJun Nie if (cmd_retries) 2388b659130SJun Nie udelay(1); 2398b659130SJun Nie } while ((!(state & flags)) && ++cmd_retries < FSL_CMD_RETRIES); 2408b659130SJun Nie 2418b659130SJun Nie if ((state & (INTSTATEN_CTOE | CMD_ERR)) || cmd_retries == FSL_CMD_RETRIES) { 2428b659130SJun Nie if (cmd_retries == FSL_CMD_RETRIES) 2438b659130SJun Nie err = -ETIMEDOUT; 2448b659130SJun Nie else 2458b659130SJun Nie err = -EIO; 2468b659130SJun Nie ERROR("imx_usdhc mmc cmd %d state 0x%x errno=%d\n", 2478b659130SJun Nie cmd->cmd_idx, state, err); 2488b659130SJun Nie goto out; 2498b659130SJun Nie } 2508b659130SJun Nie 2518b659130SJun Nie /* Copy the response to the response buffer */ 2528b659130SJun Nie if (cmd->resp_type & MMC_RSP_136) { 2538b659130SJun Nie unsigned int cmdrsp3, cmdrsp2, cmdrsp1, cmdrsp0; 2548b659130SJun Nie 2558b659130SJun Nie cmdrsp3 = mmio_read_32(reg_base + CMDRSP3); 2568b659130SJun Nie cmdrsp2 = mmio_read_32(reg_base + CMDRSP2); 2578b659130SJun Nie cmdrsp1 = mmio_read_32(reg_base + CMDRSP1); 2588b659130SJun Nie cmdrsp0 = mmio_read_32(reg_base + CMDRSP0); 2598b659130SJun Nie cmd->resp_data[3] = (cmdrsp3 << 8) | (cmdrsp2 >> 24); 2608b659130SJun Nie cmd->resp_data[2] = (cmdrsp2 << 8) | (cmdrsp1 >> 24); 2618b659130SJun Nie cmd->resp_data[1] = (cmdrsp1 << 8) | (cmdrsp0 >> 24); 2628b659130SJun Nie cmd->resp_data[0] = (cmdrsp0 << 8); 2638b659130SJun Nie } else { 2648b659130SJun Nie cmd->resp_data[0] = mmio_read_32(reg_base + CMDRSP0); 2658b659130SJun Nie } 2668b659130SJun Nie 2678b659130SJun Nie /* Wait until all of the blocks are transferred */ 2688b659130SJun Nie if (data) { 2698b659130SJun Nie flags = DATA_COMPLETE; 2708b659130SJun Nie do { 2718b659130SJun Nie state = mmio_read_32(reg_base + INTSTAT); 2728b659130SJun Nie 2738b659130SJun Nie if (state & (INTSTATEN_DTOE | DATA_ERR)) { 2748b659130SJun Nie err = -EIO; 2758b659130SJun Nie ERROR("imx_usdhc mmc data state 0x%x\n", state); 2768b659130SJun Nie goto out; 2778b659130SJun Nie } 2788b659130SJun Nie } while ((state & flags) != flags); 2798b659130SJun Nie } 2808b659130SJun Nie 2818b659130SJun Nie out: 2828b659130SJun Nie /* Reset CMD and DATA on error */ 2838b659130SJun Nie if (err) { 2848b659130SJun Nie mmio_setbits32(reg_base + SYSCTRL, SYSCTRL_RSTC); 2858b659130SJun Nie while (mmio_read_32(reg_base + SYSCTRL) & SYSCTRL_RSTC) 2868b659130SJun Nie ; 2878b659130SJun Nie 2888b659130SJun Nie if (data) { 2898b659130SJun Nie mmio_setbits32(reg_base + SYSCTRL, SYSCTRL_RSTD); 2908b659130SJun Nie while (mmio_read_32(reg_base + SYSCTRL) & SYSCTRL_RSTD) 2918b659130SJun Nie ; 2928b659130SJun Nie } 2938b659130SJun Nie } 2948b659130SJun Nie 2958b659130SJun Nie /* clear all irq status */ 2968b659130SJun Nie mmio_write_32(reg_base + INTSTAT, 0xffffffff); 2978b659130SJun Nie 2988b659130SJun Nie return err; 2998b659130SJun Nie } 3008b659130SJun Nie 3018b659130SJun Nie static int imx_usdhc_set_ios(unsigned int clk, unsigned int width) 3028b659130SJun Nie { 3038b659130SJun Nie uintptr_t reg_base = imx_usdhc_params.reg_base; 3048b659130SJun Nie 3058b659130SJun Nie imx_usdhc_set_clk(clk); 3068b659130SJun Nie 3078b659130SJun Nie if (width == MMC_BUS_WIDTH_4) 3088b659130SJun Nie mmio_clrsetbits32(reg_base + PROTCTRL, PROTCTRL_WIDTH_MASK, 3098b659130SJun Nie PROTCTRL_WIDTH_4); 3108b659130SJun Nie else if (width == MMC_BUS_WIDTH_8) 3118b659130SJun Nie mmio_clrsetbits32(reg_base + PROTCTRL, PROTCTRL_WIDTH_MASK, 3128b659130SJun Nie PROTCTRL_WIDTH_8); 3138b659130SJun Nie 3148b659130SJun Nie return 0; 3158b659130SJun Nie } 3168b659130SJun Nie 3178b659130SJun Nie static int imx_usdhc_prepare(int lba, uintptr_t buf, size_t size) 3188b659130SJun Nie { 3198b659130SJun Nie uintptr_t reg_base = imx_usdhc_params.reg_base; 3208b659130SJun Nie 3218b659130SJun Nie mmio_write_32(reg_base + DSADDR, buf); 3228b659130SJun Nie mmio_write_32(reg_base + BLKATT, 3238b659130SJun Nie (size / MMC_BLOCK_SIZE) << 16 | MMC_BLOCK_SIZE); 3248b659130SJun Nie 3258b659130SJun Nie return 0; 3268b659130SJun Nie } 3278b659130SJun Nie 3288b659130SJun Nie static int imx_usdhc_read(int lba, uintptr_t buf, size_t size) 3298b659130SJun Nie { 3308b659130SJun Nie return 0; 3318b659130SJun Nie } 3328b659130SJun Nie 3338b659130SJun Nie static int imx_usdhc_write(int lba, uintptr_t buf, size_t size) 3348b659130SJun Nie { 3358b659130SJun Nie return 0; 3368b659130SJun Nie } 3378b659130SJun Nie 3388b659130SJun Nie void imx_usdhc_init(imx_usdhc_params_t *params, 3398b659130SJun Nie struct mmc_device_info *mmc_dev_info) 3408b659130SJun Nie { 3418b659130SJun Nie assert((params != 0) && 3428b659130SJun Nie ((params->reg_base & MMC_BLOCK_MASK) == 0) && 3438b659130SJun Nie ((params->bus_width == MMC_BUS_WIDTH_1) || 3448b659130SJun Nie (params->bus_width == MMC_BUS_WIDTH_4) || 3458b659130SJun Nie (params->bus_width == MMC_BUS_WIDTH_8))); 3468b659130SJun Nie 3478b659130SJun Nie memcpy(&imx_usdhc_params, params, sizeof(imx_usdhc_params_t)); 3488b659130SJun Nie mmc_init(&imx_usdhc_ops, params->clk_rate, params->bus_width, 3498b659130SJun Nie params->flags, mmc_dev_info); 3508b659130SJun Nie } 351