xref: /rk3399_ARM-atf/drivers/imx/usdhc/imx_usdhc.c (revision a21da47806c1b4590b040f88a8667c2d37973bea)
18b659130SJun Nie /*
28b659130SJun Nie  * Copyright (c) 2018, ARM Limited and Contributors. All rights reserved.
38b659130SJun Nie  *
48b659130SJun Nie  * SPDX-License-Identifier: BSD-3-Clause
58b659130SJun Nie  */
68b659130SJun Nie 
78b659130SJun Nie #include <arch.h>
88b659130SJun Nie #include <arch_helpers.h>
98b659130SJun Nie #include <assert.h>
108b659130SJun Nie #include <debug.h>
118b659130SJun Nie #include <delay_timer.h>
128b659130SJun Nie #include <imx_usdhc.h>
138b659130SJun Nie #include <mmc.h>
148b659130SJun Nie #include <errno.h>
158b659130SJun Nie #include <mmio.h>
168b659130SJun Nie #include <string.h>
178b659130SJun Nie 
188b659130SJun Nie static void imx_usdhc_initialize(void);
198b659130SJun Nie static int imx_usdhc_send_cmd(struct mmc_cmd *cmd);
208b659130SJun Nie static int imx_usdhc_set_ios(unsigned int clk, unsigned int width);
218b659130SJun Nie static int imx_usdhc_prepare(int lba, uintptr_t buf, size_t size);
228b659130SJun Nie static int imx_usdhc_read(int lba, uintptr_t buf, size_t size);
238b659130SJun Nie static int imx_usdhc_write(int lba, uintptr_t buf, size_t size);
248b659130SJun Nie 
258b659130SJun Nie static const struct mmc_ops imx_usdhc_ops = {
268b659130SJun Nie 	.init		= imx_usdhc_initialize,
278b659130SJun Nie 	.send_cmd	= imx_usdhc_send_cmd,
288b659130SJun Nie 	.set_ios	= imx_usdhc_set_ios,
298b659130SJun Nie 	.prepare	= imx_usdhc_prepare,
308b659130SJun Nie 	.read		= imx_usdhc_read,
318b659130SJun Nie 	.write		= imx_usdhc_write,
328b659130SJun Nie };
338b659130SJun Nie 
348b659130SJun Nie static imx_usdhc_params_t imx_usdhc_params;
358b659130SJun Nie 
368b659130SJun Nie #define IMX7_MMC_SRC_CLK_RATE (200 * 1000 * 1000)
378b659130SJun Nie static void imx_usdhc_set_clk(int clk)
388b659130SJun Nie {
398b659130SJun Nie 	int div = 1;
408b659130SJun Nie 	int pre_div = 1;
418b659130SJun Nie 	unsigned int sdhc_clk = IMX7_MMC_SRC_CLK_RATE;
428b659130SJun Nie 	uintptr_t reg_base = imx_usdhc_params.reg_base;
438b659130SJun Nie 
448b659130SJun Nie 	assert(clk > 0);
458b659130SJun Nie 
468b659130SJun Nie 	while (sdhc_clk / (16 * pre_div) > clk && pre_div < 256)
478b659130SJun Nie 		pre_div *= 2;
488b659130SJun Nie 
498b659130SJun Nie 	while (sdhc_clk / div > clk && div < 16)
508b659130SJun Nie 		div++;
518b659130SJun Nie 
528b659130SJun Nie 	pre_div >>= 1;
538b659130SJun Nie 	div -= 1;
548b659130SJun Nie 	clk = (pre_div << 8) | (div << 4);
558b659130SJun Nie 
568b659130SJun Nie 	mmio_clrbits32(reg_base + VENDSPEC, VENDSPEC_CARD_CLKEN);
578b659130SJun Nie 	mmio_clrsetbits32(reg_base + SYSCTRL, SYSCTRL_CLOCK_MASK, clk);
588b659130SJun Nie 	udelay(10000);
598b659130SJun Nie 
608b659130SJun Nie 	mmio_setbits32(reg_base + VENDSPEC, VENDSPEC_PER_CLKEN | VENDSPEC_CARD_CLKEN);
618b659130SJun Nie }
628b659130SJun Nie 
638b659130SJun Nie static void imx_usdhc_initialize(void)
648b659130SJun Nie {
658b659130SJun Nie 	unsigned int timeout = 10000;
668b659130SJun Nie 	uintptr_t reg_base = imx_usdhc_params.reg_base;
678b659130SJun Nie 
688b659130SJun Nie 	assert((imx_usdhc_params.reg_base & MMC_BLOCK_MASK) == 0);
698b659130SJun Nie 
708b659130SJun Nie 	/* reset the controller */
718b659130SJun Nie 	mmio_setbits32(reg_base + SYSCTRL, SYSCTRL_RSTA);
728b659130SJun Nie 
738b659130SJun Nie 	/* wait for reset done */
748b659130SJun Nie 	while ((mmio_read_32(reg_base + SYSCTRL) & SYSCTRL_RSTA)) {
758b659130SJun Nie 		if (!timeout)
768b659130SJun Nie 			ERROR("IMX MMC reset timeout.\n");
778b659130SJun Nie 		timeout--;
788b659130SJun Nie 	}
798b659130SJun Nie 
808b659130SJun Nie 	mmio_write_32(reg_base + MMCBOOT, 0);
818b659130SJun Nie 	mmio_write_32(reg_base + MIXCTRL, 0);
828b659130SJun Nie 	mmio_write_32(reg_base + CLKTUNECTRLSTS, 0);
838b659130SJun Nie 
848b659130SJun Nie 	mmio_write_32(reg_base + VENDSPEC, VENDSPEC_INIT);
858b659130SJun Nie 	mmio_write_32(reg_base + DLLCTRL, 0);
868b659130SJun Nie 	mmio_setbits32(reg_base + VENDSPEC, VENDSPEC_IPG_CLKEN | VENDSPEC_PER_CLKEN);
878b659130SJun Nie 
888b659130SJun Nie 	/* Set the initial boot clock rate */
898b659130SJun Nie 	imx_usdhc_set_clk(MMC_BOOT_CLK_RATE);
908b659130SJun Nie 	udelay(100);
918b659130SJun Nie 
928b659130SJun Nie 	/* Clear read/write ready status */
938b659130SJun Nie 	mmio_clrbits32(reg_base + INTSTATEN, INTSTATEN_BRR | INTSTATEN_BWR);
948b659130SJun Nie 
958b659130SJun Nie 	/* configure as little endian */
968b659130SJun Nie 	mmio_write_32(reg_base + PROTCTRL, PROTCTRL_LE);
978b659130SJun Nie 
988b659130SJun Nie 	/* Set timeout to the maximum value */
998b659130SJun Nie 	mmio_clrsetbits32(reg_base + SYSCTRL, SYSCTRL_TIMEOUT_MASK,
1008b659130SJun Nie 			  SYSCTRL_TIMEOUT(15));
1018b659130SJun Nie 
1028b659130SJun Nie 	/* set wartermark level as 16 for safe for MMC */
1038b659130SJun Nie 	mmio_clrsetbits32(reg_base + WATERMARKLEV, WMKLV_MASK, 16 | (16 << 16));
1048b659130SJun Nie }
1058b659130SJun Nie 
1068b659130SJun Nie #define FSL_CMD_RETRIES	1000
1078b659130SJun Nie 
1088b659130SJun Nie static int imx_usdhc_send_cmd(struct mmc_cmd *cmd)
1098b659130SJun Nie {
1108b659130SJun Nie 	uintptr_t reg_base = imx_usdhc_params.reg_base;
1118b659130SJun Nie 	unsigned int xfertype = 0, mixctl = 0, multiple = 0, data = 0, err = 0;
1128b659130SJun Nie 	unsigned int state, flags = INTSTATEN_CC | INTSTATEN_CTOE;
1138b659130SJun Nie 	unsigned int cmd_retries = 0;
1148b659130SJun Nie 
1158b659130SJun Nie 	assert(cmd);
1168b659130SJun Nie 
1178b659130SJun Nie 	/* clear all irq status */
1188b659130SJun Nie 	mmio_write_32(reg_base + INTSTAT, 0xffffffff);
1198b659130SJun Nie 
1208b659130SJun Nie 	/* Wait for the bus to be idle */
1218b659130SJun Nie 	do {
1228b659130SJun Nie 		state = mmio_read_32(reg_base + PSTATE);
1238b659130SJun Nie 	} while (state & (PSTATE_CDIHB | PSTATE_CIHB));
1248b659130SJun Nie 
1258b659130SJun Nie 	while (mmio_read_32(reg_base + PSTATE) & PSTATE_DLA)
1268b659130SJun Nie 		;
1278b659130SJun Nie 
1288b659130SJun Nie 	mmio_write_32(reg_base + INTSIGEN, 0);
1298b659130SJun Nie 	udelay(1000);
1308b659130SJun Nie 
1318b659130SJun Nie 	switch (cmd->cmd_idx) {
1328b659130SJun Nie 	case MMC_CMD(12):
1338b659130SJun Nie 		xfertype |= XFERTYPE_CMDTYP_ABORT;
1348b659130SJun Nie 		break;
1358b659130SJun Nie 	case MMC_CMD(18):
1368b659130SJun Nie 		multiple = 1;
1378b659130SJun Nie 		/* fall thru for read op */
1388b659130SJun Nie 	case MMC_CMD(17):
1398b659130SJun Nie 	case MMC_CMD(8):
1408b659130SJun Nie 		mixctl |= MIXCTRL_DTDSEL;
1418b659130SJun Nie 		data = 1;
1428b659130SJun Nie 		break;
1438b659130SJun Nie 	case MMC_CMD(25):
1448b659130SJun Nie 		multiple = 1;
1458b659130SJun Nie 		/* fall thru for data op flag */
1468b659130SJun Nie 	case MMC_CMD(24):
1478b659130SJun Nie 		data = 1;
1488b659130SJun Nie 		break;
1498b659130SJun Nie 	default:
1508b659130SJun Nie 		break;
1518b659130SJun Nie 	}
1528b659130SJun Nie 
1538b659130SJun Nie 	if (multiple) {
1548b659130SJun Nie 		mixctl |= MIXCTRL_MSBSEL;
1558b659130SJun Nie 		mixctl |= MIXCTRL_BCEN;
1568b659130SJun Nie 	}
1578b659130SJun Nie 
1588b659130SJun Nie 	if (data) {
1598b659130SJun Nie 		xfertype |= XFERTYPE_DPSEL;
1608b659130SJun Nie 		mixctl |= MIXCTRL_DMAEN;
1618b659130SJun Nie 	}
1628b659130SJun Nie 
163*a21da478SBryan O'Donoghue 	if (cmd->resp_type & MMC_RSP_48 && cmd->resp_type != MMC_RESPONSE_R2)
1648b659130SJun Nie 		xfertype |= XFERTYPE_RSPTYP_48;
1658b659130SJun Nie 	else if (cmd->resp_type & MMC_RSP_136)
1668b659130SJun Nie 		xfertype |= XFERTYPE_RSPTYP_136;
1678b659130SJun Nie 	else if (cmd->resp_type & MMC_RSP_BUSY)
1688b659130SJun Nie 		xfertype |= XFERTYPE_RSPTYP_48_BUSY;
1698b659130SJun Nie 
1708b659130SJun Nie 	if (cmd->resp_type & MMC_RSP_CMD_IDX)
1718b659130SJun Nie 		xfertype |= XFERTYPE_CICEN;
1728b659130SJun Nie 
1738b659130SJun Nie 	if (cmd->resp_type & MMC_RSP_CRC)
1748b659130SJun Nie 		xfertype |= XFERTYPE_CCCEN;
1758b659130SJun Nie 
1768b659130SJun Nie 	xfertype |= XFERTYPE_CMD(cmd->cmd_idx);
1778b659130SJun Nie 
1788b659130SJun Nie 	/* Send the command */
1798b659130SJun Nie 	mmio_write_32(reg_base + CMDARG, cmd->cmd_arg);
1808b659130SJun Nie 	mmio_clrsetbits32(reg_base + MIXCTRL, MIXCTRL_DATMASK, mixctl);
1818b659130SJun Nie 	mmio_write_32(reg_base + XFERTYPE, xfertype);
1828b659130SJun Nie 
1838b659130SJun Nie 	/* Wait for the command done */
1848b659130SJun Nie 	do {
1858b659130SJun Nie 		state = mmio_read_32(reg_base + INTSTAT);
1868b659130SJun Nie 		if (cmd_retries)
1878b659130SJun Nie 			udelay(1);
1888b659130SJun Nie 	} while ((!(state & flags)) && ++cmd_retries < FSL_CMD_RETRIES);
1898b659130SJun Nie 
1908b659130SJun Nie 	if ((state & (INTSTATEN_CTOE | CMD_ERR)) || cmd_retries == FSL_CMD_RETRIES) {
1918b659130SJun Nie 		if (cmd_retries == FSL_CMD_RETRIES)
1928b659130SJun Nie 			err = -ETIMEDOUT;
1938b659130SJun Nie 		else
1948b659130SJun Nie 			err = -EIO;
1958b659130SJun Nie 		ERROR("imx_usdhc mmc cmd %d state 0x%x errno=%d\n",
1968b659130SJun Nie 		      cmd->cmd_idx, state, err);
1978b659130SJun Nie 		goto out;
1988b659130SJun Nie 	}
1998b659130SJun Nie 
2008b659130SJun Nie 	/* Copy the response to the response buffer */
2018b659130SJun Nie 	if (cmd->resp_type & MMC_RSP_136) {
2028b659130SJun Nie 		unsigned int cmdrsp3, cmdrsp2, cmdrsp1, cmdrsp0;
2038b659130SJun Nie 
2048b659130SJun Nie 		cmdrsp3 = mmio_read_32(reg_base + CMDRSP3);
2058b659130SJun Nie 		cmdrsp2 = mmio_read_32(reg_base + CMDRSP2);
2068b659130SJun Nie 		cmdrsp1 = mmio_read_32(reg_base + CMDRSP1);
2078b659130SJun Nie 		cmdrsp0 = mmio_read_32(reg_base + CMDRSP0);
2088b659130SJun Nie 		cmd->resp_data[3] = (cmdrsp3 << 8) | (cmdrsp2 >> 24);
2098b659130SJun Nie 		cmd->resp_data[2] = (cmdrsp2 << 8) | (cmdrsp1 >> 24);
2108b659130SJun Nie 		cmd->resp_data[1] = (cmdrsp1 << 8) | (cmdrsp0 >> 24);
2118b659130SJun Nie 		cmd->resp_data[0] = (cmdrsp0 << 8);
2128b659130SJun Nie 	} else {
2138b659130SJun Nie 		cmd->resp_data[0] = mmio_read_32(reg_base + CMDRSP0);
2148b659130SJun Nie 	}
2158b659130SJun Nie 
2168b659130SJun Nie 	/* Wait until all of the blocks are transferred */
2178b659130SJun Nie 	if (data) {
2188b659130SJun Nie 		flags = DATA_COMPLETE;
2198b659130SJun Nie 		do {
2208b659130SJun Nie 			state = mmio_read_32(reg_base + INTSTAT);
2218b659130SJun Nie 
2228b659130SJun Nie 			if (state & (INTSTATEN_DTOE | DATA_ERR)) {
2238b659130SJun Nie 				err = -EIO;
2248b659130SJun Nie 				ERROR("imx_usdhc mmc data state 0x%x\n", state);
2258b659130SJun Nie 				goto out;
2268b659130SJun Nie 			}
2278b659130SJun Nie 		} while ((state & flags) != flags);
2288b659130SJun Nie 	}
2298b659130SJun Nie 
2308b659130SJun Nie out:
2318b659130SJun Nie 	/* Reset CMD and DATA on error */
2328b659130SJun Nie 	if (err) {
2338b659130SJun Nie 		mmio_setbits32(reg_base + SYSCTRL, SYSCTRL_RSTC);
2348b659130SJun Nie 		while (mmio_read_32(reg_base + SYSCTRL) & SYSCTRL_RSTC)
2358b659130SJun Nie 			;
2368b659130SJun Nie 
2378b659130SJun Nie 		if (data) {
2388b659130SJun Nie 			mmio_setbits32(reg_base + SYSCTRL, SYSCTRL_RSTD);
2398b659130SJun Nie 			while (mmio_read_32(reg_base + SYSCTRL) & SYSCTRL_RSTD)
2408b659130SJun Nie 				;
2418b659130SJun Nie 		}
2428b659130SJun Nie 	}
2438b659130SJun Nie 
2448b659130SJun Nie 	/* clear all irq status */
2458b659130SJun Nie 	mmio_write_32(reg_base + INTSTAT, 0xffffffff);
2468b659130SJun Nie 
2478b659130SJun Nie 	return err;
2488b659130SJun Nie }
2498b659130SJun Nie 
2508b659130SJun Nie static int imx_usdhc_set_ios(unsigned int clk, unsigned int width)
2518b659130SJun Nie {
2528b659130SJun Nie 	uintptr_t reg_base = imx_usdhc_params.reg_base;
2538b659130SJun Nie 
2548b659130SJun Nie 	imx_usdhc_set_clk(clk);
2558b659130SJun Nie 
2568b659130SJun Nie 	if (width == MMC_BUS_WIDTH_4)
2578b659130SJun Nie 		mmio_clrsetbits32(reg_base + PROTCTRL, PROTCTRL_WIDTH_MASK,
2588b659130SJun Nie 				  PROTCTRL_WIDTH_4);
2598b659130SJun Nie 	else if (width == MMC_BUS_WIDTH_8)
2608b659130SJun Nie 		mmio_clrsetbits32(reg_base + PROTCTRL, PROTCTRL_WIDTH_MASK,
2618b659130SJun Nie 				  PROTCTRL_WIDTH_8);
2628b659130SJun Nie 
2638b659130SJun Nie 	return 0;
2648b659130SJun Nie }
2658b659130SJun Nie 
2668b659130SJun Nie static int imx_usdhc_prepare(int lba, uintptr_t buf, size_t size)
2678b659130SJun Nie {
2688b659130SJun Nie 	uintptr_t reg_base = imx_usdhc_params.reg_base;
2698b659130SJun Nie 
2708b659130SJun Nie 	mmio_write_32(reg_base + DSADDR, buf);
2718b659130SJun Nie 	mmio_write_32(reg_base + BLKATT,
2728b659130SJun Nie 		      (size / MMC_BLOCK_SIZE) << 16 | MMC_BLOCK_SIZE);
2738b659130SJun Nie 
2748b659130SJun Nie 	return 0;
2758b659130SJun Nie }
2768b659130SJun Nie 
2778b659130SJun Nie static int imx_usdhc_read(int lba, uintptr_t buf, size_t size)
2788b659130SJun Nie {
2798b659130SJun Nie 	return 0;
2808b659130SJun Nie }
2818b659130SJun Nie 
2828b659130SJun Nie static int imx_usdhc_write(int lba, uintptr_t buf, size_t size)
2838b659130SJun Nie {
2848b659130SJun Nie 	return 0;
2858b659130SJun Nie }
2868b659130SJun Nie 
2878b659130SJun Nie void imx_usdhc_init(imx_usdhc_params_t *params,
2888b659130SJun Nie 		    struct mmc_device_info *mmc_dev_info)
2898b659130SJun Nie {
2908b659130SJun Nie 	assert((params != 0) &&
2918b659130SJun Nie 	       ((params->reg_base & MMC_BLOCK_MASK) == 0) &&
2928b659130SJun Nie 	       (params->clk_rate > 0) &&
2938b659130SJun Nie 	       ((params->bus_width == MMC_BUS_WIDTH_1) ||
2948b659130SJun Nie 		(params->bus_width == MMC_BUS_WIDTH_4) ||
2958b659130SJun Nie 		(params->bus_width == MMC_BUS_WIDTH_8)));
2968b659130SJun Nie 
2978b659130SJun Nie 	memcpy(&imx_usdhc_params, params, sizeof(imx_usdhc_params_t));
2988b659130SJun Nie 	mmc_init(&imx_usdhc_ops, params->clk_rate, params->bus_width,
2998b659130SJun Nie 		 params->flags, mmc_dev_info);
3008b659130SJun Nie }
301