1ddaf02d1SJit Loon Lim /* 2ddaf02d1SJit Loon Lim * Copyright (c) 2022-2023, Intel Corporation. All rights reserved. 32fcb37dbSBoon Khai Ng * Copyright (c) 2024-2025, Altera Corporation. All rights reserved. 4ddaf02d1SJit Loon Lim * 5ddaf02d1SJit Loon Lim * SPDX-License-Identifier: BSD-3-Clause 6ddaf02d1SJit Loon Lim */ 7ddaf02d1SJit Loon Lim 8ddaf02d1SJit Loon Lim #include <assert.h> 9ddaf02d1SJit Loon Lim #include <errno.h> 10ddaf02d1SJit Loon Lim #include <stdbool.h> 11ddaf02d1SJit Loon Lim #include <stddef.h> 12ddaf02d1SJit Loon Lim #include <string.h> 13ddaf02d1SJit Loon Lim 14ddaf02d1SJit Loon Lim #include <arch_helpers.h> 15ddaf02d1SJit Loon Lim #include <common/debug.h> 16ddaf02d1SJit Loon Lim #include <drivers/cadence/cdns_sdmmc.h> 17ddaf02d1SJit Loon Lim #include <drivers/delay_timer.h> 18ddaf02d1SJit Loon Lim #include <drivers/mmc.h> 19ddaf02d1SJit Loon Lim #include <lib/mmio.h> 20ddaf02d1SJit Loon Lim #include <lib/utils.h> 21ddaf02d1SJit Loon Lim 22ddaf02d1SJit Loon Lim void cdns_init(void); 23ddaf02d1SJit Loon Lim int cdns_send_cmd(struct mmc_cmd *cmd); 24ddaf02d1SJit Loon Lim int cdns_set_ios(unsigned int clk, unsigned int width); 25ddaf02d1SJit Loon Lim int cdns_prepare(int lba, uintptr_t buf, size_t size); 26ddaf02d1SJit Loon Lim int cdns_read(int lba, uintptr_t buf, size_t size); 27ddaf02d1SJit Loon Lim int cdns_write(int lba, uintptr_t buf, size_t size); 28ddaf02d1SJit Loon Lim 29ddaf02d1SJit Loon Lim const struct mmc_ops cdns_sdmmc_ops = { 30ddaf02d1SJit Loon Lim .init = cdns_init, 31ddaf02d1SJit Loon Lim .send_cmd = cdns_send_cmd, 32ddaf02d1SJit Loon Lim .set_ios = cdns_set_ios, 33ddaf02d1SJit Loon Lim .prepare = cdns_prepare, 34ddaf02d1SJit Loon Lim .read = cdns_read, 35ddaf02d1SJit Loon Lim .write = cdns_write, 36ddaf02d1SJit Loon Lim }; 37beba2040SSieu Mun Tang void sd_host_adma_prepare(struct cdns_idmac_desc *desc_ptr, uintptr_t buf, 38beba2040SSieu Mun Tang size_t size); 39ddaf02d1SJit Loon Lim struct cdns_sdmmc_params cdns_params; 40ddaf02d1SJit Loon Lim struct cdns_sdmmc_combo_phy sdmmc_combo_phy_reg; 41ddaf02d1SJit Loon Lim struct cdns_sdmmc_sdhc sdmmc_sdhc_reg; 422fcb37dbSBoon Khai Ng struct cdns_idmac_desc cdns_desc[CONFIG_CDNS_DESC_COUNT] __aligned(8); 43ddaf02d1SJit Loon Lim 44ddaf02d1SJit Loon Lim bool data_cmd; 45ddaf02d1SJit Loon Lim 46ddaf02d1SJit Loon Lim int cdns_wait_ics(uint16_t timeout, uint32_t cdn_srs_res) 47ddaf02d1SJit Loon Lim { 48ddaf02d1SJit Loon Lim /* Clock for sdmclk and sdclk */ 49ddaf02d1SJit Loon Lim uint32_t count = 0; 50ddaf02d1SJit Loon Lim uint32_t data = 0; 51ddaf02d1SJit Loon Lim 52ddaf02d1SJit Loon Lim /* Wait status command response ready */ 53ddaf02d1SJit Loon Lim do { 54ddaf02d1SJit Loon Lim data = mmio_read_32(cdn_srs_res); 55ddaf02d1SJit Loon Lim count++; 56*38636feaSBoon Khai Ng 57*38636feaSBoon Khai Ng /* delay 300us to prevent CPU polling too frequently */ 58*38636feaSBoon Khai Ng udelay(300); 59ddaf02d1SJit Loon Lim if (count >= timeout) { 60ddaf02d1SJit Loon Lim return -ETIMEDOUT; 61ddaf02d1SJit Loon Lim } 62ddaf02d1SJit Loon Lim } while ((data & (1 << SDMMC_CDN_ICS)) == 0); 63ddaf02d1SJit Loon Lim 64ddaf02d1SJit Loon Lim return 0; 65ddaf02d1SJit Loon Lim } 66ddaf02d1SJit Loon Lim 67ddaf02d1SJit Loon Lim void cdns_set_sdmmc_var(struct cdns_sdmmc_combo_phy *combo_phy_reg, 68ddaf02d1SJit Loon Lim struct cdns_sdmmc_sdhc *sdhc_reg) 69ddaf02d1SJit Loon Lim { 70ddaf02d1SJit Loon Lim /* Values are taken by the reference of cadence IP documents */ 71ddaf02d1SJit Loon Lim combo_phy_reg->cp_clk_wr_delay = 0; 72ddaf02d1SJit Loon Lim combo_phy_reg->cp_clk_wrdqs_delay = 0; 73beba2040SSieu Mun Tang combo_phy_reg->cp_data_select_oe_end = 1; 74ddaf02d1SJit Loon Lim combo_phy_reg->cp_dll_bypass_mode = 1; 75ddaf02d1SJit Loon Lim combo_phy_reg->cp_dll_locked_mode = 0; 76beba2040SSieu Mun Tang combo_phy_reg->cp_dll_start_point = 254; 77ddaf02d1SJit Loon Lim combo_phy_reg->cp_gate_cfg_always_on = 1; 78ddaf02d1SJit Loon Lim combo_phy_reg->cp_io_mask_always_on = 0; 79beba2040SSieu Mun Tang combo_phy_reg->cp_io_mask_end = 5; 80ddaf02d1SJit Loon Lim combo_phy_reg->cp_io_mask_start = 0; 81ddaf02d1SJit Loon Lim combo_phy_reg->cp_rd_del_sel = 52; 82ddaf02d1SJit Loon Lim combo_phy_reg->cp_read_dqs_cmd_delay = 0; 83ddaf02d1SJit Loon Lim combo_phy_reg->cp_read_dqs_delay = 0; 84ddaf02d1SJit Loon Lim combo_phy_reg->cp_sw_half_cycle_shift = 0; 85ddaf02d1SJit Loon Lim combo_phy_reg->cp_sync_method = 1; 86ddaf02d1SJit Loon Lim combo_phy_reg->cp_underrun_suppress = 1; 87ddaf02d1SJit Loon Lim combo_phy_reg->cp_use_ext_lpbk_dqs = 1; 88ddaf02d1SJit Loon Lim combo_phy_reg->cp_use_lpbk_dqs = 1; 89ddaf02d1SJit Loon Lim combo_phy_reg->cp_use_phony_dqs = 1; 90ddaf02d1SJit Loon Lim combo_phy_reg->cp_use_phony_dqs_cmd = 1; 91ddaf02d1SJit Loon Lim 92ddaf02d1SJit Loon Lim sdhc_reg->sdhc_extended_rd_mode = 1; 93ddaf02d1SJit Loon Lim sdhc_reg->sdhc_extended_wr_mode = 1; 94beba2040SSieu Mun Tang sdhc_reg->sdhc_hcsdclkadj = 3; 95ddaf02d1SJit Loon Lim sdhc_reg->sdhc_idelay_val = 0; 96ddaf02d1SJit Loon Lim sdhc_reg->sdhc_rdcmd_en = 1; 97ddaf02d1SJit Loon Lim sdhc_reg->sdhc_rddata_en = 1; 98beba2040SSieu Mun Tang sdhc_reg->sdhc_rw_compensate = 10; 99ddaf02d1SJit Loon Lim sdhc_reg->sdhc_sdcfsh = 0; 100beba2040SSieu Mun Tang sdhc_reg->sdhc_sdcfsl = 0; 101ddaf02d1SJit Loon Lim sdhc_reg->sdhc_wrcmd0_dly = 1; 102ddaf02d1SJit Loon Lim sdhc_reg->sdhc_wrcmd0_sdclk_dly = 0; 103ddaf02d1SJit Loon Lim sdhc_reg->sdhc_wrcmd1_dly = 0; 104ddaf02d1SJit Loon Lim sdhc_reg->sdhc_wrcmd1_sdclk_dly = 0; 105beba2040SSieu Mun Tang sdhc_reg->sdhc_wrdata0_dly = 0; 106ddaf02d1SJit Loon Lim sdhc_reg->sdhc_wrdata0_sdclk_dly = 0; 107ddaf02d1SJit Loon Lim sdhc_reg->sdhc_wrdata1_dly = 0; 108ddaf02d1SJit Loon Lim sdhc_reg->sdhc_wrdata1_sdclk_dly = 0; 109ddaf02d1SJit Loon Lim } 110ddaf02d1SJit Loon Lim 111beba2040SSieu Mun Tang int cdns_program_phy_reg(struct cdns_sdmmc_combo_phy *combo_phy_reg, 112ddaf02d1SJit Loon Lim struct cdns_sdmmc_sdhc *sdhc_reg) 113ddaf02d1SJit Loon Lim { 114ddaf02d1SJit Loon Lim uint32_t value = 0; 115ddaf02d1SJit Loon Lim int ret = 0; 116beba2040SSieu Mun Tang uint32_t timeout = 0; 117beba2040SSieu Mun Tang 118beba2040SSieu Mun Tang /* HRS00 - Software Reset */ 119beba2040SSieu Mun Tang mmio_write_32((cdns_params.reg_base + SDHC_CDNS_HRS00), SDHC_CDNS_HRS00_SWR); 120beba2040SSieu Mun Tang 121beba2040SSieu Mun Tang /* Waiting for SDHC_CDNS_HRS00_SWR reset */ 122beba2040SSieu Mun Tang timeout = TIMEOUT; 123beba2040SSieu Mun Tang do { 124beba2040SSieu Mun Tang udelay(250); 125beba2040SSieu Mun Tang if (--timeout <= 0) { 126beba2040SSieu Mun Tang NOTICE(" SDHC Software Reset failed!!!\n"); 127beba2040SSieu Mun Tang panic(); 128beba2040SSieu Mun Tang } 129beba2040SSieu Mun Tang } while (((mmio_read_32(cdns_params.reg_base + SDHC_CDNS_HRS00) & 130beba2040SSieu Mun Tang SDHC_CDNS_HRS00_SWR) == 1)); 131beba2040SSieu Mun Tang 132beba2040SSieu Mun Tang /* Step 1, switch on DLL_RESET */ 133beba2040SSieu Mun Tang value = mmio_read_32(cdns_params.reg_base + SDHC_CDNS_HRS09); 134beba2040SSieu Mun Tang value &= ~SDHC_PHY_SW_RESET; 135beba2040SSieu Mun Tang mmio_write_32(cdns_params.reg_base + SDHC_CDNS_HRS09, value); 136ddaf02d1SJit Loon Lim 137ddaf02d1SJit Loon Lim /* program PHY_DQS_TIMING_REG */ 138ddaf02d1SJit Loon Lim value = (CP_USE_EXT_LPBK_DQS(combo_phy_reg->cp_use_ext_lpbk_dqs)) | 139ddaf02d1SJit Loon Lim (CP_USE_LPBK_DQS(combo_phy_reg->cp_use_lpbk_dqs)) | 140ddaf02d1SJit Loon Lim (CP_USE_PHONY_DQS(combo_phy_reg->cp_use_phony_dqs)) | 141ddaf02d1SJit Loon Lim (CP_USE_PHONY_DQS_CMD(combo_phy_reg->cp_use_phony_dqs_cmd)); 142beba2040SSieu Mun Tang ret = cdns_sdmmc_write_phy_reg(cdns_params.reg_base + SDHC_CDNS_HRS04, 143beba2040SSieu Mun Tang COMBO_PHY_REG + PHY_DQS_TIMING_REG, 144beba2040SSieu Mun Tang cdns_params.reg_base + SDHC_CDNS_HRS05, value); 145beba2040SSieu Mun Tang if (ret != 0U) { 146ddaf02d1SJit Loon Lim return ret; 147ddaf02d1SJit Loon Lim } 148ddaf02d1SJit Loon Lim 149ddaf02d1SJit Loon Lim /* program PHY_GATE_LPBK_CTRL_REG */ 150ddaf02d1SJit Loon Lim value = (CP_SYNC_METHOD(combo_phy_reg->cp_sync_method)) | 151ddaf02d1SJit Loon Lim (CP_SW_HALF_CYCLE_SHIFT(combo_phy_reg->cp_sw_half_cycle_shift)) | 152ddaf02d1SJit Loon Lim (CP_RD_DEL_SEL(combo_phy_reg->cp_rd_del_sel)) | 153ddaf02d1SJit Loon Lim (CP_UNDERRUN_SUPPRESS(combo_phy_reg->cp_underrun_suppress)) | 154ddaf02d1SJit Loon Lim (CP_GATE_CFG_ALWAYS_ON(combo_phy_reg->cp_gate_cfg_always_on)); 155beba2040SSieu Mun Tang ret = cdns_sdmmc_write_phy_reg(cdns_params.reg_base + SDHC_CDNS_HRS04, 156beba2040SSieu Mun Tang COMBO_PHY_REG + PHY_GATE_LPBK_CTRL_REG, 157beba2040SSieu Mun Tang cdns_params.reg_base + SDHC_CDNS_HRS05, value); 158beba2040SSieu Mun Tang if (ret != 0U) { 159beba2040SSieu Mun Tang return -ret; 160ddaf02d1SJit Loon Lim } 161ddaf02d1SJit Loon Lim 162ddaf02d1SJit Loon Lim /* program PHY_DLL_MASTER_CTRL_REG */ 163beba2040SSieu Mun Tang value = (CP_DLL_BYPASS_MODE(combo_phy_reg->cp_dll_bypass_mode)) | (2 << 20) | 164beba2040SSieu Mun Tang (CP_DLL_START_POINT(combo_phy_reg->cp_dll_start_point)); 165beba2040SSieu Mun Tang ret = cdns_sdmmc_write_phy_reg(cdns_params.reg_base + SDHC_CDNS_HRS04, 166beba2040SSieu Mun Tang COMBO_PHY_REG + PHY_DLL_MASTER_CTRL_REG, 167beba2040SSieu Mun Tang cdns_params.reg_base + SDHC_CDNS_HRS05, value); 168beba2040SSieu Mun Tang if (ret != 0U) { 169ddaf02d1SJit Loon Lim return ret; 170ddaf02d1SJit Loon Lim } 171ddaf02d1SJit Loon Lim 172ddaf02d1SJit Loon Lim /* program PHY_DLL_SLAVE_CTRL_REG */ 173beba2040SSieu Mun Tang value = (CP_READ_DQS_CMD_DELAY(combo_phy_reg->cp_read_dqs_cmd_delay)) | 174beba2040SSieu Mun Tang (CP_CLK_WRDQS_DELAY(combo_phy_reg->cp_clk_wrdqs_delay)) | 175beba2040SSieu Mun Tang (CP_CLK_WR_DELAY(combo_phy_reg->cp_clk_wr_delay)) | 176beba2040SSieu Mun Tang (CP_READ_DQS_DELAY(combo_phy_reg->cp_read_dqs_delay)); 177beba2040SSieu Mun Tang ret = cdns_sdmmc_write_phy_reg(cdns_params.reg_base + SDHC_CDNS_HRS04, 178beba2040SSieu Mun Tang COMBO_PHY_REG + PHY_DLL_SLAVE_CTRL_REG, 179beba2040SSieu Mun Tang cdns_params.reg_base + SDHC_CDNS_HRS05, value); 180beba2040SSieu Mun Tang if (ret != 0U) { 181ddaf02d1SJit Loon Lim return ret; 182ddaf02d1SJit Loon Lim } 183ddaf02d1SJit Loon Lim 184ddaf02d1SJit Loon Lim /* program PHY_CTRL_REG */ 185beba2040SSieu Mun Tang mmio_write_32(cdns_params.reg_base + SDHC_CDNS_HRS04, COMBO_PHY_REG + PHY_CTRL_REG); 186beba2040SSieu Mun Tang value = mmio_read_32(cdns_params.reg_base + SDHC_CDNS_HRS05); 187ddaf02d1SJit Loon Lim 188ddaf02d1SJit Loon Lim /* phony_dqs_timing=0 */ 189ddaf02d1SJit Loon Lim value &= ~(CP_PHONY_DQS_TIMING_MASK << CP_PHONY_DQS_TIMING_SHIFT); 190beba2040SSieu Mun Tang mmio_write_32(cdns_params.reg_base + SDHC_CDNS_HRS05, value); 191ddaf02d1SJit Loon Lim 192ddaf02d1SJit Loon Lim /* switch off DLL_RESET */ 193ddaf02d1SJit Loon Lim do { 194beba2040SSieu Mun Tang value = mmio_read_32(cdns_params.reg_base + SDHC_CDNS_HRS09); 195ddaf02d1SJit Loon Lim value |= SDHC_PHY_SW_RESET; 196beba2040SSieu Mun Tang mmio_write_32(cdns_params.reg_base + SDHC_CDNS_HRS09, value); 197beba2040SSieu Mun Tang value = mmio_read_32(cdns_params.reg_base + SDHC_CDNS_HRS09); 198ddaf02d1SJit Loon Lim /* polling PHY_INIT_COMPLETE */ 199ddaf02d1SJit Loon Lim } while ((value & SDHC_PHY_INIT_COMPLETE) != SDHC_PHY_INIT_COMPLETE); 200ddaf02d1SJit Loon Lim 201ddaf02d1SJit Loon Lim /* program PHY_DQ_TIMING_REG */ 202beba2040SSieu Mun Tang value = (CP_IO_MASK_ALWAYS_ON(combo_phy_reg->cp_io_mask_always_on)) | 203beba2040SSieu Mun Tang (CP_IO_MASK_END(combo_phy_reg->cp_io_mask_end)) | 204beba2040SSieu Mun Tang (CP_IO_MASK_START(combo_phy_reg->cp_io_mask_start)) | 205beba2040SSieu Mun Tang (CP_DATA_SELECT_OE_END(combo_phy_reg->cp_data_select_oe_end)); 206ddaf02d1SJit Loon Lim 207beba2040SSieu Mun Tang ret = cdns_sdmmc_write_phy_reg(cdns_params.reg_base + SDHC_CDNS_HRS04, 208beba2040SSieu Mun Tang COMBO_PHY_REG + PHY_DQ_TIMING_REG, 209beba2040SSieu Mun Tang cdns_params.reg_base + SDHC_CDNS_HRS05, value); 210beba2040SSieu Mun Tang if (ret != 0U) { 211ddaf02d1SJit Loon Lim return ret; 212ddaf02d1SJit Loon Lim } 213beba2040SSieu Mun Tang 214beba2040SSieu Mun Tang value = mmio_read_32(cdns_params.reg_base + SDHC_CDNS_HRS09); 215beba2040SSieu Mun Tang value |= (HRS_09_EXTENDED_RD_MODE | HRS_09_EXTENDED_WR_MODE | 216beba2040SSieu Mun Tang HRS_09_RDCMD_EN | HRS_09_RDDATA_EN); 217beba2040SSieu Mun Tang mmio_write_32(cdns_params.reg_base + SDHC_CDNS_HRS09, value); 218beba2040SSieu Mun Tang 219beba2040SSieu Mun Tang value = 0; 220beba2040SSieu Mun Tang value = SDHC_HCSDCLKADJ(HRS_10_HCSDCLKADJ_VAL); 221beba2040SSieu Mun Tang mmio_write_32(cdns_params.reg_base + SDHC_CDNS_HRS10, value); 222beba2040SSieu Mun Tang 223beba2040SSieu Mun Tang value = 0; 224beba2040SSieu Mun Tang mmio_write_32(cdns_params.reg_base + SDHC_CDNS_HRS16, value); 225beba2040SSieu Mun Tang 226beba2040SSieu Mun Tang value = (10 << 16); 227beba2040SSieu Mun Tang mmio_write_32(cdns_params.reg_base + SDHC_CDNS_HRS07, value); 228beba2040SSieu Mun Tang 229ddaf02d1SJit Loon Lim return 0; 230ddaf02d1SJit Loon Lim } 231ddaf02d1SJit Loon Lim 232ddaf02d1SJit Loon Lim int cdns_read(int lba, uintptr_t buf, size_t size) 233ddaf02d1SJit Loon Lim { 234beba2040SSieu Mun Tang return 0; 235beba2040SSieu Mun Tang } 236ddaf02d1SJit Loon Lim 237beba2040SSieu Mun Tang int cdns_write(int lba, uintptr_t buf, size_t size) 238beba2040SSieu Mun Tang { 239ddaf02d1SJit Loon Lim return 0; 240ddaf02d1SJit Loon Lim } 241ddaf02d1SJit Loon Lim 242ddaf02d1SJit Loon Lim void cdns_init(void) 243ddaf02d1SJit Loon Lim { 244ddaf02d1SJit Loon Lim /* Dummy function pointer for cdns_init. */ 245ddaf02d1SJit Loon Lim } 246ddaf02d1SJit Loon Lim 247ddaf02d1SJit Loon Lim int cdns_prepare(int dma_start_addr, uintptr_t dma_buff, size_t size) 248ddaf02d1SJit Loon Lim { 249beba2040SSieu Mun Tang struct cdns_idmac_desc *cdns_desc_data; 250ddaf02d1SJit Loon Lim assert(((dma_buff & CDNSMMC_ADDRESS_MASK) == 0) && 251beba2040SSieu Mun Tang (cdns_params.desc_size > 0)); 252ddaf02d1SJit Loon Lim 253beba2040SSieu Mun Tang cdns_desc_data = (struct cdns_idmac_desc *)cdns_params.desc_base; 254beba2040SSieu Mun Tang sd_host_adma_prepare(cdns_desc_data, dma_buff, size); 255ddaf02d1SJit Loon Lim 256ddaf02d1SJit Loon Lim return 0; 257ddaf02d1SJit Loon Lim } 258ddaf02d1SJit Loon Lim 259beba2040SSieu Mun Tang void cdns_host_set_clk(uint32_t clk) 260ddaf02d1SJit Loon Lim { 261ddaf02d1SJit Loon Lim uint32_t ret = 0; 262ddaf02d1SJit Loon Lim uint32_t sdclkfsval = 0; 263beba2040SSieu Mun Tang uint32_t dtcvval = 0xE; 264ddaf02d1SJit Loon Lim 265*38636feaSBoon Khai Ng sdclkfsval = (cdns_params.sdmclk / 2) / clk; 266beba2040SSieu Mun Tang mmio_write_32(cdns_params.reg_base + SDHC_CDNS_SRS11, 0); 267beba2040SSieu Mun Tang mmio_write_32(cdns_params.reg_base + SDHC_CDNS_SRS11, 268beba2040SSieu Mun Tang (dtcvval << SDMMC_CDN_DTCV) | (sdclkfsval << SDMMC_CDN_SDCLKFS) | 269beba2040SSieu Mun Tang (1 << SDMMC_CDN_ICE)); 270ddaf02d1SJit Loon Lim 271beba2040SSieu Mun Tang ret = cdns_wait_ics(5000, cdns_params.reg_base + SDHC_CDNS_SRS11); 272beba2040SSieu Mun Tang if (ret != 0) { 273beba2040SSieu Mun Tang ERROR("Waiting ICS timeout"); 274ddaf02d1SJit Loon Lim } 275ddaf02d1SJit Loon Lim /* Enable DLL reset */ 276beba2040SSieu Mun Tang mmio_write_32(cdns_params.reg_base + SDHC_CDNS_HRS09, 277beba2040SSieu Mun Tang mmio_read_32(cdns_params.reg_base + SDHC_CDNS_HRS09) & ~0x00000001); 278ddaf02d1SJit Loon Lim /* Set extended_wr_mode */ 279beba2040SSieu Mun Tang mmio_write_32(cdns_params.reg_base + SDHC_CDNS_HRS09, 280beba2040SSieu Mun Tang (mmio_read_32(cdns_params.reg_base + SDHC_CDNS_HRS09) & 0xFFFFFFF7) | 281beba2040SSieu Mun Tang (1 << EXTENDED_WR_MODE)); 282ddaf02d1SJit Loon Lim /* Release DLL reset */ 283beba2040SSieu Mun Tang mmio_write_32(cdns_params.reg_base + SDHC_CDNS_HRS09, 284beba2040SSieu Mun Tang mmio_read_32(cdns_params.reg_base + SDHC_CDNS_HRS09) | PHY_SW_RESET_EN); 285beba2040SSieu Mun Tang mmio_write_32(cdns_params.reg_base + SDHC_CDNS_HRS09, 286beba2040SSieu Mun Tang mmio_read_32(cdns_params.reg_base + SDHC_CDNS_HRS09) | RDCMD_EN); 287ddaf02d1SJit Loon Lim 288ddaf02d1SJit Loon Lim do { 289beba2040SSieu Mun Tang mmio_read_32(cdns_params.reg_base + SDHC_CDNS_HRS09); 290beba2040SSieu Mun Tang } while (~mmio_read_32(cdns_params.reg_base + SDHC_CDNS_HRS09) & 291beba2040SSieu Mun Tang (PHY_INIT_COMPLETE_BIT)); 292ddaf02d1SJit Loon Lim 293beba2040SSieu Mun Tang mmio_write_32(cdns_params.reg_base + SDHC_CDNS_SRS11, (dtcvval << SDMMC_CDN_DTCV) | 294beba2040SSieu Mun Tang (sdclkfsval << SDMMC_CDN_SDCLKFS) | (1 << SDMMC_CDN_ICE) | 295beba2040SSieu Mun Tang (1 << SDMMC_CDN_SDCE)); 296*38636feaSBoon Khai Ng 297*38636feaSBoon Khai Ng ret = cdns_wait_ics(5000, cdns_params.reg_base + SDHC_CDNS_SRS11); 298*38636feaSBoon Khai Ng if (ret != 0) 299*38636feaSBoon Khai Ng ERROR("Waiting ICS timeout"); 300*38636feaSBoon Khai Ng 301beba2040SSieu Mun Tang mmio_write_32(cdns_params.reg_base + SDHC_CDNS_SRS13, 0xFFFFFFFF); 302ddaf02d1SJit Loon Lim } 303ddaf02d1SJit Loon Lim 304ddaf02d1SJit Loon Lim int cdns_set_ios(unsigned int clk, unsigned int width) 305ddaf02d1SJit Loon Lim { 306beba2040SSieu Mun Tang uint32_t _status = 0; 307ddaf02d1SJit Loon Lim 308beba2040SSieu Mun Tang _status = mmio_read_32(cdns_params.reg_base + SDHC_CDNS_SRS10); 309ddaf02d1SJit Loon Lim switch (width) { 310ddaf02d1SJit Loon Lim case MMC_BUS_WIDTH_1: 311beba2040SSieu Mun Tang _status &= ~(BIT4); 312ddaf02d1SJit Loon Lim break; 313beba2040SSieu Mun Tang 314ddaf02d1SJit Loon Lim case MMC_BUS_WIDTH_4: 315beba2040SSieu Mun Tang _status |= BIT4; 316ddaf02d1SJit Loon Lim break; 317beba2040SSieu Mun Tang 318ddaf02d1SJit Loon Lim case MMC_BUS_WIDTH_8: 319beba2040SSieu Mun Tang _status |= BIT8; 320ddaf02d1SJit Loon Lim break; 321beba2040SSieu Mun Tang 322ddaf02d1SJit Loon Lim default: 323ddaf02d1SJit Loon Lim assert(0); 324ddaf02d1SJit Loon Lim break; 325ddaf02d1SJit Loon Lim } 326beba2040SSieu Mun Tang mmio_write_32((cdns_params.reg_base + SDHC_CDNS_SRS10), _status); 327ddaf02d1SJit Loon Lim cdns_host_set_clk(clk); 328ddaf02d1SJit Loon Lim 329ddaf02d1SJit Loon Lim return 0; 330ddaf02d1SJit Loon Lim } 331ddaf02d1SJit Loon Lim 332ddaf02d1SJit Loon Lim int cdns_sdmmc_write_sd_host_reg(uint32_t addr, uint32_t data) 333ddaf02d1SJit Loon Lim { 334ddaf02d1SJit Loon Lim uint32_t value = 0; 335ddaf02d1SJit Loon Lim 336ddaf02d1SJit Loon Lim value = mmio_read_32(addr); 337ddaf02d1SJit Loon Lim value &= ~SDHC_REG_MASK; 338ddaf02d1SJit Loon Lim value |= data; 339ddaf02d1SJit Loon Lim mmio_write_32(addr, value); 340ddaf02d1SJit Loon Lim value = mmio_read_32(addr); 341beba2040SSieu Mun Tang 342ddaf02d1SJit Loon Lim if (value != data) { 343ddaf02d1SJit Loon Lim ERROR("SD host address is not set properly\n"); 344ddaf02d1SJit Loon Lim return -ENXIO; 345ddaf02d1SJit Loon Lim } 346ddaf02d1SJit Loon Lim 347ddaf02d1SJit Loon Lim return 0; 348ddaf02d1SJit Loon Lim } 349ddaf02d1SJit Loon Lim 350beba2040SSieu Mun Tang 351beba2040SSieu Mun Tang 352beba2040SSieu Mun Tang void sd_host_oper_mode(enum sd_opr_modes opr_mode) 353ddaf02d1SJit Loon Lim { 354beba2040SSieu Mun Tang 355beba2040SSieu Mun Tang uint32_t reg = 0; 356beba2040SSieu Mun Tang 357beba2040SSieu Mun Tang switch (opr_mode) { 358beba2040SSieu Mun Tang case SD_HOST_OPR_MODE_HV4E_0_SDMA_32: 359beba2040SSieu Mun Tang reg = mmio_read_32(cdns_params.reg_base + SDHC_CDNS_SRS10); 360beba2040SSieu Mun Tang reg &= ~(DMA_SEL_BIT); 361beba2040SSieu Mun Tang mmio_write_32(cdns_params.reg_base + SDHC_CDNS_SRS10, reg); 362beba2040SSieu Mun Tang reg = mmio_read_32(cdns_params.reg_base + SDHC_CDNS_SRS15); 363beba2040SSieu Mun Tang reg &= ~(HV4E | BIT_AD_64); 364beba2040SSieu Mun Tang mmio_write_32(cdns_params.reg_base + SDHC_CDNS_SRS15, reg); 365beba2040SSieu Mun Tang break; 366beba2040SSieu Mun Tang 367beba2040SSieu Mun Tang case SD_HOST_OPR_MODE_HV4E_1_SDMA_32: 368beba2040SSieu Mun Tang reg = mmio_read_32(cdns_params.reg_base + SDHC_CDNS_SRS10); 369beba2040SSieu Mun Tang reg &= ~(DMA_SEL_BIT); 370beba2040SSieu Mun Tang mmio_write_32(cdns_params.reg_base + SDHC_CDNS_SRS10, reg); 371beba2040SSieu Mun Tang reg = mmio_read_32(cdns_params.reg_base + SDHC_CDNS_SRS15); 372beba2040SSieu Mun Tang reg &= ~(HV4E | BIT_AD_64); 373beba2040SSieu Mun Tang reg |= (HV4E); 374beba2040SSieu Mun Tang mmio_write_32(cdns_params.reg_base + SDHC_CDNS_SRS15, reg); 375beba2040SSieu Mun Tang break; 376beba2040SSieu Mun Tang 377beba2040SSieu Mun Tang case SD_HOST_OPR_MODE_HV4E_1_SDMA_64: 378beba2040SSieu Mun Tang reg = mmio_read_32(cdns_params.reg_base + SDHC_CDNS_SRS10); 379beba2040SSieu Mun Tang reg &= ~(DMA_SEL_BIT); 380beba2040SSieu Mun Tang mmio_write_32(cdns_params.reg_base + SDHC_CDNS_SRS10, reg); 381beba2040SSieu Mun Tang reg = mmio_read_32(cdns_params.reg_base + SDHC_CDNS_SRS15); 382beba2040SSieu Mun Tang reg |= (HV4E | BIT_AD_64); 383beba2040SSieu Mun Tang mmio_write_32(cdns_params.reg_base + SDHC_CDNS_SRS15, reg); 384beba2040SSieu Mun Tang break; 385beba2040SSieu Mun Tang 386beba2040SSieu Mun Tang case SD_HOST_OPR_MODE_HV4E_0_ADMA_32: 387beba2040SSieu Mun Tang reg = mmio_read_32(cdns_params.reg_base + SDHC_CDNS_SRS10); 388beba2040SSieu Mun Tang reg &= ~(DMA_SEL_BIT); 389beba2040SSieu Mun Tang reg |= DMA_SEL_BIT_2; 390beba2040SSieu Mun Tang mmio_write_32(cdns_params.reg_base + SDHC_CDNS_SRS10, reg); 391beba2040SSieu Mun Tang reg = mmio_read_32(cdns_params.reg_base + SDHC_CDNS_SRS15); 392beba2040SSieu Mun Tang reg &= ~(HV4E | BIT_AD_64); 393beba2040SSieu Mun Tang mmio_write_32(cdns_params.reg_base + SDHC_CDNS_SRS15, reg); 394beba2040SSieu Mun Tang break; 395beba2040SSieu Mun Tang 396beba2040SSieu Mun Tang case SD_HOST_OPR_MODE_HV4E_0_ADMA_64: 397beba2040SSieu Mun Tang reg = mmio_read_32(cdns_params.reg_base + SDHC_CDNS_SRS10); 398beba2040SSieu Mun Tang reg &= ~(DMA_SEL_BIT); 399beba2040SSieu Mun Tang reg |= DMA_SEL_BIT_3; 400beba2040SSieu Mun Tang mmio_write_32(cdns_params.reg_base + SDHC_CDNS_SRS10, reg); 401beba2040SSieu Mun Tang reg = mmio_read_32(cdns_params.reg_base + SDHC_CDNS_SRS15); 402beba2040SSieu Mun Tang reg &= ~(HV4E | BIT_AD_64); 403beba2040SSieu Mun Tang reg |= BIT_AD_64; 404beba2040SSieu Mun Tang mmio_write_32(cdns_params.reg_base + SDHC_CDNS_SRS15, reg); 405beba2040SSieu Mun Tang break; 406beba2040SSieu Mun Tang 407beba2040SSieu Mun Tang case SD_HOST_OPR_MODE_HV4E_1_ADMA_32: 408beba2040SSieu Mun Tang reg = mmio_read_32(cdns_params.reg_base + SDHC_CDNS_SRS10); 409beba2040SSieu Mun Tang reg &= ~(DMA_SEL_BIT); 410beba2040SSieu Mun Tang reg |= DMA_SEL_BIT_2; 411beba2040SSieu Mun Tang mmio_write_32(cdns_params.reg_base + SDHC_CDNS_SRS10, reg); 412beba2040SSieu Mun Tang reg = mmio_read_32(cdns_params.reg_base + SDHC_CDNS_SRS15); 413beba2040SSieu Mun Tang reg &= ~(HV4E | BIT_AD_64); 414beba2040SSieu Mun Tang reg |= HV4E; 415beba2040SSieu Mun Tang mmio_write_32(cdns_params.reg_base + SDHC_CDNS_SRS15, reg); 416beba2040SSieu Mun Tang break; 417beba2040SSieu Mun Tang 418beba2040SSieu Mun Tang case SD_HOST_OPR_MODE_HV4E_1_ADMA_64: 419beba2040SSieu Mun Tang reg = mmio_read_32(cdns_params.reg_base + SDHC_CDNS_SRS10); 420beba2040SSieu Mun Tang reg &= ~(DMA_SEL_BIT); 421beba2040SSieu Mun Tang reg |= DMA_SEL_BIT_2; 422beba2040SSieu Mun Tang mmio_write_32(cdns_params.reg_base + SDHC_CDNS_SRS10, reg); 423beba2040SSieu Mun Tang reg = mmio_read_32(cdns_params.reg_base + SDHC_CDNS_SRS15); 424beba2040SSieu Mun Tang reg |= (HV4E | BIT_AD_64); 425beba2040SSieu Mun Tang mmio_write_32(cdns_params.reg_base + SDHC_CDNS_SRS15, reg); 426beba2040SSieu Mun Tang break; 427beba2040SSieu Mun Tang } 428ddaf02d1SJit Loon Lim } 429ddaf02d1SJit Loon Lim 430beba2040SSieu Mun Tang void card_reset(bool power_enable) 431ddaf02d1SJit Loon Lim { 432beba2040SSieu Mun Tang uint32_t reg_value = 0; 433ddaf02d1SJit Loon Lim 434beba2040SSieu Mun Tang /* Reading SRS10 value before writing */ 435beba2040SSieu Mun Tang reg_value = mmio_read_32(cdns_params.reg_base + SDHC_CDNS_SRS10); 436beba2040SSieu Mun Tang 437beba2040SSieu Mun Tang if (power_enable == true) { 438beba2040SSieu Mun Tang reg_value &= ~((7 << SDMMC_CDN_BVS) | (1 << SDMMC_CDN_BP)); 439beba2040SSieu Mun Tang reg_value = ((1 << SDMMC_CDN_BVS) | (1 << SDMMC_CDN_BP)); 440beba2040SSieu Mun Tang } else { 441beba2040SSieu Mun Tang reg_value &= ~((7 << SDMMC_CDN_BVS) | (1 << SDMMC_CDN_BP)); 442beba2040SSieu Mun Tang } 443beba2040SSieu Mun Tang mmio_write_32(cdns_params.reg_base + SDHC_CDNS_SRS10, reg_value); 444ddaf02d1SJit Loon Lim } 445ddaf02d1SJit Loon Lim 446beba2040SSieu Mun Tang void high_speed_enable(bool mode) 447ddaf02d1SJit Loon Lim { 448ddaf02d1SJit Loon Lim 449beba2040SSieu Mun Tang uint32_t reg_value = 0; 450beba2040SSieu Mun Tang /* Reading SRS10 value before writing */ 451beba2040SSieu Mun Tang reg_value = mmio_read_32(cdns_params.reg_base + SDHC_CDNS_SRS10); 452ddaf02d1SJit Loon Lim 453beba2040SSieu Mun Tang if (mode == true) { 454beba2040SSieu Mun Tang reg_value |= HS_EN; 455beba2040SSieu Mun Tang } else { 456beba2040SSieu Mun Tang reg_value &= ~HS_EN; 457ddaf02d1SJit Loon Lim } 458ddaf02d1SJit Loon Lim 459beba2040SSieu Mun Tang mmio_write_32(cdns_params.reg_base + SDHC_CDNS_SRS10, reg_value); 460ddaf02d1SJit Loon Lim } 461ddaf02d1SJit Loon Lim 462ddaf02d1SJit Loon Lim int cdns_reset(void) 463ddaf02d1SJit Loon Lim { 464beba2040SSieu Mun Tang volatile uint32_t data = 0; 465ddaf02d1SJit Loon Lim uint32_t count = 0; 466ddaf02d1SJit Loon Lim 467ddaf02d1SJit Loon Lim /* Software reset */ 468beba2040SSieu Mun Tang mmio_write_32(cdns_params.reg_base + SDHC_CDNS_SRS11, SRS11_SRFA); 469ddaf02d1SJit Loon Lim /* Wait status command response ready */ 470ddaf02d1SJit Loon Lim do { 471beba2040SSieu Mun Tang data = mmio_read_32(cdns_params.reg_base + SDHC_CDNS_HRS00); 472ddaf02d1SJit Loon Lim count++; 473beba2040SSieu Mun Tang if (count >= CDNS_TIMEOUT) { 474ddaf02d1SJit Loon Lim return -ETIMEDOUT; 475ddaf02d1SJit Loon Lim } 476beba2040SSieu Mun Tang /* Wait for SRS11 */ 477beba2040SSieu Mun Tang } while (((SRS11_SRFA_CHK(data)) & 1) == 1); 478ddaf02d1SJit Loon Lim 479ddaf02d1SJit Loon Lim return 0; 480ddaf02d1SJit Loon Lim } 481ddaf02d1SJit Loon Lim 482beba2040SSieu Mun Tang void sdmmc_host_init(bool uhs2_enable) 483beba2040SSieu Mun Tang { 484beba2040SSieu Mun Tang uint32_t timeout; 485beba2040SSieu Mun Tang 486beba2040SSieu Mun Tang /* SRS11 - Host Control default value set */ 487beba2040SSieu Mun Tang mmio_write_32(cdns_params.reg_base + SDHC_CDNS_SRS11, 0x0); 488beba2040SSieu Mun Tang 489beba2040SSieu Mun Tang /* Waiting for detect card */ 490beba2040SSieu Mun Tang timeout = TIMEOUT; 491beba2040SSieu Mun Tang do { 492beba2040SSieu Mun Tang udelay(250); 493beba2040SSieu Mun Tang if (--timeout <= 0) { 494beba2040SSieu Mun Tang NOTICE(" SDHC Card Detecion failed!!!\n"); 495beba2040SSieu Mun Tang panic(); 496beba2040SSieu Mun Tang } 497beba2040SSieu Mun Tang } while (((mmio_read_32(cdns_params.reg_base + SDHC_CDNS_SRS09) & CHECK_CARD) == 0)); 498beba2040SSieu Mun Tang 499beba2040SSieu Mun Tang /* UHS2 Host setting */ 500beba2040SSieu Mun Tang if (uhs2_enable == true) { 501beba2040SSieu Mun Tang /** need to implement*/ 502beba2040SSieu Mun Tang } 503beba2040SSieu Mun Tang 504beba2040SSieu Mun Tang /* Card reset */ 505beba2040SSieu Mun Tang 506beba2040SSieu Mun Tang card_reset(1); 507beba2040SSieu Mun Tang udelay(2500); 508beba2040SSieu Mun Tang card_reset(0); 509beba2040SSieu Mun Tang udelay(2500); 510beba2040SSieu Mun Tang card_reset(1); 511beba2040SSieu Mun Tang udelay(2500); 512beba2040SSieu Mun Tang 513beba2040SSieu Mun Tang /* Enable Interrupt Flags*/ 514beba2040SSieu Mun Tang mmio_write_32((cdns_params.reg_base + SDHC_CDNS_SRS13), ~0); 515beba2040SSieu Mun Tang high_speed_enable(true); 516beba2040SSieu Mun Tang } 517beba2040SSieu Mun Tang 518ddaf02d1SJit Loon Lim int cdns_sd_host_init(struct cdns_sdmmc_combo_phy *mmc_combo_phy_reg, 519ddaf02d1SJit Loon Lim struct cdns_sdmmc_sdhc *mmc_sdhc_reg) 520ddaf02d1SJit Loon Lim { 521ddaf02d1SJit Loon Lim int ret = 0; 522ddaf02d1SJit Loon Lim 523ddaf02d1SJit Loon Lim ret = cdns_reset(); 524beba2040SSieu Mun Tang if (ret != 0U) { 525ddaf02d1SJit Loon Lim ERROR("Program phy reg init failed"); 526ddaf02d1SJit Loon Lim return ret; 527ddaf02d1SJit Loon Lim } 528ddaf02d1SJit Loon Lim 529ddaf02d1SJit Loon Lim ret = cdns_program_phy_reg(&sdmmc_combo_phy_reg, &sdmmc_sdhc_reg); 530beba2040SSieu Mun Tang if (ret != 0U) { 531ddaf02d1SJit Loon Lim ERROR("Program phy reg init failed"); 532ddaf02d1SJit Loon Lim return ret; 533ddaf02d1SJit Loon Lim } 534beba2040SSieu Mun Tang sdmmc_host_init(0); 535beba2040SSieu Mun Tang cdns_host_set_clk(100000); 536ddaf02d1SJit Loon Lim 537beba2040SSieu Mun Tang sd_host_oper_mode(SD_HOST_OPR_MODE_HV4E_0_ADMA_64); 538ddaf02d1SJit Loon Lim 539ddaf02d1SJit Loon Lim return 0; 540ddaf02d1SJit Loon Lim } 541ddaf02d1SJit Loon Lim 542ddaf02d1SJit Loon Lim int cdns_send_cmd(struct mmc_cmd *cmd) 543ddaf02d1SJit Loon Lim { 544beba2040SSieu Mun Tang uint32_t cmd_flags = 0; 545beba2040SSieu Mun Tang uint32_t timeout = 0; 546ddaf02d1SJit Loon Lim uint32_t status_check = 0; 547beba2040SSieu Mun Tang uint32_t mode = 0; 548beba2040SSieu Mun Tang uint32_t status; 549ddaf02d1SJit Loon Lim 550ddaf02d1SJit Loon Lim assert(cmd); 551ddaf02d1SJit Loon Lim 552beba2040SSieu Mun Tang cmd_flags = CDNS_HOST_CMD_INHIBIT | CDNS_HOST_DATA_INHIBIT; 553ddaf02d1SJit Loon Lim 554beba2040SSieu Mun Tang if ((cmd->cmd_idx == SD_STOP_TRANSMISSION) && (!data_cmd)) { 555beba2040SSieu Mun Tang cmd_flags &= ~CDNS_HOST_DATA_INHIBIT; 556ddaf02d1SJit Loon Lim } 557ddaf02d1SJit Loon Lim 558ddaf02d1SJit Loon Lim timeout = TIMEOUT; 559ddaf02d1SJit Loon Lim do { 560ddaf02d1SJit Loon Lim udelay(100); 561ddaf02d1SJit Loon Lim if (--timeout <= 0) { 562ddaf02d1SJit Loon Lim udelay(50); 563beba2040SSieu Mun Tang NOTICE("Timeout occur data and cmd line %x\n", 564beba2040SSieu Mun Tang mmio_read_32(cdns_params.reg_base + SDHC_CDNS_SRS09)); 565ddaf02d1SJit Loon Lim panic(); 566ddaf02d1SJit Loon Lim } 567beba2040SSieu Mun Tang } while ((mmio_read_32(cdns_params.reg_base + SDHC_CDNS_SRS09) & (cmd_flags))); 568ddaf02d1SJit Loon Lim 569beba2040SSieu Mun Tang mmio_write_32(cdns_params.reg_base + SDHC_CDNS_SRS12, 0xFFFFFFFF); 570beba2040SSieu Mun Tang cmd_flags = 0; 571beba2040SSieu Mun Tang cmd_flags = (cmd->cmd_idx) << COM_IDX; 572ddaf02d1SJit Loon Lim 573beba2040SSieu Mun Tang if ((cmd->resp_type & MMC_RSP_136) != 0) { 574beba2040SSieu Mun Tang cmd_flags |= RES_TYPE_SEL_136; 575beba2040SSieu Mun Tang } else if (((cmd->resp_type & MMC_RSP_48) != 0) && 576beba2040SSieu Mun Tang ((cmd->resp_type & MMC_RSP_BUSY) != 0)) { 577beba2040SSieu Mun Tang cmd_flags |= RES_TYPE_SEL_48_B; 578beba2040SSieu Mun Tang } else if ((cmd->resp_type & MMC_RSP_48) != 0) { 579beba2040SSieu Mun Tang cmd_flags |= RES_TYPE_SEL_48; 580beba2040SSieu Mun Tang } else { 581beba2040SSieu Mun Tang cmd_flags &= ~RES_TYPE_SEL_NO; 582ddaf02d1SJit Loon Lim } 583ddaf02d1SJit Loon Lim 584beba2040SSieu Mun Tang if ((cmd->resp_type & MMC_RSP_CRC) != 0) { 585beba2040SSieu Mun Tang cmd_flags |= CMD_CHECK_RESP_CRC; 586beba2040SSieu Mun Tang } 587beba2040SSieu Mun Tang 588beba2040SSieu Mun Tang if ((cmd->resp_type & MMC_RSP_CMD_IDX) != 0) { 589beba2040SSieu Mun Tang cmd_flags |= CMD_IDX_CHK_ENABLE; 590beba2040SSieu Mun Tang } 591beba2040SSieu Mun Tang 592beba2040SSieu Mun Tang if ((cmd->cmd_idx == MMC_ACMD(51)) || (cmd->cmd_idx == MMC_CMD(17)) || 593beba2040SSieu Mun Tang (cmd->cmd_idx == MMC_CMD(18)) || (cmd->cmd_idx == MMC_CMD(24)) || 594*38636feaSBoon Khai Ng (cmd->cmd_idx == MMC_CMD(25)) || (cmd->cmd_idx == MMC_CMD(8) && 595*38636feaSBoon Khai Ng cdns_params.cdn_sdmmc_dev_type == MMC_IS_EMMC)) { 596beba2040SSieu Mun Tang mmio_write_8((cdns_params.reg_base + DTCV_OFFSET), DTCV_VAL); 597beba2040SSieu Mun Tang cmd_flags |= DATA_PRESENT; 598beba2040SSieu Mun Tang mode |= BLK_CNT_EN; 599beba2040SSieu Mun Tang 600beba2040SSieu Mun Tang mode |= (DMA_ENABLED); 601beba2040SSieu Mun Tang if ((cmd->cmd_idx == SD_WRITE_MULTIPLE_BLOCK) || 602beba2040SSieu Mun Tang (cmd->cmd_idx == SD_READ_MULTIPLE_BLOCK)) { 603beba2040SSieu Mun Tang mode |= (MULTI_BLK_READ); 604beba2040SSieu Mun Tang } else { 605beba2040SSieu Mun Tang mode &= ~(MULTI_BLK_READ); 606beba2040SSieu Mun Tang } 607beba2040SSieu Mun Tang if ((cmd->cmd_idx == SD_WRITE_MULTIPLE_BLOCK) || 608beba2040SSieu Mun Tang (cmd->cmd_idx == SD_WRITE_SINGLE_BLOCK)) { 609beba2040SSieu Mun Tang mode &= ~CMD_READ; 610beba2040SSieu Mun Tang } else { 611beba2040SSieu Mun Tang mode |= CMD_READ; 612beba2040SSieu Mun Tang } 613beba2040SSieu Mun Tang mmio_write_16(cdns_params.reg_base + SDHC_CDNS_SRS03, mode); 614beba2040SSieu Mun Tang 615beba2040SSieu Mun Tang } else { 616beba2040SSieu Mun Tang mmio_write_8((cdns_params.reg_base + DTCV_OFFSET), DTCV_VAL); 617beba2040SSieu Mun Tang } 618beba2040SSieu Mun Tang 619beba2040SSieu Mun Tang mmio_write_32(cdns_params.reg_base + SDHC_CDNS_SRS02, cmd->cmd_arg); 620beba2040SSieu Mun Tang mmio_write_16((cdns_params.reg_base + CICE_OFFSET), 621beba2040SSieu Mun Tang SDHCI_MAKE_CMD(cmd->cmd_idx, cmd_flags)); 622beba2040SSieu Mun Tang 623beba2040SSieu Mun Tang timeout = TIMEOUT; 624beba2040SSieu Mun Tang 625beba2040SSieu Mun Tang do { 626beba2040SSieu Mun Tang udelay(CDNS_TIMEOUT); 627beba2040SSieu Mun Tang status = mmio_read_32(cdns_params.reg_base + SDHC_CDNS_SRS12); 628beba2040SSieu Mun Tang } while (((status & (INT_CMD_DONE | ERROR_INT)) == 0) && (timeout-- > 0)); 629beba2040SSieu Mun Tang 630beba2040SSieu Mun Tang mmio_write_32(cdns_params.reg_base + SDHC_CDNS_SRS12, (SRS_12_CC_EN)); 631beba2040SSieu Mun Tang status_check = mmio_read_32(cdns_params.reg_base + SDHC_CDNS_SRS12) & 0xffff8000; 632ddaf02d1SJit Loon Lim if (status_check != 0U) { 633beba2040SSieu Mun Tang timeout = TIMEOUT; 634beba2040SSieu Mun Tang ERROR("SD host controller send command failed, SRS12 = %x", status_check); 635ddaf02d1SJit Loon Lim return -1; 636ddaf02d1SJit Loon Lim } 637ddaf02d1SJit Loon Lim 638beba2040SSieu Mun Tang if (!((cmd_flags & RES_TYPE_SEL_NO) == 0)) { 639beba2040SSieu Mun Tang cmd->resp_data[0] = mmio_read_32(cdns_params.reg_base + SDHC_CDNS_SRS04); 640beba2040SSieu Mun Tang if ((cmd_flags & RES_TYPE_SEL_NO) == RES_TYPE_SEL_136) { 641beba2040SSieu Mun Tang cmd->resp_data[1] = mmio_read_32(cdns_params.reg_base + SDHC_CDNS_SRS05); 642beba2040SSieu Mun Tang cmd->resp_data[2] = mmio_read_32(cdns_params.reg_base + SDHC_CDNS_SRS06); 643beba2040SSieu Mun Tang cmd->resp_data[3] = mmio_read_32(cdns_params.reg_base + SDHC_CDNS_SRS07); 644beba2040SSieu Mun Tang /* 136-bit: RTS=01b, Response field R[127:8] - RESP3[23:0], 645beba2040SSieu Mun Tang * RESP2[31:0], RESP1[31:0], RESP0[31:0] 646beba2040SSieu Mun Tang * Subsystem expects 128 bits response but cadence SDHC sends 647beba2040SSieu Mun Tang * 120 bits response from R[127:8]. Bits manupulation to address 648beba2040SSieu Mun Tang * the correct responses for the 136 bit response type. 649beba2040SSieu Mun Tang */ 650beba2040SSieu Mun Tang cmd->resp_data[3] = ((cmd->resp_data[3] << 8) | 651beba2040SSieu Mun Tang ((cmd->resp_data[2] >> 24) & 652beba2040SSieu Mun Tang CDNS_CSD_BYTE_MASK)); 653beba2040SSieu Mun Tang cmd->resp_data[2] = ((cmd->resp_data[2] << 8) | 654beba2040SSieu Mun Tang ((cmd->resp_data[1] >> 24) & 655beba2040SSieu Mun Tang CDNS_CSD_BYTE_MASK)); 656beba2040SSieu Mun Tang cmd->resp_data[1] = ((cmd->resp_data[1] << 8) | 657beba2040SSieu Mun Tang ((cmd->resp_data[0] >> 24) & 658beba2040SSieu Mun Tang CDNS_CSD_BYTE_MASK)); 659beba2040SSieu Mun Tang cmd->resp_data[0] = (cmd->resp_data[0] << 8); 660ddaf02d1SJit Loon Lim } 661ddaf02d1SJit Loon Lim } 662ddaf02d1SJit Loon Lim 663beba2040SSieu Mun Tang mmio_write_32(cdns_params.reg_base + SDHC_CDNS_SRS12, (SRS_12_CC_EN)); 664beba2040SSieu Mun Tang 665ddaf02d1SJit Loon Lim return 0; 666ddaf02d1SJit Loon Lim } 667beba2040SSieu Mun Tang 668beba2040SSieu Mun Tang void sd_host_adma_prepare(struct cdns_idmac_desc *desc_ptr, uint64_t buf, 669beba2040SSieu Mun Tang size_t size) 670beba2040SSieu Mun Tang { 671beba2040SSieu Mun Tang uint32_t full_desc_cnt = 0; 672beba2040SSieu Mun Tang uint32_t non_full_desc_cnt = 0; 673beba2040SSieu Mun Tang uint64_t desc_address; 674beba2040SSieu Mun Tang uint32_t block_count; 675beba2040SSieu Mun Tang uint32_t transfer_block_size; 676beba2040SSieu Mun Tang 677beba2040SSieu Mun Tang full_desc_cnt = (size / PAGE_BUFFER_LEN); 678beba2040SSieu Mun Tang non_full_desc_cnt = (size % PAGE_BUFFER_LEN); 679beba2040SSieu Mun Tang for (int i = 0; i < full_desc_cnt; i++) { 680beba2040SSieu Mun Tang desc_ptr->attr = (ADMA_DESC_TRANSFER_DATA | ADMA_DESC_ATTR_VALID); 681beba2040SSieu Mun Tang desc_ptr->len = 0; // 0 means 64kb page size it will take 682beba2040SSieu Mun Tang desc_ptr->addr_lo = 0; 683beba2040SSieu Mun Tang #if CONFIG_DMA_ADDR_T_64BIT == 1 684beba2040SSieu Mun Tang desc_ptr->addr_hi = (uint32_t)((buf >> 32) & 0xffffffff); 685beba2040SSieu Mun Tang #endif 686beba2040SSieu Mun Tang if (non_full_desc_cnt == 0) { 687beba2040SSieu Mun Tang desc_ptr->attr |= (ADMA_DESC_ATTR_END); 688beba2040SSieu Mun Tang } 689beba2040SSieu Mun Tang buf += PAGE_BUFFER_LEN; 690beba2040SSieu Mun Tang } 691beba2040SSieu Mun Tang 692beba2040SSieu Mun Tang if (non_full_desc_cnt != 0) { 693beba2040SSieu Mun Tang desc_ptr->attr = 694beba2040SSieu Mun Tang (ADMA_DESC_TRANSFER_DATA | ADMA_DESC_ATTR_END | ADMA_DESC_ATTR_VALID); 695beba2040SSieu Mun Tang desc_ptr->addr_lo = buf & 0xffffffff; 696beba2040SSieu Mun Tang desc_ptr->len = size; 697beba2040SSieu Mun Tang #if CONFIG_DMA_ADDR_T_64BIT == 1 698beba2040SSieu Mun Tang desc_ptr->addr_hi = (uint32_t)((buf >> 32) & 0xffffffff); 699beba2040SSieu Mun Tang #endif 700beba2040SSieu Mun Tang desc_address = (uint64_t)desc_ptr; 701beba2040SSieu Mun Tang if (size > MMC_MAX_BLOCK_LEN) { 702beba2040SSieu Mun Tang transfer_block_size = MMC_MAX_BLOCK_LEN; 703beba2040SSieu Mun Tang } else { 704beba2040SSieu Mun Tang transfer_block_size = size; 705beba2040SSieu Mun Tang } 706beba2040SSieu Mun Tang 707beba2040SSieu Mun Tang block_count = (size / transfer_block_size); 708beba2040SSieu Mun Tang mmio_write_32(cdns_params.reg_base + SDHC_CDNS_SRS01, 709beba2040SSieu Mun Tang ((transfer_block_size << BLOCK_SIZE) | SDMA_BUF | 710beba2040SSieu Mun Tang (block_count << BLK_COUNT_CT))); 711beba2040SSieu Mun Tang mmio_write_32(cdns_params.reg_base + SDHC_CDNS_SRS22, 712beba2040SSieu Mun Tang (uint32_t)desc_address & 0xFFFFFFFF); 713beba2040SSieu Mun Tang mmio_write_32(cdns_params.reg_base + SDHC_CDNS_SRS23, 714beba2040SSieu Mun Tang (uint32_t)(desc_address >> 32 & 0xFFFFFFFF)); 715beba2040SSieu Mun Tang } 716beba2040SSieu Mun Tang } 717beba2040SSieu Mun Tang 718beba2040SSieu Mun Tang int cdns_mmc_init(struct cdns_sdmmc_params *params, 719beba2040SSieu Mun Tang struct mmc_device_info *info) 720beba2040SSieu Mun Tang { 721beba2040SSieu Mun Tang 722beba2040SSieu Mun Tang int result = 0; 723beba2040SSieu Mun Tang 724beba2040SSieu Mun Tang assert((params != NULL) && 725beba2040SSieu Mun Tang ((params->reg_base & MMC_BLOCK_MASK) == 0) && 726beba2040SSieu Mun Tang ((params->desc_size & MMC_BLOCK_MASK) == 0) && 727beba2040SSieu Mun Tang ((params->reg_pinmux & MMC_BLOCK_MASK) == 0) && 728beba2040SSieu Mun Tang ((params->reg_phy & MMC_BLOCK_MASK) == 0) && 729beba2040SSieu Mun Tang (params->desc_size > 0) && 730beba2040SSieu Mun Tang (params->clk_rate > 0) && 731*38636feaSBoon Khai Ng (params->sdmclk > 0) && 732beba2040SSieu Mun Tang ((params->bus_width == MMC_BUS_WIDTH_1) || 733beba2040SSieu Mun Tang (params->bus_width == MMC_BUS_WIDTH_4) || 734beba2040SSieu Mun Tang (params->bus_width == MMC_BUS_WIDTH_8))); 735beba2040SSieu Mun Tang 736beba2040SSieu Mun Tang memcpy(&cdns_params, params, sizeof(struct cdns_sdmmc_params)); 737beba2040SSieu Mun Tang 738beba2040SSieu Mun Tang cdns_set_sdmmc_var(&sdmmc_combo_phy_reg, &sdmmc_sdhc_reg); 739beba2040SSieu Mun Tang result = cdns_sd_host_init(&sdmmc_combo_phy_reg, &sdmmc_sdhc_reg); 740beba2040SSieu Mun Tang if (result < 0) { 741beba2040SSieu Mun Tang return result; 742beba2040SSieu Mun Tang } 743beba2040SSieu Mun Tang 744beba2040SSieu Mun Tang cdns_params.cdn_sdmmc_dev_type = info->mmc_dev_type; 745beba2040SSieu Mun Tang cdns_params.cdn_sdmmc_dev_mode = SD_DS; 746beba2040SSieu Mun Tang 747beba2040SSieu Mun Tang result = mmc_init(&cdns_sdmmc_ops, params->clk_rate, params->bus_width, 748beba2040SSieu Mun Tang params->flags, info); 749beba2040SSieu Mun Tang 750beba2040SSieu Mun Tang return result; 751beba2040SSieu Mun Tang } 752