1ee5076f9SYann GautierSTM32MP2 2ee5076f9SYann Gautier======== 3ee5076f9SYann Gautier 4ee5076f9SYann GautierSTM32MP2 is a microprocessor designed by STMicroelectronics 5ee5076f9SYann Gautierbased on Arm Cortex-A35. 6ee5076f9SYann Gautier 721b6260eSYann GautierMore information can be found on `STM32MP2 Series`_ page. 821b6260eSYann Gautier 9ee5076f9SYann GautierFor TF-A common configuration of STM32 MPUs, please check 10ee5076f9SYann Gautier:ref:`STM32 MPUs` page. 11ee5076f9SYann Gautier 12ee5076f9SYann GautierSTM32MP2 Versions 13ee5076f9SYann Gautier----------------- 14ee5076f9SYann Gautier 15*07759f2bSYann GautierHere are the variants for STM32MP2: 16*07759f2bSYann Gautier- STM32MP21 17*07759f2bSYann Gautier- STM32MP25 18*07759f2bSYann Gautier 19*07759f2bSYann GautierSTM32MP21 Versions 20*07759f2bSYann Gautier~~~~~~~~~~~~~~~~~~ 21*07759f2bSYann GautierThe STM32MP21 series is available in 3 different lines which are pin-to-pin compatible: 22*07759f2bSYann Gautier 23*07759f2bSYann Gautier- STM32MP215: Single Cortex-A35 + Cortex-M33 - 2x Ethernet - 2x CAN FD - CSI - LTDC 24*07759f2bSYann Gautier- STM32MP213: Single Cortex-A35 + Cortex-M33 - 2x Ethernet - 2x CAN FD 25*07759f2bSYann Gautier- STM32MP211: Single Cortex-A35 + Cortex-M33 - 1x Ethernet 26*07759f2bSYann Gautier 27*07759f2bSYann GautierEach line comes with a security option (cryptography & secure boot) and a Cortex-A frequency option: 28*07759f2bSYann Gautier 29*07759f2bSYann Gautier- A Basic + Cortex-A35 @ 1.2GHz 30*07759f2bSYann Gautier- C Secure Boot + HW Crypto + Cortex-A35 @ 1.2GHz 31*07759f2bSYann Gautier- D Basic + Cortex-A35 @ 1.5GHz 32*07759f2bSYann Gautier- F Secure Boot + HW Crypto + Cortex-A35 @ 1.5GHz 33*07759f2bSYann Gautier 34*07759f2bSYann GautierSTM32MP25 Versions 35*07759f2bSYann Gautier~~~~~~~~~~~~~~~~~~ 36ee5076f9SYann GautierThe STM32MP25 series is available in 4 different lines which are pin-to-pin compatible: 37ee5076f9SYann Gautier 38ee5076f9SYann Gautier- STM32MP257: Dual Cortex-A35 cores, Cortex-M33 core - 3x Ethernet (2+1 switch) - 3x CAN FD – H264 - 3D GPU – AI / NN - LVDS 39ee5076f9SYann Gautier- STM32MP255: Dual Cortex-A35 cores, Cortex-M33 core - 2x Ethernet – 3x CAN FD - H264 - 3D GPU – AI / NN - LVDS 40ee5076f9SYann Gautier- STM32MP253: Dual Cortex-A35 cores, Cortex-M33 core - 2x Ethernet – 3x CAN FD - LVDS 41ee5076f9SYann Gautier- STM32MP251: Single Cortex-A35 core, Cortex-M33 core - 1x Ethernet 42ee5076f9SYann Gautier 43ee5076f9SYann GautierEach line comes with a security option (cryptography & secure boot) and a Cortex-A frequency option: 44ee5076f9SYann Gautier 457b7d23cdSNicolas Le Bayon- A Basic + Cortex-A35 @ 1.2GHz 467b7d23cdSNicolas Le Bayon- C Secure Boot + HW Crypto + Cortex-A35 @ 1.2GHz 47ee5076f9SYann Gautier- D Basic + Cortex-A35 @ 1.5GHz 48ee5076f9SYann Gautier- F Secure Boot + HW Crypto + Cortex-A35 @ 1.5GHz 49ee5076f9SYann Gautier 5021b6260eSYann GautierThe `STM32MP2 part number codification`_ page gives more information about part numbers. 5121b6260eSYann Gautier 52ee5076f9SYann GautierMemory mapping 53ee5076f9SYann Gautier-------------- 54ee5076f9SYann Gautier 55ee5076f9SYann Gautier:: 56ee5076f9SYann Gautier 57ee5076f9SYann Gautier 0x00000000 +-----------------+ 58ee5076f9SYann Gautier | | 59ee5076f9SYann Gautier | ... | 60ee5076f9SYann Gautier | | 61ee5076f9SYann Gautier 0x0E000000 +-----------------+ \ 62ee5076f9SYann Gautier | BL31 | | 63ee5076f9SYann Gautier +-----------------+ | 64ee5076f9SYann Gautier | ... | | 65ee5076f9SYann Gautier 0x0E012000 +-----------------+ | 66ee5076f9SYann Gautier | BL2 DTB | | Embedded SRAM 67ee5076f9SYann Gautier 0x0E016000 +-----------------+ | 68ee5076f9SYann Gautier | BL2 | | 69ee5076f9SYann Gautier 0x0E040000 +-----------------+ / 70ee5076f9SYann Gautier | | 71ee5076f9SYann Gautier | ... | 72ee5076f9SYann Gautier | | 73ee5076f9SYann Gautier 0x40000000 +-----------------+ 74ee5076f9SYann Gautier | | 75ee5076f9SYann Gautier | | Devices 76ee5076f9SYann Gautier | | 77ee5076f9SYann Gautier 0x80000000 +-----------------+ \ 78ee5076f9SYann Gautier | | | 79ee5076f9SYann Gautier | | | Non-secure RAM (DDR) 80ee5076f9SYann Gautier | | | 81ee5076f9SYann Gautier 0xFFFFFFFF +-----------------+ / 82ee5076f9SYann Gautier 83ee5076f9SYann Gautier 84ee5076f9SYann GautierBuild Instructions 85ee5076f9SYann Gautier------------------ 86ee5076f9SYann Gautier 87ee5076f9SYann GautierSTM32MP2x specific flags 88ee5076f9SYann Gautier~~~~~~~~~~~~~~~~~~~~~~~~ 89ee5076f9SYann Gautier 90ee5076f9SYann GautierDedicated STM32MP2 build flags: 91ee5076f9SYann Gautier 92ee5076f9SYann Gautier- | ``STM32MP_DDR_FIP_IO_STORAGE``: to store DDR firmware in FIP. 93ee5076f9SYann Gautier | Default: 1 94*07759f2bSYann Gautier- | ``STM32MP21``: to select STM32MP21 variant configuration. 95*07759f2bSYann Gautier | Default: 0 96ee5076f9SYann Gautier- | ``STM32MP25``: to select STM32MP25 variant configuration. 97ee5076f9SYann Gautier | Default: 1 98ee5076f9SYann Gautier 99ee5076f9SYann GautierTo compile the correct DDR driver, one flag must be set among: 100ee5076f9SYann Gautier 101ee5076f9SYann Gautier- | ``STM32MP_DDR3_TYPE``: to compile DDR3 driver and DT. 102ee5076f9SYann Gautier | Default: 0 103ee5076f9SYann Gautier- | ``STM32MP_DDR4_TYPE``: to compile DDR4 driver and DT. 104ee5076f9SYann Gautier | Default: 0 105ee5076f9SYann Gautier- | ``STM32MP_LPDDR4_TYPE``: to compile LpDDR4 driver and DT. 106ee5076f9SYann Gautier | Default: 0 107ee5076f9SYann Gautier 108ee5076f9SYann Gautier 109ee5076f9SYann GautierBoot with FIP 110ee5076f9SYann Gautier~~~~~~~~~~~~~ 111ae84525fSMaxime MéréYou need to build BL2, BL31, BL32 (OP-TEE) and BL33 (U-Boot) and retrieve 112ae84525fSMaxime MéréDDR PHY firmware before building FIP binary. 113ee5076f9SYann Gautier 114ee5076f9SYann GautierU-Boot 115ee5076f9SYann Gautier______ 116ee5076f9SYann Gautier 117ee5076f9SYann Gautier.. code:: bash 118ee5076f9SYann Gautier 119ee5076f9SYann Gautier cd <u-boot_directory> 120ee5076f9SYann Gautier make stm32mp25_defconfig 121ee5076f9SYann Gautier make DEVICE_TREE=stm32mp257f-ev1 all 122ee5076f9SYann Gautier 123ee5076f9SYann GautierOP-TEE 124ee5076f9SYann Gautier______ 125ee5076f9SYann Gautier 126ee5076f9SYann Gautier.. code:: bash 127ee5076f9SYann Gautier 128ee5076f9SYann Gautier cd <optee_directory> 129ee5076f9SYann Gautier make CROSS_COMPILE64=aarch64-none-elf- CROSS_COMPILE32=arm-none-eabi- 130ee5076f9SYann Gautier ARCH=arm PLATFORM=stm32mp2 \ 131ee5076f9SYann Gautier CFG_EMBED_DTB_SOURCE_FILE=stm32mp257f-ev1.dts 132ee5076f9SYann Gautier 133ae84525fSMaxime MéréDDR PHY firmware 134ae84525fSMaxime Méré________________ 135ae84525fSMaxime MéréDDR PHY firmware files may not be delivered inside TF-A repository, especially 136ae84525fSMaxime Méréif you build directly from trustedfirmware.org repository. It then needs to be 137ae84525fSMaxime Méréretrieved from `STMicroelectronics DDR PHY github`_. 138ae84525fSMaxime Méré 139ae84525fSMaxime MéréYou can either clone the repository to the default directory: 140ae84525fSMaxime Méré 141ae84525fSMaxime Méré.. code:: bash 142ae84525fSMaxime Méré 143ae84525fSMaxime Méré git clone https://github.com/STMicroelectronics/stm32-ddr-phy-binary.git drivers/st/ddr/phy/firmware/bin 144ae84525fSMaxime Méré 145ae84525fSMaxime MéréOr clone it somewhere else, and add ``STM32MP_DDR_FW_PATH=`` in your make command 146ae84525fSMaxime Méréline when building FIP. 147ae84525fSMaxime Méré 148ae84525fSMaxime MéréTF-A BL2 149ae84525fSMaxime Méré________ 150ae84525fSMaxime MéréTo build TF-A BL2 with its STM32 header for SD-card boot: 151ee5076f9SYann Gautier 152ee5076f9SYann Gautier.. code:: bash 153ee5076f9SYann Gautier 154ee5076f9SYann Gautier make CROSS_COMPILE=aarch64-none-elf- PLAT=stm32mp2 \ 155ee5076f9SYann Gautier STM32MP_DDR4_TYPE=1 SPD=opteed \ 156ee5076f9SYann Gautier DTB_FILE_NAME=stm32mp257f-ev1.dtb STM32MP_SDMMC=1 157ee5076f9SYann Gautier 158ee5076f9SYann GautierFor other boot devices, you have to replace STM32MP_SDMMC in the previous command 159ee5076f9SYann Gautierwith the desired device flag. 160ee5076f9SYann Gautier 161ee5076f9SYann Gautier 162ee5076f9SYann GautierFIP 163ee5076f9SYann Gautier___ 164ee5076f9SYann Gautier 165ee5076f9SYann Gautier.. code:: bash 166ee5076f9SYann Gautier 167ee5076f9SYann Gautier make CROSS_COMPILE=aarch64-none-elf- PLAT=stm32mp2 \ 168ee5076f9SYann Gautier STM32MP_DDR4_TYPE=1 SPD=opteed \ 169ee5076f9SYann Gautier DTB_FILE_NAME=stm32mp257f-ev1.dtb \ 170ee5076f9SYann Gautier BL33=<u-boot_directory>/u-boot-nodtb.bin \ 171ee5076f9SYann Gautier BL33_CFG=<u-boot_directory>/u-boot.dtb \ 172ee5076f9SYann Gautier BL32=<optee_directory>/tee-header_v2.bin \ 173ee5076f9SYann Gautier BL32_EXTRA1=<optee_directory>/tee-pager_v2.bin 174ee5076f9SYann Gautier fip 175ee5076f9SYann Gautier 17621b6260eSYann Gautier.. _STM32MP2 Series: https://www.st.com/en/microcontrollers-microprocessors/stm32mp2-series.html 17721b6260eSYann Gautier.. _STM32MP2 part number codification: https://wiki.st.com/stm32mpu/wiki/STM32MP25_microprocessor#Part_number_codification 178ae84525fSMaxime Méré.. _STMicroelectronics DDR PHY github: https://github.com/STMicroelectronics/stm32-ddr-phy-binary 17921b6260eSYann Gautier 180*07759f2bSYann Gautier*Copyright (c) 2023-2025, STMicroelectronics - All Rights Reserved* 181