xref: /rk3399_ARM-atf/bl32/tsp/tsp_main.c (revision 6ad2e461f0cd6de5aefd89fa0ba7acf2c293b8c2)
17c88f3f6SAchin Gupta /*
27c88f3f6SAchin Gupta  * Copyright (c) 2013-2014, ARM Limited and Contributors. All rights reserved.
37c88f3f6SAchin Gupta  *
47c88f3f6SAchin Gupta  * Redistribution and use in source and binary forms, with or without
57c88f3f6SAchin Gupta  * modification, are permitted provided that the following conditions are met:
67c88f3f6SAchin Gupta  *
77c88f3f6SAchin Gupta  * Redistributions of source code must retain the above copyright notice, this
87c88f3f6SAchin Gupta  * list of conditions and the following disclaimer.
97c88f3f6SAchin Gupta  *
107c88f3f6SAchin Gupta  * Redistributions in binary form must reproduce the above copyright notice,
117c88f3f6SAchin Gupta  * this list of conditions and the following disclaimer in the documentation
127c88f3f6SAchin Gupta  * and/or other materials provided with the distribution.
137c88f3f6SAchin Gupta  *
147c88f3f6SAchin Gupta  * Neither the name of ARM nor the names of its contributors may be used
157c88f3f6SAchin Gupta  * to endorse or promote products derived from this software without specific
167c88f3f6SAchin Gupta  * prior written permission.
177c88f3f6SAchin Gupta  *
187c88f3f6SAchin Gupta  * THIS SOFTWARE IS PROVIDED BY THE COPYRIGHT HOLDERS AND CONTRIBUTORS "AS IS"
197c88f3f6SAchin Gupta  * AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE
207c88f3f6SAchin Gupta  * IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE
217c88f3f6SAchin Gupta  * ARE DISCLAIMED. IN NO EVENT SHALL THE COPYRIGHT HOLDER OR CONTRIBUTORS BE
227c88f3f6SAchin Gupta  * LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR
237c88f3f6SAchin Gupta  * CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF
247c88f3f6SAchin Gupta  * SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS
257c88f3f6SAchin Gupta  * INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN
267c88f3f6SAchin Gupta  * CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE)
277c88f3f6SAchin Gupta  * ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE
287c88f3f6SAchin Gupta  * POSSIBILITY OF SUCH DAMAGE.
297c88f3f6SAchin Gupta  */
307c88f3f6SAchin Gupta 
317c88f3f6SAchin Gupta #include <arch_helpers.h>
3297043ac9SDan Handley #include <bl_common.h>
337c88f3f6SAchin Gupta #include <debug.h>
3497043ac9SDan Handley #include <platform.h>
355f0cdb05SDan Handley #include <platform_def.h>
367c88f3f6SAchin Gupta #include <spinlock.h>
3797043ac9SDan Handley #include <tsp.h>
387c88f3f6SAchin Gupta 
397c88f3f6SAchin Gupta /*******************************************************************************
406871c5d3SVikram Kanigiri  * Declarations of linker defined symbols which will help us find the layout
416871c5d3SVikram Kanigiri  * of trusted SRAM
426871c5d3SVikram Kanigiri  ******************************************************************************/
436871c5d3SVikram Kanigiri extern unsigned long __RO_START__;
446871c5d3SVikram Kanigiri extern unsigned long __COHERENT_RAM_END__;
456871c5d3SVikram Kanigiri 
466871c5d3SVikram Kanigiri /*******************************************************************************
477c88f3f6SAchin Gupta  * Lock to control access to the console
487c88f3f6SAchin Gupta  ******************************************************************************/
497c88f3f6SAchin Gupta spinlock_t console_lock;
507c88f3f6SAchin Gupta 
517c88f3f6SAchin Gupta /*******************************************************************************
527c88f3f6SAchin Gupta  * Per cpu data structure to populate parameters for an SMC in C code and use
537c88f3f6SAchin Gupta  * a pointer to this structure in assembler code to populate x0-x7
547c88f3f6SAchin Gupta  ******************************************************************************/
55fb037bfbSDan Handley static tsp_args_t tsp_smc_args[PLATFORM_CORE_COUNT];
567c88f3f6SAchin Gupta 
577c88f3f6SAchin Gupta /*******************************************************************************
587c88f3f6SAchin Gupta  * Per cpu data structure to keep track of TSP activity
597c88f3f6SAchin Gupta  ******************************************************************************/
606cf89021SAchin Gupta work_statistics_t tsp_stats[PLATFORM_CORE_COUNT];
617c88f3f6SAchin Gupta 
627c88f3f6SAchin Gupta /*******************************************************************************
636871c5d3SVikram Kanigiri  * The BL32 memory footprint starts with an RO sections and ends
646871c5d3SVikram Kanigiri  * with a section for coherent RAM. Use it to find the memory size
656871c5d3SVikram Kanigiri  ******************************************************************************/
666871c5d3SVikram Kanigiri #define BL32_TOTAL_BASE (unsigned long)(&__RO_START__)
676871c5d3SVikram Kanigiri 
686871c5d3SVikram Kanigiri #define BL32_TOTAL_LIMIT (unsigned long)(&__COHERENT_RAM_END__)
696871c5d3SVikram Kanigiri 
70fb037bfbSDan Handley static tsp_args_t *set_smc_args(uint64_t arg0,
717c88f3f6SAchin Gupta 			     uint64_t arg1,
727c88f3f6SAchin Gupta 			     uint64_t arg2,
737c88f3f6SAchin Gupta 			     uint64_t arg3,
747c88f3f6SAchin Gupta 			     uint64_t arg4,
757c88f3f6SAchin Gupta 			     uint64_t arg5,
767c88f3f6SAchin Gupta 			     uint64_t arg6,
777c88f3f6SAchin Gupta 			     uint64_t arg7)
787c88f3f6SAchin Gupta {
797c88f3f6SAchin Gupta 	uint64_t mpidr = read_mpidr();
807c88f3f6SAchin Gupta 	uint32_t linear_id;
81fb037bfbSDan Handley 	tsp_args_t *pcpu_smc_args;
827c88f3f6SAchin Gupta 
837c88f3f6SAchin Gupta 	/*
847c88f3f6SAchin Gupta 	 * Return to Secure Monitor by raising an SMC. The results of the
857c88f3f6SAchin Gupta 	 * service are passed as an arguments to the SMC
867c88f3f6SAchin Gupta 	 */
877c88f3f6SAchin Gupta 	linear_id = platform_get_core_pos(mpidr);
887c88f3f6SAchin Gupta 	pcpu_smc_args = &tsp_smc_args[linear_id];
897c88f3f6SAchin Gupta 	write_sp_arg(pcpu_smc_args, TSP_ARG0, arg0);
907c88f3f6SAchin Gupta 	write_sp_arg(pcpu_smc_args, TSP_ARG1, arg1);
917c88f3f6SAchin Gupta 	write_sp_arg(pcpu_smc_args, TSP_ARG2, arg2);
927c88f3f6SAchin Gupta 	write_sp_arg(pcpu_smc_args, TSP_ARG3, arg3);
937c88f3f6SAchin Gupta 	write_sp_arg(pcpu_smc_args, TSP_ARG4, arg4);
947c88f3f6SAchin Gupta 	write_sp_arg(pcpu_smc_args, TSP_ARG5, arg5);
957c88f3f6SAchin Gupta 	write_sp_arg(pcpu_smc_args, TSP_ARG6, arg6);
967c88f3f6SAchin Gupta 	write_sp_arg(pcpu_smc_args, TSP_ARG7, arg7);
977c88f3f6SAchin Gupta 
987c88f3f6SAchin Gupta 	return pcpu_smc_args;
997c88f3f6SAchin Gupta }
1007c88f3f6SAchin Gupta 
1017c88f3f6SAchin Gupta /*******************************************************************************
1027c88f3f6SAchin Gupta  * TSP main entry point where it gets the opportunity to initialize its secure
1037c88f3f6SAchin Gupta  * state/applications. Once the state is initialized, it must return to the
104399fb08fSAndrew Thoelke  * SPD with a pointer to the 'tsp_vector_table' jump table.
1057c88f3f6SAchin Gupta  ******************************************************************************/
1067c88f3f6SAchin Gupta uint64_t tsp_main(void)
1077c88f3f6SAchin Gupta {
108*6ad2e461SDan Handley 	NOTICE("TSP: %s\n", version_string);
109*6ad2e461SDan Handley 	NOTICE("TSP: %s\n", build_message);
110*6ad2e461SDan Handley 	INFO("TSP: Total memory base : 0x%x\n", (unsigned long)BL32_TOTAL_BASE);
111*6ad2e461SDan Handley 	INFO("TSP: Total memory size : 0x%x bytes\n",
112*6ad2e461SDan Handley 			 (unsigned long)(BL32_TOTAL_LIMIT - BL32_TOTAL_BASE));
113*6ad2e461SDan Handley 
1147c88f3f6SAchin Gupta 	uint64_t mpidr = read_mpidr();
1157c88f3f6SAchin Gupta 	uint32_t linear_id = platform_get_core_pos(mpidr);
1167c88f3f6SAchin Gupta 
1177c88f3f6SAchin Gupta 	/* Initialize the platform */
1187c88f3f6SAchin Gupta 	bl32_platform_setup();
1197c88f3f6SAchin Gupta 
1207c88f3f6SAchin Gupta 	/* Initialize secure/applications state here */
121a20a81e5SAchin Gupta 	tsp_generic_timer_start();
1227c88f3f6SAchin Gupta 
1237c88f3f6SAchin Gupta 	/* Update this cpu's statistics */
1247c88f3f6SAchin Gupta 	tsp_stats[linear_id].smc_count++;
1257c88f3f6SAchin Gupta 	tsp_stats[linear_id].eret_count++;
1267c88f3f6SAchin Gupta 	tsp_stats[linear_id].cpu_on_count++;
1277c88f3f6SAchin Gupta 
128*6ad2e461SDan Handley #if LOG_LEVEL >= LOG_LEVEL_INFO
1297c88f3f6SAchin Gupta 	spin_lock(&console_lock);
130*6ad2e461SDan Handley 	INFO("TSP: cpu 0x%x: %d smcs, %d erets %d cpu on requests\n", mpidr,
1317c88f3f6SAchin Gupta 	     tsp_stats[linear_id].smc_count,
1327c88f3f6SAchin Gupta 	     tsp_stats[linear_id].eret_count,
1337c88f3f6SAchin Gupta 	     tsp_stats[linear_id].cpu_on_count);
1347c88f3f6SAchin Gupta 	spin_unlock(&console_lock);
135*6ad2e461SDan Handley #endif
136399fb08fSAndrew Thoelke 	return (uint64_t) &tsp_vector_table;
1377c88f3f6SAchin Gupta }
1387c88f3f6SAchin Gupta 
1397c88f3f6SAchin Gupta /*******************************************************************************
1407c88f3f6SAchin Gupta  * This function performs any remaining book keeping in the test secure payload
1417c88f3f6SAchin Gupta  * after this cpu's architectural state has been setup in response to an earlier
1427c88f3f6SAchin Gupta  * psci cpu_on request.
1437c88f3f6SAchin Gupta  ******************************************************************************/
144fb037bfbSDan Handley tsp_args_t *tsp_cpu_on_main(void)
1457c88f3f6SAchin Gupta {
1467c88f3f6SAchin Gupta 	uint64_t mpidr = read_mpidr();
1477c88f3f6SAchin Gupta 	uint32_t linear_id = platform_get_core_pos(mpidr);
1487c88f3f6SAchin Gupta 
149a20a81e5SAchin Gupta 	/* Initialize secure/applications state here */
150a20a81e5SAchin Gupta 	tsp_generic_timer_start();
151a20a81e5SAchin Gupta 
1527c88f3f6SAchin Gupta 	/* Update this cpu's statistics */
1537c88f3f6SAchin Gupta 	tsp_stats[linear_id].smc_count++;
1547c88f3f6SAchin Gupta 	tsp_stats[linear_id].eret_count++;
1557c88f3f6SAchin Gupta 	tsp_stats[linear_id].cpu_on_count++;
1567c88f3f6SAchin Gupta 
157*6ad2e461SDan Handley #if LOG_LEVEL >= LOG_LEVEL_INFO
1587c88f3f6SAchin Gupta 	spin_lock(&console_lock);
159*6ad2e461SDan Handley 	INFO("TSP: cpu 0x%x turned on\n", mpidr);
160*6ad2e461SDan Handley 	INFO("TSP: cpu 0x%x: %d smcs, %d erets %d cpu on requests\n", mpidr,
1617c88f3f6SAchin Gupta 		tsp_stats[linear_id].smc_count,
1627c88f3f6SAchin Gupta 		tsp_stats[linear_id].eret_count,
1637c88f3f6SAchin Gupta 		tsp_stats[linear_id].cpu_on_count);
1647c88f3f6SAchin Gupta 	spin_unlock(&console_lock);
165*6ad2e461SDan Handley #endif
1667c88f3f6SAchin Gupta 	/* Indicate to the SPD that we have completed turned ourselves on */
1677c88f3f6SAchin Gupta 	return set_smc_args(TSP_ON_DONE, 0, 0, 0, 0, 0, 0, 0);
1687c88f3f6SAchin Gupta }
1697c88f3f6SAchin Gupta 
1707c88f3f6SAchin Gupta /*******************************************************************************
1717c88f3f6SAchin Gupta  * This function performs any remaining book keeping in the test secure payload
1727c88f3f6SAchin Gupta  * before this cpu is turned off in response to a psci cpu_off request.
1737c88f3f6SAchin Gupta  ******************************************************************************/
174fb037bfbSDan Handley tsp_args_t *tsp_cpu_off_main(uint64_t arg0,
1757c88f3f6SAchin Gupta 			   uint64_t arg1,
1767c88f3f6SAchin Gupta 			   uint64_t arg2,
1777c88f3f6SAchin Gupta 			   uint64_t arg3,
1787c88f3f6SAchin Gupta 			   uint64_t arg4,
1797c88f3f6SAchin Gupta 			   uint64_t arg5,
1807c88f3f6SAchin Gupta 			   uint64_t arg6,
1817c88f3f6SAchin Gupta 			   uint64_t arg7)
1827c88f3f6SAchin Gupta {
1837c88f3f6SAchin Gupta 	uint64_t mpidr = read_mpidr();
1847c88f3f6SAchin Gupta 	uint32_t linear_id = platform_get_core_pos(mpidr);
1857c88f3f6SAchin Gupta 
186a20a81e5SAchin Gupta 	/*
187a20a81e5SAchin Gupta 	 * This cpu is being turned off, so disable the timer to prevent the
188a20a81e5SAchin Gupta 	 * secure timer interrupt from interfering with power down. A pending
189a20a81e5SAchin Gupta 	 * interrupt will be lost but we do not care as we are turning off.
190a20a81e5SAchin Gupta 	 */
191a20a81e5SAchin Gupta 	tsp_generic_timer_stop();
192a20a81e5SAchin Gupta 
1937c88f3f6SAchin Gupta 	/* Update this cpu's statistics */
1947c88f3f6SAchin Gupta 	tsp_stats[linear_id].smc_count++;
1957c88f3f6SAchin Gupta 	tsp_stats[linear_id].eret_count++;
1967c88f3f6SAchin Gupta 	tsp_stats[linear_id].cpu_off_count++;
1977c88f3f6SAchin Gupta 
198*6ad2e461SDan Handley #if LOG_LEVEL >= LOG_LEVEL_INFO
1997c88f3f6SAchin Gupta 	spin_lock(&console_lock);
200*6ad2e461SDan Handley 	INFO("TSP: cpu 0x%x off request\n", mpidr);
201*6ad2e461SDan Handley 	INFO("TSP: cpu 0x%x: %d smcs, %d erets %d cpu off requests\n", mpidr,
2027c88f3f6SAchin Gupta 		tsp_stats[linear_id].smc_count,
2037c88f3f6SAchin Gupta 		tsp_stats[linear_id].eret_count,
2047c88f3f6SAchin Gupta 		tsp_stats[linear_id].cpu_off_count);
2057c88f3f6SAchin Gupta 	spin_unlock(&console_lock);
206*6ad2e461SDan Handley #endif
2077c88f3f6SAchin Gupta 
208607084eeSAchin Gupta 	/* Indicate to the SPD that we have completed this request */
2097c88f3f6SAchin Gupta 	return set_smc_args(TSP_OFF_DONE, 0, 0, 0, 0, 0, 0, 0);
2107c88f3f6SAchin Gupta }
2117c88f3f6SAchin Gupta 
2127c88f3f6SAchin Gupta /*******************************************************************************
2137c88f3f6SAchin Gupta  * This function performs any book keeping in the test secure payload before
2147c88f3f6SAchin Gupta  * this cpu's architectural state is saved in response to an earlier psci
2157c88f3f6SAchin Gupta  * cpu_suspend request.
2167c88f3f6SAchin Gupta  ******************************************************************************/
217fb037bfbSDan Handley tsp_args_t *tsp_cpu_suspend_main(uint64_t power_state,
2187c88f3f6SAchin Gupta 			       uint64_t arg1,
2197c88f3f6SAchin Gupta 			       uint64_t arg2,
2207c88f3f6SAchin Gupta 			       uint64_t arg3,
2217c88f3f6SAchin Gupta 			       uint64_t arg4,
2227c88f3f6SAchin Gupta 			       uint64_t arg5,
2237c88f3f6SAchin Gupta 			       uint64_t arg6,
2247c88f3f6SAchin Gupta 			       uint64_t arg7)
2257c88f3f6SAchin Gupta {
2267c88f3f6SAchin Gupta 	uint64_t mpidr = read_mpidr();
2277c88f3f6SAchin Gupta 	uint32_t linear_id = platform_get_core_pos(mpidr);
2287c88f3f6SAchin Gupta 
229a20a81e5SAchin Gupta 	/*
230a20a81e5SAchin Gupta 	 * Save the time context and disable it to prevent the secure timer
231a20a81e5SAchin Gupta 	 * interrupt from interfering with wakeup from the suspend state.
232a20a81e5SAchin Gupta 	 */
233a20a81e5SAchin Gupta 	tsp_generic_timer_save();
234a20a81e5SAchin Gupta 	tsp_generic_timer_stop();
235a20a81e5SAchin Gupta 
2367c88f3f6SAchin Gupta 	/* Update this cpu's statistics */
2377c88f3f6SAchin Gupta 	tsp_stats[linear_id].smc_count++;
2387c88f3f6SAchin Gupta 	tsp_stats[linear_id].eret_count++;
2397c88f3f6SAchin Gupta 	tsp_stats[linear_id].cpu_suspend_count++;
2407c88f3f6SAchin Gupta 
241*6ad2e461SDan Handley #if LOG_LEVEL >= LOG_LEVEL_INFO
2427c88f3f6SAchin Gupta 	spin_lock(&console_lock);
243*6ad2e461SDan Handley 	INFO("TSP: cpu 0x%x suspend request. power state: 0x%x\n",
2447c88f3f6SAchin Gupta 		mpidr, power_state);
245*6ad2e461SDan Handley 	INFO("TSP: cpu 0x%x: %d smcs, %d erets %d cpu suspend requests\n",
246*6ad2e461SDan Handley 		mpidr,
2477c88f3f6SAchin Gupta 		tsp_stats[linear_id].smc_count,
2487c88f3f6SAchin Gupta 		tsp_stats[linear_id].eret_count,
2497c88f3f6SAchin Gupta 		tsp_stats[linear_id].cpu_suspend_count);
2507c88f3f6SAchin Gupta 	spin_unlock(&console_lock);
251*6ad2e461SDan Handley #endif
2527c88f3f6SAchin Gupta 
253607084eeSAchin Gupta 	/* Indicate to the SPD that we have completed this request */
2547c88f3f6SAchin Gupta 	return set_smc_args(TSP_SUSPEND_DONE, 0, 0, 0, 0, 0, 0, 0);
2557c88f3f6SAchin Gupta }
2567c88f3f6SAchin Gupta 
2577c88f3f6SAchin Gupta /*******************************************************************************
2587c88f3f6SAchin Gupta  * This function performs any book keeping in the test secure payload after this
2597c88f3f6SAchin Gupta  * cpu's architectural state has been restored after wakeup from an earlier psci
2607c88f3f6SAchin Gupta  * cpu_suspend request.
2617c88f3f6SAchin Gupta  ******************************************************************************/
262fb037bfbSDan Handley tsp_args_t *tsp_cpu_resume_main(uint64_t suspend_level,
2637c88f3f6SAchin Gupta 			      uint64_t arg1,
2647c88f3f6SAchin Gupta 			      uint64_t arg2,
2657c88f3f6SAchin Gupta 			      uint64_t arg3,
2667c88f3f6SAchin Gupta 			      uint64_t arg4,
2677c88f3f6SAchin Gupta 			      uint64_t arg5,
2687c88f3f6SAchin Gupta 			      uint64_t arg6,
2697c88f3f6SAchin Gupta 			      uint64_t arg7)
2707c88f3f6SAchin Gupta {
2717c88f3f6SAchin Gupta 	uint64_t mpidr = read_mpidr();
2727c88f3f6SAchin Gupta 	uint32_t linear_id = platform_get_core_pos(mpidr);
2737c88f3f6SAchin Gupta 
274a20a81e5SAchin Gupta 	/* Restore the generic timer context */
275a20a81e5SAchin Gupta 	tsp_generic_timer_restore();
276a20a81e5SAchin Gupta 
2777c88f3f6SAchin Gupta 	/* Update this cpu's statistics */
2787c88f3f6SAchin Gupta 	tsp_stats[linear_id].smc_count++;
2797c88f3f6SAchin Gupta 	tsp_stats[linear_id].eret_count++;
2807c88f3f6SAchin Gupta 	tsp_stats[linear_id].cpu_resume_count++;
2817c88f3f6SAchin Gupta 
282*6ad2e461SDan Handley #if LOG_LEVEL >= LOG_LEVEL_INFO
2837c88f3f6SAchin Gupta 	spin_lock(&console_lock);
284*6ad2e461SDan Handley 	INFO("TSP: cpu 0x%x resumed. suspend level %d\n",
2857c88f3f6SAchin Gupta 		mpidr, suspend_level);
286*6ad2e461SDan Handley 	INFO("TSP: cpu 0x%x: %d smcs, %d erets %d cpu suspend requests\n",
287*6ad2e461SDan Handley 		mpidr,
2887c88f3f6SAchin Gupta 		tsp_stats[linear_id].smc_count,
2897c88f3f6SAchin Gupta 		tsp_stats[linear_id].eret_count,
2907c88f3f6SAchin Gupta 		tsp_stats[linear_id].cpu_suspend_count);
2917c88f3f6SAchin Gupta 	spin_unlock(&console_lock);
292*6ad2e461SDan Handley #endif
293607084eeSAchin Gupta 	/* Indicate to the SPD that we have completed this request */
2947c88f3f6SAchin Gupta 	return set_smc_args(TSP_RESUME_DONE, 0, 0, 0, 0, 0, 0, 0);
2957c88f3f6SAchin Gupta }
2967c88f3f6SAchin Gupta 
2977c88f3f6SAchin Gupta /*******************************************************************************
2987c88f3f6SAchin Gupta  * TSP fast smc handler. The secure monitor jumps to this function by
2997c88f3f6SAchin Gupta  * doing the ERET after populating X0-X7 registers. The arguments are received
3007c88f3f6SAchin Gupta  * in the function arguments in order. Once the service is rendered, this
301239b04faSSoby Mathew  * function returns to Secure Monitor by raising SMC.
3027c88f3f6SAchin Gupta  ******************************************************************************/
303239b04faSSoby Mathew tsp_args_t *tsp_smc_handler(uint64_t func,
3047c88f3f6SAchin Gupta 			       uint64_t arg1,
3057c88f3f6SAchin Gupta 			       uint64_t arg2,
3067c88f3f6SAchin Gupta 			       uint64_t arg3,
3077c88f3f6SAchin Gupta 			       uint64_t arg4,
3087c88f3f6SAchin Gupta 			       uint64_t arg5,
3097c88f3f6SAchin Gupta 			       uint64_t arg6,
3107c88f3f6SAchin Gupta 			       uint64_t arg7)
3117c88f3f6SAchin Gupta {
312916a2c1eSAchin Gupta 	uint64_t results[2];
313916a2c1eSAchin Gupta 	uint64_t service_args[2];
314916a2c1eSAchin Gupta 	uint64_t mpidr = read_mpidr();
315916a2c1eSAchin Gupta 	uint32_t linear_id = platform_get_core_pos(mpidr);
3167c88f3f6SAchin Gupta 
317916a2c1eSAchin Gupta 	/* Update this cpu's statistics */
318916a2c1eSAchin Gupta 	tsp_stats[linear_id].smc_count++;
319916a2c1eSAchin Gupta 	tsp_stats[linear_id].eret_count++;
3207c88f3f6SAchin Gupta 
321*6ad2e461SDan Handley 	INFO("TSP: cpu 0x%x received %s smc 0x%x\n", read_mpidr(),
322*6ad2e461SDan Handley 		((func >> 31) & 1) == 1 ? "fast" : "standard",
323*6ad2e461SDan Handley 		func);
324*6ad2e461SDan Handley 	INFO("TSP: cpu 0x%x: %d smcs, %d erets\n", mpidr,
325916a2c1eSAchin Gupta 		tsp_stats[linear_id].smc_count,
326916a2c1eSAchin Gupta 		tsp_stats[linear_id].eret_count);
327916a2c1eSAchin Gupta 
328916a2c1eSAchin Gupta 	/* Render secure services and obtain results here */
3297c88f3f6SAchin Gupta 	results[0] = arg1;
3307c88f3f6SAchin Gupta 	results[1] = arg2;
3317c88f3f6SAchin Gupta 
3327c88f3f6SAchin Gupta 	/*
3337c88f3f6SAchin Gupta 	 * Request a service back from dispatcher/secure monitor. This call
3347c88f3f6SAchin Gupta 	 * return and thereafter resume exectuion
3357c88f3f6SAchin Gupta 	 */
3367c88f3f6SAchin Gupta 	tsp_get_magic(service_args);
3377c88f3f6SAchin Gupta 
3387c88f3f6SAchin Gupta 	/* Determine the function to perform based on the function ID */
339239b04faSSoby Mathew 	switch (TSP_BARE_FID(func)) {
340239b04faSSoby Mathew 	case TSP_ADD:
3417c88f3f6SAchin Gupta 		results[0] += service_args[0];
3427c88f3f6SAchin Gupta 		results[1] += service_args[1];
3437c88f3f6SAchin Gupta 		break;
344239b04faSSoby Mathew 	case TSP_SUB:
3457c88f3f6SAchin Gupta 		results[0] -= service_args[0];
3467c88f3f6SAchin Gupta 		results[1] -= service_args[1];
3477c88f3f6SAchin Gupta 		break;
348239b04faSSoby Mathew 	case TSP_MUL:
3497c88f3f6SAchin Gupta 		results[0] *= service_args[0];
3507c88f3f6SAchin Gupta 		results[1] *= service_args[1];
3517c88f3f6SAchin Gupta 		break;
352239b04faSSoby Mathew 	case TSP_DIV:
3537c88f3f6SAchin Gupta 		results[0] /= service_args[0] ? service_args[0] : 1;
3547c88f3f6SAchin Gupta 		results[1] /= service_args[1] ? service_args[1] : 1;
3557c88f3f6SAchin Gupta 		break;
3567c88f3f6SAchin Gupta 	default:
3577c88f3f6SAchin Gupta 		break;
3587c88f3f6SAchin Gupta 	}
3597c88f3f6SAchin Gupta 
360239b04faSSoby Mathew 	return set_smc_args(func, 0,
3617c88f3f6SAchin Gupta 			    results[0],
3627c88f3f6SAchin Gupta 			    results[1],
363239b04faSSoby Mathew 			    0, 0, 0, 0);
3647c88f3f6SAchin Gupta }
3657c88f3f6SAchin Gupta 
366