xref: /rk3399_ARM-atf/bl31/bl31_main.c (revision cf0b1492ede6cbbf788144a56d276d8d7924500a)
14f6ad66aSAchin Gupta /*
2*cf0b1492SSoby Mathew  * Copyright (c) 2013-2016, ARM Limited and Contributors. All rights reserved.
34f6ad66aSAchin Gupta  *
44f6ad66aSAchin Gupta  * Redistribution and use in source and binary forms, with or without
54f6ad66aSAchin Gupta  * modification, are permitted provided that the following conditions are met:
64f6ad66aSAchin Gupta  *
74f6ad66aSAchin Gupta  * Redistributions of source code must retain the above copyright notice, this
84f6ad66aSAchin Gupta  * list of conditions and the following disclaimer.
94f6ad66aSAchin Gupta  *
104f6ad66aSAchin Gupta  * Redistributions in binary form must reproduce the above copyright notice,
114f6ad66aSAchin Gupta  * this list of conditions and the following disclaimer in the documentation
124f6ad66aSAchin Gupta  * and/or other materials provided with the distribution.
134f6ad66aSAchin Gupta  *
144f6ad66aSAchin Gupta  * Neither the name of ARM nor the names of its contributors may be used
154f6ad66aSAchin Gupta  * to endorse or promote products derived from this software without specific
164f6ad66aSAchin Gupta  * prior written permission.
174f6ad66aSAchin Gupta  *
184f6ad66aSAchin Gupta  * THIS SOFTWARE IS PROVIDED BY THE COPYRIGHT HOLDERS AND CONTRIBUTORS "AS IS"
194f6ad66aSAchin Gupta  * AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE
204f6ad66aSAchin Gupta  * IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE
214f6ad66aSAchin Gupta  * ARE DISCLAIMED. IN NO EVENT SHALL THE COPYRIGHT HOLDER OR CONTRIBUTORS BE
224f6ad66aSAchin Gupta  * LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR
234f6ad66aSAchin Gupta  * CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF
244f6ad66aSAchin Gupta  * SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS
254f6ad66aSAchin Gupta  * INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN
264f6ad66aSAchin Gupta  * CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE)
274f6ad66aSAchin Gupta  * ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE
284f6ad66aSAchin Gupta  * POSSIBILITY OF SUCH DAMAGE.
294f6ad66aSAchin Gupta  */
304f6ad66aSAchin Gupta 
3197043ac9SDan Handley #include <arch.h>
324f6ad66aSAchin Gupta #include <arch_helpers.h>
3397043ac9SDan Handley #include <assert.h>
344f6ad66aSAchin Gupta #include <bl_common.h>
354f6ad66aSAchin Gupta #include <bl31.h>
367aea9087SAchin Gupta #include <context_mgmt.h>
37b79af934SSoby Mathew #include <debug.h>
38dec5e0d1SDan Handley #include <platform.h>
3997043ac9SDan Handley #include <runtime_svc.h>
40f05cb4a7SVikram Kanigiri #include <string.h>
417aea9087SAchin Gupta 
427f366605SJeenu Viswambharan /*******************************************************************************
437f366605SJeenu Viswambharan  * This function pointer is used to initialise the BL32 image. It's initialized
447f366605SJeenu Viswambharan  * by SPD calling bl31_register_bl32_init after setting up all things necessary
457f366605SJeenu Viswambharan  * for SP execution. In cases where both SPD and SP are absent, or when SPD
467f366605SJeenu Viswambharan  * finds it impossible to execute SP, this pointer is left as NULL
477f366605SJeenu Viswambharan  ******************************************************************************/
486871c5d3SVikram Kanigiri static int32_t (*bl32_init)(void);
497f366605SJeenu Viswambharan 
507aea9087SAchin Gupta /*******************************************************************************
5135ca3511SAchin Gupta  * Variable to indicate whether next image to execute after BL31 is BL33
5235ca3511SAchin Gupta  * (non-secure & default) or BL32 (secure).
5335ca3511SAchin Gupta  ******************************************************************************/
54faaa2e76SVikram Kanigiri static uint32_t next_image_type = NON_SECURE;
5535ca3511SAchin Gupta 
5635ca3511SAchin Gupta /*******************************************************************************
577aea9087SAchin Gupta  * Simple function to initialise all BL31 helper libraries.
587aea9087SAchin Gupta  ******************************************************************************/
594f2104ffSJuan Castillo void bl31_lib_init(void)
607aea9087SAchin Gupta {
617aea9087SAchin Gupta 	cm_init();
62*cf0b1492SSoby Mathew 
63*cf0b1492SSoby Mathew 	/*
64*cf0b1492SSoby Mathew 	 * Initialize the PSCI library here. This also does EL3 architectural
65*cf0b1492SSoby Mathew 	 * setup.
66*cf0b1492SSoby Mathew 	 */
67*cf0b1492SSoby Mathew 	psci_setup((uintptr_t)bl31_warm_entrypoint);
687aea9087SAchin Gupta }
694f6ad66aSAchin Gupta 
704f6ad66aSAchin Gupta /*******************************************************************************
714f6ad66aSAchin Gupta  * BL31 is responsible for setting up the runtime services for the primary cpu
7235ca3511SAchin Gupta  * before passing control to the bootloader or an Operating System. This
7335ca3511SAchin Gupta  * function calls runtime_svc_init() which initializes all registered runtime
7435ca3511SAchin Gupta  * services. The run time services would setup enough context for the core to
7535ca3511SAchin Gupta  * swtich to the next exception level. When this function returns, the core will
7635ca3511SAchin Gupta  * switch to the programmed exception level via. an ERET.
774f6ad66aSAchin Gupta  ******************************************************************************/
784f6ad66aSAchin Gupta void bl31_main(void)
794f6ad66aSAchin Gupta {
80d178637dSJuan Castillo 	NOTICE("BL31: %s\n", version_string);
81d178637dSJuan Castillo 	NOTICE("BL31: %s\n", build_message);
826ad2e461SDan Handley 
8378e61613SSoby Mathew 	/* Perform platform setup in BL31 */
844f6ad66aSAchin Gupta 	bl31_platform_setup();
854f6ad66aSAchin Gupta 
867aea9087SAchin Gupta 	/* Initialise helper libraries */
877aea9087SAchin Gupta 	bl31_lib_init();
884f6ad66aSAchin Gupta 
894f6ad66aSAchin Gupta 	/* Initialize the runtime services e.g. psci */
90d178637dSJuan Castillo 	INFO("BL31: Initializing runtime services\n");
917421b465SAchin Gupta 	runtime_svc_init();
924f6ad66aSAchin Gupta 
9335ca3511SAchin Gupta 	/*
947f366605SJeenu Viswambharan 	 * All the cold boot actions on the primary cpu are done. We now need to
957f366605SJeenu Viswambharan 	 * decide which is the next image (BL32 or BL33) and how to execute it.
967f366605SJeenu Viswambharan 	 * If the SPD runtime service is present, it would want to pass control
977f366605SJeenu Viswambharan 	 * to BL32 first in S-EL1. In that case, SPD would have registered a
987f366605SJeenu Viswambharan 	 * function to intialize bl32 where it takes responsibility of entering
997f366605SJeenu Viswambharan 	 * S-EL1 and returning control back to bl31_main. Once this is done we
1007f366605SJeenu Viswambharan 	 * can prepare entry into BL33 as normal.
10135ca3511SAchin Gupta 	 */
10235ca3511SAchin Gupta 
1037f366605SJeenu Viswambharan 	/*
1046871c5d3SVikram Kanigiri 	 * If SPD had registerd an init hook, invoke it.
1057f366605SJeenu Viswambharan 	 */
1066ad2e461SDan Handley 	if (bl32_init) {
107d178637dSJuan Castillo 		INFO("BL31: Initializing BL32\n");
1086871c5d3SVikram Kanigiri 		(*bl32_init)();
1096ad2e461SDan Handley 	}
11035ca3511SAchin Gupta 	/*
11135ca3511SAchin Gupta 	 * We are ready to enter the next EL. Prepare entry into the image
11235ca3511SAchin Gupta 	 * corresponding to the desired security state after the next ERET.
11335ca3511SAchin Gupta 	 */
11435ca3511SAchin Gupta 	bl31_prepare_next_image_entry();
11578e61613SSoby Mathew 
11678e61613SSoby Mathew 	/*
11778e61613SSoby Mathew 	 * Perform any platform specific runtime setup prior to cold boot exit
11878e61613SSoby Mathew 	 * from BL31
11978e61613SSoby Mathew 	 */
12078e61613SSoby Mathew 	bl31_plat_runtime_setup();
12135ca3511SAchin Gupta }
12235ca3511SAchin Gupta 
12335ca3511SAchin Gupta /*******************************************************************************
12435ca3511SAchin Gupta  * Accessor functions to help runtime services decide which image should be
12535ca3511SAchin Gupta  * executed after BL31. This is BL33 or the non-secure bootloader image by
12635ca3511SAchin Gupta  * default but the Secure payload dispatcher could override this by requesting
12735ca3511SAchin Gupta  * an entry into BL32 (Secure payload) first. If it does so then it should use
12835ca3511SAchin Gupta  * the same API to program an entry into BL33 once BL32 initialisation is
12935ca3511SAchin Gupta  * complete.
13035ca3511SAchin Gupta  ******************************************************************************/
13135ca3511SAchin Gupta void bl31_set_next_image_type(uint32_t security_state)
13235ca3511SAchin Gupta {
133d3280bebSJuan Castillo 	assert(sec_state_is_valid(security_state));
13435ca3511SAchin Gupta 	next_image_type = security_state;
13535ca3511SAchin Gupta }
13635ca3511SAchin Gupta 
13735ca3511SAchin Gupta uint32_t bl31_get_next_image_type(void)
13835ca3511SAchin Gupta {
13935ca3511SAchin Gupta 	return next_image_type;
14035ca3511SAchin Gupta }
14135ca3511SAchin Gupta 
14235ca3511SAchin Gupta /*******************************************************************************
14335ca3511SAchin Gupta  * This function programs EL3 registers and performs other setup to enable entry
14435ca3511SAchin Gupta  * into the next image after BL31 at the next ERET.
14535ca3511SAchin Gupta  ******************************************************************************/
1464f2104ffSJuan Castillo void bl31_prepare_next_image_entry(void)
14735ca3511SAchin Gupta {
1484112bfa0SVikram Kanigiri 	entry_point_info_t *next_image_info;
149167a9357SAndrew Thoelke 	uint32_t image_type;
15035ca3511SAchin Gupta 
1518cd16e6bSSoby Mathew #if CTX_INCLUDE_AARCH32_REGS
1528cd16e6bSSoby Mathew 	/*
1538cd16e6bSSoby Mathew 	 * Ensure that the build flag to save AArch32 system registers in CPU
1548cd16e6bSSoby Mathew 	 * context is not set for AArch64-only platforms.
1558cd16e6bSSoby Mathew 	 */
1568cd16e6bSSoby Mathew 	if (((read_id_aa64pfr0_el1() >> ID_AA64PFR0_EL1_SHIFT)
1578cd16e6bSSoby Mathew 			& ID_AA64PFR0_ELX_MASK) == 0x1) {
1588cd16e6bSSoby Mathew 		ERROR("EL1 supports AArch64-only. Please set build flag "
1598cd16e6bSSoby Mathew 				"CTX_INCLUDE_AARCH32_REGS = 0");
1608cd16e6bSSoby Mathew 		panic();
1618cd16e6bSSoby Mathew 	}
1628cd16e6bSSoby Mathew #endif
1638cd16e6bSSoby Mathew 
16435ca3511SAchin Gupta 	/* Determine which image to execute next */
16535ca3511SAchin Gupta 	image_type = bl31_get_next_image_type();
16635ca3511SAchin Gupta 
167caa84939SJeenu Viswambharan 	/* Program EL3 registers to enable entry into the next EL */
1689865ac15SDan Handley 	next_image_info = bl31_plat_get_next_image_ep_info(image_type);
16935ca3511SAchin Gupta 	assert(next_image_info);
170f05cb4a7SVikram Kanigiri 	assert(image_type == GET_SECURITY_STATE(next_image_info->h.attr));
17135ca3511SAchin Gupta 
172d178637dSJuan Castillo 	INFO("BL31: Preparing for EL3 exit to %s world\n",
1736ad2e461SDan Handley 		(image_type == SECURE) ? "secure" : "normal");
17468a68c92SSandrine Bailleux 	print_entry_point_info(next_image_info);
17585a181ceSSoby Mathew 	cm_init_my_context(next_image_info);
176167a9357SAndrew Thoelke 	cm_prepare_el3_exit(image_type);
1774f6ad66aSAchin Gupta }
1787f366605SJeenu Viswambharan 
1797f366605SJeenu Viswambharan /*******************************************************************************
1807f366605SJeenu Viswambharan  * This function initializes the pointer to BL32 init function. This is expected
1817f366605SJeenu Viswambharan  * to be called by the SPD after it finishes all its initialization
1827f366605SJeenu Viswambharan  ******************************************************************************/
1836871c5d3SVikram Kanigiri void bl31_register_bl32_init(int32_t (*func)(void))
1847f366605SJeenu Viswambharan {
1857f366605SJeenu Viswambharan 	bl32_init = func;
1867f366605SJeenu Viswambharan }
187