14f6ad66aSAchin Gupta/* 2da04341eSChris Kay * Copyright (c) 2013-2023, Arm Limited and Contributors. All rights reserved. 34f6ad66aSAchin Gupta * 482cb2c1aSdp-arm * SPDX-License-Identifier: BSD-3-Clause 54f6ad66aSAchin Gupta */ 64f6ad66aSAchin Gupta 7665e71b8SMasahiro Yamada#include <common/bl_common.ld.h> 809d40e0eSAntonio Nino Diaz#include <lib/xlat_tables/xlat_tables_defs.h> 94f6ad66aSAchin Gupta 104f6ad66aSAchin GuptaOUTPUT_FORMAT(PLATFORM_LINKER_FORMAT) 114f6ad66aSAchin GuptaOUTPUT_ARCH(PLATFORM_LINKER_ARCH) 129f98aa1aSJeenu ViswambharanENTRY(bl2_entrypoint) 134f6ad66aSAchin Gupta 144f6ad66aSAchin GuptaMEMORY { 15d7fbf132SJuan Castillo RAM (rwx): ORIGIN = BL2_BASE, LENGTH = BL2_LIMIT - BL2_BASE 164f6ad66aSAchin Gupta} 174f6ad66aSAchin Gupta 18f90fe02fSChris KaySECTIONS { 19f6088168SHarrison Mutai RAM_REGION_START = ORIGIN(RAM); 20f6088168SHarrison Mutai RAM_REGION_LENGTH = LENGTH(RAM); 214f6ad66aSAchin Gupta . = BL2_BASE; 22f90fe02fSChris Kay 23a2aedac2SAntonio Nino Diaz ASSERT(. == ALIGN(PAGE_SIZE), 248d69a03fSSandrine Bailleux "BL2_BASE address is not aligned on a page boundary.") 254f6ad66aSAchin Gupta 265d1c104fSSandrine Bailleux#if SEPARATE_CODE_AND_RODATA 275d1c104fSSandrine Bailleux .text . : { 28*3d6edc32SAndrey Skvortsov ASSERT(. == ALIGN(PAGE_SIZE), 29*3d6edc32SAndrey Skvortsov ".text address is not aligned on a page boundary."); 30*3d6edc32SAndrey Skvortsov 315d1c104fSSandrine Bailleux __TEXT_START__ = .; 32f90fe02fSChris Kay 336c09af9fSZelalem Aweke#if ENABLE_RME 346c09af9fSZelalem Aweke *bl2_rme_entrypoint.o(.text*) 356c09af9fSZelalem Aweke#else /* ENABLE_RME */ 365d1c104fSSandrine Bailleux *bl2_entrypoint.o(.text*) 376c09af9fSZelalem Aweke#endif /* ENABLE_RME */ 38f90fe02fSChris Kay 39ebd6efaeSSamuel Holland *(SORT_BY_ALIGNMENT(.text*)) 405d1c104fSSandrine Bailleux *(.vectors) 41f7d445fcSMichal Simek __TEXT_END_UNALIGNED__ = .; 42f90fe02fSChris Kay 435629b2b1SRoberto Vargas . = ALIGN(PAGE_SIZE); 44f90fe02fSChris Kay 455d1c104fSSandrine Bailleux __TEXT_END__ = .; 465d1c104fSSandrine Bailleux } >RAM 475d1c104fSSandrine Bailleux 48f90fe02fSChris Kay /* .ARM.extab and .ARM.exidx are only added because Clang needs them */ 49ad925094SRoberto Vargas .ARM.extab . : { 50ad925094SRoberto Vargas *(.ARM.extab* .gnu.linkonce.armextab.*) 51ad925094SRoberto Vargas } >RAM 52ad925094SRoberto Vargas 53ad925094SRoberto Vargas .ARM.exidx . : { 54ad925094SRoberto Vargas *(.ARM.exidx* .gnu.linkonce.armexidx.*) 55ad925094SRoberto Vargas } >RAM 56ad925094SRoberto Vargas 575d1c104fSSandrine Bailleux .rodata . : { 585d1c104fSSandrine Bailleux __RODATA_START__ = .; 59f90fe02fSChris Kay 60ebd6efaeSSamuel Holland *(SORT_BY_ALIGNMENT(.rodata*)) 615d1c104fSSandrine Bailleux 620a0a7a9aSMasahiro Yamada RODATA_COMMON 635d1c104fSSandrine Bailleux 64f7d445fcSMichal Simek __RODATA_END_UNALIGNED__ = .; 655629b2b1SRoberto Vargas . = ALIGN(PAGE_SIZE); 66f90fe02fSChris Kay 675d1c104fSSandrine Bailleux __RODATA_END__ = .; 685d1c104fSSandrine Bailleux } >RAM 69f90fe02fSChris Kay#else /* SEPARATE_CODE_AND_RODATA */ 70da04341eSChris Kay .ro . : { 71*3d6edc32SAndrey Skvortsov ASSERT(. == ALIGN(PAGE_SIZE), 72*3d6edc32SAndrey Skvortsov ".ro address is not aligned on a page boundary."); 73*3d6edc32SAndrey Skvortsov 748d69a03fSSandrine Bailleux __RO_START__ = .; 75f90fe02fSChris Kay 76dccc537aSAndrew Thoelke *bl2_entrypoint.o(.text*) 77ebd6efaeSSamuel Holland *(SORT_BY_ALIGNMENT(.text*)) 78ebd6efaeSSamuel Holland *(SORT_BY_ALIGNMENT(.rodata*)) 7905799ae0SJuan Castillo 800a0a7a9aSMasahiro Yamada RODATA_COMMON 8105799ae0SJuan Castillo 82b739f22aSAchin Gupta *(.vectors) 83f90fe02fSChris Kay 848d69a03fSSandrine Bailleux __RO_END_UNALIGNED__ = .; 854f6ad66aSAchin Gupta 8654dc71e7SAchin Gupta /* 87f90fe02fSChris Kay * Memory page(s) mapped to this section will be marked as read-only, 88f90fe02fSChris Kay * executable. No RW data from the next section must creep in. Ensure 89f90fe02fSChris Kay * that the rest of the current memory page is unused. 9054dc71e7SAchin Gupta */ 91f90fe02fSChris Kay . = ALIGN(PAGE_SIZE); 92f90fe02fSChris Kay 93f90fe02fSChris Kay __RO_END__ = .; 94f90fe02fSChris Kay } >RAM 95f90fe02fSChris Kay#endif /* SEPARATE_CODE_AND_RODATA */ 96f90fe02fSChris Kay 9754dc71e7SAchin Gupta __RW_START__ = .; 9854dc71e7SAchin Gupta 99caa3e7e0SMasahiro Yamada DATA_SECTION >RAM 100a926a9f6SMasahiro Yamada STACK_SECTION >RAM 101a7739bc7SMasahiro Yamada BSS_SECTION >RAM 102665e71b8SMasahiro Yamada XLAT_TABLE_SECTION >RAM 103a0cd989dSAchin Gupta 104ab8707e6SSoby Mathew#if USE_COHERENT_MEM 105a0cd989dSAchin Gupta /* 106f90fe02fSChris Kay * The base address of the coherent memory section must be page-aligned to 107f90fe02fSChris Kay * guarantee that the coherent data are stored on their own pages and are 108f90fe02fSChris Kay * not mixed with normal data. This is required to set up the correct 1098d69a03fSSandrine Bailleux * memory attributes for the coherent data page tables. 1108d69a03fSSandrine Bailleux */ 111da04341eSChris Kay .coherent_ram (NOLOAD) : ALIGN(PAGE_SIZE) { 1128d69a03fSSandrine Bailleux __COHERENT_RAM_START__ = .; 113da04341eSChris Kay *(.tzfw_coherent_mem) 1148d69a03fSSandrine Bailleux __COHERENT_RAM_END_UNALIGNED__ = .; 1154f6ad66aSAchin Gupta 11654dc71e7SAchin Gupta /* 117f90fe02fSChris Kay * Memory page(s) mapped to this section will be marked as device 118f90fe02fSChris Kay * memory. No other unexpected data must creep in. Ensure the rest of 119f90fe02fSChris Kay * the current memory page is unused. 12054dc71e7SAchin Gupta */ 121f90fe02fSChris Kay . = ALIGN(PAGE_SIZE); 122f90fe02fSChris Kay 123f90fe02fSChris Kay __COHERENT_RAM_END__ = .; 124f90fe02fSChris Kay } >RAM 125f90fe02fSChris Kay#endif /* USE_COHERENT_MEM */ 126f90fe02fSChris Kay 12754dc71e7SAchin Gupta __RW_END__ = .; 1288d69a03fSSandrine Bailleux __BL2_END__ = .; 129f6088168SHarrison Mutai RAM_REGION_END = .; 1304f6ad66aSAchin Gupta 1318d69a03fSSandrine Bailleux __BSS_SIZE__ = SIZEOF(.bss); 132ab8707e6SSoby Mathew 133ab8707e6SSoby Mathew#if USE_COHERENT_MEM 1348d69a03fSSandrine Bailleux __COHERENT_RAM_UNALIGNED_SIZE__ = 1358d69a03fSSandrine Bailleux __COHERENT_RAM_END_UNALIGNED__ - __COHERENT_RAM_START__; 136f90fe02fSChris Kay#endif /* USE_COHERENT_MEM */ 137a37255a2SSandrine Bailleux 138a37255a2SSandrine Bailleux ASSERT(. <= BL2_LIMIT, "BL2 image has exceeded its limit.") 1394f6ad66aSAchin Gupta} 140