xref: /rk3399_ARM-atf/bl2/bl2.ld.S (revision 05799ae0c80ca4592ff2eba1e61027f8661529eb)
14f6ad66aSAchin Gupta/*
2e83b0cadSDan Handley * Copyright (c) 2013-2014, ARM Limited and Contributors. All rights reserved.
34f6ad66aSAchin Gupta *
44f6ad66aSAchin Gupta * Redistribution and use in source and binary forms, with or without
54f6ad66aSAchin Gupta * modification, are permitted provided that the following conditions are met:
64f6ad66aSAchin Gupta *
74f6ad66aSAchin Gupta * Redistributions of source code must retain the above copyright notice, this
84f6ad66aSAchin Gupta * list of conditions and the following disclaimer.
94f6ad66aSAchin Gupta *
104f6ad66aSAchin Gupta * Redistributions in binary form must reproduce the above copyright notice,
114f6ad66aSAchin Gupta * this list of conditions and the following disclaimer in the documentation
124f6ad66aSAchin Gupta * and/or other materials provided with the distribution.
134f6ad66aSAchin Gupta *
144f6ad66aSAchin Gupta * Neither the name of ARM nor the names of its contributors may be used
154f6ad66aSAchin Gupta * to endorse or promote products derived from this software without specific
164f6ad66aSAchin Gupta * prior written permission.
174f6ad66aSAchin Gupta *
184f6ad66aSAchin Gupta * THIS SOFTWARE IS PROVIDED BY THE COPYRIGHT HOLDERS AND CONTRIBUTORS "AS IS"
194f6ad66aSAchin Gupta * AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE
204f6ad66aSAchin Gupta * IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE
214f6ad66aSAchin Gupta * ARE DISCLAIMED. IN NO EVENT SHALL THE COPYRIGHT HOLDER OR CONTRIBUTORS BE
224f6ad66aSAchin Gupta * LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR
234f6ad66aSAchin Gupta * CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF
244f6ad66aSAchin Gupta * SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS
254f6ad66aSAchin Gupta * INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN
264f6ad66aSAchin Gupta * CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE)
274f6ad66aSAchin Gupta * ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE
284f6ad66aSAchin Gupta * POSSIBILITY OF SUCH DAMAGE.
294f6ad66aSAchin Gupta */
304f6ad66aSAchin Gupta
315f0cdb05SDan Handley#include <platform_def.h>
324f6ad66aSAchin Gupta
334f6ad66aSAchin GuptaOUTPUT_FORMAT(PLATFORM_LINKER_FORMAT)
344f6ad66aSAchin GuptaOUTPUT_ARCH(PLATFORM_LINKER_ARCH)
359f98aa1aSJeenu ViswambharanENTRY(bl2_entrypoint)
364f6ad66aSAchin Gupta
374f6ad66aSAchin GuptaMEMORY {
38d7fbf132SJuan Castillo    RAM (rwx): ORIGIN = BL2_BASE, LENGTH = BL2_LIMIT - BL2_BASE
394f6ad66aSAchin Gupta}
404f6ad66aSAchin Gupta
414f6ad66aSAchin Gupta
424f6ad66aSAchin GuptaSECTIONS
434f6ad66aSAchin Gupta{
444f6ad66aSAchin Gupta    . = BL2_BASE;
458d69a03fSSandrine Bailleux    ASSERT(. == ALIGN(4096),
468d69a03fSSandrine Bailleux           "BL2_BASE address is not aligned on a page boundary.")
474f6ad66aSAchin Gupta
488d69a03fSSandrine Bailleux    ro . : {
498d69a03fSSandrine Bailleux        __RO_START__ = .;
50dccc537aSAndrew Thoelke        *bl2_entrypoint.o(.text*)
51dccc537aSAndrew Thoelke        *(.text*)
528d69a03fSSandrine Bailleux        *(.rodata*)
53*05799ae0SJuan Castillo
54*05799ae0SJuan Castillo        /* Ensure 8-byte alignment for descriptors and ensure inclusion */
55*05799ae0SJuan Castillo        . = ALIGN(8);
56*05799ae0SJuan Castillo        __PARSER_LIB_DESCS_START__ = .;
57*05799ae0SJuan Castillo        KEEP(*(.img_parser_lib_descs))
58*05799ae0SJuan Castillo        __PARSER_LIB_DESCS_END__ = .;
59*05799ae0SJuan Castillo
60b739f22aSAchin Gupta        *(.vectors)
618d69a03fSSandrine Bailleux        __RO_END_UNALIGNED__ = .;
628d69a03fSSandrine Bailleux        /*
638d69a03fSSandrine Bailleux         * Memory page(s) mapped to this section will be marked as
648d69a03fSSandrine Bailleux         * read-only, executable.  No RW data from the next section must
658d69a03fSSandrine Bailleux         * creep in.  Ensure the rest of the current memory page is unused.
668d69a03fSSandrine Bailleux         */
674f6ad66aSAchin Gupta        . = NEXT(4096);
688d69a03fSSandrine Bailleux        __RO_END__ = .;
694f6ad66aSAchin Gupta    } >RAM
704f6ad66aSAchin Gupta
718d69a03fSSandrine Bailleux    .data . : {
728d69a03fSSandrine Bailleux        __DATA_START__ = .;
73dccc537aSAndrew Thoelke        *(.data*)
748d69a03fSSandrine Bailleux        __DATA_END__ = .;
758d69a03fSSandrine Bailleux    } >RAM
768d69a03fSSandrine Bailleux
778d69a03fSSandrine Bailleux    stacks (NOLOAD) : {
788d69a03fSSandrine Bailleux        __STACKS_START__ = .;
798d69a03fSSandrine Bailleux        *(tzfw_normal_stacks)
808d69a03fSSandrine Bailleux        __STACKS_END__ = .;
818d69a03fSSandrine Bailleux    } >RAM
828d69a03fSSandrine Bailleux
838d69a03fSSandrine Bailleux    /*
848d69a03fSSandrine Bailleux     * The .bss section gets initialised to 0 at runtime.
858d69a03fSSandrine Bailleux     * Its base address must be 16-byte aligned.
868d69a03fSSandrine Bailleux     */
878d69a03fSSandrine Bailleux    .bss : ALIGN(16) {
888d69a03fSSandrine Bailleux        __BSS_START__ = .;
89dccc537aSAndrew Thoelke        *(SORT_BY_ALIGNMENT(.bss*))
904f6ad66aSAchin Gupta        *(COMMON)
918d69a03fSSandrine Bailleux        __BSS_END__ = .;
924f6ad66aSAchin Gupta    } >RAM
934f6ad66aSAchin Gupta
948d69a03fSSandrine Bailleux    /*
95e3fff153SJeenu Viswambharan     * The xlat_table section is for full, aligned page tables (4K).
96a0cd989dSAchin Gupta     * Removing them from .bss avoids forcing 4K alignment on
97a0cd989dSAchin Gupta     * the .bss section and eliminates the unecessary zero init
98a0cd989dSAchin Gupta     */
99a0cd989dSAchin Gupta    xlat_table (NOLOAD) : {
100a0cd989dSAchin Gupta        *(xlat_table)
101a0cd989dSAchin Gupta    } >RAM
102a0cd989dSAchin Gupta
103ab8707e6SSoby Mathew#if USE_COHERENT_MEM
104a0cd989dSAchin Gupta    /*
1058d69a03fSSandrine Bailleux     * The base address of the coherent memory section must be page-aligned (4K)
1068d69a03fSSandrine Bailleux     * to guarantee that the coherent data are stored on their own pages and
1078d69a03fSSandrine Bailleux     * are not mixed with normal data.  This is required to set up the correct
1088d69a03fSSandrine Bailleux     * memory attributes for the coherent data page tables.
1098d69a03fSSandrine Bailleux     */
1108d69a03fSSandrine Bailleux    coherent_ram (NOLOAD) : ALIGN(4096) {
1118d69a03fSSandrine Bailleux        __COHERENT_RAM_START__ = .;
1128d69a03fSSandrine Bailleux        *(tzfw_coherent_mem)
1138d69a03fSSandrine Bailleux        __COHERENT_RAM_END_UNALIGNED__ = .;
1148d69a03fSSandrine Bailleux        /*
1158d69a03fSSandrine Bailleux         * Memory page(s) mapped to this section will be marked
1168d69a03fSSandrine Bailleux         * as device memory.  No other unexpected data must creep in.
1178d69a03fSSandrine Bailleux         * Ensure the rest of the current memory page is unused.
1188d69a03fSSandrine Bailleux         */
1198d69a03fSSandrine Bailleux        . = NEXT(4096);
1208d69a03fSSandrine Bailleux        __COHERENT_RAM_END__ = .;
1214f6ad66aSAchin Gupta    } >RAM
122ab8707e6SSoby Mathew#endif
1234f6ad66aSAchin Gupta
1248d69a03fSSandrine Bailleux    __BL2_END__ = .;
1254f6ad66aSAchin Gupta
1268d69a03fSSandrine Bailleux    __BSS_SIZE__ = SIZEOF(.bss);
127ab8707e6SSoby Mathew
128ab8707e6SSoby Mathew#if USE_COHERENT_MEM
1298d69a03fSSandrine Bailleux    __COHERENT_RAM_UNALIGNED_SIZE__ =
1308d69a03fSSandrine Bailleux        __COHERENT_RAM_END_UNALIGNED__ - __COHERENT_RAM_START__;
131ab8707e6SSoby Mathew#endif
132a37255a2SSandrine Bailleux
133a37255a2SSandrine Bailleux    ASSERT(. <= BL2_LIMIT, "BL2 image has exceeded its limit.")
1344f6ad66aSAchin Gupta}
135