xref: /rk3399_ARM-atf/bl2/bl2.ld.S (revision dfdb73f77317b1349e383c5836454db67f8643d3)
14f6ad66aSAchin Gupta/*
2*04cf04c7SBoyan Karatotev * Copyright (c) 2013-2025, Arm Limited and Contributors. All rights reserved.
34f6ad66aSAchin Gupta *
482cb2c1aSdp-arm * SPDX-License-Identifier: BSD-3-Clause
54f6ad66aSAchin Gupta */
64f6ad66aSAchin Gupta
7665e71b8SMasahiro Yamada#include <common/bl_common.ld.h>
809d40e0eSAntonio Nino Diaz#include <lib/xlat_tables/xlat_tables_defs.h>
94f6ad66aSAchin Gupta
104f6ad66aSAchin GuptaOUTPUT_FORMAT(PLATFORM_LINKER_FORMAT)
114f6ad66aSAchin GuptaOUTPUT_ARCH(PLATFORM_LINKER_ARCH)
129f98aa1aSJeenu ViswambharanENTRY(bl2_entrypoint)
134f6ad66aSAchin Gupta
144f6ad66aSAchin GuptaMEMORY {
15d7fbf132SJuan Castillo    RAM (rwx): ORIGIN = BL2_BASE, LENGTH = BL2_LIMIT - BL2_BASE
164f6ad66aSAchin Gupta}
174f6ad66aSAchin Gupta
18f90fe02fSChris KaySECTIONS {
19f6088168SHarrison Mutai    RAM_REGION_START = ORIGIN(RAM);
20f6088168SHarrison Mutai    RAM_REGION_LENGTH = LENGTH(RAM);
214f6ad66aSAchin Gupta    . = BL2_BASE;
22f90fe02fSChris Kay
23a2aedac2SAntonio Nino Diaz    ASSERT(. == ALIGN(PAGE_SIZE),
248d69a03fSSandrine Bailleux        "BL2_BASE address is not aligned on a page boundary.")
254f6ad66aSAchin Gupta
265d1c104fSSandrine Bailleux#if SEPARATE_CODE_AND_RODATA
275d1c104fSSandrine Bailleux    .text . : {
283d6edc32SAndrey Skvortsov        ASSERT(. == ALIGN(PAGE_SIZE),
293d6edc32SAndrey Skvortsov        ".text address is not aligned on a page boundary.");
303d6edc32SAndrey Skvortsov
315d1c104fSSandrine Bailleux        __TEXT_START__ = .;
32f90fe02fSChris Kay
335d1c104fSSandrine Bailleux        *bl2_entrypoint.o(.text*)
34f90fe02fSChris Kay
35ebd6efaeSSamuel Holland        *(SORT_BY_ALIGNMENT(.text*))
365d1c104fSSandrine Bailleux        *(.vectors)
37f7d445fcSMichal Simek        __TEXT_END_UNALIGNED__ = .;
38f90fe02fSChris Kay
395629b2b1SRoberto Vargas        . = ALIGN(PAGE_SIZE);
40f90fe02fSChris Kay
415d1c104fSSandrine Bailleux        __TEXT_END__ = .;
425d1c104fSSandrine Bailleux    } >RAM
435d1c104fSSandrine Bailleux
44f90fe02fSChris Kay    /* .ARM.extab and .ARM.exidx are only added because Clang needs them */
45ad925094SRoberto Vargas    .ARM.extab . : {
46ad925094SRoberto Vargas        *(.ARM.extab* .gnu.linkonce.armextab.*)
47ad925094SRoberto Vargas    } >RAM
48ad925094SRoberto Vargas
49ad925094SRoberto Vargas    .ARM.exidx . : {
50ad925094SRoberto Vargas        *(.ARM.exidx* .gnu.linkonce.armexidx.*)
51ad925094SRoberto Vargas    } >RAM
52ad925094SRoberto Vargas
535d1c104fSSandrine Bailleux    .rodata . : {
545d1c104fSSandrine Bailleux        __RODATA_START__ = .;
55f90fe02fSChris Kay
56ebd6efaeSSamuel Holland        *(SORT_BY_ALIGNMENT(.rodata*))
575d1c104fSSandrine Bailleux
580a0a7a9aSMasahiro Yamada        RODATA_COMMON
595d1c104fSSandrine Bailleux
60f7d445fcSMichal Simek        __RODATA_END_UNALIGNED__ = .;
615629b2b1SRoberto Vargas        . = ALIGN(PAGE_SIZE);
62f90fe02fSChris Kay
635d1c104fSSandrine Bailleux        __RODATA_END__ = .;
645d1c104fSSandrine Bailleux    } >RAM
65f90fe02fSChris Kay#else /* SEPARATE_CODE_AND_RODATA */
66da04341eSChris Kay    .ro . : {
673d6edc32SAndrey Skvortsov        ASSERT(. == ALIGN(PAGE_SIZE),
683d6edc32SAndrey Skvortsov        ".ro address is not aligned on a page boundary.");
693d6edc32SAndrey Skvortsov
708d69a03fSSandrine Bailleux        __RO_START__ = .;
71f90fe02fSChris Kay
72dccc537aSAndrew Thoelke        *bl2_entrypoint.o(.text*)
73ebd6efaeSSamuel Holland        *(SORT_BY_ALIGNMENT(.text*))
74ebd6efaeSSamuel Holland        *(SORT_BY_ALIGNMENT(.rodata*))
7505799ae0SJuan Castillo
760a0a7a9aSMasahiro Yamada        RODATA_COMMON
7705799ae0SJuan Castillo
78b739f22aSAchin Gupta        *(.vectors)
79f90fe02fSChris Kay
808d69a03fSSandrine Bailleux        __RO_END_UNALIGNED__ = .;
814f6ad66aSAchin Gupta
8254dc71e7SAchin Gupta        /*
83f90fe02fSChris Kay         * Memory page(s) mapped to this section will be marked as read-only,
84f90fe02fSChris Kay         * executable. No RW data from the next section must creep in. Ensure
85f90fe02fSChris Kay         * that the rest of the current memory page is unused.
8654dc71e7SAchin Gupta         */
87f90fe02fSChris Kay        . = ALIGN(PAGE_SIZE);
88f90fe02fSChris Kay
89f90fe02fSChris Kay        __RO_END__ = .;
90f90fe02fSChris Kay    } >RAM
91f90fe02fSChris Kay#endif /* SEPARATE_CODE_AND_RODATA */
92f90fe02fSChris Kay
9354dc71e7SAchin Gupta    __RW_START__ = .;
9454dc71e7SAchin Gupta
95caa3e7e0SMasahiro Yamada    DATA_SECTION >RAM
96a926a9f6SMasahiro Yamada    STACK_SECTION >RAM
97a7739bc7SMasahiro Yamada    BSS_SECTION >RAM
98665e71b8SMasahiro Yamada    XLAT_TABLE_SECTION >RAM
99a0cd989dSAchin Gupta
100ab8707e6SSoby Mathew#if USE_COHERENT_MEM
101a0cd989dSAchin Gupta    /*
102f90fe02fSChris Kay     * The base address of the coherent memory section must be page-aligned to
103f90fe02fSChris Kay     * guarantee that the coherent data are stored on their own pages and are
104f90fe02fSChris Kay     * not mixed with normal data.  This is required to set up the correct
1058d69a03fSSandrine Bailleux     * memory attributes for the coherent data page tables.
1068d69a03fSSandrine Bailleux     */
107da04341eSChris Kay    .coherent_ram (NOLOAD) : ALIGN(PAGE_SIZE) {
1088d69a03fSSandrine Bailleux        __COHERENT_RAM_START__ = .;
109da04341eSChris Kay        *(.tzfw_coherent_mem)
1108d69a03fSSandrine Bailleux        __COHERENT_RAM_END_UNALIGNED__ = .;
1114f6ad66aSAchin Gupta
11254dc71e7SAchin Gupta        /*
113f90fe02fSChris Kay         * Memory page(s) mapped to this section will be marked as device
114f90fe02fSChris Kay         * memory. No other unexpected data must creep in. Ensure the rest of
115f90fe02fSChris Kay         * the current memory page is unused.
11654dc71e7SAchin Gupta         */
117f90fe02fSChris Kay        . = ALIGN(PAGE_SIZE);
118f90fe02fSChris Kay
119f90fe02fSChris Kay        __COHERENT_RAM_END__ = .;
120f90fe02fSChris Kay    } >RAM
121f90fe02fSChris Kay#endif /* USE_COHERENT_MEM */
122f90fe02fSChris Kay
12354dc71e7SAchin Gupta    __RW_END__ = .;
1248d69a03fSSandrine Bailleux    __BL2_END__ = .;
125f6088168SHarrison Mutai    RAM_REGION_END = .;
1264f6ad66aSAchin Gupta
1278d69a03fSSandrine Bailleux    __BSS_SIZE__ = SIZEOF(.bss);
128ab8707e6SSoby Mathew
129ab8707e6SSoby Mathew#if USE_COHERENT_MEM
1308d69a03fSSandrine Bailleux    __COHERENT_RAM_UNALIGNED_SIZE__ =
1318d69a03fSSandrine Bailleux        __COHERENT_RAM_END_UNALIGNED__ - __COHERENT_RAM_START__;
132f90fe02fSChris Kay#endif /* USE_COHERENT_MEM */
133a37255a2SSandrine Bailleux
134a37255a2SSandrine Bailleux    ASSERT(. <= BL2_LIMIT, "BL2 image has exceeded its limit.")
1354f6ad66aSAchin Gupta}
136