14f6ad66aSAchin Gupta/* 2*e83b0cadSDan Handley * Copyright (c) 2013-2014, ARM Limited and Contributors. All rights reserved. 34f6ad66aSAchin Gupta * 44f6ad66aSAchin Gupta * Redistribution and use in source and binary forms, with or without 54f6ad66aSAchin Gupta * modification, are permitted provided that the following conditions are met: 64f6ad66aSAchin Gupta * 74f6ad66aSAchin Gupta * Redistributions of source code must retain the above copyright notice, this 84f6ad66aSAchin Gupta * list of conditions and the following disclaimer. 94f6ad66aSAchin Gupta * 104f6ad66aSAchin Gupta * Redistributions in binary form must reproduce the above copyright notice, 114f6ad66aSAchin Gupta * this list of conditions and the following disclaimer in the documentation 124f6ad66aSAchin Gupta * and/or other materials provided with the distribution. 134f6ad66aSAchin Gupta * 144f6ad66aSAchin Gupta * Neither the name of ARM nor the names of its contributors may be used 154f6ad66aSAchin Gupta * to endorse or promote products derived from this software without specific 164f6ad66aSAchin Gupta * prior written permission. 174f6ad66aSAchin Gupta * 184f6ad66aSAchin Gupta * THIS SOFTWARE IS PROVIDED BY THE COPYRIGHT HOLDERS AND CONTRIBUTORS "AS IS" 194f6ad66aSAchin Gupta * AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE 204f6ad66aSAchin Gupta * IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE 214f6ad66aSAchin Gupta * ARE DISCLAIMED. IN NO EVENT SHALL THE COPYRIGHT HOLDER OR CONTRIBUTORS BE 224f6ad66aSAchin Gupta * LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR 234f6ad66aSAchin Gupta * CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF 244f6ad66aSAchin Gupta * SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS 254f6ad66aSAchin Gupta * INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN 264f6ad66aSAchin Gupta * CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE) 274f6ad66aSAchin Gupta * ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE 284f6ad66aSAchin Gupta * POSSIBILITY OF SUCH DAMAGE. 294f6ad66aSAchin Gupta */ 304f6ad66aSAchin Gupta 314f6ad66aSAchin Gupta#include <bl_common.h> 32c10bd2ceSSandrine Bailleux#include <arch.h> 334f6ad66aSAchin Gupta 344f6ad66aSAchin Gupta 354f6ad66aSAchin Gupta .globl bl2_entrypoint 364f6ad66aSAchin Gupta 374f6ad66aSAchin Gupta 388d69a03fSSandrine Bailleux .section .text, "ax"; .align 3 394f6ad66aSAchin Gupta 404f6ad66aSAchin Gupta 414f6ad66aSAchin Guptabl2_entrypoint:; .type bl2_entrypoint, %function 424f6ad66aSAchin Gupta /*--------------------------------------------- 434f6ad66aSAchin Gupta * Store the extents of the tzram available to 444f6ad66aSAchin Gupta * BL2 for future use. Use the opcode param to 454f6ad66aSAchin Gupta * allow implement other functions if needed. 464f6ad66aSAchin Gupta * --------------------------------------------- 474f6ad66aSAchin Gupta */ 484f6ad66aSAchin Gupta mov x20, x0 494f6ad66aSAchin Gupta mov x21, x1 504f6ad66aSAchin Gupta mov x22, x2 514f6ad66aSAchin Gupta 524f6ad66aSAchin Gupta /* --------------------------------------------- 534f6ad66aSAchin Gupta * This is BL2 which is expected to be executed 544f6ad66aSAchin Gupta * only by the primary cpu (at least for now). 554f6ad66aSAchin Gupta * So, make sure no secondary has lost its way. 564f6ad66aSAchin Gupta * --------------------------------------------- 574f6ad66aSAchin Gupta */ 584f6ad66aSAchin Gupta bl read_mpidr 594f6ad66aSAchin Gupta mov x19, x0 604f6ad66aSAchin Gupta bl platform_is_primary_cpu 614f6ad66aSAchin Gupta cbz x0, _panic 624f6ad66aSAchin Gupta 63c10bd2ceSSandrine Bailleux /* --------------------------------------------- 64c10bd2ceSSandrine Bailleux * Set the exception vector to something sane. 65c10bd2ceSSandrine Bailleux * --------------------------------------------- 66c10bd2ceSSandrine Bailleux */ 67c10bd2ceSSandrine Bailleux adr x0, early_exceptions 68c10bd2ceSSandrine Bailleux msr vbar_el1, x0 69c10bd2ceSSandrine Bailleux 70c10bd2ceSSandrine Bailleux /* --------------------------------------------- 71c10bd2ceSSandrine Bailleux * Enable the instruction cache. 72c10bd2ceSSandrine Bailleux * --------------------------------------------- 73c10bd2ceSSandrine Bailleux */ 74c10bd2ceSSandrine Bailleux mrs x0, sctlr_el1 75c10bd2ceSSandrine Bailleux orr x0, x0, #SCTLR_I_BIT 76c10bd2ceSSandrine Bailleux msr sctlr_el1, x0 77c10bd2ceSSandrine Bailleux 78c10bd2ceSSandrine Bailleux isb 79c10bd2ceSSandrine Bailleux 8065f546a1SSandrine Bailleux /* --------------------------------------------- 8134edaed5SSandrine Bailleux * Check the opcodes out of paranoia. 8234edaed5SSandrine Bailleux * --------------------------------------------- 8334edaed5SSandrine Bailleux */ 8434edaed5SSandrine Bailleux mov x0, #RUN_IMAGE 8534edaed5SSandrine Bailleux cmp x0, x20 8634edaed5SSandrine Bailleux b.ne _panic 8734edaed5SSandrine Bailleux 8834edaed5SSandrine Bailleux /* --------------------------------------------- 8965f546a1SSandrine Bailleux * Zero out NOBITS sections. There are 2 of them: 9065f546a1SSandrine Bailleux * - the .bss section; 9165f546a1SSandrine Bailleux * - the coherent memory section. 9265f546a1SSandrine Bailleux * --------------------------------------------- 9365f546a1SSandrine Bailleux */ 9465f546a1SSandrine Bailleux ldr x0, =__BSS_START__ 9565f546a1SSandrine Bailleux ldr x1, =__BSS_SIZE__ 9665f546a1SSandrine Bailleux bl zeromem16 9765f546a1SSandrine Bailleux 9865f546a1SSandrine Bailleux ldr x0, =__COHERENT_RAM_START__ 9965f546a1SSandrine Bailleux ldr x1, =__COHERENT_RAM_UNALIGNED_SIZE__ 10065f546a1SSandrine Bailleux bl zeromem16 10165f546a1SSandrine Bailleux 1024f6ad66aSAchin Gupta /* -------------------------------------------- 1034f6ad66aSAchin Gupta * Give ourselves a small coherent stack to 1044f6ad66aSAchin Gupta * ease the pain of initializing the MMU 1054f6ad66aSAchin Gupta * -------------------------------------------- 1064f6ad66aSAchin Gupta */ 1074f6ad66aSAchin Gupta mov x0, x19 1084f6ad66aSAchin Gupta bl platform_set_coherent_stack 1094f6ad66aSAchin Gupta 1104f6ad66aSAchin Gupta /* --------------------------------------------- 1114f6ad66aSAchin Gupta * Perform early platform setup & platform 1124f6ad66aSAchin Gupta * specific early arch. setup e.g. mmu setup 1134f6ad66aSAchin Gupta * --------------------------------------------- 1144f6ad66aSAchin Gupta */ 1154f6ad66aSAchin Gupta mov x0, x21 1164f6ad66aSAchin Gupta mov x1, x22 1174f6ad66aSAchin Gupta bl bl2_early_platform_setup 1184f6ad66aSAchin Gupta bl bl2_plat_arch_setup 1194f6ad66aSAchin Gupta 1204f6ad66aSAchin Gupta /* --------------------------------------------- 1214f6ad66aSAchin Gupta * Give ourselves a stack allocated in Normal 1224f6ad66aSAchin Gupta * -IS-WBWA memory 1234f6ad66aSAchin Gupta * --------------------------------------------- 1244f6ad66aSAchin Gupta */ 1254f6ad66aSAchin Gupta mov x0, x19 1264f6ad66aSAchin Gupta bl platform_set_stack 1274f6ad66aSAchin Gupta 1284f6ad66aSAchin Gupta /* --------------------------------------------- 1294f6ad66aSAchin Gupta * Jump to main function. 1304f6ad66aSAchin Gupta * --------------------------------------------- 1314f6ad66aSAchin Gupta */ 1324f6ad66aSAchin Gupta bl bl2_main 1334f6ad66aSAchin Gupta_panic: 1344f6ad66aSAchin Gupta b _panic 135